xref: /openbmc/qemu/linux-headers/asm-arm64/kvm.h (revision 8f3cd250a897213d39e621e3d824507b48158d42)
1dd873966SEric Auger /* SPDX-License-Identifier: GPL-2.0 WITH Linux-syscall-note */
2c5daeae1SAlexey Kardashevskiy /*
3c5daeae1SAlexey Kardashevskiy  * Copyright (C) 2012,2013 - ARM Ltd
4c5daeae1SAlexey Kardashevskiy  * Author: Marc Zyngier <marc.zyngier@arm.com>
5c5daeae1SAlexey Kardashevskiy  *
6c5daeae1SAlexey Kardashevskiy  * Derived from arch/arm/include/uapi/asm/kvm.h:
7c5daeae1SAlexey Kardashevskiy  * Copyright (C) 2012 - Virtual Open Systems and Columbia University
8c5daeae1SAlexey Kardashevskiy  * Author: Christoffer Dall <c.dall@virtualopensystems.com>
9c5daeae1SAlexey Kardashevskiy  *
10c5daeae1SAlexey Kardashevskiy  * This program is free software; you can redistribute it and/or modify
11c5daeae1SAlexey Kardashevskiy  * it under the terms of the GNU General Public License version 2 as
12c5daeae1SAlexey Kardashevskiy  * published by the Free Software Foundation.
13c5daeae1SAlexey Kardashevskiy  *
14c5daeae1SAlexey Kardashevskiy  * This program is distributed in the hope that it will be useful,
15c5daeae1SAlexey Kardashevskiy  * but WITHOUT ANY WARRANTY; without even the implied warranty of
16c5daeae1SAlexey Kardashevskiy  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
17c5daeae1SAlexey Kardashevskiy  * GNU General Public License for more details.
18c5daeae1SAlexey Kardashevskiy  *
19c5daeae1SAlexey Kardashevskiy  * You should have received a copy of the GNU General Public License
20c5daeae1SAlexey Kardashevskiy  * along with this program.  If not, see <http://www.gnu.org/licenses/>.
21c5daeae1SAlexey Kardashevskiy  */
22c5daeae1SAlexey Kardashevskiy 
23c5daeae1SAlexey Kardashevskiy #ifndef __ARM_KVM_H__
24c5daeae1SAlexey Kardashevskiy #define __ARM_KVM_H__
25c5daeae1SAlexey Kardashevskiy 
26c5daeae1SAlexey Kardashevskiy #define KVM_SPSR_EL1	0
27c5daeae1SAlexey Kardashevskiy #define KVM_SPSR_SVC	KVM_SPSR_EL1
28c5daeae1SAlexey Kardashevskiy #define KVM_SPSR_ABT	1
29c5daeae1SAlexey Kardashevskiy #define KVM_SPSR_UND	2
30c5daeae1SAlexey Kardashevskiy #define KVM_SPSR_IRQ	3
31c5daeae1SAlexey Kardashevskiy #define KVM_SPSR_FIQ	4
32c5daeae1SAlexey Kardashevskiy #define KVM_NR_SPSR	5
33c5daeae1SAlexey Kardashevskiy 
34c5daeae1SAlexey Kardashevskiy #ifndef __ASSEMBLY__
35b061808dSAlexander Graf #include <linux/psci.h>
36fff02bc0SPaolo Bonzini #include <linux/types.h>
37c5daeae1SAlexey Kardashevskiy #include <asm/ptrace.h>
38c5daeae1SAlexey Kardashevskiy 
39c5daeae1SAlexey Kardashevskiy #define __KVM_HAVE_GUEST_DEBUG
40c5daeae1SAlexey Kardashevskiy #define __KVM_HAVE_IRQ_LINE
41444b1996SArd Biesheuvel #define __KVM_HAVE_READONLY_MEM
42*8f3cd250SCornelia Huck #define __KVM_HAVE_VCPU_EVENTS
43c5daeae1SAlexey Kardashevskiy 
4474c98e20SCornelia Huck #define KVM_COALESCED_MMIO_PAGE_OFFSET 1
4574c98e20SCornelia Huck 
46c5daeae1SAlexey Kardashevskiy #define KVM_REG_SIZE(id)						\
47c5daeae1SAlexey Kardashevskiy 	(1U << (((id) & KVM_REG_SIZE_MASK) >> KVM_REG_SIZE_SHIFT))
48c5daeae1SAlexey Kardashevskiy 
49c5daeae1SAlexey Kardashevskiy struct kvm_regs {
50c5daeae1SAlexey Kardashevskiy 	struct user_pt_regs regs;	/* sp = sp_el0 */
51c5daeae1SAlexey Kardashevskiy 
52c5daeae1SAlexey Kardashevskiy 	__u64	sp_el1;
53c5daeae1SAlexey Kardashevskiy 	__u64	elr_el1;
54c5daeae1SAlexey Kardashevskiy 
55c5daeae1SAlexey Kardashevskiy 	__u64	spsr[KVM_NR_SPSR];
56c5daeae1SAlexey Kardashevskiy 
57c5daeae1SAlexey Kardashevskiy 	struct user_fpsimd_state fp_regs;
58c5daeae1SAlexey Kardashevskiy };
59c5daeae1SAlexey Kardashevskiy 
603a824b15SPaolo Bonzini /*
613a824b15SPaolo Bonzini  * Supported CPU Targets - Adding a new target type is not recommended,
623a824b15SPaolo Bonzini  * unless there are some special registers not supported by the
633a824b15SPaolo Bonzini  * genericv8 syreg table.
643a824b15SPaolo Bonzini  */
65c5daeae1SAlexey Kardashevskiy #define KVM_ARM_TARGET_AEM_V8		0
66c5daeae1SAlexey Kardashevskiy #define KVM_ARM_TARGET_FOUNDATION_V8	1
67c5daeae1SAlexey Kardashevskiy #define KVM_ARM_TARGET_CORTEX_A57	2
68876074c2SChristoffer Dall #define KVM_ARM_TARGET_XGENE_POTENZA	3
69b061808dSAlexander Graf #define KVM_ARM_TARGET_CORTEX_A53	4
703a824b15SPaolo Bonzini /* Generic ARM v8 target */
713a824b15SPaolo Bonzini #define KVM_ARM_TARGET_GENERIC_V8	5
72c5daeae1SAlexey Kardashevskiy 
733a824b15SPaolo Bonzini #define KVM_ARM_NUM_TARGETS		6
74c5daeae1SAlexey Kardashevskiy 
75c5daeae1SAlexey Kardashevskiy /* KVM_ARM_SET_DEVICE_ADDR ioctl id encoding */
76c5daeae1SAlexey Kardashevskiy #define KVM_ARM_DEVICE_TYPE_SHIFT	0
77c5daeae1SAlexey Kardashevskiy #define KVM_ARM_DEVICE_TYPE_MASK	(0xffff << KVM_ARM_DEVICE_TYPE_SHIFT)
78c5daeae1SAlexey Kardashevskiy #define KVM_ARM_DEVICE_ID_SHIFT		16
79c5daeae1SAlexey Kardashevskiy #define KVM_ARM_DEVICE_ID_MASK		(0xffff << KVM_ARM_DEVICE_ID_SHIFT)
80c5daeae1SAlexey Kardashevskiy 
81c5daeae1SAlexey Kardashevskiy /* Supported device IDs */
82c5daeae1SAlexey Kardashevskiy #define KVM_ARM_DEVICE_VGIC_V2		0
83c5daeae1SAlexey Kardashevskiy 
84c5daeae1SAlexey Kardashevskiy /* Supported VGIC address types  */
85c5daeae1SAlexey Kardashevskiy #define KVM_VGIC_V2_ADDR_TYPE_DIST	0
86c5daeae1SAlexey Kardashevskiy #define KVM_VGIC_V2_ADDR_TYPE_CPU	1
87c5daeae1SAlexey Kardashevskiy 
88c5daeae1SAlexey Kardashevskiy #define KVM_VGIC_V2_DIST_SIZE		0x1000
89c5daeae1SAlexey Kardashevskiy #define KVM_VGIC_V2_CPU_SIZE		0x2000
90c5daeae1SAlexey Kardashevskiy 
9151628b18SChristian Borntraeger /* Supported VGICv3 address types  */
9251628b18SChristian Borntraeger #define KVM_VGIC_V3_ADDR_TYPE_DIST	2
9351628b18SChristian Borntraeger #define KVM_VGIC_V3_ADDR_TYPE_REDIST	3
94dbdfea92SCornelia Huck #define KVM_VGIC_ITS_ADDR_TYPE		4
9577d361b1SEric Auger #define KVM_VGIC_V3_ADDR_TYPE_REDIST_REGION	5
9651628b18SChristian Borntraeger 
9751628b18SChristian Borntraeger #define KVM_VGIC_V3_DIST_SIZE		SZ_64K
9851628b18SChristian Borntraeger #define KVM_VGIC_V3_REDIST_SIZE		(2 * SZ_64K)
99dbdfea92SCornelia Huck #define KVM_VGIC_V3_ITS_SIZE		(2 * SZ_64K)
10051628b18SChristian Borntraeger 
101c5daeae1SAlexey Kardashevskiy #define KVM_ARM_VCPU_POWER_OFF		0 /* CPU is started in OFF state */
102c5daeae1SAlexey Kardashevskiy #define KVM_ARM_VCPU_EL1_32BIT		1 /* CPU running a 32bit VM */
103b061808dSAlexander Graf #define KVM_ARM_VCPU_PSCI_0_2		2 /* CPU uses PSCI v0.2 */
104b89485a5SPaolo Bonzini #define KVM_ARM_VCPU_PMU_V3		3 /* Support guest PMUv3 */
105c5daeae1SAlexey Kardashevskiy 
106c5daeae1SAlexey Kardashevskiy struct kvm_vcpu_init {
107c5daeae1SAlexey Kardashevskiy 	__u32 target;
108c5daeae1SAlexey Kardashevskiy 	__u32 features[7];
109c5daeae1SAlexey Kardashevskiy };
110c5daeae1SAlexey Kardashevskiy 
111c5daeae1SAlexey Kardashevskiy struct kvm_sregs {
112c5daeae1SAlexey Kardashevskiy };
113c5daeae1SAlexey Kardashevskiy 
114c5daeae1SAlexey Kardashevskiy struct kvm_fpu {
115c5daeae1SAlexey Kardashevskiy };
116c5daeae1SAlexey Kardashevskiy 
1173a824b15SPaolo Bonzini /*
1183a824b15SPaolo Bonzini  * See v8 ARM ARM D7.3: Debug Registers
1193a824b15SPaolo Bonzini  *
1203a824b15SPaolo Bonzini  * The architectural limit is 16 debug registers of each type although
1213a824b15SPaolo Bonzini  * in practice there are usually less (see ID_AA64DFR0_EL1).
1223a824b15SPaolo Bonzini  *
1233a824b15SPaolo Bonzini  * Although the control registers are architecturally defined as 32
1243a824b15SPaolo Bonzini  * bits wide we use a 64 bit structure here to keep parity with
1253a824b15SPaolo Bonzini  * KVM_GET/SET_ONE_REG behaviour which treats all system registers as
1263a824b15SPaolo Bonzini  * 64 bit values. It also allows for the possibility of the
1273a824b15SPaolo Bonzini  * architecture expanding the control registers without having to
1283a824b15SPaolo Bonzini  * change the userspace ABI.
1293a824b15SPaolo Bonzini  */
1303a824b15SPaolo Bonzini #define KVM_ARM_MAX_DBG_REGS 16
131c5daeae1SAlexey Kardashevskiy struct kvm_guest_debug_arch {
1323a824b15SPaolo Bonzini 	__u64 dbg_bcr[KVM_ARM_MAX_DBG_REGS];
1333a824b15SPaolo Bonzini 	__u64 dbg_bvr[KVM_ARM_MAX_DBG_REGS];
1343a824b15SPaolo Bonzini 	__u64 dbg_wcr[KVM_ARM_MAX_DBG_REGS];
1353a824b15SPaolo Bonzini 	__u64 dbg_wvr[KVM_ARM_MAX_DBG_REGS];
136c5daeae1SAlexey Kardashevskiy };
137c5daeae1SAlexey Kardashevskiy 
138c5daeae1SAlexey Kardashevskiy struct kvm_debug_exit_arch {
1393a824b15SPaolo Bonzini 	__u32 hsr;
1403a824b15SPaolo Bonzini 	__u64 far;	/* used for watchpoints */
141c5daeae1SAlexey Kardashevskiy };
142c5daeae1SAlexey Kardashevskiy 
1433a824b15SPaolo Bonzini /*
1443a824b15SPaolo Bonzini  * Architecture specific defines for kvm_guest_debug->control
1453a824b15SPaolo Bonzini  */
1463a824b15SPaolo Bonzini 
1473a824b15SPaolo Bonzini #define KVM_GUESTDBG_USE_SW_BP		(1 << 16)
1483a824b15SPaolo Bonzini #define KVM_GUESTDBG_USE_HW		(1 << 17)
1493a824b15SPaolo Bonzini 
150c5daeae1SAlexey Kardashevskiy struct kvm_sync_regs {
15174c98e20SCornelia Huck 	/* Used with KVM_CAP_ARM_USER_IRQ */
15274c98e20SCornelia Huck 	__u64 device_irq_level;
153c5daeae1SAlexey Kardashevskiy };
154c5daeae1SAlexey Kardashevskiy 
155c5daeae1SAlexey Kardashevskiy struct kvm_arch_memory_slot {
156c5daeae1SAlexey Kardashevskiy };
157c5daeae1SAlexey Kardashevskiy 
158*8f3cd250SCornelia Huck /* for KVM_GET/SET_VCPU_EVENTS */
159*8f3cd250SCornelia Huck struct kvm_vcpu_events {
160*8f3cd250SCornelia Huck 	struct {
161*8f3cd250SCornelia Huck 		__u8 serror_pending;
162*8f3cd250SCornelia Huck 		__u8 serror_has_esr;
163*8f3cd250SCornelia Huck 		/* Align it to 8 bytes */
164*8f3cd250SCornelia Huck 		__u8 pad[6];
165*8f3cd250SCornelia Huck 		__u64 serror_esr;
166*8f3cd250SCornelia Huck 	} exception;
167*8f3cd250SCornelia Huck 	__u32 reserved[12];
168*8f3cd250SCornelia Huck };
169*8f3cd250SCornelia Huck 
170c5daeae1SAlexey Kardashevskiy /* If you need to interpret the index values, here is the key: */
171c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM_COPROC_MASK		0x000000000FFF0000
172c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM_COPROC_SHIFT	16
173c5daeae1SAlexey Kardashevskiy 
174c5daeae1SAlexey Kardashevskiy /* Normal registers are mapped as coprocessor 16. */
175c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM_CORE		(0x0010 << KVM_REG_ARM_COPROC_SHIFT)
176c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM_CORE_REG(name)	(offsetof(struct kvm_regs, name) / sizeof(__u32))
177c5daeae1SAlexey Kardashevskiy 
178c5daeae1SAlexey Kardashevskiy /* Some registers need more space to represent values. */
179c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM_DEMUX		(0x0011 << KVM_REG_ARM_COPROC_SHIFT)
180c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM_DEMUX_ID_MASK	0x000000000000FF00
181c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM_DEMUX_ID_SHIFT	8
182c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM_DEMUX_ID_CCSIDR	(0x00 << KVM_REG_ARM_DEMUX_ID_SHIFT)
183c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM_DEMUX_VAL_MASK	0x00000000000000FF
184c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM_DEMUX_VAL_SHIFT	0
185c5daeae1SAlexey Kardashevskiy 
186c5daeae1SAlexey Kardashevskiy /* AArch64 system registers */
187c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM64_SYSREG		(0x0013 << KVM_REG_ARM_COPROC_SHIFT)
188c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM64_SYSREG_OP0_MASK	0x000000000000c000
189c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM64_SYSREG_OP0_SHIFT	14
190c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM64_SYSREG_OP1_MASK	0x0000000000003800
191c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM64_SYSREG_OP1_SHIFT	11
192c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM64_SYSREG_CRN_MASK	0x0000000000000780
193c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM64_SYSREG_CRN_SHIFT	7
194c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM64_SYSREG_CRM_MASK	0x0000000000000078
195c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM64_SYSREG_CRM_SHIFT	3
196c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM64_SYSREG_OP2_MASK	0x0000000000000007
197c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM64_SYSREG_OP2_SHIFT	0
198c5daeae1SAlexey Kardashevskiy 
199876074c2SChristoffer Dall #define ARM64_SYS_REG_SHIFT_MASK(x,n) \
200876074c2SChristoffer Dall 	(((x) << KVM_REG_ARM64_SYSREG_ ## n ## _SHIFT) & \
201876074c2SChristoffer Dall 	KVM_REG_ARM64_SYSREG_ ## n ## _MASK)
202876074c2SChristoffer Dall 
203876074c2SChristoffer Dall #define __ARM64_SYS_REG(op0,op1,crn,crm,op2) \
204876074c2SChristoffer Dall 	(KVM_REG_ARM64 | KVM_REG_ARM64_SYSREG | \
205876074c2SChristoffer Dall 	ARM64_SYS_REG_SHIFT_MASK(op0, OP0) | \
206876074c2SChristoffer Dall 	ARM64_SYS_REG_SHIFT_MASK(op1, OP1) | \
207876074c2SChristoffer Dall 	ARM64_SYS_REG_SHIFT_MASK(crn, CRN) | \
208876074c2SChristoffer Dall 	ARM64_SYS_REG_SHIFT_MASK(crm, CRM) | \
209876074c2SChristoffer Dall 	ARM64_SYS_REG_SHIFT_MASK(op2, OP2))
210876074c2SChristoffer Dall 
211876074c2SChristoffer Dall #define ARM64_SYS_REG(...) (__ARM64_SYS_REG(__VA_ARGS__) | KVM_REG_SIZE_U64)
212876074c2SChristoffer Dall 
213dd873966SEric Auger /* Physical Timer EL0 Registers */
214dd873966SEric Auger #define KVM_REG_ARM_PTIMER_CTL		ARM64_SYS_REG(3, 3, 14, 2, 1)
215dd873966SEric Auger #define KVM_REG_ARM_PTIMER_CVAL		ARM64_SYS_REG(3, 3, 14, 2, 2)
216dd873966SEric Auger #define KVM_REG_ARM_PTIMER_CNT		ARM64_SYS_REG(3, 3, 14, 0, 1)
217dd873966SEric Auger 
218dd873966SEric Auger /* EL0 Virtual Timer Registers */
219876074c2SChristoffer Dall #define KVM_REG_ARM_TIMER_CTL		ARM64_SYS_REG(3, 3, 14, 3, 1)
220876074c2SChristoffer Dall #define KVM_REG_ARM_TIMER_CNT		ARM64_SYS_REG(3, 3, 14, 3, 2)
221876074c2SChristoffer Dall #define KVM_REG_ARM_TIMER_CVAL		ARM64_SYS_REG(3, 3, 14, 0, 2)
222876074c2SChristoffer Dall 
22365a6d8ddSPeter Maydell /* KVM-as-firmware specific pseudo-registers */
22465a6d8ddSPeter Maydell #define KVM_REG_ARM_FW			(0x0014 << KVM_REG_ARM_COPROC_SHIFT)
22565a6d8ddSPeter Maydell #define KVM_REG_ARM_FW_REG(r)		(KVM_REG_ARM64 | KVM_REG_SIZE_U64 | \
22665a6d8ddSPeter Maydell 					 KVM_REG_ARM_FW | ((r) & 0xffff))
22765a6d8ddSPeter Maydell #define KVM_REG_ARM_PSCI_VERSION	KVM_REG_ARM_FW_REG(0)
22865a6d8ddSPeter Maydell 
229876074c2SChristoffer Dall /* Device Control API: ARM VGIC */
230876074c2SChristoffer Dall #define KVM_DEV_ARM_VGIC_GRP_ADDR	0
231876074c2SChristoffer Dall #define KVM_DEV_ARM_VGIC_GRP_DIST_REGS	1
232876074c2SChristoffer Dall #define KVM_DEV_ARM_VGIC_GRP_CPU_REGS	2
233876074c2SChristoffer Dall #define   KVM_DEV_ARM_VGIC_CPUID_SHIFT	32
234876074c2SChristoffer Dall #define   KVM_DEV_ARM_VGIC_CPUID_MASK	(0xffULL << KVM_DEV_ARM_VGIC_CPUID_SHIFT)
2353a5eb5b4SPaolo Bonzini #define   KVM_DEV_ARM_VGIC_V3_MPIDR_SHIFT 32
2363a5eb5b4SPaolo Bonzini #define   KVM_DEV_ARM_VGIC_V3_MPIDR_MASK \
2373a5eb5b4SPaolo Bonzini 			(0xffffffffULL << KVM_DEV_ARM_VGIC_V3_MPIDR_SHIFT)
238876074c2SChristoffer Dall #define   KVM_DEV_ARM_VGIC_OFFSET_SHIFT	0
239876074c2SChristoffer Dall #define   KVM_DEV_ARM_VGIC_OFFSET_MASK	(0xffffffffULL << KVM_DEV_ARM_VGIC_OFFSET_SHIFT)
2403a5eb5b4SPaolo Bonzini #define   KVM_DEV_ARM_VGIC_SYSREG_INSTR_MASK (0xffff)
241444b1996SArd Biesheuvel #define KVM_DEV_ARM_VGIC_GRP_NR_IRQS	3
24251628b18SChristian Borntraeger #define KVM_DEV_ARM_VGIC_GRP_CTRL	4
2433a5eb5b4SPaolo Bonzini #define KVM_DEV_ARM_VGIC_GRP_REDIST_REGS 5
2443a5eb5b4SPaolo Bonzini #define KVM_DEV_ARM_VGIC_GRP_CPU_SYSREGS 6
2453a5eb5b4SPaolo Bonzini #define KVM_DEV_ARM_VGIC_GRP_LEVEL_INFO  7
24674c98e20SCornelia Huck #define KVM_DEV_ARM_VGIC_GRP_ITS_REGS 8
2473a5eb5b4SPaolo Bonzini #define KVM_DEV_ARM_VGIC_LINE_LEVEL_INFO_SHIFT	10
2483a5eb5b4SPaolo Bonzini #define KVM_DEV_ARM_VGIC_LINE_LEVEL_INFO_MASK \
2493a5eb5b4SPaolo Bonzini 			(0x3fffffULL << KVM_DEV_ARM_VGIC_LINE_LEVEL_INFO_SHIFT)
2503a5eb5b4SPaolo Bonzini #define KVM_DEV_ARM_VGIC_LINE_LEVEL_INTID_MASK	0x3ff
2513a5eb5b4SPaolo Bonzini #define VGIC_LEVEL_INFO_LINE_LEVEL	0
2523a5eb5b4SPaolo Bonzini 
25351628b18SChristian Borntraeger #define   KVM_DEV_ARM_VGIC_CTRL_INIT		0
25474c98e20SCornelia Huck #define   KVM_DEV_ARM_ITS_SAVE_TABLES           1
25574c98e20SCornelia Huck #define   KVM_DEV_ARM_ITS_RESTORE_TABLES        2
25674c98e20SCornelia Huck #define   KVM_DEV_ARM_VGIC_SAVE_PENDING_TABLES	3
257dd873966SEric Auger #define   KVM_DEV_ARM_ITS_CTRL_RESET		4
258876074c2SChristoffer Dall 
259b89485a5SPaolo Bonzini /* Device Control API on vcpu fd */
260b89485a5SPaolo Bonzini #define KVM_ARM_VCPU_PMU_V3_CTRL	0
261b89485a5SPaolo Bonzini #define   KVM_ARM_VCPU_PMU_V3_IRQ	0
262b89485a5SPaolo Bonzini #define   KVM_ARM_VCPU_PMU_V3_INIT	1
2633272f0e2SChristian Borntraeger #define KVM_ARM_VCPU_TIMER_CTRL		1
2643272f0e2SChristian Borntraeger #define   KVM_ARM_VCPU_TIMER_IRQ_VTIMER		0
2653272f0e2SChristian Borntraeger #define   KVM_ARM_VCPU_TIMER_IRQ_PTIMER		1
266b89485a5SPaolo Bonzini 
267c5daeae1SAlexey Kardashevskiy /* KVM_IRQ_LINE irq field index values */
268c5daeae1SAlexey Kardashevskiy #define KVM_ARM_IRQ_TYPE_SHIFT		24
269c5daeae1SAlexey Kardashevskiy #define KVM_ARM_IRQ_TYPE_MASK		0xff
270c5daeae1SAlexey Kardashevskiy #define KVM_ARM_IRQ_VCPU_SHIFT		16
271c5daeae1SAlexey Kardashevskiy #define KVM_ARM_IRQ_VCPU_MASK		0xff
272c5daeae1SAlexey Kardashevskiy #define KVM_ARM_IRQ_NUM_SHIFT		0
273c5daeae1SAlexey Kardashevskiy #define KVM_ARM_IRQ_NUM_MASK		0xffff
274c5daeae1SAlexey Kardashevskiy 
275c5daeae1SAlexey Kardashevskiy /* irq_type field */
276c5daeae1SAlexey Kardashevskiy #define KVM_ARM_IRQ_TYPE_CPU		0
277c5daeae1SAlexey Kardashevskiy #define KVM_ARM_IRQ_TYPE_SPI		1
278c5daeae1SAlexey Kardashevskiy #define KVM_ARM_IRQ_TYPE_PPI		2
279c5daeae1SAlexey Kardashevskiy 
280c5daeae1SAlexey Kardashevskiy /* out-of-kernel GIC cpu interrupt injection irq_number field */
281c5daeae1SAlexey Kardashevskiy #define KVM_ARM_IRQ_CPU_IRQ		0
282c5daeae1SAlexey Kardashevskiy #define KVM_ARM_IRQ_CPU_FIQ		1
283c5daeae1SAlexey Kardashevskiy 
2847a52ce8aSCornelia Huck /*
2857a52ce8aSCornelia Huck  * This used to hold the highest supported SPI, but it is now obsolete
2867a52ce8aSCornelia Huck  * and only here to provide source code level compatibility with older
2877a52ce8aSCornelia Huck  * userland. The highest SPI number can be set via KVM_DEV_ARM_VGIC_GRP_NR_IRQS.
2887a52ce8aSCornelia Huck  */
289c5daeae1SAlexey Kardashevskiy #define KVM_ARM_IRQ_GIC_MAX		127
290c5daeae1SAlexey Kardashevskiy 
2917a52ce8aSCornelia Huck /* One single KVM irqchip, ie. the VGIC */
2927a52ce8aSCornelia Huck #define KVM_NR_IRQCHIPS          1
2937a52ce8aSCornelia Huck 
294c5daeae1SAlexey Kardashevskiy /* PSCI interface */
295c5daeae1SAlexey Kardashevskiy #define KVM_PSCI_FN_BASE		0x95c1ba5e
296c5daeae1SAlexey Kardashevskiy #define KVM_PSCI_FN(n)			(KVM_PSCI_FN_BASE + (n))
297c5daeae1SAlexey Kardashevskiy 
298c5daeae1SAlexey Kardashevskiy #define KVM_PSCI_FN_CPU_SUSPEND		KVM_PSCI_FN(0)
299c5daeae1SAlexey Kardashevskiy #define KVM_PSCI_FN_CPU_OFF		KVM_PSCI_FN(1)
300c5daeae1SAlexey Kardashevskiy #define KVM_PSCI_FN_CPU_ON		KVM_PSCI_FN(2)
301c5daeae1SAlexey Kardashevskiy #define KVM_PSCI_FN_MIGRATE		KVM_PSCI_FN(3)
302c5daeae1SAlexey Kardashevskiy 
303b061808dSAlexander Graf #define KVM_PSCI_RET_SUCCESS		PSCI_RET_SUCCESS
304b061808dSAlexander Graf #define KVM_PSCI_RET_NI			PSCI_RET_NOT_SUPPORTED
305b061808dSAlexander Graf #define KVM_PSCI_RET_INVAL		PSCI_RET_INVALID_PARAMS
306b061808dSAlexander Graf #define KVM_PSCI_RET_DENIED		PSCI_RET_DENIED
307c5daeae1SAlexey Kardashevskiy 
308c5daeae1SAlexey Kardashevskiy #endif
309c5daeae1SAlexey Kardashevskiy 
310c5daeae1SAlexey Kardashevskiy #endif /* __ARM_KVM_H__ */
311