1c5daeae1SAlexey Kardashevskiy /* 2c5daeae1SAlexey Kardashevskiy * Copyright (C) 2012,2013 - ARM Ltd 3c5daeae1SAlexey Kardashevskiy * Author: Marc Zyngier <marc.zyngier@arm.com> 4c5daeae1SAlexey Kardashevskiy * 5c5daeae1SAlexey Kardashevskiy * Derived from arch/arm/include/uapi/asm/kvm.h: 6c5daeae1SAlexey Kardashevskiy * Copyright (C) 2012 - Virtual Open Systems and Columbia University 7c5daeae1SAlexey Kardashevskiy * Author: Christoffer Dall <c.dall@virtualopensystems.com> 8c5daeae1SAlexey Kardashevskiy * 9c5daeae1SAlexey Kardashevskiy * This program is free software; you can redistribute it and/or modify 10c5daeae1SAlexey Kardashevskiy * it under the terms of the GNU General Public License version 2 as 11c5daeae1SAlexey Kardashevskiy * published by the Free Software Foundation. 12c5daeae1SAlexey Kardashevskiy * 13c5daeae1SAlexey Kardashevskiy * This program is distributed in the hope that it will be useful, 14c5daeae1SAlexey Kardashevskiy * but WITHOUT ANY WARRANTY; without even the implied warranty of 15c5daeae1SAlexey Kardashevskiy * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 16c5daeae1SAlexey Kardashevskiy * GNU General Public License for more details. 17c5daeae1SAlexey Kardashevskiy * 18c5daeae1SAlexey Kardashevskiy * You should have received a copy of the GNU General Public License 19c5daeae1SAlexey Kardashevskiy * along with this program. If not, see <http://www.gnu.org/licenses/>. 20c5daeae1SAlexey Kardashevskiy */ 21c5daeae1SAlexey Kardashevskiy 22c5daeae1SAlexey Kardashevskiy #ifndef __ARM_KVM_H__ 23c5daeae1SAlexey Kardashevskiy #define __ARM_KVM_H__ 24c5daeae1SAlexey Kardashevskiy 25c5daeae1SAlexey Kardashevskiy #define KVM_SPSR_EL1 0 26c5daeae1SAlexey Kardashevskiy #define KVM_SPSR_SVC KVM_SPSR_EL1 27c5daeae1SAlexey Kardashevskiy #define KVM_SPSR_ABT 1 28c5daeae1SAlexey Kardashevskiy #define KVM_SPSR_UND 2 29c5daeae1SAlexey Kardashevskiy #define KVM_SPSR_IRQ 3 30c5daeae1SAlexey Kardashevskiy #define KVM_SPSR_FIQ 4 31c5daeae1SAlexey Kardashevskiy #define KVM_NR_SPSR 5 32c5daeae1SAlexey Kardashevskiy 33c5daeae1SAlexey Kardashevskiy #ifndef __ASSEMBLY__ 34b061808dSAlexander Graf #include <linux/psci.h> 35c5daeae1SAlexey Kardashevskiy #include <asm/types.h> 36c5daeae1SAlexey Kardashevskiy #include <asm/ptrace.h> 37c5daeae1SAlexey Kardashevskiy 38c5daeae1SAlexey Kardashevskiy #define __KVM_HAVE_GUEST_DEBUG 39c5daeae1SAlexey Kardashevskiy #define __KVM_HAVE_IRQ_LINE 40444b1996SArd Biesheuvel #define __KVM_HAVE_READONLY_MEM 41c5daeae1SAlexey Kardashevskiy 42c5daeae1SAlexey Kardashevskiy #define KVM_REG_SIZE(id) \ 43c5daeae1SAlexey Kardashevskiy (1U << (((id) & KVM_REG_SIZE_MASK) >> KVM_REG_SIZE_SHIFT)) 44c5daeae1SAlexey Kardashevskiy 45c5daeae1SAlexey Kardashevskiy struct kvm_regs { 46c5daeae1SAlexey Kardashevskiy struct user_pt_regs regs; /* sp = sp_el0 */ 47c5daeae1SAlexey Kardashevskiy 48c5daeae1SAlexey Kardashevskiy __u64 sp_el1; 49c5daeae1SAlexey Kardashevskiy __u64 elr_el1; 50c5daeae1SAlexey Kardashevskiy 51c5daeae1SAlexey Kardashevskiy __u64 spsr[KVM_NR_SPSR]; 52c5daeae1SAlexey Kardashevskiy 53c5daeae1SAlexey Kardashevskiy struct user_fpsimd_state fp_regs; 54c5daeae1SAlexey Kardashevskiy }; 55c5daeae1SAlexey Kardashevskiy 56c5daeae1SAlexey Kardashevskiy /* Supported Processor Types */ 57c5daeae1SAlexey Kardashevskiy #define KVM_ARM_TARGET_AEM_V8 0 58c5daeae1SAlexey Kardashevskiy #define KVM_ARM_TARGET_FOUNDATION_V8 1 59c5daeae1SAlexey Kardashevskiy #define KVM_ARM_TARGET_CORTEX_A57 2 60876074c2SChristoffer Dall #define KVM_ARM_TARGET_XGENE_POTENZA 3 61b061808dSAlexander Graf #define KVM_ARM_TARGET_CORTEX_A53 4 62c5daeae1SAlexey Kardashevskiy 63b061808dSAlexander Graf #define KVM_ARM_NUM_TARGETS 5 64c5daeae1SAlexey Kardashevskiy 65c5daeae1SAlexey Kardashevskiy /* KVM_ARM_SET_DEVICE_ADDR ioctl id encoding */ 66c5daeae1SAlexey Kardashevskiy #define KVM_ARM_DEVICE_TYPE_SHIFT 0 67c5daeae1SAlexey Kardashevskiy #define KVM_ARM_DEVICE_TYPE_MASK (0xffff << KVM_ARM_DEVICE_TYPE_SHIFT) 68c5daeae1SAlexey Kardashevskiy #define KVM_ARM_DEVICE_ID_SHIFT 16 69c5daeae1SAlexey Kardashevskiy #define KVM_ARM_DEVICE_ID_MASK (0xffff << KVM_ARM_DEVICE_ID_SHIFT) 70c5daeae1SAlexey Kardashevskiy 71c5daeae1SAlexey Kardashevskiy /* Supported device IDs */ 72c5daeae1SAlexey Kardashevskiy #define KVM_ARM_DEVICE_VGIC_V2 0 73c5daeae1SAlexey Kardashevskiy 74c5daeae1SAlexey Kardashevskiy /* Supported VGIC address types */ 75c5daeae1SAlexey Kardashevskiy #define KVM_VGIC_V2_ADDR_TYPE_DIST 0 76c5daeae1SAlexey Kardashevskiy #define KVM_VGIC_V2_ADDR_TYPE_CPU 1 77c5daeae1SAlexey Kardashevskiy 78c5daeae1SAlexey Kardashevskiy #define KVM_VGIC_V2_DIST_SIZE 0x1000 79c5daeae1SAlexey Kardashevskiy #define KVM_VGIC_V2_CPU_SIZE 0x2000 80c5daeae1SAlexey Kardashevskiy 8151628b18SChristian Borntraeger /* Supported VGICv3 address types */ 8251628b18SChristian Borntraeger #define KVM_VGIC_V3_ADDR_TYPE_DIST 2 8351628b18SChristian Borntraeger #define KVM_VGIC_V3_ADDR_TYPE_REDIST 3 8451628b18SChristian Borntraeger 8551628b18SChristian Borntraeger #define KVM_VGIC_V3_DIST_SIZE SZ_64K 8651628b18SChristian Borntraeger #define KVM_VGIC_V3_REDIST_SIZE (2 * SZ_64K) 8751628b18SChristian Borntraeger 88c5daeae1SAlexey Kardashevskiy #define KVM_ARM_VCPU_POWER_OFF 0 /* CPU is started in OFF state */ 89c5daeae1SAlexey Kardashevskiy #define KVM_ARM_VCPU_EL1_32BIT 1 /* CPU running a 32bit VM */ 90b061808dSAlexander Graf #define KVM_ARM_VCPU_PSCI_0_2 2 /* CPU uses PSCI v0.2 */ 91c5daeae1SAlexey Kardashevskiy 92c5daeae1SAlexey Kardashevskiy struct kvm_vcpu_init { 93c5daeae1SAlexey Kardashevskiy __u32 target; 94c5daeae1SAlexey Kardashevskiy __u32 features[7]; 95c5daeae1SAlexey Kardashevskiy }; 96c5daeae1SAlexey Kardashevskiy 97c5daeae1SAlexey Kardashevskiy struct kvm_sregs { 98c5daeae1SAlexey Kardashevskiy }; 99c5daeae1SAlexey Kardashevskiy 100c5daeae1SAlexey Kardashevskiy struct kvm_fpu { 101c5daeae1SAlexey Kardashevskiy }; 102c5daeae1SAlexey Kardashevskiy 103c5daeae1SAlexey Kardashevskiy struct kvm_guest_debug_arch { 104c5daeae1SAlexey Kardashevskiy }; 105c5daeae1SAlexey Kardashevskiy 106c5daeae1SAlexey Kardashevskiy struct kvm_debug_exit_arch { 107c5daeae1SAlexey Kardashevskiy }; 108c5daeae1SAlexey Kardashevskiy 109c5daeae1SAlexey Kardashevskiy struct kvm_sync_regs { 110c5daeae1SAlexey Kardashevskiy }; 111c5daeae1SAlexey Kardashevskiy 112c5daeae1SAlexey Kardashevskiy struct kvm_arch_memory_slot { 113c5daeae1SAlexey Kardashevskiy }; 114c5daeae1SAlexey Kardashevskiy 115c5daeae1SAlexey Kardashevskiy /* If you need to interpret the index values, here is the key: */ 116c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM_COPROC_MASK 0x000000000FFF0000 117c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM_COPROC_SHIFT 16 118c5daeae1SAlexey Kardashevskiy 119c5daeae1SAlexey Kardashevskiy /* Normal registers are mapped as coprocessor 16. */ 120c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM_CORE (0x0010 << KVM_REG_ARM_COPROC_SHIFT) 121c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM_CORE_REG(name) (offsetof(struct kvm_regs, name) / sizeof(__u32)) 122c5daeae1SAlexey Kardashevskiy 123c5daeae1SAlexey Kardashevskiy /* Some registers need more space to represent values. */ 124c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM_DEMUX (0x0011 << KVM_REG_ARM_COPROC_SHIFT) 125c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM_DEMUX_ID_MASK 0x000000000000FF00 126c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM_DEMUX_ID_SHIFT 8 127c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM_DEMUX_ID_CCSIDR (0x00 << KVM_REG_ARM_DEMUX_ID_SHIFT) 128c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM_DEMUX_VAL_MASK 0x00000000000000FF 129c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM_DEMUX_VAL_SHIFT 0 130c5daeae1SAlexey Kardashevskiy 131c5daeae1SAlexey Kardashevskiy /* AArch64 system registers */ 132c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM64_SYSREG (0x0013 << KVM_REG_ARM_COPROC_SHIFT) 133c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM64_SYSREG_OP0_MASK 0x000000000000c000 134c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM64_SYSREG_OP0_SHIFT 14 135c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM64_SYSREG_OP1_MASK 0x0000000000003800 136c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM64_SYSREG_OP1_SHIFT 11 137c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM64_SYSREG_CRN_MASK 0x0000000000000780 138c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM64_SYSREG_CRN_SHIFT 7 139c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM64_SYSREG_CRM_MASK 0x0000000000000078 140c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM64_SYSREG_CRM_SHIFT 3 141c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM64_SYSREG_OP2_MASK 0x0000000000000007 142c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM64_SYSREG_OP2_SHIFT 0 143c5daeae1SAlexey Kardashevskiy 144876074c2SChristoffer Dall #define ARM64_SYS_REG_SHIFT_MASK(x,n) \ 145876074c2SChristoffer Dall (((x) << KVM_REG_ARM64_SYSREG_ ## n ## _SHIFT) & \ 146876074c2SChristoffer Dall KVM_REG_ARM64_SYSREG_ ## n ## _MASK) 147876074c2SChristoffer Dall 148876074c2SChristoffer Dall #define __ARM64_SYS_REG(op0,op1,crn,crm,op2) \ 149876074c2SChristoffer Dall (KVM_REG_ARM64 | KVM_REG_ARM64_SYSREG | \ 150876074c2SChristoffer Dall ARM64_SYS_REG_SHIFT_MASK(op0, OP0) | \ 151876074c2SChristoffer Dall ARM64_SYS_REG_SHIFT_MASK(op1, OP1) | \ 152876074c2SChristoffer Dall ARM64_SYS_REG_SHIFT_MASK(crn, CRN) | \ 153876074c2SChristoffer Dall ARM64_SYS_REG_SHIFT_MASK(crm, CRM) | \ 154876074c2SChristoffer Dall ARM64_SYS_REG_SHIFT_MASK(op2, OP2)) 155876074c2SChristoffer Dall 156876074c2SChristoffer Dall #define ARM64_SYS_REG(...) (__ARM64_SYS_REG(__VA_ARGS__) | KVM_REG_SIZE_U64) 157876074c2SChristoffer Dall 158876074c2SChristoffer Dall #define KVM_REG_ARM_TIMER_CTL ARM64_SYS_REG(3, 3, 14, 3, 1) 159876074c2SChristoffer Dall #define KVM_REG_ARM_TIMER_CNT ARM64_SYS_REG(3, 3, 14, 3, 2) 160876074c2SChristoffer Dall #define KVM_REG_ARM_TIMER_CVAL ARM64_SYS_REG(3, 3, 14, 0, 2) 161876074c2SChristoffer Dall 162876074c2SChristoffer Dall /* Device Control API: ARM VGIC */ 163876074c2SChristoffer Dall #define KVM_DEV_ARM_VGIC_GRP_ADDR 0 164876074c2SChristoffer Dall #define KVM_DEV_ARM_VGIC_GRP_DIST_REGS 1 165876074c2SChristoffer Dall #define KVM_DEV_ARM_VGIC_GRP_CPU_REGS 2 166876074c2SChristoffer Dall #define KVM_DEV_ARM_VGIC_CPUID_SHIFT 32 167876074c2SChristoffer Dall #define KVM_DEV_ARM_VGIC_CPUID_MASK (0xffULL << KVM_DEV_ARM_VGIC_CPUID_SHIFT) 168876074c2SChristoffer Dall #define KVM_DEV_ARM_VGIC_OFFSET_SHIFT 0 169876074c2SChristoffer Dall #define KVM_DEV_ARM_VGIC_OFFSET_MASK (0xffffffffULL << KVM_DEV_ARM_VGIC_OFFSET_SHIFT) 170444b1996SArd Biesheuvel #define KVM_DEV_ARM_VGIC_GRP_NR_IRQS 3 17151628b18SChristian Borntraeger #define KVM_DEV_ARM_VGIC_GRP_CTRL 4 17251628b18SChristian Borntraeger #define KVM_DEV_ARM_VGIC_CTRL_INIT 0 173876074c2SChristoffer Dall 174c5daeae1SAlexey Kardashevskiy /* KVM_IRQ_LINE irq field index values */ 175c5daeae1SAlexey Kardashevskiy #define KVM_ARM_IRQ_TYPE_SHIFT 24 176c5daeae1SAlexey Kardashevskiy #define KVM_ARM_IRQ_TYPE_MASK 0xff 177c5daeae1SAlexey Kardashevskiy #define KVM_ARM_IRQ_VCPU_SHIFT 16 178c5daeae1SAlexey Kardashevskiy #define KVM_ARM_IRQ_VCPU_MASK 0xff 179c5daeae1SAlexey Kardashevskiy #define KVM_ARM_IRQ_NUM_SHIFT 0 180c5daeae1SAlexey Kardashevskiy #define KVM_ARM_IRQ_NUM_MASK 0xffff 181c5daeae1SAlexey Kardashevskiy 182c5daeae1SAlexey Kardashevskiy /* irq_type field */ 183c5daeae1SAlexey Kardashevskiy #define KVM_ARM_IRQ_TYPE_CPU 0 184c5daeae1SAlexey Kardashevskiy #define KVM_ARM_IRQ_TYPE_SPI 1 185c5daeae1SAlexey Kardashevskiy #define KVM_ARM_IRQ_TYPE_PPI 2 186c5daeae1SAlexey Kardashevskiy 187c5daeae1SAlexey Kardashevskiy /* out-of-kernel GIC cpu interrupt injection irq_number field */ 188c5daeae1SAlexey Kardashevskiy #define KVM_ARM_IRQ_CPU_IRQ 0 189c5daeae1SAlexey Kardashevskiy #define KVM_ARM_IRQ_CPU_FIQ 1 190c5daeae1SAlexey Kardashevskiy 191*7a52ce8aSCornelia Huck /* 192*7a52ce8aSCornelia Huck * This used to hold the highest supported SPI, but it is now obsolete 193*7a52ce8aSCornelia Huck * and only here to provide source code level compatibility with older 194*7a52ce8aSCornelia Huck * userland. The highest SPI number can be set via KVM_DEV_ARM_VGIC_GRP_NR_IRQS. 195*7a52ce8aSCornelia Huck */ 196c5daeae1SAlexey Kardashevskiy #define KVM_ARM_IRQ_GIC_MAX 127 197c5daeae1SAlexey Kardashevskiy 198*7a52ce8aSCornelia Huck /* One single KVM irqchip, ie. the VGIC */ 199*7a52ce8aSCornelia Huck #define KVM_NR_IRQCHIPS 1 200*7a52ce8aSCornelia Huck 201c5daeae1SAlexey Kardashevskiy /* PSCI interface */ 202c5daeae1SAlexey Kardashevskiy #define KVM_PSCI_FN_BASE 0x95c1ba5e 203c5daeae1SAlexey Kardashevskiy #define KVM_PSCI_FN(n) (KVM_PSCI_FN_BASE + (n)) 204c5daeae1SAlexey Kardashevskiy 205c5daeae1SAlexey Kardashevskiy #define KVM_PSCI_FN_CPU_SUSPEND KVM_PSCI_FN(0) 206c5daeae1SAlexey Kardashevskiy #define KVM_PSCI_FN_CPU_OFF KVM_PSCI_FN(1) 207c5daeae1SAlexey Kardashevskiy #define KVM_PSCI_FN_CPU_ON KVM_PSCI_FN(2) 208c5daeae1SAlexey Kardashevskiy #define KVM_PSCI_FN_MIGRATE KVM_PSCI_FN(3) 209c5daeae1SAlexey Kardashevskiy 210b061808dSAlexander Graf #define KVM_PSCI_RET_SUCCESS PSCI_RET_SUCCESS 211b061808dSAlexander Graf #define KVM_PSCI_RET_NI PSCI_RET_NOT_SUPPORTED 212b061808dSAlexander Graf #define KVM_PSCI_RET_INVAL PSCI_RET_INVALID_PARAMS 213b061808dSAlexander Graf #define KVM_PSCI_RET_DENIED PSCI_RET_DENIED 214c5daeae1SAlexey Kardashevskiy 215c5daeae1SAlexey Kardashevskiy #endif 216c5daeae1SAlexey Kardashevskiy 217c5daeae1SAlexey Kardashevskiy #endif /* __ARM_KVM_H__ */ 218