xref: /openbmc/qemu/linux-headers/asm-arm64/kvm.h (revision 3272f0e22fefa4a364cdbdb01975f9178177ab37)
1c5daeae1SAlexey Kardashevskiy /*
2c5daeae1SAlexey Kardashevskiy  * Copyright (C) 2012,2013 - ARM Ltd
3c5daeae1SAlexey Kardashevskiy  * Author: Marc Zyngier <marc.zyngier@arm.com>
4c5daeae1SAlexey Kardashevskiy  *
5c5daeae1SAlexey Kardashevskiy  * Derived from arch/arm/include/uapi/asm/kvm.h:
6c5daeae1SAlexey Kardashevskiy  * Copyright (C) 2012 - Virtual Open Systems and Columbia University
7c5daeae1SAlexey Kardashevskiy  * Author: Christoffer Dall <c.dall@virtualopensystems.com>
8c5daeae1SAlexey Kardashevskiy  *
9c5daeae1SAlexey Kardashevskiy  * This program is free software; you can redistribute it and/or modify
10c5daeae1SAlexey Kardashevskiy  * it under the terms of the GNU General Public License version 2 as
11c5daeae1SAlexey Kardashevskiy  * published by the Free Software Foundation.
12c5daeae1SAlexey Kardashevskiy  *
13c5daeae1SAlexey Kardashevskiy  * This program is distributed in the hope that it will be useful,
14c5daeae1SAlexey Kardashevskiy  * but WITHOUT ANY WARRANTY; without even the implied warranty of
15c5daeae1SAlexey Kardashevskiy  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
16c5daeae1SAlexey Kardashevskiy  * GNU General Public License for more details.
17c5daeae1SAlexey Kardashevskiy  *
18c5daeae1SAlexey Kardashevskiy  * You should have received a copy of the GNU General Public License
19c5daeae1SAlexey Kardashevskiy  * along with this program.  If not, see <http://www.gnu.org/licenses/>.
20c5daeae1SAlexey Kardashevskiy  */
21c5daeae1SAlexey Kardashevskiy 
22c5daeae1SAlexey Kardashevskiy #ifndef __ARM_KVM_H__
23c5daeae1SAlexey Kardashevskiy #define __ARM_KVM_H__
24c5daeae1SAlexey Kardashevskiy 
25c5daeae1SAlexey Kardashevskiy #define KVM_SPSR_EL1	0
26c5daeae1SAlexey Kardashevskiy #define KVM_SPSR_SVC	KVM_SPSR_EL1
27c5daeae1SAlexey Kardashevskiy #define KVM_SPSR_ABT	1
28c5daeae1SAlexey Kardashevskiy #define KVM_SPSR_UND	2
29c5daeae1SAlexey Kardashevskiy #define KVM_SPSR_IRQ	3
30c5daeae1SAlexey Kardashevskiy #define KVM_SPSR_FIQ	4
31c5daeae1SAlexey Kardashevskiy #define KVM_NR_SPSR	5
32c5daeae1SAlexey Kardashevskiy 
33c5daeae1SAlexey Kardashevskiy #ifndef __ASSEMBLY__
34b061808dSAlexander Graf #include <linux/psci.h>
35fff02bc0SPaolo Bonzini #include <linux/types.h>
36c5daeae1SAlexey Kardashevskiy #include <asm/ptrace.h>
37c5daeae1SAlexey Kardashevskiy 
38c5daeae1SAlexey Kardashevskiy #define __KVM_HAVE_GUEST_DEBUG
39c5daeae1SAlexey Kardashevskiy #define __KVM_HAVE_IRQ_LINE
40444b1996SArd Biesheuvel #define __KVM_HAVE_READONLY_MEM
41c5daeae1SAlexey Kardashevskiy 
4274c98e20SCornelia Huck #define KVM_COALESCED_MMIO_PAGE_OFFSET 1
4374c98e20SCornelia Huck 
44c5daeae1SAlexey Kardashevskiy #define KVM_REG_SIZE(id)						\
45c5daeae1SAlexey Kardashevskiy 	(1U << (((id) & KVM_REG_SIZE_MASK) >> KVM_REG_SIZE_SHIFT))
46c5daeae1SAlexey Kardashevskiy 
47c5daeae1SAlexey Kardashevskiy struct kvm_regs {
48c5daeae1SAlexey Kardashevskiy 	struct user_pt_regs regs;	/* sp = sp_el0 */
49c5daeae1SAlexey Kardashevskiy 
50c5daeae1SAlexey Kardashevskiy 	__u64	sp_el1;
51c5daeae1SAlexey Kardashevskiy 	__u64	elr_el1;
52c5daeae1SAlexey Kardashevskiy 
53c5daeae1SAlexey Kardashevskiy 	__u64	spsr[KVM_NR_SPSR];
54c5daeae1SAlexey Kardashevskiy 
55c5daeae1SAlexey Kardashevskiy 	struct user_fpsimd_state fp_regs;
56c5daeae1SAlexey Kardashevskiy };
57c5daeae1SAlexey Kardashevskiy 
583a824b15SPaolo Bonzini /*
593a824b15SPaolo Bonzini  * Supported CPU Targets - Adding a new target type is not recommended,
603a824b15SPaolo Bonzini  * unless there are some special registers not supported by the
613a824b15SPaolo Bonzini  * genericv8 syreg table.
623a824b15SPaolo Bonzini  */
63c5daeae1SAlexey Kardashevskiy #define KVM_ARM_TARGET_AEM_V8		0
64c5daeae1SAlexey Kardashevskiy #define KVM_ARM_TARGET_FOUNDATION_V8	1
65c5daeae1SAlexey Kardashevskiy #define KVM_ARM_TARGET_CORTEX_A57	2
66876074c2SChristoffer Dall #define KVM_ARM_TARGET_XGENE_POTENZA	3
67b061808dSAlexander Graf #define KVM_ARM_TARGET_CORTEX_A53	4
683a824b15SPaolo Bonzini /* Generic ARM v8 target */
693a824b15SPaolo Bonzini #define KVM_ARM_TARGET_GENERIC_V8	5
70c5daeae1SAlexey Kardashevskiy 
713a824b15SPaolo Bonzini #define KVM_ARM_NUM_TARGETS		6
72c5daeae1SAlexey Kardashevskiy 
73c5daeae1SAlexey Kardashevskiy /* KVM_ARM_SET_DEVICE_ADDR ioctl id encoding */
74c5daeae1SAlexey Kardashevskiy #define KVM_ARM_DEVICE_TYPE_SHIFT	0
75c5daeae1SAlexey Kardashevskiy #define KVM_ARM_DEVICE_TYPE_MASK	(0xffff << KVM_ARM_DEVICE_TYPE_SHIFT)
76c5daeae1SAlexey Kardashevskiy #define KVM_ARM_DEVICE_ID_SHIFT		16
77c5daeae1SAlexey Kardashevskiy #define KVM_ARM_DEVICE_ID_MASK		(0xffff << KVM_ARM_DEVICE_ID_SHIFT)
78c5daeae1SAlexey Kardashevskiy 
79c5daeae1SAlexey Kardashevskiy /* Supported device IDs */
80c5daeae1SAlexey Kardashevskiy #define KVM_ARM_DEVICE_VGIC_V2		0
81c5daeae1SAlexey Kardashevskiy 
82c5daeae1SAlexey Kardashevskiy /* Supported VGIC address types  */
83c5daeae1SAlexey Kardashevskiy #define KVM_VGIC_V2_ADDR_TYPE_DIST	0
84c5daeae1SAlexey Kardashevskiy #define KVM_VGIC_V2_ADDR_TYPE_CPU	1
85c5daeae1SAlexey Kardashevskiy 
86c5daeae1SAlexey Kardashevskiy #define KVM_VGIC_V2_DIST_SIZE		0x1000
87c5daeae1SAlexey Kardashevskiy #define KVM_VGIC_V2_CPU_SIZE		0x2000
88c5daeae1SAlexey Kardashevskiy 
8951628b18SChristian Borntraeger /* Supported VGICv3 address types  */
9051628b18SChristian Borntraeger #define KVM_VGIC_V3_ADDR_TYPE_DIST	2
9151628b18SChristian Borntraeger #define KVM_VGIC_V3_ADDR_TYPE_REDIST	3
92dbdfea92SCornelia Huck #define KVM_VGIC_ITS_ADDR_TYPE		4
9351628b18SChristian Borntraeger 
9451628b18SChristian Borntraeger #define KVM_VGIC_V3_DIST_SIZE		SZ_64K
9551628b18SChristian Borntraeger #define KVM_VGIC_V3_REDIST_SIZE		(2 * SZ_64K)
96dbdfea92SCornelia Huck #define KVM_VGIC_V3_ITS_SIZE		(2 * SZ_64K)
9751628b18SChristian Borntraeger 
98c5daeae1SAlexey Kardashevskiy #define KVM_ARM_VCPU_POWER_OFF		0 /* CPU is started in OFF state */
99c5daeae1SAlexey Kardashevskiy #define KVM_ARM_VCPU_EL1_32BIT		1 /* CPU running a 32bit VM */
100b061808dSAlexander Graf #define KVM_ARM_VCPU_PSCI_0_2		2 /* CPU uses PSCI v0.2 */
101b89485a5SPaolo Bonzini #define KVM_ARM_VCPU_PMU_V3		3 /* Support guest PMUv3 */
102c5daeae1SAlexey Kardashevskiy 
103c5daeae1SAlexey Kardashevskiy struct kvm_vcpu_init {
104c5daeae1SAlexey Kardashevskiy 	__u32 target;
105c5daeae1SAlexey Kardashevskiy 	__u32 features[7];
106c5daeae1SAlexey Kardashevskiy };
107c5daeae1SAlexey Kardashevskiy 
108c5daeae1SAlexey Kardashevskiy struct kvm_sregs {
109c5daeae1SAlexey Kardashevskiy };
110c5daeae1SAlexey Kardashevskiy 
111c5daeae1SAlexey Kardashevskiy struct kvm_fpu {
112c5daeae1SAlexey Kardashevskiy };
113c5daeae1SAlexey Kardashevskiy 
1143a824b15SPaolo Bonzini /*
1153a824b15SPaolo Bonzini  * See v8 ARM ARM D7.3: Debug Registers
1163a824b15SPaolo Bonzini  *
1173a824b15SPaolo Bonzini  * The architectural limit is 16 debug registers of each type although
1183a824b15SPaolo Bonzini  * in practice there are usually less (see ID_AA64DFR0_EL1).
1193a824b15SPaolo Bonzini  *
1203a824b15SPaolo Bonzini  * Although the control registers are architecturally defined as 32
1213a824b15SPaolo Bonzini  * bits wide we use a 64 bit structure here to keep parity with
1223a824b15SPaolo Bonzini  * KVM_GET/SET_ONE_REG behaviour which treats all system registers as
1233a824b15SPaolo Bonzini  * 64 bit values. It also allows for the possibility of the
1243a824b15SPaolo Bonzini  * architecture expanding the control registers without having to
1253a824b15SPaolo Bonzini  * change the userspace ABI.
1263a824b15SPaolo Bonzini  */
1273a824b15SPaolo Bonzini #define KVM_ARM_MAX_DBG_REGS 16
128c5daeae1SAlexey Kardashevskiy struct kvm_guest_debug_arch {
1293a824b15SPaolo Bonzini 	__u64 dbg_bcr[KVM_ARM_MAX_DBG_REGS];
1303a824b15SPaolo Bonzini 	__u64 dbg_bvr[KVM_ARM_MAX_DBG_REGS];
1313a824b15SPaolo Bonzini 	__u64 dbg_wcr[KVM_ARM_MAX_DBG_REGS];
1323a824b15SPaolo Bonzini 	__u64 dbg_wvr[KVM_ARM_MAX_DBG_REGS];
133c5daeae1SAlexey Kardashevskiy };
134c5daeae1SAlexey Kardashevskiy 
135c5daeae1SAlexey Kardashevskiy struct kvm_debug_exit_arch {
1363a824b15SPaolo Bonzini 	__u32 hsr;
1373a824b15SPaolo Bonzini 	__u64 far;	/* used for watchpoints */
138c5daeae1SAlexey Kardashevskiy };
139c5daeae1SAlexey Kardashevskiy 
1403a824b15SPaolo Bonzini /*
1413a824b15SPaolo Bonzini  * Architecture specific defines for kvm_guest_debug->control
1423a824b15SPaolo Bonzini  */
1433a824b15SPaolo Bonzini 
1443a824b15SPaolo Bonzini #define KVM_GUESTDBG_USE_SW_BP		(1 << 16)
1453a824b15SPaolo Bonzini #define KVM_GUESTDBG_USE_HW		(1 << 17)
1463a824b15SPaolo Bonzini 
147c5daeae1SAlexey Kardashevskiy struct kvm_sync_regs {
14874c98e20SCornelia Huck 	/* Used with KVM_CAP_ARM_USER_IRQ */
14974c98e20SCornelia Huck 	__u64 device_irq_level;
150c5daeae1SAlexey Kardashevskiy };
151c5daeae1SAlexey Kardashevskiy 
152c5daeae1SAlexey Kardashevskiy struct kvm_arch_memory_slot {
153c5daeae1SAlexey Kardashevskiy };
154c5daeae1SAlexey Kardashevskiy 
155c5daeae1SAlexey Kardashevskiy /* If you need to interpret the index values, here is the key: */
156c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM_COPROC_MASK		0x000000000FFF0000
157c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM_COPROC_SHIFT	16
158c5daeae1SAlexey Kardashevskiy 
159c5daeae1SAlexey Kardashevskiy /* Normal registers are mapped as coprocessor 16. */
160c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM_CORE		(0x0010 << KVM_REG_ARM_COPROC_SHIFT)
161c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM_CORE_REG(name)	(offsetof(struct kvm_regs, name) / sizeof(__u32))
162c5daeae1SAlexey Kardashevskiy 
163c5daeae1SAlexey Kardashevskiy /* Some registers need more space to represent values. */
164c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM_DEMUX		(0x0011 << KVM_REG_ARM_COPROC_SHIFT)
165c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM_DEMUX_ID_MASK	0x000000000000FF00
166c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM_DEMUX_ID_SHIFT	8
167c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM_DEMUX_ID_CCSIDR	(0x00 << KVM_REG_ARM_DEMUX_ID_SHIFT)
168c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM_DEMUX_VAL_MASK	0x00000000000000FF
169c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM_DEMUX_VAL_SHIFT	0
170c5daeae1SAlexey Kardashevskiy 
171c5daeae1SAlexey Kardashevskiy /* AArch64 system registers */
172c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM64_SYSREG		(0x0013 << KVM_REG_ARM_COPROC_SHIFT)
173c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM64_SYSREG_OP0_MASK	0x000000000000c000
174c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM64_SYSREG_OP0_SHIFT	14
175c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM64_SYSREG_OP1_MASK	0x0000000000003800
176c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM64_SYSREG_OP1_SHIFT	11
177c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM64_SYSREG_CRN_MASK	0x0000000000000780
178c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM64_SYSREG_CRN_SHIFT	7
179c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM64_SYSREG_CRM_MASK	0x0000000000000078
180c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM64_SYSREG_CRM_SHIFT	3
181c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM64_SYSREG_OP2_MASK	0x0000000000000007
182c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM64_SYSREG_OP2_SHIFT	0
183c5daeae1SAlexey Kardashevskiy 
184876074c2SChristoffer Dall #define ARM64_SYS_REG_SHIFT_MASK(x,n) \
185876074c2SChristoffer Dall 	(((x) << KVM_REG_ARM64_SYSREG_ ## n ## _SHIFT) & \
186876074c2SChristoffer Dall 	KVM_REG_ARM64_SYSREG_ ## n ## _MASK)
187876074c2SChristoffer Dall 
188876074c2SChristoffer Dall #define __ARM64_SYS_REG(op0,op1,crn,crm,op2) \
189876074c2SChristoffer Dall 	(KVM_REG_ARM64 | KVM_REG_ARM64_SYSREG | \
190876074c2SChristoffer Dall 	ARM64_SYS_REG_SHIFT_MASK(op0, OP0) | \
191876074c2SChristoffer Dall 	ARM64_SYS_REG_SHIFT_MASK(op1, OP1) | \
192876074c2SChristoffer Dall 	ARM64_SYS_REG_SHIFT_MASK(crn, CRN) | \
193876074c2SChristoffer Dall 	ARM64_SYS_REG_SHIFT_MASK(crm, CRM) | \
194876074c2SChristoffer Dall 	ARM64_SYS_REG_SHIFT_MASK(op2, OP2))
195876074c2SChristoffer Dall 
196876074c2SChristoffer Dall #define ARM64_SYS_REG(...) (__ARM64_SYS_REG(__VA_ARGS__) | KVM_REG_SIZE_U64)
197876074c2SChristoffer Dall 
198876074c2SChristoffer Dall #define KVM_REG_ARM_TIMER_CTL		ARM64_SYS_REG(3, 3, 14, 3, 1)
199876074c2SChristoffer Dall #define KVM_REG_ARM_TIMER_CNT		ARM64_SYS_REG(3, 3, 14, 3, 2)
200876074c2SChristoffer Dall #define KVM_REG_ARM_TIMER_CVAL		ARM64_SYS_REG(3, 3, 14, 0, 2)
201876074c2SChristoffer Dall 
202876074c2SChristoffer Dall /* Device Control API: ARM VGIC */
203876074c2SChristoffer Dall #define KVM_DEV_ARM_VGIC_GRP_ADDR	0
204876074c2SChristoffer Dall #define KVM_DEV_ARM_VGIC_GRP_DIST_REGS	1
205876074c2SChristoffer Dall #define KVM_DEV_ARM_VGIC_GRP_CPU_REGS	2
206876074c2SChristoffer Dall #define   KVM_DEV_ARM_VGIC_CPUID_SHIFT	32
207876074c2SChristoffer Dall #define   KVM_DEV_ARM_VGIC_CPUID_MASK	(0xffULL << KVM_DEV_ARM_VGIC_CPUID_SHIFT)
2083a5eb5b4SPaolo Bonzini #define   KVM_DEV_ARM_VGIC_V3_MPIDR_SHIFT 32
2093a5eb5b4SPaolo Bonzini #define   KVM_DEV_ARM_VGIC_V3_MPIDR_MASK \
2103a5eb5b4SPaolo Bonzini 			(0xffffffffULL << KVM_DEV_ARM_VGIC_V3_MPIDR_SHIFT)
211876074c2SChristoffer Dall #define   KVM_DEV_ARM_VGIC_OFFSET_SHIFT	0
212876074c2SChristoffer Dall #define   KVM_DEV_ARM_VGIC_OFFSET_MASK	(0xffffffffULL << KVM_DEV_ARM_VGIC_OFFSET_SHIFT)
2133a5eb5b4SPaolo Bonzini #define   KVM_DEV_ARM_VGIC_SYSREG_INSTR_MASK (0xffff)
214444b1996SArd Biesheuvel #define KVM_DEV_ARM_VGIC_GRP_NR_IRQS	3
21551628b18SChristian Borntraeger #define KVM_DEV_ARM_VGIC_GRP_CTRL	4
2163a5eb5b4SPaolo Bonzini #define KVM_DEV_ARM_VGIC_GRP_REDIST_REGS 5
2173a5eb5b4SPaolo Bonzini #define KVM_DEV_ARM_VGIC_GRP_CPU_SYSREGS 6
2183a5eb5b4SPaolo Bonzini #define KVM_DEV_ARM_VGIC_GRP_LEVEL_INFO  7
21974c98e20SCornelia Huck #define KVM_DEV_ARM_VGIC_GRP_ITS_REGS 8
2203a5eb5b4SPaolo Bonzini #define KVM_DEV_ARM_VGIC_LINE_LEVEL_INFO_SHIFT	10
2213a5eb5b4SPaolo Bonzini #define KVM_DEV_ARM_VGIC_LINE_LEVEL_INFO_MASK \
2223a5eb5b4SPaolo Bonzini 			(0x3fffffULL << KVM_DEV_ARM_VGIC_LINE_LEVEL_INFO_SHIFT)
2233a5eb5b4SPaolo Bonzini #define KVM_DEV_ARM_VGIC_LINE_LEVEL_INTID_MASK	0x3ff
2243a5eb5b4SPaolo Bonzini #define VGIC_LEVEL_INFO_LINE_LEVEL	0
2253a5eb5b4SPaolo Bonzini 
22651628b18SChristian Borntraeger #define   KVM_DEV_ARM_VGIC_CTRL_INIT		0
22774c98e20SCornelia Huck #define   KVM_DEV_ARM_ITS_SAVE_TABLES           1
22874c98e20SCornelia Huck #define   KVM_DEV_ARM_ITS_RESTORE_TABLES        2
22974c98e20SCornelia Huck #define   KVM_DEV_ARM_VGIC_SAVE_PENDING_TABLES	3
230876074c2SChristoffer Dall 
231b89485a5SPaolo Bonzini /* Device Control API on vcpu fd */
232b89485a5SPaolo Bonzini #define KVM_ARM_VCPU_PMU_V3_CTRL	0
233b89485a5SPaolo Bonzini #define   KVM_ARM_VCPU_PMU_V3_IRQ	0
234b89485a5SPaolo Bonzini #define   KVM_ARM_VCPU_PMU_V3_INIT	1
235*3272f0e2SChristian Borntraeger #define KVM_ARM_VCPU_TIMER_CTRL		1
236*3272f0e2SChristian Borntraeger #define   KVM_ARM_VCPU_TIMER_IRQ_VTIMER		0
237*3272f0e2SChristian Borntraeger #define   KVM_ARM_VCPU_TIMER_IRQ_PTIMER		1
238b89485a5SPaolo Bonzini 
239c5daeae1SAlexey Kardashevskiy /* KVM_IRQ_LINE irq field index values */
240c5daeae1SAlexey Kardashevskiy #define KVM_ARM_IRQ_TYPE_SHIFT		24
241c5daeae1SAlexey Kardashevskiy #define KVM_ARM_IRQ_TYPE_MASK		0xff
242c5daeae1SAlexey Kardashevskiy #define KVM_ARM_IRQ_VCPU_SHIFT		16
243c5daeae1SAlexey Kardashevskiy #define KVM_ARM_IRQ_VCPU_MASK		0xff
244c5daeae1SAlexey Kardashevskiy #define KVM_ARM_IRQ_NUM_SHIFT		0
245c5daeae1SAlexey Kardashevskiy #define KVM_ARM_IRQ_NUM_MASK		0xffff
246c5daeae1SAlexey Kardashevskiy 
247c5daeae1SAlexey Kardashevskiy /* irq_type field */
248c5daeae1SAlexey Kardashevskiy #define KVM_ARM_IRQ_TYPE_CPU		0
249c5daeae1SAlexey Kardashevskiy #define KVM_ARM_IRQ_TYPE_SPI		1
250c5daeae1SAlexey Kardashevskiy #define KVM_ARM_IRQ_TYPE_PPI		2
251c5daeae1SAlexey Kardashevskiy 
252c5daeae1SAlexey Kardashevskiy /* out-of-kernel GIC cpu interrupt injection irq_number field */
253c5daeae1SAlexey Kardashevskiy #define KVM_ARM_IRQ_CPU_IRQ		0
254c5daeae1SAlexey Kardashevskiy #define KVM_ARM_IRQ_CPU_FIQ		1
255c5daeae1SAlexey Kardashevskiy 
2567a52ce8aSCornelia Huck /*
2577a52ce8aSCornelia Huck  * This used to hold the highest supported SPI, but it is now obsolete
2587a52ce8aSCornelia Huck  * and only here to provide source code level compatibility with older
2597a52ce8aSCornelia Huck  * userland. The highest SPI number can be set via KVM_DEV_ARM_VGIC_GRP_NR_IRQS.
2607a52ce8aSCornelia Huck  */
261c5daeae1SAlexey Kardashevskiy #define KVM_ARM_IRQ_GIC_MAX		127
262c5daeae1SAlexey Kardashevskiy 
2637a52ce8aSCornelia Huck /* One single KVM irqchip, ie. the VGIC */
2647a52ce8aSCornelia Huck #define KVM_NR_IRQCHIPS          1
2657a52ce8aSCornelia Huck 
266c5daeae1SAlexey Kardashevskiy /* PSCI interface */
267c5daeae1SAlexey Kardashevskiy #define KVM_PSCI_FN_BASE		0x95c1ba5e
268c5daeae1SAlexey Kardashevskiy #define KVM_PSCI_FN(n)			(KVM_PSCI_FN_BASE + (n))
269c5daeae1SAlexey Kardashevskiy 
270c5daeae1SAlexey Kardashevskiy #define KVM_PSCI_FN_CPU_SUSPEND		KVM_PSCI_FN(0)
271c5daeae1SAlexey Kardashevskiy #define KVM_PSCI_FN_CPU_OFF		KVM_PSCI_FN(1)
272c5daeae1SAlexey Kardashevskiy #define KVM_PSCI_FN_CPU_ON		KVM_PSCI_FN(2)
273c5daeae1SAlexey Kardashevskiy #define KVM_PSCI_FN_MIGRATE		KVM_PSCI_FN(3)
274c5daeae1SAlexey Kardashevskiy 
275b061808dSAlexander Graf #define KVM_PSCI_RET_SUCCESS		PSCI_RET_SUCCESS
276b061808dSAlexander Graf #define KVM_PSCI_RET_NI			PSCI_RET_NOT_SUPPORTED
277b061808dSAlexander Graf #define KVM_PSCI_RET_INVAL		PSCI_RET_INVALID_PARAMS
278b061808dSAlexander Graf #define KVM_PSCI_RET_DENIED		PSCI_RET_DENIED
279c5daeae1SAlexey Kardashevskiy 
280c5daeae1SAlexey Kardashevskiy #endif
281c5daeae1SAlexey Kardashevskiy 
282c5daeae1SAlexey Kardashevskiy #endif /* __ARM_KVM_H__ */
283