1 /* 2 * Tiny Code Generator for QEMU 3 * 4 * Copyright (c) 2008 Fabrice Bellard 5 * 6 * Permission is hereby granted, free of charge, to any person obtaining a copy 7 * of this software and associated documentation files (the "Software"), to deal 8 * in the Software without restriction, including without limitation the rights 9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 10 * copies of the Software, and to permit persons to whom the Software is 11 * furnished to do so, subject to the following conditions: 12 * 13 * The above copyright notice and this permission notice shall be included in 14 * all copies or substantial portions of the Software. 15 * 16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 22 * THE SOFTWARE. 23 */ 24 25 #ifndef TCG_H 26 #define TCG_H 27 28 #include "cpu.h" 29 #include "exec/memop.h" 30 #include "exec/memopidx.h" 31 #include "qemu/bitops.h" 32 #include "qemu/plugin.h" 33 #include "qemu/queue.h" 34 #include "tcg/tcg-mo.h" 35 #include "tcg-target.h" 36 #include "tcg/tcg-cond.h" 37 #include "tcg/debug-assert.h" 38 39 /* XXX: make safe guess about sizes */ 40 #define MAX_OP_PER_INSTR 266 41 42 #define MAX_CALL_IARGS 7 43 44 #define CPU_TEMP_BUF_NLONGS 128 45 #define TCG_STATIC_FRAME_SIZE (CPU_TEMP_BUF_NLONGS * sizeof(long)) 46 47 /* Default target word size to pointer size. */ 48 #ifndef TCG_TARGET_REG_BITS 49 # if UINTPTR_MAX == UINT32_MAX 50 # define TCG_TARGET_REG_BITS 32 51 # elif UINTPTR_MAX == UINT64_MAX 52 # define TCG_TARGET_REG_BITS 64 53 # else 54 # error Unknown pointer size for tcg target 55 # endif 56 #endif 57 58 #if TCG_TARGET_REG_BITS == 32 59 typedef int32_t tcg_target_long; 60 typedef uint32_t tcg_target_ulong; 61 #define TCG_PRIlx PRIx32 62 #define TCG_PRIld PRId32 63 #elif TCG_TARGET_REG_BITS == 64 64 typedef int64_t tcg_target_long; 65 typedef uint64_t tcg_target_ulong; 66 #define TCG_PRIlx PRIx64 67 #define TCG_PRIld PRId64 68 #else 69 #error unsupported 70 #endif 71 72 /* Oversized TCG guests make things like MTTCG hard 73 * as we can't use atomics for cputlb updates. 74 */ 75 #if TARGET_LONG_BITS > TCG_TARGET_REG_BITS 76 #define TCG_OVERSIZED_GUEST 1 77 #else 78 #define TCG_OVERSIZED_GUEST 0 79 #endif 80 81 #if TCG_TARGET_NB_REGS <= 32 82 typedef uint32_t TCGRegSet; 83 #elif TCG_TARGET_NB_REGS <= 64 84 typedef uint64_t TCGRegSet; 85 #else 86 #error unsupported 87 #endif 88 89 #if TCG_TARGET_REG_BITS == 32 90 /* Turn some undef macros into false macros. */ 91 #define TCG_TARGET_HAS_extrl_i64_i32 0 92 #define TCG_TARGET_HAS_extrh_i64_i32 0 93 #define TCG_TARGET_HAS_div_i64 0 94 #define TCG_TARGET_HAS_rem_i64 0 95 #define TCG_TARGET_HAS_div2_i64 0 96 #define TCG_TARGET_HAS_rot_i64 0 97 #define TCG_TARGET_HAS_ext8s_i64 0 98 #define TCG_TARGET_HAS_ext16s_i64 0 99 #define TCG_TARGET_HAS_ext32s_i64 0 100 #define TCG_TARGET_HAS_ext8u_i64 0 101 #define TCG_TARGET_HAS_ext16u_i64 0 102 #define TCG_TARGET_HAS_ext32u_i64 0 103 #define TCG_TARGET_HAS_bswap16_i64 0 104 #define TCG_TARGET_HAS_bswap32_i64 0 105 #define TCG_TARGET_HAS_bswap64_i64 0 106 #define TCG_TARGET_HAS_neg_i64 0 107 #define TCG_TARGET_HAS_not_i64 0 108 #define TCG_TARGET_HAS_andc_i64 0 109 #define TCG_TARGET_HAS_orc_i64 0 110 #define TCG_TARGET_HAS_eqv_i64 0 111 #define TCG_TARGET_HAS_nand_i64 0 112 #define TCG_TARGET_HAS_nor_i64 0 113 #define TCG_TARGET_HAS_clz_i64 0 114 #define TCG_TARGET_HAS_ctz_i64 0 115 #define TCG_TARGET_HAS_ctpop_i64 0 116 #define TCG_TARGET_HAS_deposit_i64 0 117 #define TCG_TARGET_HAS_extract_i64 0 118 #define TCG_TARGET_HAS_sextract_i64 0 119 #define TCG_TARGET_HAS_extract2_i64 0 120 #define TCG_TARGET_HAS_movcond_i64 0 121 #define TCG_TARGET_HAS_add2_i64 0 122 #define TCG_TARGET_HAS_sub2_i64 0 123 #define TCG_TARGET_HAS_mulu2_i64 0 124 #define TCG_TARGET_HAS_muls2_i64 0 125 #define TCG_TARGET_HAS_muluh_i64 0 126 #define TCG_TARGET_HAS_mulsh_i64 0 127 /* Turn some undef macros into true macros. */ 128 #define TCG_TARGET_HAS_add2_i32 1 129 #define TCG_TARGET_HAS_sub2_i32 1 130 #endif 131 132 #ifndef TCG_TARGET_deposit_i32_valid 133 #define TCG_TARGET_deposit_i32_valid(ofs, len) 1 134 #endif 135 #ifndef TCG_TARGET_deposit_i64_valid 136 #define TCG_TARGET_deposit_i64_valid(ofs, len) 1 137 #endif 138 #ifndef TCG_TARGET_extract_i32_valid 139 #define TCG_TARGET_extract_i32_valid(ofs, len) 1 140 #endif 141 #ifndef TCG_TARGET_extract_i64_valid 142 #define TCG_TARGET_extract_i64_valid(ofs, len) 1 143 #endif 144 145 /* Only one of DIV or DIV2 should be defined. */ 146 #if defined(TCG_TARGET_HAS_div_i32) 147 #define TCG_TARGET_HAS_div2_i32 0 148 #elif defined(TCG_TARGET_HAS_div2_i32) 149 #define TCG_TARGET_HAS_div_i32 0 150 #define TCG_TARGET_HAS_rem_i32 0 151 #endif 152 #if defined(TCG_TARGET_HAS_div_i64) 153 #define TCG_TARGET_HAS_div2_i64 0 154 #elif defined(TCG_TARGET_HAS_div2_i64) 155 #define TCG_TARGET_HAS_div_i64 0 156 #define TCG_TARGET_HAS_rem_i64 0 157 #endif 158 159 #if !defined(TCG_TARGET_HAS_v64) \ 160 && !defined(TCG_TARGET_HAS_v128) \ 161 && !defined(TCG_TARGET_HAS_v256) 162 #define TCG_TARGET_MAYBE_vec 0 163 #define TCG_TARGET_HAS_abs_vec 0 164 #define TCG_TARGET_HAS_neg_vec 0 165 #define TCG_TARGET_HAS_not_vec 0 166 #define TCG_TARGET_HAS_andc_vec 0 167 #define TCG_TARGET_HAS_orc_vec 0 168 #define TCG_TARGET_HAS_nand_vec 0 169 #define TCG_TARGET_HAS_nor_vec 0 170 #define TCG_TARGET_HAS_eqv_vec 0 171 #define TCG_TARGET_HAS_roti_vec 0 172 #define TCG_TARGET_HAS_rots_vec 0 173 #define TCG_TARGET_HAS_rotv_vec 0 174 #define TCG_TARGET_HAS_shi_vec 0 175 #define TCG_TARGET_HAS_shs_vec 0 176 #define TCG_TARGET_HAS_shv_vec 0 177 #define TCG_TARGET_HAS_mul_vec 0 178 #define TCG_TARGET_HAS_sat_vec 0 179 #define TCG_TARGET_HAS_minmax_vec 0 180 #define TCG_TARGET_HAS_bitsel_vec 0 181 #define TCG_TARGET_HAS_cmpsel_vec 0 182 #else 183 #define TCG_TARGET_MAYBE_vec 1 184 #endif 185 #ifndef TCG_TARGET_HAS_v64 186 #define TCG_TARGET_HAS_v64 0 187 #endif 188 #ifndef TCG_TARGET_HAS_v128 189 #define TCG_TARGET_HAS_v128 0 190 #endif 191 #ifndef TCG_TARGET_HAS_v256 192 #define TCG_TARGET_HAS_v256 0 193 #endif 194 195 #ifndef TARGET_INSN_START_EXTRA_WORDS 196 # define TARGET_INSN_START_WORDS 1 197 #else 198 # define TARGET_INSN_START_WORDS (1 + TARGET_INSN_START_EXTRA_WORDS) 199 #endif 200 201 typedef enum TCGOpcode { 202 #define DEF(name, oargs, iargs, cargs, flags) INDEX_op_ ## name, 203 #include "tcg/tcg-opc.h" 204 #undef DEF 205 NB_OPS, 206 } TCGOpcode; 207 208 #define tcg_regset_set_reg(d, r) ((d) |= (TCGRegSet)1 << (r)) 209 #define tcg_regset_reset_reg(d, r) ((d) &= ~((TCGRegSet)1 << (r))) 210 #define tcg_regset_test_reg(d, r) (((d) >> (r)) & 1) 211 212 #ifndef TCG_TARGET_INSN_UNIT_SIZE 213 # error "Missing TCG_TARGET_INSN_UNIT_SIZE" 214 #elif TCG_TARGET_INSN_UNIT_SIZE == 1 215 typedef uint8_t tcg_insn_unit; 216 #elif TCG_TARGET_INSN_UNIT_SIZE == 2 217 typedef uint16_t tcg_insn_unit; 218 #elif TCG_TARGET_INSN_UNIT_SIZE == 4 219 typedef uint32_t tcg_insn_unit; 220 #elif TCG_TARGET_INSN_UNIT_SIZE == 8 221 typedef uint64_t tcg_insn_unit; 222 #else 223 /* The port better have done this. */ 224 #endif 225 226 typedef struct TCGRelocation TCGRelocation; 227 struct TCGRelocation { 228 QSIMPLEQ_ENTRY(TCGRelocation) next; 229 tcg_insn_unit *ptr; 230 intptr_t addend; 231 int type; 232 }; 233 234 typedef struct TCGOp TCGOp; 235 typedef struct TCGLabelUse TCGLabelUse; 236 struct TCGLabelUse { 237 QSIMPLEQ_ENTRY(TCGLabelUse) next; 238 TCGOp *op; 239 }; 240 241 typedef struct TCGLabel TCGLabel; 242 struct TCGLabel { 243 bool present; 244 bool has_value; 245 uint16_t id; 246 union { 247 uintptr_t value; 248 const tcg_insn_unit *value_ptr; 249 } u; 250 QSIMPLEQ_HEAD(, TCGLabelUse) branches; 251 QSIMPLEQ_HEAD(, TCGRelocation) relocs; 252 QSIMPLEQ_ENTRY(TCGLabel) next; 253 }; 254 255 typedef struct TCGPool { 256 struct TCGPool *next; 257 int size; 258 uint8_t data[] __attribute__ ((aligned)); 259 } TCGPool; 260 261 #define TCG_POOL_CHUNK_SIZE 32768 262 263 #define TCG_MAX_TEMPS 512 264 #define TCG_MAX_INSNS 512 265 266 /* when the size of the arguments of a called function is smaller than 267 this value, they are statically allocated in the TB stack frame */ 268 #define TCG_STATIC_CALL_ARGS_SIZE 128 269 270 typedef enum TCGType { 271 TCG_TYPE_I32, 272 TCG_TYPE_I64, 273 TCG_TYPE_I128, 274 275 TCG_TYPE_V64, 276 TCG_TYPE_V128, 277 TCG_TYPE_V256, 278 279 /* Number of different types (integer not enum) */ 280 #define TCG_TYPE_COUNT (TCG_TYPE_V256 + 1) 281 282 /* An alias for the size of the host register. */ 283 #if TCG_TARGET_REG_BITS == 32 284 TCG_TYPE_REG = TCG_TYPE_I32, 285 #else 286 TCG_TYPE_REG = TCG_TYPE_I64, 287 #endif 288 289 /* An alias for the size of the native pointer. */ 290 #if UINTPTR_MAX == UINT32_MAX 291 TCG_TYPE_PTR = TCG_TYPE_I32, 292 #else 293 TCG_TYPE_PTR = TCG_TYPE_I64, 294 #endif 295 } TCGType; 296 297 /** 298 * tcg_type_size 299 * @t: type 300 * 301 * Return the size of the type in bytes. 302 */ 303 static inline int tcg_type_size(TCGType t) 304 { 305 unsigned i = t; 306 if (i >= TCG_TYPE_V64) { 307 tcg_debug_assert(i < TCG_TYPE_COUNT); 308 i -= TCG_TYPE_V64 - 1; 309 } 310 return 4 << i; 311 } 312 313 /** 314 * get_alignment_bits 315 * @memop: MemOp value 316 * 317 * Extract the alignment size from the memop. 318 */ 319 static inline unsigned get_alignment_bits(MemOp memop) 320 { 321 unsigned a = memop & MO_AMASK; 322 323 if (a == MO_UNALN) { 324 /* No alignment required. */ 325 a = 0; 326 } else if (a == MO_ALIGN) { 327 /* A natural alignment requirement. */ 328 a = memop & MO_SIZE; 329 } else { 330 /* A specific alignment requirement. */ 331 a = a >> MO_ASHIFT; 332 } 333 #if defined(CONFIG_SOFTMMU) 334 /* The requested alignment cannot overlap the TLB flags. */ 335 tcg_debug_assert((TLB_FLAGS_MASK & ((1 << a) - 1)) == 0); 336 #endif 337 return a; 338 } 339 340 typedef tcg_target_ulong TCGArg; 341 342 /* Define type and accessor macros for TCG variables. 343 344 TCG variables are the inputs and outputs of TCG ops, as described 345 in tcg/README. Target CPU front-end code uses these types to deal 346 with TCG variables as it emits TCG code via the tcg_gen_* functions. 347 They come in several flavours: 348 * TCGv_i32 : 32 bit integer type 349 * TCGv_i64 : 64 bit integer type 350 * TCGv_i128 : 128 bit integer type 351 * TCGv_ptr : a host pointer type 352 * TCGv_vec : a host vector type; the exact size is not exposed 353 to the CPU front-end code. 354 * TCGv : an integer type the same size as target_ulong 355 (an alias for either TCGv_i32 or TCGv_i64) 356 The compiler's type checking will complain if you mix them 357 up and pass the wrong sized TCGv to a function. 358 359 Users of tcg_gen_* don't need to know about any of the internal 360 details of these, and should treat them as opaque types. 361 You won't be able to look inside them in a debugger either. 362 363 Internal implementation details follow: 364 365 Note that there is no definition of the structs TCGv_i32_d etc anywhere. 366 This is deliberate, because the values we store in variables of type 367 TCGv_i32 are not really pointers-to-structures. They're just small 368 integers, but keeping them in pointer types like this means that the 369 compiler will complain if you accidentally pass a TCGv_i32 to a 370 function which takes a TCGv_i64, and so on. Only the internals of 371 TCG need to care about the actual contents of the types. */ 372 373 typedef struct TCGv_i32_d *TCGv_i32; 374 typedef struct TCGv_i64_d *TCGv_i64; 375 typedef struct TCGv_i128_d *TCGv_i128; 376 typedef struct TCGv_ptr_d *TCGv_ptr; 377 typedef struct TCGv_vec_d *TCGv_vec; 378 typedef TCGv_ptr TCGv_env; 379 #if TARGET_LONG_BITS == 32 380 #define TCGv TCGv_i32 381 #elif TARGET_LONG_BITS == 64 382 #define TCGv TCGv_i64 383 #else 384 #error Unhandled TARGET_LONG_BITS value 385 #endif 386 387 /* call flags */ 388 /* Helper does not read globals (either directly or through an exception). It 389 implies TCG_CALL_NO_WRITE_GLOBALS. */ 390 #define TCG_CALL_NO_READ_GLOBALS 0x0001 391 /* Helper does not write globals */ 392 #define TCG_CALL_NO_WRITE_GLOBALS 0x0002 393 /* Helper can be safely suppressed if the return value is not used. */ 394 #define TCG_CALL_NO_SIDE_EFFECTS 0x0004 395 /* Helper is G_NORETURN. */ 396 #define TCG_CALL_NO_RETURN 0x0008 397 /* Helper is part of Plugins. */ 398 #define TCG_CALL_PLUGIN 0x0010 399 400 /* convenience version of most used call flags */ 401 #define TCG_CALL_NO_RWG TCG_CALL_NO_READ_GLOBALS 402 #define TCG_CALL_NO_WG TCG_CALL_NO_WRITE_GLOBALS 403 #define TCG_CALL_NO_SE TCG_CALL_NO_SIDE_EFFECTS 404 #define TCG_CALL_NO_RWG_SE (TCG_CALL_NO_RWG | TCG_CALL_NO_SE) 405 #define TCG_CALL_NO_WG_SE (TCG_CALL_NO_WG | TCG_CALL_NO_SE) 406 407 /* 408 * Flags for the bswap opcodes. 409 * If IZ, the input is zero-extended, otherwise unknown. 410 * If OZ or OS, the output is zero- or sign-extended respectively, 411 * otherwise the high bits are undefined. 412 */ 413 enum { 414 TCG_BSWAP_IZ = 1, 415 TCG_BSWAP_OZ = 2, 416 TCG_BSWAP_OS = 4, 417 }; 418 419 typedef enum TCGTempVal { 420 TEMP_VAL_DEAD, 421 TEMP_VAL_REG, 422 TEMP_VAL_MEM, 423 TEMP_VAL_CONST, 424 } TCGTempVal; 425 426 typedef enum TCGTempKind { 427 /* 428 * Temp is dead at the end of the extended basic block (EBB), 429 * the single-entry multiple-exit region that falls through 430 * conditional branches. 431 */ 432 TEMP_EBB, 433 /* Temp is live across the entire translation block, but dead at end. */ 434 TEMP_TB, 435 /* Temp is live across the entire translation block, and between them. */ 436 TEMP_GLOBAL, 437 /* Temp is in a fixed register. */ 438 TEMP_FIXED, 439 /* Temp is a fixed constant. */ 440 TEMP_CONST, 441 } TCGTempKind; 442 443 typedef struct TCGTemp { 444 TCGReg reg:8; 445 TCGTempVal val_type:8; 446 TCGType base_type:8; 447 TCGType type:8; 448 TCGTempKind kind:3; 449 unsigned int indirect_reg:1; 450 unsigned int indirect_base:1; 451 unsigned int mem_coherent:1; 452 unsigned int mem_allocated:1; 453 unsigned int temp_allocated:1; 454 unsigned int temp_subindex:1; 455 456 int64_t val; 457 struct TCGTemp *mem_base; 458 intptr_t mem_offset; 459 const char *name; 460 461 /* Pass-specific information that can be stored for a temporary. 462 One word worth of integer data, and one pointer to data 463 allocated separately. */ 464 uintptr_t state; 465 void *state_ptr; 466 } TCGTemp; 467 468 typedef struct TCGContext TCGContext; 469 470 typedef struct TCGTempSet { 471 unsigned long l[BITS_TO_LONGS(TCG_MAX_TEMPS)]; 472 } TCGTempSet; 473 474 /* 475 * With 1 128-bit output, a 32-bit host requires 4 output parameters, 476 * which leaves a maximum of 28 other slots. Which is enough for 7 477 * 128-bit operands. 478 */ 479 #define DEAD_ARG (1 << 4) 480 #define SYNC_ARG (1 << 0) 481 typedef uint32_t TCGLifeData; 482 483 struct TCGOp { 484 TCGOpcode opc : 8; 485 unsigned nargs : 8; 486 487 /* Parameters for this opcode. See below. */ 488 unsigned param1 : 8; 489 unsigned param2 : 8; 490 491 /* Lifetime data of the operands. */ 492 TCGLifeData life; 493 494 /* Next and previous opcodes. */ 495 QTAILQ_ENTRY(TCGOp) link; 496 497 /* Register preferences for the output(s). */ 498 TCGRegSet output_pref[2]; 499 500 /* Arguments for the opcode. */ 501 TCGArg args[]; 502 }; 503 504 #define TCGOP_CALLI(X) (X)->param1 505 #define TCGOP_CALLO(X) (X)->param2 506 507 #define TCGOP_VECL(X) (X)->param1 508 #define TCGOP_VECE(X) (X)->param2 509 510 /* Make sure operands fit in the bitfields above. */ 511 QEMU_BUILD_BUG_ON(NB_OPS > (1 << 8)); 512 513 static inline TCGRegSet output_pref(const TCGOp *op, unsigned i) 514 { 515 return i < ARRAY_SIZE(op->output_pref) ? op->output_pref[i] : 0; 516 } 517 518 typedef struct TCGProfile { 519 int64_t cpu_exec_time; 520 int64_t tb_count1; 521 int64_t tb_count; 522 int64_t op_count; /* total insn count */ 523 int op_count_max; /* max insn per TB */ 524 int temp_count_max; 525 int64_t temp_count; 526 int64_t del_op_count; 527 int64_t code_in_len; 528 int64_t code_out_len; 529 int64_t search_out_len; 530 int64_t interm_time; 531 int64_t code_time; 532 int64_t la_time; 533 int64_t opt_time; 534 int64_t restore_count; 535 int64_t restore_time; 536 int64_t table_op_count[NB_OPS]; 537 } TCGProfile; 538 539 struct TCGContext { 540 uint8_t *pool_cur, *pool_end; 541 TCGPool *pool_first, *pool_current, *pool_first_large; 542 int nb_labels; 543 int nb_globals; 544 int nb_temps; 545 int nb_indirects; 546 int nb_ops; 547 TCGType addr_type; /* TCG_TYPE_I32 or TCG_TYPE_I64 */ 548 549 #ifdef CONFIG_SOFTMMU 550 int tlb_fast_offset; 551 int page_mask; 552 uint8_t page_bits; 553 uint8_t tlb_dyn_max_bits; 554 #endif 555 556 TCGRegSet reserved_regs; 557 intptr_t current_frame_offset; 558 intptr_t frame_start; 559 intptr_t frame_end; 560 TCGTemp *frame_temp; 561 562 TranslationBlock *gen_tb; /* tb for which code is being generated */ 563 tcg_insn_unit *code_buf; /* pointer for start of tb */ 564 tcg_insn_unit *code_ptr; /* pointer for running end of tb */ 565 566 #ifdef CONFIG_PROFILER 567 TCGProfile prof; 568 #endif 569 570 #ifdef CONFIG_DEBUG_TCG 571 int goto_tb_issue_mask; 572 const TCGOpcode *vecop_list; 573 #endif 574 575 /* Code generation. Note that we specifically do not use tcg_insn_unit 576 here, because there's too much arithmetic throughout that relies 577 on addition and subtraction working on bytes. Rely on the GCC 578 extension that allows arithmetic on void*. */ 579 void *code_gen_buffer; 580 size_t code_gen_buffer_size; 581 void *code_gen_ptr; 582 void *data_gen_ptr; 583 584 /* Threshold to flush the translated code buffer. */ 585 void *code_gen_highwater; 586 587 /* Track which vCPU triggers events */ 588 CPUState *cpu; /* *_trans */ 589 590 /* These structures are private to tcg-target.c.inc. */ 591 #ifdef TCG_TARGET_NEED_LDST_LABELS 592 QSIMPLEQ_HEAD(, TCGLabelQemuLdst) ldst_labels; 593 #endif 594 #ifdef TCG_TARGET_NEED_POOL_LABELS 595 struct TCGLabelPoolData *pool_labels; 596 #endif 597 598 TCGLabel *exitreq_label; 599 600 #ifdef CONFIG_PLUGIN 601 /* 602 * We keep one plugin_tb struct per TCGContext. Note that on every TB 603 * translation we clear but do not free its contents; this way we 604 * avoid a lot of malloc/free churn, since after a few TB's it's 605 * unlikely that we'll need to allocate either more instructions or more 606 * space for instructions (for variable-instruction-length ISAs). 607 */ 608 struct qemu_plugin_tb *plugin_tb; 609 610 /* descriptor of the instruction being translated */ 611 struct qemu_plugin_insn *plugin_insn; 612 #endif 613 614 GHashTable *const_table[TCG_TYPE_COUNT]; 615 TCGTempSet free_temps[TCG_TYPE_COUNT]; 616 TCGTemp temps[TCG_MAX_TEMPS]; /* globals first, temps after */ 617 618 QTAILQ_HEAD(, TCGOp) ops, free_ops; 619 QSIMPLEQ_HEAD(, TCGLabel) labels; 620 621 /* Tells which temporary holds a given register. 622 It does not take into account fixed registers */ 623 TCGTemp *reg_to_temp[TCG_TARGET_NB_REGS]; 624 625 uint16_t gen_insn_end_off[TCG_MAX_INSNS]; 626 uint64_t gen_insn_data[TCG_MAX_INSNS][TARGET_INSN_START_WORDS]; 627 628 /* Exit to translator on overflow. */ 629 sigjmp_buf jmp_trans; 630 }; 631 632 static inline bool temp_readonly(TCGTemp *ts) 633 { 634 return ts->kind >= TEMP_FIXED; 635 } 636 637 extern __thread TCGContext *tcg_ctx; 638 extern const void *tcg_code_gen_epilogue; 639 extern uintptr_t tcg_splitwx_diff; 640 extern TCGv_env cpu_env; 641 642 bool in_code_gen_buffer(const void *p); 643 644 #ifdef CONFIG_DEBUG_TCG 645 const void *tcg_splitwx_to_rx(void *rw); 646 void *tcg_splitwx_to_rw(const void *rx); 647 #else 648 static inline const void *tcg_splitwx_to_rx(void *rw) 649 { 650 return rw ? rw + tcg_splitwx_diff : NULL; 651 } 652 653 static inline void *tcg_splitwx_to_rw(const void *rx) 654 { 655 return rx ? (void *)rx - tcg_splitwx_diff : NULL; 656 } 657 #endif 658 659 static inline size_t temp_idx(TCGTemp *ts) 660 { 661 ptrdiff_t n = ts - tcg_ctx->temps; 662 tcg_debug_assert(n >= 0 && n < tcg_ctx->nb_temps); 663 return n; 664 } 665 666 static inline TCGArg temp_arg(TCGTemp *ts) 667 { 668 return (uintptr_t)ts; 669 } 670 671 static inline TCGTemp *arg_temp(TCGArg a) 672 { 673 return (TCGTemp *)(uintptr_t)a; 674 } 675 676 /* Using the offset of a temporary, relative to TCGContext, rather than 677 its index means that we don't use 0. That leaves offset 0 free for 678 a NULL representation without having to leave index 0 unused. */ 679 static inline TCGTemp *tcgv_i32_temp(TCGv_i32 v) 680 { 681 uintptr_t o = (uintptr_t)v; 682 TCGTemp *t = (void *)tcg_ctx + o; 683 tcg_debug_assert(offsetof(TCGContext, temps[temp_idx(t)]) == o); 684 return t; 685 } 686 687 static inline TCGTemp *tcgv_i64_temp(TCGv_i64 v) 688 { 689 return tcgv_i32_temp((TCGv_i32)v); 690 } 691 692 static inline TCGTemp *tcgv_i128_temp(TCGv_i128 v) 693 { 694 return tcgv_i32_temp((TCGv_i32)v); 695 } 696 697 static inline TCGTemp *tcgv_ptr_temp(TCGv_ptr v) 698 { 699 return tcgv_i32_temp((TCGv_i32)v); 700 } 701 702 static inline TCGTemp *tcgv_vec_temp(TCGv_vec v) 703 { 704 return tcgv_i32_temp((TCGv_i32)v); 705 } 706 707 static inline TCGArg tcgv_i32_arg(TCGv_i32 v) 708 { 709 return temp_arg(tcgv_i32_temp(v)); 710 } 711 712 static inline TCGArg tcgv_i64_arg(TCGv_i64 v) 713 { 714 return temp_arg(tcgv_i64_temp(v)); 715 } 716 717 static inline TCGArg tcgv_i128_arg(TCGv_i128 v) 718 { 719 return temp_arg(tcgv_i128_temp(v)); 720 } 721 722 static inline TCGArg tcgv_ptr_arg(TCGv_ptr v) 723 { 724 return temp_arg(tcgv_ptr_temp(v)); 725 } 726 727 static inline TCGArg tcgv_vec_arg(TCGv_vec v) 728 { 729 return temp_arg(tcgv_vec_temp(v)); 730 } 731 732 static inline TCGv_i32 temp_tcgv_i32(TCGTemp *t) 733 { 734 (void)temp_idx(t); /* trigger embedded assert */ 735 return (TCGv_i32)((void *)t - (void *)tcg_ctx); 736 } 737 738 static inline TCGv_i64 temp_tcgv_i64(TCGTemp *t) 739 { 740 return (TCGv_i64)temp_tcgv_i32(t); 741 } 742 743 static inline TCGv_i128 temp_tcgv_i128(TCGTemp *t) 744 { 745 return (TCGv_i128)temp_tcgv_i32(t); 746 } 747 748 static inline TCGv_ptr temp_tcgv_ptr(TCGTemp *t) 749 { 750 return (TCGv_ptr)temp_tcgv_i32(t); 751 } 752 753 static inline TCGv_vec temp_tcgv_vec(TCGTemp *t) 754 { 755 return (TCGv_vec)temp_tcgv_i32(t); 756 } 757 758 static inline TCGArg tcg_get_insn_param(TCGOp *op, int arg) 759 { 760 return op->args[arg]; 761 } 762 763 static inline void tcg_set_insn_param(TCGOp *op, int arg, TCGArg v) 764 { 765 op->args[arg] = v; 766 } 767 768 static inline uint64_t tcg_get_insn_start_param(TCGOp *op, int arg) 769 { 770 if (TCG_TARGET_REG_BITS == 64) { 771 return tcg_get_insn_param(op, arg); 772 } else { 773 return deposit64(tcg_get_insn_param(op, arg * 2), 32, 32, 774 tcg_get_insn_param(op, arg * 2 + 1)); 775 } 776 } 777 778 static inline void tcg_set_insn_start_param(TCGOp *op, int arg, uint64_t v) 779 { 780 if (TCG_TARGET_REG_BITS == 64) { 781 tcg_set_insn_param(op, arg, v); 782 } else { 783 tcg_set_insn_param(op, arg * 2, v); 784 tcg_set_insn_param(op, arg * 2 + 1, v >> 32); 785 } 786 } 787 788 /* The last op that was emitted. */ 789 static inline TCGOp *tcg_last_op(void) 790 { 791 return QTAILQ_LAST(&tcg_ctx->ops); 792 } 793 794 /* Test for whether to terminate the TB for using too many opcodes. */ 795 static inline bool tcg_op_buf_full(void) 796 { 797 /* This is not a hard limit, it merely stops translation when 798 * we have produced "enough" opcodes. We want to limit TB size 799 * such that a RISC host can reasonably use a 16-bit signed 800 * branch within the TB. We also need to be mindful of the 801 * 16-bit unsigned offsets, TranslationBlock.jmp_reset_offset[] 802 * and TCGContext.gen_insn_end_off[]. 803 */ 804 return tcg_ctx->nb_ops >= 4000; 805 } 806 807 /* pool based memory allocation */ 808 809 /* user-mode: mmap_lock must be held for tcg_malloc_internal. */ 810 void *tcg_malloc_internal(TCGContext *s, int size); 811 void tcg_pool_reset(TCGContext *s); 812 TranslationBlock *tcg_tb_alloc(TCGContext *s); 813 814 void tcg_region_reset_all(void); 815 816 size_t tcg_code_size(void); 817 size_t tcg_code_capacity(void); 818 819 void tcg_tb_insert(TranslationBlock *tb); 820 void tcg_tb_remove(TranslationBlock *tb); 821 TranslationBlock *tcg_tb_lookup(uintptr_t tc_ptr); 822 void tcg_tb_foreach(GTraverseFunc func, gpointer user_data); 823 size_t tcg_nb_tbs(void); 824 825 /* user-mode: Called with mmap_lock held. */ 826 static inline void *tcg_malloc(int size) 827 { 828 TCGContext *s = tcg_ctx; 829 uint8_t *ptr, *ptr_end; 830 831 /* ??? This is a weak placeholder for minimum malloc alignment. */ 832 size = QEMU_ALIGN_UP(size, 8); 833 834 ptr = s->pool_cur; 835 ptr_end = ptr + size; 836 if (unlikely(ptr_end > s->pool_end)) { 837 return tcg_malloc_internal(tcg_ctx, size); 838 } else { 839 s->pool_cur = ptr_end; 840 return ptr; 841 } 842 } 843 844 void tcg_init(size_t tb_size, int splitwx, unsigned max_cpus); 845 void tcg_register_thread(void); 846 void tcg_prologue_init(TCGContext *s); 847 void tcg_func_start(TCGContext *s); 848 849 int tcg_gen_code(TCGContext *s, TranslationBlock *tb, uint64_t pc_start); 850 851 void tb_target_set_jmp_target(const TranslationBlock *, int, 852 uintptr_t, uintptr_t); 853 854 void tcg_set_frame(TCGContext *s, TCGReg reg, intptr_t start, intptr_t size); 855 856 TCGTemp *tcg_global_mem_new_internal(TCGType, TCGv_ptr, 857 intptr_t, const char *); 858 TCGTemp *tcg_temp_new_internal(TCGType, TCGTempKind); 859 TCGv_vec tcg_temp_new_vec(TCGType type); 860 TCGv_vec tcg_temp_new_vec_matching(TCGv_vec match); 861 862 static inline TCGv_i32 tcg_global_mem_new_i32(TCGv_ptr reg, intptr_t offset, 863 const char *name) 864 { 865 TCGTemp *t = tcg_global_mem_new_internal(TCG_TYPE_I32, reg, offset, name); 866 return temp_tcgv_i32(t); 867 } 868 869 static inline TCGv_i32 tcg_temp_new_i32(void) 870 { 871 TCGTemp *t = tcg_temp_new_internal(TCG_TYPE_I32, TEMP_TB); 872 return temp_tcgv_i32(t); 873 } 874 875 static inline TCGv_i64 tcg_global_mem_new_i64(TCGv_ptr reg, intptr_t offset, 876 const char *name) 877 { 878 TCGTemp *t = tcg_global_mem_new_internal(TCG_TYPE_I64, reg, offset, name); 879 return temp_tcgv_i64(t); 880 } 881 882 static inline TCGv_i64 tcg_temp_new_i64(void) 883 { 884 TCGTemp *t = tcg_temp_new_internal(TCG_TYPE_I64, TEMP_TB); 885 return temp_tcgv_i64(t); 886 } 887 888 static inline TCGv_i128 tcg_temp_new_i128(void) 889 { 890 TCGTemp *t = tcg_temp_new_internal(TCG_TYPE_I128, TEMP_TB); 891 return temp_tcgv_i128(t); 892 } 893 894 static inline TCGv_ptr tcg_global_mem_new_ptr(TCGv_ptr reg, intptr_t offset, 895 const char *name) 896 { 897 TCGTemp *t = tcg_global_mem_new_internal(TCG_TYPE_PTR, reg, offset, name); 898 return temp_tcgv_ptr(t); 899 } 900 901 static inline TCGv_ptr tcg_temp_new_ptr(void) 902 { 903 TCGTemp *t = tcg_temp_new_internal(TCG_TYPE_PTR, TEMP_TB); 904 return temp_tcgv_ptr(t); 905 } 906 907 int64_t tcg_cpu_exec_time(void); 908 void tcg_dump_info(GString *buf); 909 void tcg_dump_op_count(GString *buf); 910 911 #define TCG_CT_CONST 1 /* any constant of register size */ 912 913 typedef struct TCGArgConstraint { 914 unsigned ct : 16; 915 unsigned alias_index : 4; 916 unsigned sort_index : 4; 917 unsigned pair_index : 4; 918 unsigned pair : 2; /* 0: none, 1: first, 2: second, 3: second alias */ 919 bool oalias : 1; 920 bool ialias : 1; 921 bool newreg : 1; 922 TCGRegSet regs; 923 } TCGArgConstraint; 924 925 #define TCG_MAX_OP_ARGS 16 926 927 /* Bits for TCGOpDef->flags, 8 bits available, all used. */ 928 enum { 929 /* Instruction exits the translation block. */ 930 TCG_OPF_BB_EXIT = 0x01, 931 /* Instruction defines the end of a basic block. */ 932 TCG_OPF_BB_END = 0x02, 933 /* Instruction clobbers call registers and potentially update globals. */ 934 TCG_OPF_CALL_CLOBBER = 0x04, 935 /* Instruction has side effects: it cannot be removed if its outputs 936 are not used, and might trigger exceptions. */ 937 TCG_OPF_SIDE_EFFECTS = 0x08, 938 /* Instruction operands are 64-bits (otherwise 32-bits). */ 939 TCG_OPF_64BIT = 0x10, 940 /* Instruction is optional and not implemented by the host, or insn 941 is generic and should not be implemened by the host. */ 942 TCG_OPF_NOT_PRESENT = 0x20, 943 /* Instruction operands are vectors. */ 944 TCG_OPF_VECTOR = 0x40, 945 /* Instruction is a conditional branch. */ 946 TCG_OPF_COND_BRANCH = 0x80 947 }; 948 949 typedef struct TCGOpDef { 950 const char *name; 951 uint8_t nb_oargs, nb_iargs, nb_cargs, nb_args; 952 uint8_t flags; 953 TCGArgConstraint *args_ct; 954 } TCGOpDef; 955 956 extern TCGOpDef tcg_op_defs[]; 957 extern const size_t tcg_op_defs_max; 958 959 typedef struct TCGTargetOpDef { 960 TCGOpcode op; 961 const char *args_ct_str[TCG_MAX_OP_ARGS]; 962 } TCGTargetOpDef; 963 964 bool tcg_op_supported(TCGOpcode op); 965 966 void tcg_gen_callN(void *func, TCGTemp *ret, int nargs, TCGTemp **args); 967 968 TCGOp *tcg_emit_op(TCGOpcode opc, unsigned nargs); 969 void tcg_op_remove(TCGContext *s, TCGOp *op); 970 TCGOp *tcg_op_insert_before(TCGContext *s, TCGOp *op, 971 TCGOpcode opc, unsigned nargs); 972 TCGOp *tcg_op_insert_after(TCGContext *s, TCGOp *op, 973 TCGOpcode opc, unsigned nargs); 974 975 /** 976 * tcg_remove_ops_after: 977 * @op: target operation 978 * 979 * Discard any opcodes emitted since @op. Expected usage is to save 980 * a starting point with tcg_last_op(), speculatively emit opcodes, 981 * then decide whether or not to keep those opcodes after the fact. 982 */ 983 void tcg_remove_ops_after(TCGOp *op); 984 985 void tcg_optimize(TCGContext *s); 986 987 /* 988 * Locate or create a read-only temporary that is a constant. 989 * This kind of temporary need not be freed, but for convenience 990 * will be silently ignored by tcg_temp_free_*. 991 */ 992 TCGTemp *tcg_constant_internal(TCGType type, int64_t val); 993 994 static inline TCGv_i32 tcg_constant_i32(int32_t val) 995 { 996 return temp_tcgv_i32(tcg_constant_internal(TCG_TYPE_I32, val)); 997 } 998 999 static inline TCGv_i64 tcg_constant_i64(int64_t val) 1000 { 1001 return temp_tcgv_i64(tcg_constant_internal(TCG_TYPE_I64, val)); 1002 } 1003 1004 TCGv_vec tcg_constant_vec(TCGType type, unsigned vece, int64_t val); 1005 TCGv_vec tcg_constant_vec_matching(TCGv_vec match, unsigned vece, int64_t val); 1006 1007 #if UINTPTR_MAX == UINT32_MAX 1008 # define tcg_constant_ptr(x) ((TCGv_ptr)tcg_constant_i32((intptr_t)(x))) 1009 #else 1010 # define tcg_constant_ptr(x) ((TCGv_ptr)tcg_constant_i64((intptr_t)(x))) 1011 #endif 1012 1013 TCGLabel *gen_new_label(void); 1014 1015 /** 1016 * label_arg 1017 * @l: label 1018 * 1019 * Encode a label for storage in the TCG opcode stream. 1020 */ 1021 1022 static inline TCGArg label_arg(TCGLabel *l) 1023 { 1024 return (uintptr_t)l; 1025 } 1026 1027 /** 1028 * arg_label 1029 * @i: value 1030 * 1031 * The opposite of label_arg. Retrieve a label from the 1032 * encoding of the TCG opcode stream. 1033 */ 1034 1035 static inline TCGLabel *arg_label(TCGArg i) 1036 { 1037 return (TCGLabel *)(uintptr_t)i; 1038 } 1039 1040 /** 1041 * tcg_ptr_byte_diff 1042 * @a, @b: addresses to be differenced 1043 * 1044 * There are many places within the TCG backends where we need a byte 1045 * difference between two pointers. While this can be accomplished 1046 * with local casting, it's easy to get wrong -- especially if one is 1047 * concerned with the signedness of the result. 1048 * 1049 * This version relies on GCC's void pointer arithmetic to get the 1050 * correct result. 1051 */ 1052 1053 static inline ptrdiff_t tcg_ptr_byte_diff(const void *a, const void *b) 1054 { 1055 return a - b; 1056 } 1057 1058 /** 1059 * tcg_pcrel_diff 1060 * @s: the tcg context 1061 * @target: address of the target 1062 * 1063 * Produce a pc-relative difference, from the current code_ptr 1064 * to the destination address. 1065 */ 1066 1067 static inline ptrdiff_t tcg_pcrel_diff(TCGContext *s, const void *target) 1068 { 1069 return tcg_ptr_byte_diff(target, tcg_splitwx_to_rx(s->code_ptr)); 1070 } 1071 1072 /** 1073 * tcg_tbrel_diff 1074 * @s: the tcg context 1075 * @target: address of the target 1076 * 1077 * Produce a difference, from the beginning of the current TB code 1078 * to the destination address. 1079 */ 1080 static inline ptrdiff_t tcg_tbrel_diff(TCGContext *s, const void *target) 1081 { 1082 return tcg_ptr_byte_diff(target, tcg_splitwx_to_rx(s->code_buf)); 1083 } 1084 1085 /** 1086 * tcg_current_code_size 1087 * @s: the tcg context 1088 * 1089 * Compute the current code size within the translation block. 1090 * This is used to fill in qemu's data structures for goto_tb. 1091 */ 1092 1093 static inline size_t tcg_current_code_size(TCGContext *s) 1094 { 1095 return tcg_ptr_byte_diff(s->code_ptr, s->code_buf); 1096 } 1097 1098 /** 1099 * tcg_qemu_tb_exec: 1100 * @env: pointer to CPUArchState for the CPU 1101 * @tb_ptr: address of generated code for the TB to execute 1102 * 1103 * Start executing code from a given translation block. 1104 * Where translation blocks have been linked, execution 1105 * may proceed from the given TB into successive ones. 1106 * Control eventually returns only when some action is needed 1107 * from the top-level loop: either control must pass to a TB 1108 * which has not yet been directly linked, or an asynchronous 1109 * event such as an interrupt needs handling. 1110 * 1111 * Return: The return value is the value passed to the corresponding 1112 * tcg_gen_exit_tb() at translation time of the last TB attempted to execute. 1113 * The value is either zero or a 4-byte aligned pointer to that TB combined 1114 * with additional information in its two least significant bits. The 1115 * additional information is encoded as follows: 1116 * 0, 1: the link between this TB and the next is via the specified 1117 * TB index (0 or 1). That is, we left the TB via (the equivalent 1118 * of) "goto_tb <index>". The main loop uses this to determine 1119 * how to link the TB just executed to the next. 1120 * 2: we are using instruction counting code generation, and we 1121 * did not start executing this TB because the instruction counter 1122 * would hit zero midway through it. In this case the pointer 1123 * returned is the TB we were about to execute, and the caller must 1124 * arrange to execute the remaining count of instructions. 1125 * 3: we stopped because the CPU's exit_request flag was set 1126 * (usually meaning that there is an interrupt that needs to be 1127 * handled). The pointer returned is the TB we were about to execute 1128 * when we noticed the pending exit request. 1129 * 1130 * If the bottom two bits indicate an exit-via-index then the CPU 1131 * state is correctly synchronised and ready for execution of the next 1132 * TB (and in particular the guest PC is the address to execute next). 1133 * Otherwise, we gave up on execution of this TB before it started, and 1134 * the caller must fix up the CPU state by calling the CPU's 1135 * synchronize_from_tb() method with the TB pointer we return (falling 1136 * back to calling the CPU's set_pc method with tb->pb if no 1137 * synchronize_from_tb() method exists). 1138 * 1139 * Note that TCG targets may use a different definition of tcg_qemu_tb_exec 1140 * to this default (which just calls the prologue.code emitted by 1141 * tcg_target_qemu_prologue()). 1142 */ 1143 #define TB_EXIT_MASK 3 1144 #define TB_EXIT_IDX0 0 1145 #define TB_EXIT_IDX1 1 1146 #define TB_EXIT_IDXMAX 1 1147 #define TB_EXIT_REQUESTED 3 1148 1149 #ifdef CONFIG_TCG_INTERPRETER 1150 uintptr_t tcg_qemu_tb_exec(CPUArchState *env, const void *tb_ptr); 1151 #else 1152 typedef uintptr_t tcg_prologue_fn(CPUArchState *env, const void *tb_ptr); 1153 extern tcg_prologue_fn *tcg_qemu_tb_exec; 1154 #endif 1155 1156 void tcg_register_jit(const void *buf, size_t buf_size); 1157 1158 #if TCG_TARGET_MAYBE_vec 1159 /* Return zero if the tuple (opc, type, vece) is unsupportable; 1160 return > 0 if it is directly supportable; 1161 return < 0 if we must call tcg_expand_vec_op. */ 1162 int tcg_can_emit_vec_op(TCGOpcode, TCGType, unsigned); 1163 #else 1164 static inline int tcg_can_emit_vec_op(TCGOpcode o, TCGType t, unsigned ve) 1165 { 1166 return 0; 1167 } 1168 #endif 1169 1170 /* Expand the tuple (opc, type, vece) on the given arguments. */ 1171 void tcg_expand_vec_op(TCGOpcode, TCGType, unsigned, TCGArg, ...); 1172 1173 /* Replicate a constant C accoring to the log2 of the element size. */ 1174 uint64_t dup_const(unsigned vece, uint64_t c); 1175 1176 #define dup_const(VECE, C) \ 1177 (__builtin_constant_p(VECE) \ 1178 ? ( (VECE) == MO_8 ? 0x0101010101010101ull * (uint8_t)(C) \ 1179 : (VECE) == MO_16 ? 0x0001000100010001ull * (uint16_t)(C) \ 1180 : (VECE) == MO_32 ? 0x0000000100000001ull * (uint32_t)(C) \ 1181 : (VECE) == MO_64 ? (uint64_t)(C) \ 1182 : (qemu_build_not_reached_always(), 0)) \ 1183 : dup_const(VECE, C)) 1184 1185 #if TARGET_LONG_BITS == 64 1186 # define dup_const_tl dup_const 1187 #else 1188 # define dup_const_tl(VECE, C) \ 1189 (__builtin_constant_p(VECE) \ 1190 ? ( (VECE) == MO_8 ? 0x01010101ul * (uint8_t)(C) \ 1191 : (VECE) == MO_16 ? 0x00010001ul * (uint16_t)(C) \ 1192 : (VECE) == MO_32 ? 0x00000001ul * (uint32_t)(C) \ 1193 : (qemu_build_not_reached_always(), 0)) \ 1194 : (target_long)dup_const(VECE, C)) 1195 #endif 1196 1197 #ifdef CONFIG_DEBUG_TCG 1198 void tcg_assert_listed_vecop(TCGOpcode); 1199 #else 1200 static inline void tcg_assert_listed_vecop(TCGOpcode op) { } 1201 #endif 1202 1203 static inline const TCGOpcode *tcg_swap_vecop_list(const TCGOpcode *n) 1204 { 1205 #ifdef CONFIG_DEBUG_TCG 1206 const TCGOpcode *o = tcg_ctx->vecop_list; 1207 tcg_ctx->vecop_list = n; 1208 return o; 1209 #else 1210 return NULL; 1211 #endif 1212 } 1213 1214 bool tcg_can_emit_vecop_list(const TCGOpcode *, TCGType, unsigned); 1215 1216 #endif /* TCG_H */ 1217