xref: /openbmc/qemu/include/hw/watchdog/wdt_imx2.h (revision daca13d495a11945c22d2aa68ad28dc5c8180911)
137f95959SGuenter Roeck /*
237f95959SGuenter Roeck  * Copyright (c) 2017, Impinj, Inc.
337f95959SGuenter Roeck  *
437f95959SGuenter Roeck  * i.MX2 Watchdog IP block
537f95959SGuenter Roeck  *
637f95959SGuenter Roeck  * Author: Andrey Smirnov <andrew.smirnov@gmail.com>
737f95959SGuenter Roeck  *
837f95959SGuenter Roeck  * This work is licensed under the terms of the GNU GPL, version 2 or later.
937f95959SGuenter Roeck  * See the COPYING file in the top-level directory.
1037f95959SGuenter Roeck  */
1137f95959SGuenter Roeck 
1237f95959SGuenter Roeck #ifndef IMX2_WDT_H
1337f95959SGuenter Roeck #define IMX2_WDT_H
1437f95959SGuenter Roeck 
15*daca13d4SGuenter Roeck #include "qemu/bitops.h"
1637f95959SGuenter Roeck #include "hw/sysbus.h"
17*daca13d4SGuenter Roeck #include "hw/irq.h"
18*daca13d4SGuenter Roeck #include "hw/ptimer.h"
1937f95959SGuenter Roeck 
2037f95959SGuenter Roeck #define TYPE_IMX2_WDT "imx2.wdt"
2137f95959SGuenter Roeck #define IMX2_WDT(obj) OBJECT_CHECK(IMX2WdtState, (obj), TYPE_IMX2_WDT)
2237f95959SGuenter Roeck 
2337f95959SGuenter Roeck enum IMX2WdtRegisters {
24*daca13d4SGuenter Roeck     IMX2_WDT_WCR  = 0x0000, /* Control Register */
25*daca13d4SGuenter Roeck     IMX2_WDT_WSR  = 0x0002, /* Service Register */
26*daca13d4SGuenter Roeck     IMX2_WDT_WRSR = 0x0004, /* Reset Status Register */
27*daca13d4SGuenter Roeck     IMX2_WDT_WICR = 0x0006, /* Interrupt Control Register */
28*daca13d4SGuenter Roeck     IMX2_WDT_WMCR = 0x0008, /* Misc Register */
2937f95959SGuenter Roeck };
3037f95959SGuenter Roeck 
31*daca13d4SGuenter Roeck #define IMX2_WDT_MMIO_SIZE 0x000a
32*daca13d4SGuenter Roeck 
33*daca13d4SGuenter Roeck /* Control Register definitions */
34*daca13d4SGuenter Roeck #define IMX2_WDT_WCR_WT         (0xFF << 8) /* Watchdog Timeout Field */
35*daca13d4SGuenter Roeck #define IMX2_WDT_WCR_WDW        BIT(7)      /* WDOG Disable for Wait */
36*daca13d4SGuenter Roeck #define IMX2_WDT_WCR_WDA        BIT(5)      /* WDOG Assertion */
37*daca13d4SGuenter Roeck #define IMX2_WDT_WCR_SRS        BIT(4)      /* Software Reset Signal */
38*daca13d4SGuenter Roeck #define IMX2_WDT_WCR_WDT        BIT(3)      /* WDOG Timeout Assertion */
39*daca13d4SGuenter Roeck #define IMX2_WDT_WCR_WDE        BIT(2)      /* Watchdog Enable */
40*daca13d4SGuenter Roeck #define IMX2_WDT_WCR_WDBG       BIT(1)      /* Watchdog Debug Enable */
41*daca13d4SGuenter Roeck #define IMX2_WDT_WCR_WDZST      BIT(0)      /* Watchdog Timer Suspend */
42*daca13d4SGuenter Roeck 
43*daca13d4SGuenter Roeck #define IMX2_WDT_WCR_LOCK_MASK  (IMX2_WDT_WCR_WDZST | IMX2_WDT_WCR_WDBG \
44*daca13d4SGuenter Roeck                                  | IMX2_WDT_WCR_WDW)
45*daca13d4SGuenter Roeck 
46*daca13d4SGuenter Roeck /* Service Register definitions */
47*daca13d4SGuenter Roeck #define IMX2_WDT_SEQ1           0x5555      /* service sequence 1 */
48*daca13d4SGuenter Roeck #define IMX2_WDT_SEQ2           0xAAAA      /* service sequence 2 */
49*daca13d4SGuenter Roeck 
50*daca13d4SGuenter Roeck /* Reset Status Register definitions */
51*daca13d4SGuenter Roeck #define IMX2_WDT_WRSR_TOUT      BIT(1)      /* Reset due to Timeout */
52*daca13d4SGuenter Roeck #define IMX2_WDT_WRSR_SFTW      BIT(0)      /* Reset due to software reset */
53*daca13d4SGuenter Roeck 
54*daca13d4SGuenter Roeck /* Interrupt Control Register definitions */
55*daca13d4SGuenter Roeck #define IMX2_WDT_WICR_WIE       BIT(15)     /* Interrupt Enable */
56*daca13d4SGuenter Roeck #define IMX2_WDT_WICR_WTIS      BIT(14)     /* Interrupt Status */
57*daca13d4SGuenter Roeck #define IMX2_WDT_WICR_WICT      0xff        /* Interrupt Timeout */
58*daca13d4SGuenter Roeck #define IMX2_WDT_WICR_WICT_DEF  0x04        /* Default interrupt timeout (2s) */
59*daca13d4SGuenter Roeck 
60*daca13d4SGuenter Roeck #define IMX2_WDT_WICR_LOCK_MASK (IMX2_WDT_WICR_WIE | IMX2_WDT_WICR_WICT)
61*daca13d4SGuenter Roeck 
62*daca13d4SGuenter Roeck /* Misc Control Register definitions */
63*daca13d4SGuenter Roeck #define IMX2_WDT_WMCR_PDE       BIT(0)      /* Power-Down Enable */
6437f95959SGuenter Roeck 
6537f95959SGuenter Roeck typedef struct IMX2WdtState {
6637f95959SGuenter Roeck     /* <private> */
6737f95959SGuenter Roeck     SysBusDevice parent_obj;
6837f95959SGuenter Roeck 
69*daca13d4SGuenter Roeck     /*< public >*/
7037f95959SGuenter Roeck     MemoryRegion mmio;
71*daca13d4SGuenter Roeck     qemu_irq irq;
72*daca13d4SGuenter Roeck 
73*daca13d4SGuenter Roeck     struct ptimer_state *timer;
74*daca13d4SGuenter Roeck     struct ptimer_state *itimer;
75*daca13d4SGuenter Roeck 
76*daca13d4SGuenter Roeck     bool pretimeout_support;
77*daca13d4SGuenter Roeck     bool wicr_locked;
78*daca13d4SGuenter Roeck 
79*daca13d4SGuenter Roeck     uint16_t wcr;
80*daca13d4SGuenter Roeck     uint16_t wsr;
81*daca13d4SGuenter Roeck     uint16_t wrsr;
82*daca13d4SGuenter Roeck     uint16_t wicr;
83*daca13d4SGuenter Roeck     uint16_t wmcr;
84*daca13d4SGuenter Roeck 
85*daca13d4SGuenter Roeck     bool wcr_locked;            /* affects WDZST, WDBG, and WDW */
86*daca13d4SGuenter Roeck     bool wcr_wde_locked;        /* affects WDE */
87*daca13d4SGuenter Roeck     bool wcr_wdt_locked;        /* affects WDT (never cleared) */
8837f95959SGuenter Roeck } IMX2WdtState;
8937f95959SGuenter Roeck 
9037f95959SGuenter Roeck #endif /* IMX2_WDT_H */
91