xref: /openbmc/qemu/include/hw/usb/dwc2-regs.h (revision 3f5b312a3f9faf2e20a700be70d921e26220a0fe)
1*3f5b312aSPaul Zimmerman /* SPDX-License-Identifier: (GPL-2.0+ OR BSD-3-Clause) */
2*3f5b312aSPaul Zimmerman /*
3*3f5b312aSPaul Zimmerman  * Imported from the Linux kernel file drivers/usb/dwc2/hw.h, commit
4*3f5b312aSPaul Zimmerman  * a89bae709b3492b478480a2c9734e7e9393b279c ("usb: dwc2: Move
5*3f5b312aSPaul Zimmerman  * UTMI_PHY_DATA defines closer")
6*3f5b312aSPaul Zimmerman  *
7*3f5b312aSPaul Zimmerman  * hw.h - DesignWare HS OTG Controller hardware definitions
8*3f5b312aSPaul Zimmerman  *
9*3f5b312aSPaul Zimmerman  * Copyright 2004-2013 Synopsys, Inc.
10*3f5b312aSPaul Zimmerman  *
11*3f5b312aSPaul Zimmerman  * Redistribution and use in source and binary forms, with or without
12*3f5b312aSPaul Zimmerman  * modification, are permitted provided that the following conditions
13*3f5b312aSPaul Zimmerman  * are met:
14*3f5b312aSPaul Zimmerman  * 1. Redistributions of source code must retain the above copyright
15*3f5b312aSPaul Zimmerman  *    notice, this list of conditions, and the following disclaimer,
16*3f5b312aSPaul Zimmerman  *    without modification.
17*3f5b312aSPaul Zimmerman  * 2. Redistributions in binary form must reproduce the above copyright
18*3f5b312aSPaul Zimmerman  *    notice, this list of conditions and the following disclaimer in the
19*3f5b312aSPaul Zimmerman  *    documentation and/or other materials provided with the distribution.
20*3f5b312aSPaul Zimmerman  * 3. The names of the above-listed copyright holders may not be used
21*3f5b312aSPaul Zimmerman  *    to endorse or promote products derived from this software without
22*3f5b312aSPaul Zimmerman  *    specific prior written permission.
23*3f5b312aSPaul Zimmerman  *
24*3f5b312aSPaul Zimmerman  * ALTERNATIVELY, this software may be distributed under the terms of the
25*3f5b312aSPaul Zimmerman  * GNU General Public License ("GPL") as published by the Free Software
26*3f5b312aSPaul Zimmerman  * Foundation; either version 2 of the License, or (at your option) any
27*3f5b312aSPaul Zimmerman  * later version.
28*3f5b312aSPaul Zimmerman  *
29*3f5b312aSPaul Zimmerman  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
30*3f5b312aSPaul Zimmerman  * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
31*3f5b312aSPaul Zimmerman  * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
32*3f5b312aSPaul Zimmerman  * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
33*3f5b312aSPaul Zimmerman  * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
34*3f5b312aSPaul Zimmerman  * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
35*3f5b312aSPaul Zimmerman  * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
36*3f5b312aSPaul Zimmerman  * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
37*3f5b312aSPaul Zimmerman  * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
38*3f5b312aSPaul Zimmerman  * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
39*3f5b312aSPaul Zimmerman  * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
40*3f5b312aSPaul Zimmerman  */
41*3f5b312aSPaul Zimmerman 
42*3f5b312aSPaul Zimmerman #ifndef __DWC2_HW_H__
43*3f5b312aSPaul Zimmerman #define __DWC2_HW_H__
44*3f5b312aSPaul Zimmerman 
45*3f5b312aSPaul Zimmerman #define HSOTG_REG(x)	(x)
46*3f5b312aSPaul Zimmerman 
47*3f5b312aSPaul Zimmerman #define GOTGCTL				HSOTG_REG(0x000)
48*3f5b312aSPaul Zimmerman #define GOTGCTL_CHIRPEN			BIT(27)
49*3f5b312aSPaul Zimmerman #define GOTGCTL_MULT_VALID_BC_MASK	(0x1f << 22)
50*3f5b312aSPaul Zimmerman #define GOTGCTL_MULT_VALID_BC_SHIFT	22
51*3f5b312aSPaul Zimmerman #define GOTGCTL_OTGVER			BIT(20)
52*3f5b312aSPaul Zimmerman #define GOTGCTL_BSESVLD			BIT(19)
53*3f5b312aSPaul Zimmerman #define GOTGCTL_ASESVLD			BIT(18)
54*3f5b312aSPaul Zimmerman #define GOTGCTL_DBNC_SHORT		BIT(17)
55*3f5b312aSPaul Zimmerman #define GOTGCTL_CONID_B			BIT(16)
56*3f5b312aSPaul Zimmerman #define GOTGCTL_DBNCE_FLTR_BYPASS	BIT(15)
57*3f5b312aSPaul Zimmerman #define GOTGCTL_DEVHNPEN		BIT(11)
58*3f5b312aSPaul Zimmerman #define GOTGCTL_HSTSETHNPEN		BIT(10)
59*3f5b312aSPaul Zimmerman #define GOTGCTL_HNPREQ			BIT(9)
60*3f5b312aSPaul Zimmerman #define GOTGCTL_HSTNEGSCS		BIT(8)
61*3f5b312aSPaul Zimmerman #define GOTGCTL_SESREQ			BIT(1)
62*3f5b312aSPaul Zimmerman #define GOTGCTL_SESREQSCS		BIT(0)
63*3f5b312aSPaul Zimmerman 
64*3f5b312aSPaul Zimmerman #define GOTGINT				HSOTG_REG(0x004)
65*3f5b312aSPaul Zimmerman #define GOTGINT_DBNCE_DONE		BIT(19)
66*3f5b312aSPaul Zimmerman #define GOTGINT_A_DEV_TOUT_CHG		BIT(18)
67*3f5b312aSPaul Zimmerman #define GOTGINT_HST_NEG_DET		BIT(17)
68*3f5b312aSPaul Zimmerman #define GOTGINT_HST_NEG_SUC_STS_CHNG	BIT(9)
69*3f5b312aSPaul Zimmerman #define GOTGINT_SES_REQ_SUC_STS_CHNG	BIT(8)
70*3f5b312aSPaul Zimmerman #define GOTGINT_SES_END_DET		BIT(2)
71*3f5b312aSPaul Zimmerman 
72*3f5b312aSPaul Zimmerman #define GAHBCFG				HSOTG_REG(0x008)
73*3f5b312aSPaul Zimmerman #define GAHBCFG_AHB_SINGLE		BIT(23)
74*3f5b312aSPaul Zimmerman #define GAHBCFG_NOTI_ALL_DMA_WRIT	BIT(22)
75*3f5b312aSPaul Zimmerman #define GAHBCFG_REM_MEM_SUPP		BIT(21)
76*3f5b312aSPaul Zimmerman #define GAHBCFG_P_TXF_EMP_LVL		BIT(8)
77*3f5b312aSPaul Zimmerman #define GAHBCFG_NP_TXF_EMP_LVL		BIT(7)
78*3f5b312aSPaul Zimmerman #define GAHBCFG_DMA_EN			BIT(5)
79*3f5b312aSPaul Zimmerman #define GAHBCFG_HBSTLEN_MASK		(0xf << 1)
80*3f5b312aSPaul Zimmerman #define GAHBCFG_HBSTLEN_SHIFT		1
81*3f5b312aSPaul Zimmerman #define GAHBCFG_HBSTLEN_SINGLE		0
82*3f5b312aSPaul Zimmerman #define GAHBCFG_HBSTLEN_INCR		1
83*3f5b312aSPaul Zimmerman #define GAHBCFG_HBSTLEN_INCR4		3
84*3f5b312aSPaul Zimmerman #define GAHBCFG_HBSTLEN_INCR8		5
85*3f5b312aSPaul Zimmerman #define GAHBCFG_HBSTLEN_INCR16		7
86*3f5b312aSPaul Zimmerman #define GAHBCFG_GLBL_INTR_EN		BIT(0)
87*3f5b312aSPaul Zimmerman #define GAHBCFG_CTRL_MASK		(GAHBCFG_P_TXF_EMP_LVL | \
88*3f5b312aSPaul Zimmerman 					 GAHBCFG_NP_TXF_EMP_LVL | \
89*3f5b312aSPaul Zimmerman 					 GAHBCFG_DMA_EN | \
90*3f5b312aSPaul Zimmerman 					 GAHBCFG_GLBL_INTR_EN)
91*3f5b312aSPaul Zimmerman 
92*3f5b312aSPaul Zimmerman #define GUSBCFG				HSOTG_REG(0x00C)
93*3f5b312aSPaul Zimmerman #define GUSBCFG_FORCEDEVMODE		BIT(30)
94*3f5b312aSPaul Zimmerman #define GUSBCFG_FORCEHOSTMODE		BIT(29)
95*3f5b312aSPaul Zimmerman #define GUSBCFG_TXENDDELAY		BIT(28)
96*3f5b312aSPaul Zimmerman #define GUSBCFG_ICTRAFFICPULLREMOVE	BIT(27)
97*3f5b312aSPaul Zimmerman #define GUSBCFG_ICUSBCAP		BIT(26)
98*3f5b312aSPaul Zimmerman #define GUSBCFG_ULPI_INT_PROT_DIS	BIT(25)
99*3f5b312aSPaul Zimmerman #define GUSBCFG_INDICATORPASSTHROUGH	BIT(24)
100*3f5b312aSPaul Zimmerman #define GUSBCFG_INDICATORCOMPLEMENT	BIT(23)
101*3f5b312aSPaul Zimmerman #define GUSBCFG_TERMSELDLPULSE		BIT(22)
102*3f5b312aSPaul Zimmerman #define GUSBCFG_ULPI_INT_VBUS_IND	BIT(21)
103*3f5b312aSPaul Zimmerman #define GUSBCFG_ULPI_EXT_VBUS_DRV	BIT(20)
104*3f5b312aSPaul Zimmerman #define GUSBCFG_ULPI_CLK_SUSP_M		BIT(19)
105*3f5b312aSPaul Zimmerman #define GUSBCFG_ULPI_AUTO_RES		BIT(18)
106*3f5b312aSPaul Zimmerman #define GUSBCFG_ULPI_FS_LS		BIT(17)
107*3f5b312aSPaul Zimmerman #define GUSBCFG_OTG_UTMI_FS_SEL		BIT(16)
108*3f5b312aSPaul Zimmerman #define GUSBCFG_PHY_LP_CLK_SEL		BIT(15)
109*3f5b312aSPaul Zimmerman #define GUSBCFG_USBTRDTIM_MASK		(0xf << 10)
110*3f5b312aSPaul Zimmerman #define GUSBCFG_USBTRDTIM_SHIFT		10
111*3f5b312aSPaul Zimmerman #define GUSBCFG_HNPCAP			BIT(9)
112*3f5b312aSPaul Zimmerman #define GUSBCFG_SRPCAP			BIT(8)
113*3f5b312aSPaul Zimmerman #define GUSBCFG_DDRSEL			BIT(7)
114*3f5b312aSPaul Zimmerman #define GUSBCFG_PHYSEL			BIT(6)
115*3f5b312aSPaul Zimmerman #define GUSBCFG_FSINTF			BIT(5)
116*3f5b312aSPaul Zimmerman #define GUSBCFG_ULPI_UTMI_SEL		BIT(4)
117*3f5b312aSPaul Zimmerman #define GUSBCFG_PHYIF16			BIT(3)
118*3f5b312aSPaul Zimmerman #define GUSBCFG_PHYIF8			(0 << 3)
119*3f5b312aSPaul Zimmerman #define GUSBCFG_TOUTCAL_MASK		(0x7 << 0)
120*3f5b312aSPaul Zimmerman #define GUSBCFG_TOUTCAL_SHIFT		0
121*3f5b312aSPaul Zimmerman #define GUSBCFG_TOUTCAL_LIMIT		0x7
122*3f5b312aSPaul Zimmerman #define GUSBCFG_TOUTCAL(_x)		((_x) << 0)
123*3f5b312aSPaul Zimmerman 
124*3f5b312aSPaul Zimmerman #define GRSTCTL				HSOTG_REG(0x010)
125*3f5b312aSPaul Zimmerman #define GRSTCTL_AHBIDLE			BIT(31)
126*3f5b312aSPaul Zimmerman #define GRSTCTL_DMAREQ			BIT(30)
127*3f5b312aSPaul Zimmerman #define GRSTCTL_TXFNUM_MASK		(0x1f << 6)
128*3f5b312aSPaul Zimmerman #define GRSTCTL_TXFNUM_SHIFT		6
129*3f5b312aSPaul Zimmerman #define GRSTCTL_TXFNUM_LIMIT		0x1f
130*3f5b312aSPaul Zimmerman #define GRSTCTL_TXFNUM(_x)		((_x) << 6)
131*3f5b312aSPaul Zimmerman #define GRSTCTL_TXFFLSH			BIT(5)
132*3f5b312aSPaul Zimmerman #define GRSTCTL_RXFFLSH			BIT(4)
133*3f5b312aSPaul Zimmerman #define GRSTCTL_IN_TKNQ_FLSH		BIT(3)
134*3f5b312aSPaul Zimmerman #define GRSTCTL_FRMCNTRRST		BIT(2)
135*3f5b312aSPaul Zimmerman #define GRSTCTL_HSFTRST			BIT(1)
136*3f5b312aSPaul Zimmerman #define GRSTCTL_CSFTRST			BIT(0)
137*3f5b312aSPaul Zimmerman 
138*3f5b312aSPaul Zimmerman #define GINTSTS				HSOTG_REG(0x014)
139*3f5b312aSPaul Zimmerman #define GINTMSK				HSOTG_REG(0x018)
140*3f5b312aSPaul Zimmerman #define GINTSTS_WKUPINT			BIT(31)
141*3f5b312aSPaul Zimmerman #define GINTSTS_SESSREQINT		BIT(30)
142*3f5b312aSPaul Zimmerman #define GINTSTS_DISCONNINT		BIT(29)
143*3f5b312aSPaul Zimmerman #define GINTSTS_CONIDSTSCHNG		BIT(28)
144*3f5b312aSPaul Zimmerman #define GINTSTS_LPMTRANRCVD		BIT(27)
145*3f5b312aSPaul Zimmerman #define GINTSTS_PTXFEMP			BIT(26)
146*3f5b312aSPaul Zimmerman #define GINTSTS_HCHINT			BIT(25)
147*3f5b312aSPaul Zimmerman #define GINTSTS_PRTINT			BIT(24)
148*3f5b312aSPaul Zimmerman #define GINTSTS_RESETDET		BIT(23)
149*3f5b312aSPaul Zimmerman #define GINTSTS_FET_SUSP		BIT(22)
150*3f5b312aSPaul Zimmerman #define GINTSTS_INCOMPL_IP		BIT(21)
151*3f5b312aSPaul Zimmerman #define GINTSTS_INCOMPL_SOOUT		BIT(21)
152*3f5b312aSPaul Zimmerman #define GINTSTS_INCOMPL_SOIN		BIT(20)
153*3f5b312aSPaul Zimmerman #define GINTSTS_OEPINT			BIT(19)
154*3f5b312aSPaul Zimmerman #define GINTSTS_IEPINT			BIT(18)
155*3f5b312aSPaul Zimmerman #define GINTSTS_EPMIS			BIT(17)
156*3f5b312aSPaul Zimmerman #define GINTSTS_RESTOREDONE		BIT(16)
157*3f5b312aSPaul Zimmerman #define GINTSTS_EOPF			BIT(15)
158*3f5b312aSPaul Zimmerman #define GINTSTS_ISOUTDROP		BIT(14)
159*3f5b312aSPaul Zimmerman #define GINTSTS_ENUMDONE		BIT(13)
160*3f5b312aSPaul Zimmerman #define GINTSTS_USBRST			BIT(12)
161*3f5b312aSPaul Zimmerman #define GINTSTS_USBSUSP			BIT(11)
162*3f5b312aSPaul Zimmerman #define GINTSTS_ERLYSUSP		BIT(10)
163*3f5b312aSPaul Zimmerman #define GINTSTS_I2CINT			BIT(9)
164*3f5b312aSPaul Zimmerman #define GINTSTS_ULPI_CK_INT		BIT(8)
165*3f5b312aSPaul Zimmerman #define GINTSTS_GOUTNAKEFF		BIT(7)
166*3f5b312aSPaul Zimmerman #define GINTSTS_GINNAKEFF		BIT(6)
167*3f5b312aSPaul Zimmerman #define GINTSTS_NPTXFEMP		BIT(5)
168*3f5b312aSPaul Zimmerman #define GINTSTS_RXFLVL			BIT(4)
169*3f5b312aSPaul Zimmerman #define GINTSTS_SOF			BIT(3)
170*3f5b312aSPaul Zimmerman #define GINTSTS_OTGINT			BIT(2)
171*3f5b312aSPaul Zimmerman #define GINTSTS_MODEMIS			BIT(1)
172*3f5b312aSPaul Zimmerman #define GINTSTS_CURMODE_HOST		BIT(0)
173*3f5b312aSPaul Zimmerman 
174*3f5b312aSPaul Zimmerman #define GRXSTSR				HSOTG_REG(0x01C)
175*3f5b312aSPaul Zimmerman #define GRXSTSP				HSOTG_REG(0x020)
176*3f5b312aSPaul Zimmerman #define GRXSTS_FN_MASK			(0x7f << 25)
177*3f5b312aSPaul Zimmerman #define GRXSTS_FN_SHIFT			25
178*3f5b312aSPaul Zimmerman #define GRXSTS_PKTSTS_MASK		(0xf << 17)
179*3f5b312aSPaul Zimmerman #define GRXSTS_PKTSTS_SHIFT		17
180*3f5b312aSPaul Zimmerman #define GRXSTS_PKTSTS_GLOBALOUTNAK	1
181*3f5b312aSPaul Zimmerman #define GRXSTS_PKTSTS_OUTRX		2
182*3f5b312aSPaul Zimmerman #define GRXSTS_PKTSTS_HCHIN		2
183*3f5b312aSPaul Zimmerman #define GRXSTS_PKTSTS_OUTDONE		3
184*3f5b312aSPaul Zimmerman #define GRXSTS_PKTSTS_HCHIN_XFER_COMP	3
185*3f5b312aSPaul Zimmerman #define GRXSTS_PKTSTS_SETUPDONE		4
186*3f5b312aSPaul Zimmerman #define GRXSTS_PKTSTS_DATATOGGLEERR	5
187*3f5b312aSPaul Zimmerman #define GRXSTS_PKTSTS_SETUPRX		6
188*3f5b312aSPaul Zimmerman #define GRXSTS_PKTSTS_HCHHALTED		7
189*3f5b312aSPaul Zimmerman #define GRXSTS_HCHNUM_MASK		(0xf << 0)
190*3f5b312aSPaul Zimmerman #define GRXSTS_HCHNUM_SHIFT		0
191*3f5b312aSPaul Zimmerman #define GRXSTS_DPID_MASK		(0x3 << 15)
192*3f5b312aSPaul Zimmerman #define GRXSTS_DPID_SHIFT		15
193*3f5b312aSPaul Zimmerman #define GRXSTS_BYTECNT_MASK		(0x7ff << 4)
194*3f5b312aSPaul Zimmerman #define GRXSTS_BYTECNT_SHIFT		4
195*3f5b312aSPaul Zimmerman #define GRXSTS_EPNUM_MASK		(0xf << 0)
196*3f5b312aSPaul Zimmerman #define GRXSTS_EPNUM_SHIFT		0
197*3f5b312aSPaul Zimmerman 
198*3f5b312aSPaul Zimmerman #define GRXFSIZ				HSOTG_REG(0x024)
199*3f5b312aSPaul Zimmerman #define GRXFSIZ_DEPTH_MASK		(0xffff << 0)
200*3f5b312aSPaul Zimmerman #define GRXFSIZ_DEPTH_SHIFT		0
201*3f5b312aSPaul Zimmerman 
202*3f5b312aSPaul Zimmerman #define GNPTXFSIZ			HSOTG_REG(0x028)
203*3f5b312aSPaul Zimmerman /* Use FIFOSIZE_* constants to access this register */
204*3f5b312aSPaul Zimmerman 
205*3f5b312aSPaul Zimmerman #define GNPTXSTS			HSOTG_REG(0x02C)
206*3f5b312aSPaul Zimmerman #define GNPTXSTS_NP_TXQ_TOP_MASK		(0x7f << 24)
207*3f5b312aSPaul Zimmerman #define GNPTXSTS_NP_TXQ_TOP_SHIFT		24
208*3f5b312aSPaul Zimmerman #define GNPTXSTS_NP_TXQ_SPC_AVAIL_MASK		(0xff << 16)
209*3f5b312aSPaul Zimmerman #define GNPTXSTS_NP_TXQ_SPC_AVAIL_SHIFT		16
210*3f5b312aSPaul Zimmerman #define GNPTXSTS_NP_TXQ_SPC_AVAIL_GET(_v)	(((_v) >> 16) & 0xff)
211*3f5b312aSPaul Zimmerman #define GNPTXSTS_NP_TXF_SPC_AVAIL_MASK		(0xffff << 0)
212*3f5b312aSPaul Zimmerman #define GNPTXSTS_NP_TXF_SPC_AVAIL_SHIFT		0
213*3f5b312aSPaul Zimmerman #define GNPTXSTS_NP_TXF_SPC_AVAIL_GET(_v)	(((_v) >> 0) & 0xffff)
214*3f5b312aSPaul Zimmerman 
215*3f5b312aSPaul Zimmerman #define GI2CCTL				HSOTG_REG(0x0030)
216*3f5b312aSPaul Zimmerman #define GI2CCTL_BSYDNE			BIT(31)
217*3f5b312aSPaul Zimmerman #define GI2CCTL_RW			BIT(30)
218*3f5b312aSPaul Zimmerman #define GI2CCTL_I2CDATSE0		BIT(28)
219*3f5b312aSPaul Zimmerman #define GI2CCTL_I2CDEVADDR_MASK		(0x3 << 26)
220*3f5b312aSPaul Zimmerman #define GI2CCTL_I2CDEVADDR_SHIFT	26
221*3f5b312aSPaul Zimmerman #define GI2CCTL_I2CSUSPCTL		BIT(25)
222*3f5b312aSPaul Zimmerman #define GI2CCTL_ACK			BIT(24)
223*3f5b312aSPaul Zimmerman #define GI2CCTL_I2CEN			BIT(23)
224*3f5b312aSPaul Zimmerman #define GI2CCTL_ADDR_MASK		(0x7f << 16)
225*3f5b312aSPaul Zimmerman #define GI2CCTL_ADDR_SHIFT		16
226*3f5b312aSPaul Zimmerman #define GI2CCTL_REGADDR_MASK		(0xff << 8)
227*3f5b312aSPaul Zimmerman #define GI2CCTL_REGADDR_SHIFT		8
228*3f5b312aSPaul Zimmerman #define GI2CCTL_RWDATA_MASK		(0xff << 0)
229*3f5b312aSPaul Zimmerman #define GI2CCTL_RWDATA_SHIFT		0
230*3f5b312aSPaul Zimmerman 
231*3f5b312aSPaul Zimmerman #define GPVNDCTL			HSOTG_REG(0x0034)
232*3f5b312aSPaul Zimmerman #define GGPIO				HSOTG_REG(0x0038)
233*3f5b312aSPaul Zimmerman #define GGPIO_STM32_OTG_GCCFG_PWRDWN	BIT(16)
234*3f5b312aSPaul Zimmerman 
235*3f5b312aSPaul Zimmerman #define GUID				HSOTG_REG(0x003c)
236*3f5b312aSPaul Zimmerman #define GSNPSID				HSOTG_REG(0x0040)
237*3f5b312aSPaul Zimmerman #define GHWCFG1				HSOTG_REG(0x0044)
238*3f5b312aSPaul Zimmerman #define GSNPSID_ID_MASK			GENMASK(31, 16)
239*3f5b312aSPaul Zimmerman 
240*3f5b312aSPaul Zimmerman #define GHWCFG2				HSOTG_REG(0x0048)
241*3f5b312aSPaul Zimmerman #define GHWCFG2_OTG_ENABLE_IC_USB		BIT(31)
242*3f5b312aSPaul Zimmerman #define GHWCFG2_DEV_TOKEN_Q_DEPTH_MASK		(0x1f << 26)
243*3f5b312aSPaul Zimmerman #define GHWCFG2_DEV_TOKEN_Q_DEPTH_SHIFT		26
244*3f5b312aSPaul Zimmerman #define GHWCFG2_HOST_PERIO_TX_Q_DEPTH_MASK	(0x3 << 24)
245*3f5b312aSPaul Zimmerman #define GHWCFG2_HOST_PERIO_TX_Q_DEPTH_SHIFT	24
246*3f5b312aSPaul Zimmerman #define GHWCFG2_NONPERIO_TX_Q_DEPTH_MASK	(0x3 << 22)
247*3f5b312aSPaul Zimmerman #define GHWCFG2_NONPERIO_TX_Q_DEPTH_SHIFT	22
248*3f5b312aSPaul Zimmerman #define GHWCFG2_MULTI_PROC_INT			BIT(20)
249*3f5b312aSPaul Zimmerman #define GHWCFG2_DYNAMIC_FIFO			BIT(19)
250*3f5b312aSPaul Zimmerman #define GHWCFG2_PERIO_EP_SUPPORTED		BIT(18)
251*3f5b312aSPaul Zimmerman #define GHWCFG2_NUM_HOST_CHAN_MASK		(0xf << 14)
252*3f5b312aSPaul Zimmerman #define GHWCFG2_NUM_HOST_CHAN_SHIFT		14
253*3f5b312aSPaul Zimmerman #define GHWCFG2_NUM_DEV_EP_MASK			(0xf << 10)
254*3f5b312aSPaul Zimmerman #define GHWCFG2_NUM_DEV_EP_SHIFT		10
255*3f5b312aSPaul Zimmerman #define GHWCFG2_FS_PHY_TYPE_MASK		(0x3 << 8)
256*3f5b312aSPaul Zimmerman #define GHWCFG2_FS_PHY_TYPE_SHIFT		8
257*3f5b312aSPaul Zimmerman #define GHWCFG2_FS_PHY_TYPE_NOT_SUPPORTED	0
258*3f5b312aSPaul Zimmerman #define GHWCFG2_FS_PHY_TYPE_DEDICATED		1
259*3f5b312aSPaul Zimmerman #define GHWCFG2_FS_PHY_TYPE_SHARED_UTMI		2
260*3f5b312aSPaul Zimmerman #define GHWCFG2_FS_PHY_TYPE_SHARED_ULPI		3
261*3f5b312aSPaul Zimmerman #define GHWCFG2_HS_PHY_TYPE_MASK		(0x3 << 6)
262*3f5b312aSPaul Zimmerman #define GHWCFG2_HS_PHY_TYPE_SHIFT		6
263*3f5b312aSPaul Zimmerman #define GHWCFG2_HS_PHY_TYPE_NOT_SUPPORTED	0
264*3f5b312aSPaul Zimmerman #define GHWCFG2_HS_PHY_TYPE_UTMI		1
265*3f5b312aSPaul Zimmerman #define GHWCFG2_HS_PHY_TYPE_ULPI		2
266*3f5b312aSPaul Zimmerman #define GHWCFG2_HS_PHY_TYPE_UTMI_ULPI		3
267*3f5b312aSPaul Zimmerman #define GHWCFG2_POINT2POINT			BIT(5)
268*3f5b312aSPaul Zimmerman #define GHWCFG2_ARCHITECTURE_MASK		(0x3 << 3)
269*3f5b312aSPaul Zimmerman #define GHWCFG2_ARCHITECTURE_SHIFT		3
270*3f5b312aSPaul Zimmerman #define GHWCFG2_SLAVE_ONLY_ARCH			0
271*3f5b312aSPaul Zimmerman #define GHWCFG2_EXT_DMA_ARCH			1
272*3f5b312aSPaul Zimmerman #define GHWCFG2_INT_DMA_ARCH			2
273*3f5b312aSPaul Zimmerman #define GHWCFG2_OP_MODE_MASK			(0x7 << 0)
274*3f5b312aSPaul Zimmerman #define GHWCFG2_OP_MODE_SHIFT			0
275*3f5b312aSPaul Zimmerman #define GHWCFG2_OP_MODE_HNP_SRP_CAPABLE		0
276*3f5b312aSPaul Zimmerman #define GHWCFG2_OP_MODE_SRP_ONLY_CAPABLE	1
277*3f5b312aSPaul Zimmerman #define GHWCFG2_OP_MODE_NO_HNP_SRP_CAPABLE	2
278*3f5b312aSPaul Zimmerman #define GHWCFG2_OP_MODE_SRP_CAPABLE_DEVICE	3
279*3f5b312aSPaul Zimmerman #define GHWCFG2_OP_MODE_NO_SRP_CAPABLE_DEVICE	4
280*3f5b312aSPaul Zimmerman #define GHWCFG2_OP_MODE_SRP_CAPABLE_HOST	5
281*3f5b312aSPaul Zimmerman #define GHWCFG2_OP_MODE_NO_SRP_CAPABLE_HOST	6
282*3f5b312aSPaul Zimmerman #define GHWCFG2_OP_MODE_UNDEFINED		7
283*3f5b312aSPaul Zimmerman 
284*3f5b312aSPaul Zimmerman #define GHWCFG3				HSOTG_REG(0x004c)
285*3f5b312aSPaul Zimmerman #define GHWCFG3_DFIFO_DEPTH_MASK		(0xffff << 16)
286*3f5b312aSPaul Zimmerman #define GHWCFG3_DFIFO_DEPTH_SHIFT		16
287*3f5b312aSPaul Zimmerman #define GHWCFG3_OTG_LPM_EN			BIT(15)
288*3f5b312aSPaul Zimmerman #define GHWCFG3_BC_SUPPORT			BIT(14)
289*3f5b312aSPaul Zimmerman #define GHWCFG3_OTG_ENABLE_HSIC			BIT(13)
290*3f5b312aSPaul Zimmerman #define GHWCFG3_ADP_SUPP			BIT(12)
291*3f5b312aSPaul Zimmerman #define GHWCFG3_SYNCH_RESET_TYPE		BIT(11)
292*3f5b312aSPaul Zimmerman #define GHWCFG3_OPTIONAL_FEATURES		BIT(10)
293*3f5b312aSPaul Zimmerman #define GHWCFG3_VENDOR_CTRL_IF			BIT(9)
294*3f5b312aSPaul Zimmerman #define GHWCFG3_I2C				BIT(8)
295*3f5b312aSPaul Zimmerman #define GHWCFG3_OTG_FUNC			BIT(7)
296*3f5b312aSPaul Zimmerman #define GHWCFG3_PACKET_SIZE_CNTR_WIDTH_MASK	(0x7 << 4)
297*3f5b312aSPaul Zimmerman #define GHWCFG3_PACKET_SIZE_CNTR_WIDTH_SHIFT	4
298*3f5b312aSPaul Zimmerman #define GHWCFG3_XFER_SIZE_CNTR_WIDTH_MASK	(0xf << 0)
299*3f5b312aSPaul Zimmerman #define GHWCFG3_XFER_SIZE_CNTR_WIDTH_SHIFT	0
300*3f5b312aSPaul Zimmerman 
301*3f5b312aSPaul Zimmerman #define GHWCFG4				HSOTG_REG(0x0050)
302*3f5b312aSPaul Zimmerman #define GHWCFG4_DESC_DMA_DYN			BIT(31)
303*3f5b312aSPaul Zimmerman #define GHWCFG4_DESC_DMA			BIT(30)
304*3f5b312aSPaul Zimmerman #define GHWCFG4_NUM_IN_EPS_MASK			(0xf << 26)
305*3f5b312aSPaul Zimmerman #define GHWCFG4_NUM_IN_EPS_SHIFT		26
306*3f5b312aSPaul Zimmerman #define GHWCFG4_DED_FIFO_EN			BIT(25)
307*3f5b312aSPaul Zimmerman #define GHWCFG4_DED_FIFO_SHIFT		25
308*3f5b312aSPaul Zimmerman #define GHWCFG4_SESSION_END_FILT_EN		BIT(24)
309*3f5b312aSPaul Zimmerman #define GHWCFG4_B_VALID_FILT_EN			BIT(23)
310*3f5b312aSPaul Zimmerman #define GHWCFG4_A_VALID_FILT_EN			BIT(22)
311*3f5b312aSPaul Zimmerman #define GHWCFG4_VBUS_VALID_FILT_EN		BIT(21)
312*3f5b312aSPaul Zimmerman #define GHWCFG4_IDDIG_FILT_EN			BIT(20)
313*3f5b312aSPaul Zimmerman #define GHWCFG4_NUM_DEV_MODE_CTRL_EP_MASK	(0xf << 16)
314*3f5b312aSPaul Zimmerman #define GHWCFG4_NUM_DEV_MODE_CTRL_EP_SHIFT	16
315*3f5b312aSPaul Zimmerman #define GHWCFG4_UTMI_PHY_DATA_WIDTH_MASK	(0x3 << 14)
316*3f5b312aSPaul Zimmerman #define GHWCFG4_UTMI_PHY_DATA_WIDTH_SHIFT	14
317*3f5b312aSPaul Zimmerman #define GHWCFG4_UTMI_PHY_DATA_WIDTH_8		0
318*3f5b312aSPaul Zimmerman #define GHWCFG4_UTMI_PHY_DATA_WIDTH_16		1
319*3f5b312aSPaul Zimmerman #define GHWCFG4_UTMI_PHY_DATA_WIDTH_8_OR_16	2
320*3f5b312aSPaul Zimmerman #define GHWCFG4_ACG_SUPPORTED			BIT(12)
321*3f5b312aSPaul Zimmerman #define GHWCFG4_IPG_ISOC_SUPPORTED		BIT(11)
322*3f5b312aSPaul Zimmerman #define GHWCFG4_SERVICE_INTERVAL_SUPPORTED      BIT(10)
323*3f5b312aSPaul Zimmerman #define GHWCFG4_XHIBER				BIT(7)
324*3f5b312aSPaul Zimmerman #define GHWCFG4_HIBER				BIT(6)
325*3f5b312aSPaul Zimmerman #define GHWCFG4_MIN_AHB_FREQ			BIT(5)
326*3f5b312aSPaul Zimmerman #define GHWCFG4_POWER_OPTIMIZ			BIT(4)
327*3f5b312aSPaul Zimmerman #define GHWCFG4_NUM_DEV_PERIO_IN_EP_MASK	(0xf << 0)
328*3f5b312aSPaul Zimmerman #define GHWCFG4_NUM_DEV_PERIO_IN_EP_SHIFT	0
329*3f5b312aSPaul Zimmerman 
330*3f5b312aSPaul Zimmerman #define GLPMCFG				HSOTG_REG(0x0054)
331*3f5b312aSPaul Zimmerman #define GLPMCFG_INVSELHSIC		BIT(31)
332*3f5b312aSPaul Zimmerman #define GLPMCFG_HSICCON			BIT(30)
333*3f5b312aSPaul Zimmerman #define GLPMCFG_RSTRSLPSTS		BIT(29)
334*3f5b312aSPaul Zimmerman #define GLPMCFG_ENBESL			BIT(28)
335*3f5b312aSPaul Zimmerman #define GLPMCFG_LPM_RETRYCNT_STS_MASK	(0x7 << 25)
336*3f5b312aSPaul Zimmerman #define GLPMCFG_LPM_RETRYCNT_STS_SHIFT	25
337*3f5b312aSPaul Zimmerman #define GLPMCFG_SNDLPM			BIT(24)
338*3f5b312aSPaul Zimmerman #define GLPMCFG_RETRY_CNT_MASK		(0x7 << 21)
339*3f5b312aSPaul Zimmerman #define GLPMCFG_RETRY_CNT_SHIFT		21
340*3f5b312aSPaul Zimmerman #define GLPMCFG_LPM_REJECT_CTRL_CONTROL	BIT(21)
341*3f5b312aSPaul Zimmerman #define GLPMCFG_LPM_ACCEPT_CTRL_ISOC	BIT(22)
342*3f5b312aSPaul Zimmerman #define GLPMCFG_LPM_CHNL_INDX_MASK	(0xf << 17)
343*3f5b312aSPaul Zimmerman #define GLPMCFG_LPM_CHNL_INDX_SHIFT	17
344*3f5b312aSPaul Zimmerman #define GLPMCFG_L1RESUMEOK		BIT(16)
345*3f5b312aSPaul Zimmerman #define GLPMCFG_SLPSTS			BIT(15)
346*3f5b312aSPaul Zimmerman #define GLPMCFG_COREL1RES_MASK		(0x3 << 13)
347*3f5b312aSPaul Zimmerman #define GLPMCFG_COREL1RES_SHIFT		13
348*3f5b312aSPaul Zimmerman #define GLPMCFG_HIRD_THRES_MASK		(0x1f << 8)
349*3f5b312aSPaul Zimmerman #define GLPMCFG_HIRD_THRES_SHIFT	8
350*3f5b312aSPaul Zimmerman #define GLPMCFG_HIRD_THRES_EN		(0x10 << 8)
351*3f5b312aSPaul Zimmerman #define GLPMCFG_ENBLSLPM		BIT(7)
352*3f5b312aSPaul Zimmerman #define GLPMCFG_BREMOTEWAKE		BIT(6)
353*3f5b312aSPaul Zimmerman #define GLPMCFG_HIRD_MASK		(0xf << 2)
354*3f5b312aSPaul Zimmerman #define GLPMCFG_HIRD_SHIFT		2
355*3f5b312aSPaul Zimmerman #define GLPMCFG_APPL1RES		BIT(1)
356*3f5b312aSPaul Zimmerman #define GLPMCFG_LPMCAP			BIT(0)
357*3f5b312aSPaul Zimmerman 
358*3f5b312aSPaul Zimmerman #define GPWRDN				HSOTG_REG(0x0058)
359*3f5b312aSPaul Zimmerman #define GPWRDN_MULT_VAL_ID_BC_MASK	(0x1f << 24)
360*3f5b312aSPaul Zimmerman #define GPWRDN_MULT_VAL_ID_BC_SHIFT	24
361*3f5b312aSPaul Zimmerman #define GPWRDN_ADP_INT			BIT(23)
362*3f5b312aSPaul Zimmerman #define GPWRDN_BSESSVLD			BIT(22)
363*3f5b312aSPaul Zimmerman #define GPWRDN_IDSTS			BIT(21)
364*3f5b312aSPaul Zimmerman #define GPWRDN_LINESTATE_MASK		(0x3 << 19)
365*3f5b312aSPaul Zimmerman #define GPWRDN_LINESTATE_SHIFT		19
366*3f5b312aSPaul Zimmerman #define GPWRDN_STS_CHGINT_MSK		BIT(18)
367*3f5b312aSPaul Zimmerman #define GPWRDN_STS_CHGINT		BIT(17)
368*3f5b312aSPaul Zimmerman #define GPWRDN_SRP_DET_MSK		BIT(16)
369*3f5b312aSPaul Zimmerman #define GPWRDN_SRP_DET			BIT(15)
370*3f5b312aSPaul Zimmerman #define GPWRDN_CONNECT_DET_MSK		BIT(14)
371*3f5b312aSPaul Zimmerman #define GPWRDN_CONNECT_DET		BIT(13)
372*3f5b312aSPaul Zimmerman #define GPWRDN_DISCONN_DET_MSK		BIT(12)
373*3f5b312aSPaul Zimmerman #define GPWRDN_DISCONN_DET		BIT(11)
374*3f5b312aSPaul Zimmerman #define GPWRDN_RST_DET_MSK		BIT(10)
375*3f5b312aSPaul Zimmerman #define GPWRDN_RST_DET			BIT(9)
376*3f5b312aSPaul Zimmerman #define GPWRDN_LNSTSCHG_MSK		BIT(8)
377*3f5b312aSPaul Zimmerman #define GPWRDN_LNSTSCHG			BIT(7)
378*3f5b312aSPaul Zimmerman #define GPWRDN_DIS_VBUS			BIT(6)
379*3f5b312aSPaul Zimmerman #define GPWRDN_PWRDNSWTCH		BIT(5)
380*3f5b312aSPaul Zimmerman #define GPWRDN_PWRDNRSTN		BIT(4)
381*3f5b312aSPaul Zimmerman #define GPWRDN_PWRDNCLMP		BIT(3)
382*3f5b312aSPaul Zimmerman #define GPWRDN_RESTORE			BIT(2)
383*3f5b312aSPaul Zimmerman #define GPWRDN_PMUACTV			BIT(1)
384*3f5b312aSPaul Zimmerman #define GPWRDN_PMUINTSEL		BIT(0)
385*3f5b312aSPaul Zimmerman 
386*3f5b312aSPaul Zimmerman #define GDFIFOCFG			HSOTG_REG(0x005c)
387*3f5b312aSPaul Zimmerman #define GDFIFOCFG_EPINFOBASE_MASK	(0xffff << 16)
388*3f5b312aSPaul Zimmerman #define GDFIFOCFG_EPINFOBASE_SHIFT	16
389*3f5b312aSPaul Zimmerman #define GDFIFOCFG_GDFIFOCFG_MASK	(0xffff << 0)
390*3f5b312aSPaul Zimmerman #define GDFIFOCFG_GDFIFOCFG_SHIFT	0
391*3f5b312aSPaul Zimmerman 
392*3f5b312aSPaul Zimmerman #define ADPCTL				HSOTG_REG(0x0060)
393*3f5b312aSPaul Zimmerman #define ADPCTL_AR_MASK			(0x3 << 27)
394*3f5b312aSPaul Zimmerman #define ADPCTL_AR_SHIFT			27
395*3f5b312aSPaul Zimmerman #define ADPCTL_ADP_TMOUT_INT_MSK	BIT(26)
396*3f5b312aSPaul Zimmerman #define ADPCTL_ADP_SNS_INT_MSK		BIT(25)
397*3f5b312aSPaul Zimmerman #define ADPCTL_ADP_PRB_INT_MSK		BIT(24)
398*3f5b312aSPaul Zimmerman #define ADPCTL_ADP_TMOUT_INT		BIT(23)
399*3f5b312aSPaul Zimmerman #define ADPCTL_ADP_SNS_INT		BIT(22)
400*3f5b312aSPaul Zimmerman #define ADPCTL_ADP_PRB_INT		BIT(21)
401*3f5b312aSPaul Zimmerman #define ADPCTL_ADPENA			BIT(20)
402*3f5b312aSPaul Zimmerman #define ADPCTL_ADPRES			BIT(19)
403*3f5b312aSPaul Zimmerman #define ADPCTL_ENASNS			BIT(18)
404*3f5b312aSPaul Zimmerman #define ADPCTL_ENAPRB			BIT(17)
405*3f5b312aSPaul Zimmerman #define ADPCTL_RTIM_MASK		(0x7ff << 6)
406*3f5b312aSPaul Zimmerman #define ADPCTL_RTIM_SHIFT		6
407*3f5b312aSPaul Zimmerman #define ADPCTL_PRB_PER_MASK		(0x3 << 4)
408*3f5b312aSPaul Zimmerman #define ADPCTL_PRB_PER_SHIFT		4
409*3f5b312aSPaul Zimmerman #define ADPCTL_PRB_DELTA_MASK		(0x3 << 2)
410*3f5b312aSPaul Zimmerman #define ADPCTL_PRB_DELTA_SHIFT		2
411*3f5b312aSPaul Zimmerman #define ADPCTL_PRB_DSCHRG_MASK		(0x3 << 0)
412*3f5b312aSPaul Zimmerman #define ADPCTL_PRB_DSCHRG_SHIFT		0
413*3f5b312aSPaul Zimmerman 
414*3f5b312aSPaul Zimmerman #define GREFCLK				    HSOTG_REG(0x0064)
415*3f5b312aSPaul Zimmerman #define GREFCLK_REFCLKPER_MASK		    (0x1ffff << 15)
416*3f5b312aSPaul Zimmerman #define GREFCLK_REFCLKPER_SHIFT		    15
417*3f5b312aSPaul Zimmerman #define GREFCLK_REF_CLK_MODE		    BIT(14)
418*3f5b312aSPaul Zimmerman #define GREFCLK_SOF_CNT_WKUP_ALERT_MASK	    (0x3ff)
419*3f5b312aSPaul Zimmerman #define GREFCLK_SOF_CNT_WKUP_ALERT_SHIFT    0
420*3f5b312aSPaul Zimmerman 
421*3f5b312aSPaul Zimmerman #define GINTMSK2			HSOTG_REG(0x0068)
422*3f5b312aSPaul Zimmerman #define GINTMSK2_WKUP_ALERT_INT_MSK	BIT(0)
423*3f5b312aSPaul Zimmerman 
424*3f5b312aSPaul Zimmerman #define GINTSTS2			HSOTG_REG(0x006c)
425*3f5b312aSPaul Zimmerman #define GINTSTS2_WKUP_ALERT_INT		BIT(0)
426*3f5b312aSPaul Zimmerman 
427*3f5b312aSPaul Zimmerman #define HPTXFSIZ			HSOTG_REG(0x100)
428*3f5b312aSPaul Zimmerman /* Use FIFOSIZE_* constants to access this register */
429*3f5b312aSPaul Zimmerman 
430*3f5b312aSPaul Zimmerman #define DPTXFSIZN(_a)			HSOTG_REG(0x104 + (((_a) - 1) * 4))
431*3f5b312aSPaul Zimmerman /* Use FIFOSIZE_* constants to access this register */
432*3f5b312aSPaul Zimmerman 
433*3f5b312aSPaul Zimmerman /* These apply to the GNPTXFSIZ, HPTXFSIZ and DPTXFSIZN registers */
434*3f5b312aSPaul Zimmerman #define FIFOSIZE_DEPTH_MASK		(0xffff << 16)
435*3f5b312aSPaul Zimmerman #define FIFOSIZE_DEPTH_SHIFT		16
436*3f5b312aSPaul Zimmerman #define FIFOSIZE_STARTADDR_MASK		(0xffff << 0)
437*3f5b312aSPaul Zimmerman #define FIFOSIZE_STARTADDR_SHIFT	0
438*3f5b312aSPaul Zimmerman #define FIFOSIZE_DEPTH_GET(_x)		(((_x) >> 16) & 0xffff)
439*3f5b312aSPaul Zimmerman 
440*3f5b312aSPaul Zimmerman /* Device mode registers */
441*3f5b312aSPaul Zimmerman 
442*3f5b312aSPaul Zimmerman #define DCFG				HSOTG_REG(0x800)
443*3f5b312aSPaul Zimmerman #define DCFG_DESCDMA_EN			BIT(23)
444*3f5b312aSPaul Zimmerman #define DCFG_EPMISCNT_MASK		(0x1f << 18)
445*3f5b312aSPaul Zimmerman #define DCFG_EPMISCNT_SHIFT		18
446*3f5b312aSPaul Zimmerman #define DCFG_EPMISCNT_LIMIT		0x1f
447*3f5b312aSPaul Zimmerman #define DCFG_EPMISCNT(_x)		((_x) << 18)
448*3f5b312aSPaul Zimmerman #define DCFG_IPG_ISOC_SUPPORDED		BIT(17)
449*3f5b312aSPaul Zimmerman #define DCFG_PERFRINT_MASK		(0x3 << 11)
450*3f5b312aSPaul Zimmerman #define DCFG_PERFRINT_SHIFT		11
451*3f5b312aSPaul Zimmerman #define DCFG_PERFRINT_LIMIT		0x3
452*3f5b312aSPaul Zimmerman #define DCFG_PERFRINT(_x)		((_x) << 11)
453*3f5b312aSPaul Zimmerman #define DCFG_DEVADDR_MASK		(0x7f << 4)
454*3f5b312aSPaul Zimmerman #define DCFG_DEVADDR_SHIFT		4
455*3f5b312aSPaul Zimmerman #define DCFG_DEVADDR_LIMIT		0x7f
456*3f5b312aSPaul Zimmerman #define DCFG_DEVADDR(_x)		((_x) << 4)
457*3f5b312aSPaul Zimmerman #define DCFG_NZ_STS_OUT_HSHK		BIT(2)
458*3f5b312aSPaul Zimmerman #define DCFG_DEVSPD_MASK		(0x3 << 0)
459*3f5b312aSPaul Zimmerman #define DCFG_DEVSPD_SHIFT		0
460*3f5b312aSPaul Zimmerman #define DCFG_DEVSPD_HS			0
461*3f5b312aSPaul Zimmerman #define DCFG_DEVSPD_FS			1
462*3f5b312aSPaul Zimmerman #define DCFG_DEVSPD_LS			2
463*3f5b312aSPaul Zimmerman #define DCFG_DEVSPD_FS48		3
464*3f5b312aSPaul Zimmerman 
465*3f5b312aSPaul Zimmerman #define DCTL				HSOTG_REG(0x804)
466*3f5b312aSPaul Zimmerman #define DCTL_SERVICE_INTERVAL_SUPPORTED BIT(19)
467*3f5b312aSPaul Zimmerman #define DCTL_PWRONPRGDONE		BIT(11)
468*3f5b312aSPaul Zimmerman #define DCTL_CGOUTNAK			BIT(10)
469*3f5b312aSPaul Zimmerman #define DCTL_SGOUTNAK			BIT(9)
470*3f5b312aSPaul Zimmerman #define DCTL_CGNPINNAK			BIT(8)
471*3f5b312aSPaul Zimmerman #define DCTL_SGNPINNAK			BIT(7)
472*3f5b312aSPaul Zimmerman #define DCTL_TSTCTL_MASK		(0x7 << 4)
473*3f5b312aSPaul Zimmerman #define DCTL_TSTCTL_SHIFT		4
474*3f5b312aSPaul Zimmerman #define DCTL_GOUTNAKSTS			BIT(3)
475*3f5b312aSPaul Zimmerman #define DCTL_GNPINNAKSTS		BIT(2)
476*3f5b312aSPaul Zimmerman #define DCTL_SFTDISCON			BIT(1)
477*3f5b312aSPaul Zimmerman #define DCTL_RMTWKUPSIG			BIT(0)
478*3f5b312aSPaul Zimmerman 
479*3f5b312aSPaul Zimmerman #define DSTS				HSOTG_REG(0x808)
480*3f5b312aSPaul Zimmerman #define DSTS_SOFFN_MASK			(0x3fff << 8)
481*3f5b312aSPaul Zimmerman #define DSTS_SOFFN_SHIFT		8
482*3f5b312aSPaul Zimmerman #define DSTS_SOFFN_LIMIT		0x3fff
483*3f5b312aSPaul Zimmerman #define DSTS_SOFFN(_x)			((_x) << 8)
484*3f5b312aSPaul Zimmerman #define DSTS_ERRATICERR			BIT(3)
485*3f5b312aSPaul Zimmerman #define DSTS_ENUMSPD_MASK		(0x3 << 1)
486*3f5b312aSPaul Zimmerman #define DSTS_ENUMSPD_SHIFT		1
487*3f5b312aSPaul Zimmerman #define DSTS_ENUMSPD_HS			0
488*3f5b312aSPaul Zimmerman #define DSTS_ENUMSPD_FS			1
489*3f5b312aSPaul Zimmerman #define DSTS_ENUMSPD_LS			2
490*3f5b312aSPaul Zimmerman #define DSTS_ENUMSPD_FS48		3
491*3f5b312aSPaul Zimmerman #define DSTS_SUSPSTS			BIT(0)
492*3f5b312aSPaul Zimmerman 
493*3f5b312aSPaul Zimmerman #define DIEPMSK				HSOTG_REG(0x810)
494*3f5b312aSPaul Zimmerman #define DIEPMSK_NAKMSK			BIT(13)
495*3f5b312aSPaul Zimmerman #define DIEPMSK_BNAININTRMSK		BIT(9)
496*3f5b312aSPaul Zimmerman #define DIEPMSK_TXFIFOUNDRNMSK		BIT(8)
497*3f5b312aSPaul Zimmerman #define DIEPMSK_TXFIFOEMPTY		BIT(7)
498*3f5b312aSPaul Zimmerman #define DIEPMSK_INEPNAKEFFMSK		BIT(6)
499*3f5b312aSPaul Zimmerman #define DIEPMSK_INTKNEPMISMSK		BIT(5)
500*3f5b312aSPaul Zimmerman #define DIEPMSK_INTKNTXFEMPMSK		BIT(4)
501*3f5b312aSPaul Zimmerman #define DIEPMSK_TIMEOUTMSK		BIT(3)
502*3f5b312aSPaul Zimmerman #define DIEPMSK_AHBERRMSK		BIT(2)
503*3f5b312aSPaul Zimmerman #define DIEPMSK_EPDISBLDMSK		BIT(1)
504*3f5b312aSPaul Zimmerman #define DIEPMSK_XFERCOMPLMSK		BIT(0)
505*3f5b312aSPaul Zimmerman 
506*3f5b312aSPaul Zimmerman #define DOEPMSK				HSOTG_REG(0x814)
507*3f5b312aSPaul Zimmerman #define DOEPMSK_BNAMSK			BIT(9)
508*3f5b312aSPaul Zimmerman #define DOEPMSK_BACK2BACKSETUP		BIT(6)
509*3f5b312aSPaul Zimmerman #define DOEPMSK_STSPHSERCVDMSK		BIT(5)
510*3f5b312aSPaul Zimmerman #define DOEPMSK_OUTTKNEPDISMSK		BIT(4)
511*3f5b312aSPaul Zimmerman #define DOEPMSK_SETUPMSK		BIT(3)
512*3f5b312aSPaul Zimmerman #define DOEPMSK_AHBERRMSK		BIT(2)
513*3f5b312aSPaul Zimmerman #define DOEPMSK_EPDISBLDMSK		BIT(1)
514*3f5b312aSPaul Zimmerman #define DOEPMSK_XFERCOMPLMSK		BIT(0)
515*3f5b312aSPaul Zimmerman 
516*3f5b312aSPaul Zimmerman #define DAINT				HSOTG_REG(0x818)
517*3f5b312aSPaul Zimmerman #define DAINTMSK			HSOTG_REG(0x81C)
518*3f5b312aSPaul Zimmerman #define DAINT_OUTEP_SHIFT		16
519*3f5b312aSPaul Zimmerman #define DAINT_OUTEP(_x)			(1 << ((_x) + 16))
520*3f5b312aSPaul Zimmerman #define DAINT_INEP(_x)			(1 << (_x))
521*3f5b312aSPaul Zimmerman 
522*3f5b312aSPaul Zimmerman #define DTKNQR1				HSOTG_REG(0x820)
523*3f5b312aSPaul Zimmerman #define DTKNQR2				HSOTG_REG(0x824)
524*3f5b312aSPaul Zimmerman #define DTKNQR3				HSOTG_REG(0x830)
525*3f5b312aSPaul Zimmerman #define DTKNQR4				HSOTG_REG(0x834)
526*3f5b312aSPaul Zimmerman #define DIEPEMPMSK			HSOTG_REG(0x834)
527*3f5b312aSPaul Zimmerman 
528*3f5b312aSPaul Zimmerman #define DVBUSDIS			HSOTG_REG(0x828)
529*3f5b312aSPaul Zimmerman #define DVBUSPULSE			HSOTG_REG(0x82C)
530*3f5b312aSPaul Zimmerman 
531*3f5b312aSPaul Zimmerman #define DIEPCTL0			HSOTG_REG(0x900)
532*3f5b312aSPaul Zimmerman #define DIEPCTL(_a)			HSOTG_REG(0x900 + ((_a) * 0x20))
533*3f5b312aSPaul Zimmerman 
534*3f5b312aSPaul Zimmerman #define DOEPCTL0			HSOTG_REG(0xB00)
535*3f5b312aSPaul Zimmerman #define DOEPCTL(_a)			HSOTG_REG(0xB00 + ((_a) * 0x20))
536*3f5b312aSPaul Zimmerman 
537*3f5b312aSPaul Zimmerman /* EP0 specialness:
538*3f5b312aSPaul Zimmerman  * bits[29..28] - reserved (no SetD0PID, SetD1PID)
539*3f5b312aSPaul Zimmerman  * bits[25..22] - should always be zero, this isn't a periodic endpoint
540*3f5b312aSPaul Zimmerman  * bits[10..0]  - MPS setting different for EP0
541*3f5b312aSPaul Zimmerman  */
542*3f5b312aSPaul Zimmerman #define D0EPCTL_MPS_MASK		(0x3 << 0)
543*3f5b312aSPaul Zimmerman #define D0EPCTL_MPS_SHIFT		0
544*3f5b312aSPaul Zimmerman #define D0EPCTL_MPS_64			0
545*3f5b312aSPaul Zimmerman #define D0EPCTL_MPS_32			1
546*3f5b312aSPaul Zimmerman #define D0EPCTL_MPS_16			2
547*3f5b312aSPaul Zimmerman #define D0EPCTL_MPS_8			3
548*3f5b312aSPaul Zimmerman 
549*3f5b312aSPaul Zimmerman #define DXEPCTL_EPENA			BIT(31)
550*3f5b312aSPaul Zimmerman #define DXEPCTL_EPDIS			BIT(30)
551*3f5b312aSPaul Zimmerman #define DXEPCTL_SETD1PID		BIT(29)
552*3f5b312aSPaul Zimmerman #define DXEPCTL_SETODDFR		BIT(29)
553*3f5b312aSPaul Zimmerman #define DXEPCTL_SETD0PID		BIT(28)
554*3f5b312aSPaul Zimmerman #define DXEPCTL_SETEVENFR		BIT(28)
555*3f5b312aSPaul Zimmerman #define DXEPCTL_SNAK			BIT(27)
556*3f5b312aSPaul Zimmerman #define DXEPCTL_CNAK			BIT(26)
557*3f5b312aSPaul Zimmerman #define DXEPCTL_TXFNUM_MASK		(0xf << 22)
558*3f5b312aSPaul Zimmerman #define DXEPCTL_TXFNUM_SHIFT		22
559*3f5b312aSPaul Zimmerman #define DXEPCTL_TXFNUM_LIMIT		0xf
560*3f5b312aSPaul Zimmerman #define DXEPCTL_TXFNUM(_x)		((_x) << 22)
561*3f5b312aSPaul Zimmerman #define DXEPCTL_STALL			BIT(21)
562*3f5b312aSPaul Zimmerman #define DXEPCTL_SNP			BIT(20)
563*3f5b312aSPaul Zimmerman #define DXEPCTL_EPTYPE_MASK		(0x3 << 18)
564*3f5b312aSPaul Zimmerman #define DXEPCTL_EPTYPE_CONTROL		(0x0 << 18)
565*3f5b312aSPaul Zimmerman #define DXEPCTL_EPTYPE_ISO		(0x1 << 18)
566*3f5b312aSPaul Zimmerman #define DXEPCTL_EPTYPE_BULK		(0x2 << 18)
567*3f5b312aSPaul Zimmerman #define DXEPCTL_EPTYPE_INTERRUPT	(0x3 << 18)
568*3f5b312aSPaul Zimmerman 
569*3f5b312aSPaul Zimmerman #define DXEPCTL_NAKSTS			BIT(17)
570*3f5b312aSPaul Zimmerman #define DXEPCTL_DPID			BIT(16)
571*3f5b312aSPaul Zimmerman #define DXEPCTL_EOFRNUM			BIT(16)
572*3f5b312aSPaul Zimmerman #define DXEPCTL_USBACTEP		BIT(15)
573*3f5b312aSPaul Zimmerman #define DXEPCTL_NEXTEP_MASK		(0xf << 11)
574*3f5b312aSPaul Zimmerman #define DXEPCTL_NEXTEP_SHIFT		11
575*3f5b312aSPaul Zimmerman #define DXEPCTL_NEXTEP_LIMIT		0xf
576*3f5b312aSPaul Zimmerman #define DXEPCTL_NEXTEP(_x)		((_x) << 11)
577*3f5b312aSPaul Zimmerman #define DXEPCTL_MPS_MASK		(0x7ff << 0)
578*3f5b312aSPaul Zimmerman #define DXEPCTL_MPS_SHIFT		0
579*3f5b312aSPaul Zimmerman #define DXEPCTL_MPS_LIMIT		0x7ff
580*3f5b312aSPaul Zimmerman #define DXEPCTL_MPS(_x)			((_x) << 0)
581*3f5b312aSPaul Zimmerman 
582*3f5b312aSPaul Zimmerman #define DIEPINT(_a)			HSOTG_REG(0x908 + ((_a) * 0x20))
583*3f5b312aSPaul Zimmerman #define DOEPINT(_a)			HSOTG_REG(0xB08 + ((_a) * 0x20))
584*3f5b312aSPaul Zimmerman #define DXEPINT_SETUP_RCVD		BIT(15)
585*3f5b312aSPaul Zimmerman #define DXEPINT_NYETINTRPT		BIT(14)
586*3f5b312aSPaul Zimmerman #define DXEPINT_NAKINTRPT		BIT(13)
587*3f5b312aSPaul Zimmerman #define DXEPINT_BBLEERRINTRPT		BIT(12)
588*3f5b312aSPaul Zimmerman #define DXEPINT_PKTDRPSTS		BIT(11)
589*3f5b312aSPaul Zimmerman #define DXEPINT_BNAINTR			BIT(9)
590*3f5b312aSPaul Zimmerman #define DXEPINT_TXFIFOUNDRN		BIT(8)
591*3f5b312aSPaul Zimmerman #define DXEPINT_OUTPKTERR		BIT(8)
592*3f5b312aSPaul Zimmerman #define DXEPINT_TXFEMP			BIT(7)
593*3f5b312aSPaul Zimmerman #define DXEPINT_INEPNAKEFF		BIT(6)
594*3f5b312aSPaul Zimmerman #define DXEPINT_BACK2BACKSETUP		BIT(6)
595*3f5b312aSPaul Zimmerman #define DXEPINT_INTKNEPMIS		BIT(5)
596*3f5b312aSPaul Zimmerman #define DXEPINT_STSPHSERCVD		BIT(5)
597*3f5b312aSPaul Zimmerman #define DXEPINT_INTKNTXFEMP		BIT(4)
598*3f5b312aSPaul Zimmerman #define DXEPINT_OUTTKNEPDIS		BIT(4)
599*3f5b312aSPaul Zimmerman #define DXEPINT_TIMEOUT			BIT(3)
600*3f5b312aSPaul Zimmerman #define DXEPINT_SETUP			BIT(3)
601*3f5b312aSPaul Zimmerman #define DXEPINT_AHBERR			BIT(2)
602*3f5b312aSPaul Zimmerman #define DXEPINT_EPDISBLD		BIT(1)
603*3f5b312aSPaul Zimmerman #define DXEPINT_XFERCOMPL		BIT(0)
604*3f5b312aSPaul Zimmerman 
605*3f5b312aSPaul Zimmerman #define DIEPTSIZ0			HSOTG_REG(0x910)
606*3f5b312aSPaul Zimmerman #define DIEPTSIZ0_PKTCNT_MASK		(0x3 << 19)
607*3f5b312aSPaul Zimmerman #define DIEPTSIZ0_PKTCNT_SHIFT		19
608*3f5b312aSPaul Zimmerman #define DIEPTSIZ0_PKTCNT_LIMIT		0x3
609*3f5b312aSPaul Zimmerman #define DIEPTSIZ0_PKTCNT(_x)		((_x) << 19)
610*3f5b312aSPaul Zimmerman #define DIEPTSIZ0_XFERSIZE_MASK		(0x7f << 0)
611*3f5b312aSPaul Zimmerman #define DIEPTSIZ0_XFERSIZE_SHIFT	0
612*3f5b312aSPaul Zimmerman #define DIEPTSIZ0_XFERSIZE_LIMIT	0x7f
613*3f5b312aSPaul Zimmerman #define DIEPTSIZ0_XFERSIZE(_x)		((_x) << 0)
614*3f5b312aSPaul Zimmerman 
615*3f5b312aSPaul Zimmerman #define DOEPTSIZ0			HSOTG_REG(0xB10)
616*3f5b312aSPaul Zimmerman #define DOEPTSIZ0_SUPCNT_MASK		(0x3 << 29)
617*3f5b312aSPaul Zimmerman #define DOEPTSIZ0_SUPCNT_SHIFT		29
618*3f5b312aSPaul Zimmerman #define DOEPTSIZ0_SUPCNT_LIMIT		0x3
619*3f5b312aSPaul Zimmerman #define DOEPTSIZ0_SUPCNT(_x)		((_x) << 29)
620*3f5b312aSPaul Zimmerman #define DOEPTSIZ0_PKTCNT		BIT(19)
621*3f5b312aSPaul Zimmerman #define DOEPTSIZ0_XFERSIZE_MASK		(0x7f << 0)
622*3f5b312aSPaul Zimmerman #define DOEPTSIZ0_XFERSIZE_SHIFT	0
623*3f5b312aSPaul Zimmerman 
624*3f5b312aSPaul Zimmerman #define DIEPTSIZ(_a)			HSOTG_REG(0x910 + ((_a) * 0x20))
625*3f5b312aSPaul Zimmerman #define DOEPTSIZ(_a)			HSOTG_REG(0xB10 + ((_a) * 0x20))
626*3f5b312aSPaul Zimmerman #define DXEPTSIZ_MC_MASK		(0x3 << 29)
627*3f5b312aSPaul Zimmerman #define DXEPTSIZ_MC_SHIFT		29
628*3f5b312aSPaul Zimmerman #define DXEPTSIZ_MC_LIMIT		0x3
629*3f5b312aSPaul Zimmerman #define DXEPTSIZ_MC(_x)			((_x) << 29)
630*3f5b312aSPaul Zimmerman #define DXEPTSIZ_PKTCNT_MASK		(0x3ff << 19)
631*3f5b312aSPaul Zimmerman #define DXEPTSIZ_PKTCNT_SHIFT		19
632*3f5b312aSPaul Zimmerman #define DXEPTSIZ_PKTCNT_LIMIT		0x3ff
633*3f5b312aSPaul Zimmerman #define DXEPTSIZ_PKTCNT_GET(_v)		(((_v) >> 19) & 0x3ff)
634*3f5b312aSPaul Zimmerman #define DXEPTSIZ_PKTCNT(_x)		((_x) << 19)
635*3f5b312aSPaul Zimmerman #define DXEPTSIZ_XFERSIZE_MASK		(0x7ffff << 0)
636*3f5b312aSPaul Zimmerman #define DXEPTSIZ_XFERSIZE_SHIFT		0
637*3f5b312aSPaul Zimmerman #define DXEPTSIZ_XFERSIZE_LIMIT		0x7ffff
638*3f5b312aSPaul Zimmerman #define DXEPTSIZ_XFERSIZE_GET(_v)	(((_v) >> 0) & 0x7ffff)
639*3f5b312aSPaul Zimmerman #define DXEPTSIZ_XFERSIZE(_x)		((_x) << 0)
640*3f5b312aSPaul Zimmerman 
641*3f5b312aSPaul Zimmerman #define DIEPDMA(_a)			HSOTG_REG(0x914 + ((_a) * 0x20))
642*3f5b312aSPaul Zimmerman #define DOEPDMA(_a)			HSOTG_REG(0xB14 + ((_a) * 0x20))
643*3f5b312aSPaul Zimmerman 
644*3f5b312aSPaul Zimmerman #define DTXFSTS(_a)			HSOTG_REG(0x918 + ((_a) * 0x20))
645*3f5b312aSPaul Zimmerman 
646*3f5b312aSPaul Zimmerman #define PCGCTL				HSOTG_REG(0x0e00)
647*3f5b312aSPaul Zimmerman #define PCGCTL_IF_DEV_MODE		BIT(31)
648*3f5b312aSPaul Zimmerman #define PCGCTL_P2HD_PRT_SPD_MASK	(0x3 << 29)
649*3f5b312aSPaul Zimmerman #define PCGCTL_P2HD_PRT_SPD_SHIFT	29
650*3f5b312aSPaul Zimmerman #define PCGCTL_P2HD_DEV_ENUM_SPD_MASK	(0x3 << 27)
651*3f5b312aSPaul Zimmerman #define PCGCTL_P2HD_DEV_ENUM_SPD_SHIFT	27
652*3f5b312aSPaul Zimmerman #define PCGCTL_MAC_DEV_ADDR_MASK	(0x7f << 20)
653*3f5b312aSPaul Zimmerman #define PCGCTL_MAC_DEV_ADDR_SHIFT	20
654*3f5b312aSPaul Zimmerman #define PCGCTL_MAX_TERMSEL		BIT(19)
655*3f5b312aSPaul Zimmerman #define PCGCTL_MAX_XCVRSELECT_MASK	(0x3 << 17)
656*3f5b312aSPaul Zimmerman #define PCGCTL_MAX_XCVRSELECT_SHIFT	17
657*3f5b312aSPaul Zimmerman #define PCGCTL_PORT_POWER		BIT(16)
658*3f5b312aSPaul Zimmerman #define PCGCTL_PRT_CLK_SEL_MASK		(0x3 << 14)
659*3f5b312aSPaul Zimmerman #define PCGCTL_PRT_CLK_SEL_SHIFT	14
660*3f5b312aSPaul Zimmerman #define PCGCTL_ESS_REG_RESTORED		BIT(13)
661*3f5b312aSPaul Zimmerman #define PCGCTL_EXTND_HIBER_SWITCH	BIT(12)
662*3f5b312aSPaul Zimmerman #define PCGCTL_EXTND_HIBER_PWRCLMP	BIT(11)
663*3f5b312aSPaul Zimmerman #define PCGCTL_ENBL_EXTND_HIBER		BIT(10)
664*3f5b312aSPaul Zimmerman #define PCGCTL_RESTOREMODE		BIT(9)
665*3f5b312aSPaul Zimmerman #define PCGCTL_RESETAFTSUSP		BIT(8)
666*3f5b312aSPaul Zimmerman #define PCGCTL_DEEP_SLEEP		BIT(7)
667*3f5b312aSPaul Zimmerman #define PCGCTL_PHY_IN_SLEEP		BIT(6)
668*3f5b312aSPaul Zimmerman #define PCGCTL_ENBL_SLEEP_GATING	BIT(5)
669*3f5b312aSPaul Zimmerman #define PCGCTL_RSTPDWNMODULE		BIT(3)
670*3f5b312aSPaul Zimmerman #define PCGCTL_PWRCLMP			BIT(2)
671*3f5b312aSPaul Zimmerman #define PCGCTL_GATEHCLK			BIT(1)
672*3f5b312aSPaul Zimmerman #define PCGCTL_STOPPCLK			BIT(0)
673*3f5b312aSPaul Zimmerman 
674*3f5b312aSPaul Zimmerman #define PCGCCTL1                        HSOTG_REG(0xe04)
675*3f5b312aSPaul Zimmerman #define PCGCCTL1_TIMER                  (0x3 << 1)
676*3f5b312aSPaul Zimmerman #define PCGCCTL1_GATEEN                 BIT(0)
677*3f5b312aSPaul Zimmerman 
678*3f5b312aSPaul Zimmerman #define EPFIFO(_a)			HSOTG_REG(0x1000 + ((_a) * 0x1000))
679*3f5b312aSPaul Zimmerman 
680*3f5b312aSPaul Zimmerman /* Host Mode Registers */
681*3f5b312aSPaul Zimmerman 
682*3f5b312aSPaul Zimmerman #define HCFG				HSOTG_REG(0x0400)
683*3f5b312aSPaul Zimmerman #define HCFG_MODECHTIMEN		BIT(31)
684*3f5b312aSPaul Zimmerman #define HCFG_PERSCHEDENA		BIT(26)
685*3f5b312aSPaul Zimmerman #define HCFG_FRLISTEN_MASK		(0x3 << 24)
686*3f5b312aSPaul Zimmerman #define HCFG_FRLISTEN_SHIFT		24
687*3f5b312aSPaul Zimmerman #define HCFG_FRLISTEN_8				(0 << 24)
688*3f5b312aSPaul Zimmerman #define FRLISTEN_8_SIZE				8
689*3f5b312aSPaul Zimmerman #define HCFG_FRLISTEN_16			BIT(24)
690*3f5b312aSPaul Zimmerman #define FRLISTEN_16_SIZE			16
691*3f5b312aSPaul Zimmerman #define HCFG_FRLISTEN_32			(2 << 24)
692*3f5b312aSPaul Zimmerman #define FRLISTEN_32_SIZE			32
693*3f5b312aSPaul Zimmerman #define HCFG_FRLISTEN_64			(3 << 24)
694*3f5b312aSPaul Zimmerman #define FRLISTEN_64_SIZE			64
695*3f5b312aSPaul Zimmerman #define HCFG_DESCDMA			BIT(23)
696*3f5b312aSPaul Zimmerman #define HCFG_RESVALID_MASK		(0xff << 8)
697*3f5b312aSPaul Zimmerman #define HCFG_RESVALID_SHIFT		8
698*3f5b312aSPaul Zimmerman #define HCFG_ENA32KHZ			BIT(7)
699*3f5b312aSPaul Zimmerman #define HCFG_FSLSSUPP			BIT(2)
700*3f5b312aSPaul Zimmerman #define HCFG_FSLSPCLKSEL_MASK		(0x3 << 0)
701*3f5b312aSPaul Zimmerman #define HCFG_FSLSPCLKSEL_SHIFT		0
702*3f5b312aSPaul Zimmerman #define HCFG_FSLSPCLKSEL_30_60_MHZ	0
703*3f5b312aSPaul Zimmerman #define HCFG_FSLSPCLKSEL_48_MHZ		1
704*3f5b312aSPaul Zimmerman #define HCFG_FSLSPCLKSEL_6_MHZ		2
705*3f5b312aSPaul Zimmerman 
706*3f5b312aSPaul Zimmerman #define HFIR				HSOTG_REG(0x0404)
707*3f5b312aSPaul Zimmerman #define HFIR_FRINT_MASK			(0xffff << 0)
708*3f5b312aSPaul Zimmerman #define HFIR_FRINT_SHIFT		0
709*3f5b312aSPaul Zimmerman #define HFIR_RLDCTRL			BIT(16)
710*3f5b312aSPaul Zimmerman 
711*3f5b312aSPaul Zimmerman #define HFNUM				HSOTG_REG(0x0408)
712*3f5b312aSPaul Zimmerman #define HFNUM_FRREM_MASK		(0xffff << 16)
713*3f5b312aSPaul Zimmerman #define HFNUM_FRREM_SHIFT		16
714*3f5b312aSPaul Zimmerman #define HFNUM_FRNUM_MASK		(0xffff << 0)
715*3f5b312aSPaul Zimmerman #define HFNUM_FRNUM_SHIFT		0
716*3f5b312aSPaul Zimmerman #define HFNUM_MAX_FRNUM			0x3fff
717*3f5b312aSPaul Zimmerman 
718*3f5b312aSPaul Zimmerman #define HPTXSTS				HSOTG_REG(0x0410)
719*3f5b312aSPaul Zimmerman #define TXSTS_QTOP_ODD			BIT(31)
720*3f5b312aSPaul Zimmerman #define TXSTS_QTOP_CHNEP_MASK		(0xf << 27)
721*3f5b312aSPaul Zimmerman #define TXSTS_QTOP_CHNEP_SHIFT		27
722*3f5b312aSPaul Zimmerman #define TXSTS_QTOP_TOKEN_MASK		(0x3 << 25)
723*3f5b312aSPaul Zimmerman #define TXSTS_QTOP_TOKEN_SHIFT		25
724*3f5b312aSPaul Zimmerman #define TXSTS_QTOP_TERMINATE		BIT(24)
725*3f5b312aSPaul Zimmerman #define TXSTS_QSPCAVAIL_MASK		(0xff << 16)
726*3f5b312aSPaul Zimmerman #define TXSTS_QSPCAVAIL_SHIFT		16
727*3f5b312aSPaul Zimmerman #define TXSTS_FSPCAVAIL_MASK		(0xffff << 0)
728*3f5b312aSPaul Zimmerman #define TXSTS_FSPCAVAIL_SHIFT		0
729*3f5b312aSPaul Zimmerman 
730*3f5b312aSPaul Zimmerman #define HAINT				HSOTG_REG(0x0414)
731*3f5b312aSPaul Zimmerman #define HAINTMSK			HSOTG_REG(0x0418)
732*3f5b312aSPaul Zimmerman #define HFLBADDR			HSOTG_REG(0x041c)
733*3f5b312aSPaul Zimmerman 
734*3f5b312aSPaul Zimmerman #define HPRT0				HSOTG_REG(0x0440)
735*3f5b312aSPaul Zimmerman #define HPRT0_SPD_MASK			(0x3 << 17)
736*3f5b312aSPaul Zimmerman #define HPRT0_SPD_SHIFT			17
737*3f5b312aSPaul Zimmerman #define HPRT0_SPD_HIGH_SPEED		0
738*3f5b312aSPaul Zimmerman #define HPRT0_SPD_FULL_SPEED		1
739*3f5b312aSPaul Zimmerman #define HPRT0_SPD_LOW_SPEED		2
740*3f5b312aSPaul Zimmerman #define HPRT0_TSTCTL_MASK		(0xf << 13)
741*3f5b312aSPaul Zimmerman #define HPRT0_TSTCTL_SHIFT		13
742*3f5b312aSPaul Zimmerman #define HPRT0_PWR			BIT(12)
743*3f5b312aSPaul Zimmerman #define HPRT0_LNSTS_MASK		(0x3 << 10)
744*3f5b312aSPaul Zimmerman #define HPRT0_LNSTS_SHIFT		10
745*3f5b312aSPaul Zimmerman #define HPRT0_RST			BIT(8)
746*3f5b312aSPaul Zimmerman #define HPRT0_SUSP			BIT(7)
747*3f5b312aSPaul Zimmerman #define HPRT0_RES			BIT(6)
748*3f5b312aSPaul Zimmerman #define HPRT0_OVRCURRCHG		BIT(5)
749*3f5b312aSPaul Zimmerman #define HPRT0_OVRCURRACT		BIT(4)
750*3f5b312aSPaul Zimmerman #define HPRT0_ENACHG			BIT(3)
751*3f5b312aSPaul Zimmerman #define HPRT0_ENA			BIT(2)
752*3f5b312aSPaul Zimmerman #define HPRT0_CONNDET			BIT(1)
753*3f5b312aSPaul Zimmerman #define HPRT0_CONNSTS			BIT(0)
754*3f5b312aSPaul Zimmerman 
755*3f5b312aSPaul Zimmerman #define HCCHAR(_ch)			HSOTG_REG(0x0500 + 0x20 * (_ch))
756*3f5b312aSPaul Zimmerman #define HCCHAR_CHENA			BIT(31)
757*3f5b312aSPaul Zimmerman #define HCCHAR_CHDIS			BIT(30)
758*3f5b312aSPaul Zimmerman #define HCCHAR_ODDFRM			BIT(29)
759*3f5b312aSPaul Zimmerman #define HCCHAR_DEVADDR_MASK		(0x7f << 22)
760*3f5b312aSPaul Zimmerman #define HCCHAR_DEVADDR_SHIFT		22
761*3f5b312aSPaul Zimmerman #define HCCHAR_MULTICNT_MASK		(0x3 << 20)
762*3f5b312aSPaul Zimmerman #define HCCHAR_MULTICNT_SHIFT		20
763*3f5b312aSPaul Zimmerman #define HCCHAR_EPTYPE_MASK		(0x3 << 18)
764*3f5b312aSPaul Zimmerman #define HCCHAR_EPTYPE_SHIFT		18
765*3f5b312aSPaul Zimmerman #define HCCHAR_LSPDDEV			BIT(17)
766*3f5b312aSPaul Zimmerman #define HCCHAR_EPDIR			BIT(15)
767*3f5b312aSPaul Zimmerman #define HCCHAR_EPNUM_MASK		(0xf << 11)
768*3f5b312aSPaul Zimmerman #define HCCHAR_EPNUM_SHIFT		11
769*3f5b312aSPaul Zimmerman #define HCCHAR_MPS_MASK			(0x7ff << 0)
770*3f5b312aSPaul Zimmerman #define HCCHAR_MPS_SHIFT		0
771*3f5b312aSPaul Zimmerman 
772*3f5b312aSPaul Zimmerman #define HCSPLT(_ch)			HSOTG_REG(0x0504 + 0x20 * (_ch))
773*3f5b312aSPaul Zimmerman #define HCSPLT_SPLTENA			BIT(31)
774*3f5b312aSPaul Zimmerman #define HCSPLT_COMPSPLT			BIT(16)
775*3f5b312aSPaul Zimmerman #define HCSPLT_XACTPOS_MASK		(0x3 << 14)
776*3f5b312aSPaul Zimmerman #define HCSPLT_XACTPOS_SHIFT		14
777*3f5b312aSPaul Zimmerman #define HCSPLT_XACTPOS_MID		0
778*3f5b312aSPaul Zimmerman #define HCSPLT_XACTPOS_END		1
779*3f5b312aSPaul Zimmerman #define HCSPLT_XACTPOS_BEGIN		2
780*3f5b312aSPaul Zimmerman #define HCSPLT_XACTPOS_ALL		3
781*3f5b312aSPaul Zimmerman #define HCSPLT_HUBADDR_MASK		(0x7f << 7)
782*3f5b312aSPaul Zimmerman #define HCSPLT_HUBADDR_SHIFT		7
783*3f5b312aSPaul Zimmerman #define HCSPLT_PRTADDR_MASK		(0x7f << 0)
784*3f5b312aSPaul Zimmerman #define HCSPLT_PRTADDR_SHIFT		0
785*3f5b312aSPaul Zimmerman 
786*3f5b312aSPaul Zimmerman #define HCINT(_ch)			HSOTG_REG(0x0508 + 0x20 * (_ch))
787*3f5b312aSPaul Zimmerman #define HCINTMSK(_ch)			HSOTG_REG(0x050c + 0x20 * (_ch))
788*3f5b312aSPaul Zimmerman #define HCINTMSK_RESERVED14_31		(0x3ffff << 14)
789*3f5b312aSPaul Zimmerman #define HCINTMSK_FRM_LIST_ROLL		BIT(13)
790*3f5b312aSPaul Zimmerman #define HCINTMSK_XCS_XACT		BIT(12)
791*3f5b312aSPaul Zimmerman #define HCINTMSK_BNA			BIT(11)
792*3f5b312aSPaul Zimmerman #define HCINTMSK_DATATGLERR		BIT(10)
793*3f5b312aSPaul Zimmerman #define HCINTMSK_FRMOVRUN		BIT(9)
794*3f5b312aSPaul Zimmerman #define HCINTMSK_BBLERR			BIT(8)
795*3f5b312aSPaul Zimmerman #define HCINTMSK_XACTERR		BIT(7)
796*3f5b312aSPaul Zimmerman #define HCINTMSK_NYET			BIT(6)
797*3f5b312aSPaul Zimmerman #define HCINTMSK_ACK			BIT(5)
798*3f5b312aSPaul Zimmerman #define HCINTMSK_NAK			BIT(4)
799*3f5b312aSPaul Zimmerman #define HCINTMSK_STALL			BIT(3)
800*3f5b312aSPaul Zimmerman #define HCINTMSK_AHBERR			BIT(2)
801*3f5b312aSPaul Zimmerman #define HCINTMSK_CHHLTD			BIT(1)
802*3f5b312aSPaul Zimmerman #define HCINTMSK_XFERCOMPL		BIT(0)
803*3f5b312aSPaul Zimmerman 
804*3f5b312aSPaul Zimmerman #define HCTSIZ(_ch)			HSOTG_REG(0x0510 + 0x20 * (_ch))
805*3f5b312aSPaul Zimmerman #define TSIZ_DOPNG			BIT(31)
806*3f5b312aSPaul Zimmerman #define TSIZ_SC_MC_PID_MASK		(0x3 << 29)
807*3f5b312aSPaul Zimmerman #define TSIZ_SC_MC_PID_SHIFT		29
808*3f5b312aSPaul Zimmerman #define TSIZ_SC_MC_PID_DATA0		0
809*3f5b312aSPaul Zimmerman #define TSIZ_SC_MC_PID_DATA2		1
810*3f5b312aSPaul Zimmerman #define TSIZ_SC_MC_PID_DATA1		2
811*3f5b312aSPaul Zimmerman #define TSIZ_SC_MC_PID_MDATA		3
812*3f5b312aSPaul Zimmerman #define TSIZ_SC_MC_PID_SETUP		3
813*3f5b312aSPaul Zimmerman #define TSIZ_PKTCNT_MASK		(0x3ff << 19)
814*3f5b312aSPaul Zimmerman #define TSIZ_PKTCNT_SHIFT		19
815*3f5b312aSPaul Zimmerman #define TSIZ_NTD_MASK			(0xff << 8)
816*3f5b312aSPaul Zimmerman #define TSIZ_NTD_SHIFT			8
817*3f5b312aSPaul Zimmerman #define TSIZ_SCHINFO_MASK		(0xff << 0)
818*3f5b312aSPaul Zimmerman #define TSIZ_SCHINFO_SHIFT		0
819*3f5b312aSPaul Zimmerman #define TSIZ_XFERSIZE_MASK		(0x7ffff << 0)
820*3f5b312aSPaul Zimmerman #define TSIZ_XFERSIZE_SHIFT		0
821*3f5b312aSPaul Zimmerman 
822*3f5b312aSPaul Zimmerman #define HCDMA(_ch)			HSOTG_REG(0x0514 + 0x20 * (_ch))
823*3f5b312aSPaul Zimmerman 
824*3f5b312aSPaul Zimmerman #define HCDMAB(_ch)			HSOTG_REG(0x051c + 0x20 * (_ch))
825*3f5b312aSPaul Zimmerman 
826*3f5b312aSPaul Zimmerman #define HCFIFO(_ch)			HSOTG_REG(0x1000 + 0x1000 * (_ch))
827*3f5b312aSPaul Zimmerman 
828*3f5b312aSPaul Zimmerman /**
829*3f5b312aSPaul Zimmerman  * struct dwc2_dma_desc - DMA descriptor structure,
830*3f5b312aSPaul Zimmerman  * used for both host and gadget modes
831*3f5b312aSPaul Zimmerman  *
832*3f5b312aSPaul Zimmerman  * @status: DMA descriptor status quadlet
833*3f5b312aSPaul Zimmerman  * @buf:    DMA descriptor data buffer pointer
834*3f5b312aSPaul Zimmerman  *
835*3f5b312aSPaul Zimmerman  * DMA Descriptor structure contains two quadlets:
836*3f5b312aSPaul Zimmerman  * Status quadlet and Data buffer pointer.
837*3f5b312aSPaul Zimmerman  */
838*3f5b312aSPaul Zimmerman struct dwc2_dma_desc {
839*3f5b312aSPaul Zimmerman 	uint32_t status;
840*3f5b312aSPaul Zimmerman 	uint32_t buf;
841*3f5b312aSPaul Zimmerman } __packed;
842*3f5b312aSPaul Zimmerman 
843*3f5b312aSPaul Zimmerman /* Host Mode DMA descriptor status quadlet */
844*3f5b312aSPaul Zimmerman 
845*3f5b312aSPaul Zimmerman #define HOST_DMA_A			BIT(31)
846*3f5b312aSPaul Zimmerman #define HOST_DMA_STS_MASK		(0x3 << 28)
847*3f5b312aSPaul Zimmerman #define HOST_DMA_STS_SHIFT		28
848*3f5b312aSPaul Zimmerman #define HOST_DMA_STS_PKTERR		BIT(28)
849*3f5b312aSPaul Zimmerman #define HOST_DMA_EOL			BIT(26)
850*3f5b312aSPaul Zimmerman #define HOST_DMA_IOC			BIT(25)
851*3f5b312aSPaul Zimmerman #define HOST_DMA_SUP			BIT(24)
852*3f5b312aSPaul Zimmerman #define HOST_DMA_ALT_QTD		BIT(23)
853*3f5b312aSPaul Zimmerman #define HOST_DMA_QTD_OFFSET_MASK	(0x3f << 17)
854*3f5b312aSPaul Zimmerman #define HOST_DMA_QTD_OFFSET_SHIFT	17
855*3f5b312aSPaul Zimmerman #define HOST_DMA_ISOC_NBYTES_MASK	(0xfff << 0)
856*3f5b312aSPaul Zimmerman #define HOST_DMA_ISOC_NBYTES_SHIFT	0
857*3f5b312aSPaul Zimmerman #define HOST_DMA_NBYTES_MASK		(0x1ffff << 0)
858*3f5b312aSPaul Zimmerman #define HOST_DMA_NBYTES_SHIFT		0
859*3f5b312aSPaul Zimmerman #define HOST_DMA_NBYTES_LIMIT		131071
860*3f5b312aSPaul Zimmerman 
861*3f5b312aSPaul Zimmerman /* Device Mode DMA descriptor status quadlet */
862*3f5b312aSPaul Zimmerman 
863*3f5b312aSPaul Zimmerman #define DEV_DMA_BUFF_STS_MASK		(0x3 << 30)
864*3f5b312aSPaul Zimmerman #define DEV_DMA_BUFF_STS_SHIFT		30
865*3f5b312aSPaul Zimmerman #define DEV_DMA_BUFF_STS_HREADY		0
866*3f5b312aSPaul Zimmerman #define DEV_DMA_BUFF_STS_DMABUSY	1
867*3f5b312aSPaul Zimmerman #define DEV_DMA_BUFF_STS_DMADONE	2
868*3f5b312aSPaul Zimmerman #define DEV_DMA_BUFF_STS_HBUSY		3
869*3f5b312aSPaul Zimmerman #define DEV_DMA_STS_MASK		(0x3 << 28)
870*3f5b312aSPaul Zimmerman #define DEV_DMA_STS_SHIFT		28
871*3f5b312aSPaul Zimmerman #define DEV_DMA_STS_SUCC		0
872*3f5b312aSPaul Zimmerman #define DEV_DMA_STS_BUFF_FLUSH		1
873*3f5b312aSPaul Zimmerman #define DEV_DMA_STS_BUFF_ERR		3
874*3f5b312aSPaul Zimmerman #define DEV_DMA_L			BIT(27)
875*3f5b312aSPaul Zimmerman #define DEV_DMA_SHORT			BIT(26)
876*3f5b312aSPaul Zimmerman #define DEV_DMA_IOC			BIT(25)
877*3f5b312aSPaul Zimmerman #define DEV_DMA_SR			BIT(24)
878*3f5b312aSPaul Zimmerman #define DEV_DMA_MTRF			BIT(23)
879*3f5b312aSPaul Zimmerman #define DEV_DMA_ISOC_PID_MASK		(0x3 << 23)
880*3f5b312aSPaul Zimmerman #define DEV_DMA_ISOC_PID_SHIFT		23
881*3f5b312aSPaul Zimmerman #define DEV_DMA_ISOC_PID_DATA0		0
882*3f5b312aSPaul Zimmerman #define DEV_DMA_ISOC_PID_DATA2		1
883*3f5b312aSPaul Zimmerman #define DEV_DMA_ISOC_PID_DATA1		2
884*3f5b312aSPaul Zimmerman #define DEV_DMA_ISOC_PID_MDATA		3
885*3f5b312aSPaul Zimmerman #define DEV_DMA_ISOC_FRNUM_MASK		(0x7ff << 12)
886*3f5b312aSPaul Zimmerman #define DEV_DMA_ISOC_FRNUM_SHIFT	12
887*3f5b312aSPaul Zimmerman #define DEV_DMA_ISOC_TX_NBYTES_MASK	(0xfff << 0)
888*3f5b312aSPaul Zimmerman #define DEV_DMA_ISOC_TX_NBYTES_LIMIT	0xfff
889*3f5b312aSPaul Zimmerman #define DEV_DMA_ISOC_RX_NBYTES_MASK	(0x7ff << 0)
890*3f5b312aSPaul Zimmerman #define DEV_DMA_ISOC_RX_NBYTES_LIMIT	0x7ff
891*3f5b312aSPaul Zimmerman #define DEV_DMA_ISOC_NBYTES_SHIFT	0
892*3f5b312aSPaul Zimmerman #define DEV_DMA_NBYTES_MASK		(0xffff << 0)
893*3f5b312aSPaul Zimmerman #define DEV_DMA_NBYTES_SHIFT		0
894*3f5b312aSPaul Zimmerman #define DEV_DMA_NBYTES_LIMIT		0xffff
895*3f5b312aSPaul Zimmerman 
896*3f5b312aSPaul Zimmerman #define MAX_DMA_DESC_NUM_GENERIC	64
897*3f5b312aSPaul Zimmerman #define MAX_DMA_DESC_NUM_HS_ISOC	256
898*3f5b312aSPaul Zimmerman 
899*3f5b312aSPaul Zimmerman #endif /* __DWC2_HW_H__ */
900