xref: /openbmc/qemu/include/hw/s390x/ioinst.h (revision 5e0214cdeee17de949f2565f4429c15173179ae3)
1bd3f16acSPaolo Bonzini /*
2bd3f16acSPaolo Bonzini  * S/390 channel I/O instructions
3bd3f16acSPaolo Bonzini  *
4bd3f16acSPaolo Bonzini  * Copyright 2012 IBM Corp.
5bd3f16acSPaolo Bonzini  * Author(s): Cornelia Huck <cornelia.huck@de.ibm.com>
6bd3f16acSPaolo Bonzini  *
7bd3f16acSPaolo Bonzini  * This work is licensed under the terms of the GNU GPL, version 2 or (at
8bd3f16acSPaolo Bonzini  * your option) any later version. See the COPYING file in the top-level
9bd3f16acSPaolo Bonzini  * directory.
10bd3f16acSPaolo Bonzini */
11bd3f16acSPaolo Bonzini 
12121d0712SMarkus Armbruster #ifndef S390X_IOINST_H
13121d0712SMarkus Armbruster #define S390X_IOINST_H
14bd3f16acSPaolo Bonzini 
15bd3f16acSPaolo Bonzini /*
16bd3f16acSPaolo Bonzini  * Channel I/O related definitions, as defined in the Principles
17bd3f16acSPaolo Bonzini  * Of Operation (and taken from the Linux implementation).
18bd3f16acSPaolo Bonzini  */
19bd3f16acSPaolo Bonzini 
20bd3f16acSPaolo Bonzini /* subchannel status word (command mode only) */
21bd3f16acSPaolo Bonzini typedef struct SCSW {
22bd3f16acSPaolo Bonzini     uint16_t flags;
23bd3f16acSPaolo Bonzini     uint16_t ctrl;
24bd3f16acSPaolo Bonzini     uint32_t cpa;
25bd3f16acSPaolo Bonzini     uint8_t dstat;
26bd3f16acSPaolo Bonzini     uint8_t cstat;
27bd3f16acSPaolo Bonzini     uint16_t count;
28cb89b349SThomas Huth } SCSW;
29cb89b349SThomas Huth QEMU_BUILD_BUG_MSG(sizeof(SCSW) != 12, "size of SCSW is wrong");
30bd3f16acSPaolo Bonzini 
31bd3f16acSPaolo Bonzini #define SCSW_FLAGS_MASK_KEY 0xf000
32bd3f16acSPaolo Bonzini #define SCSW_FLAGS_MASK_SCTL 0x0800
33bd3f16acSPaolo Bonzini #define SCSW_FLAGS_MASK_ESWF 0x0400
34bd3f16acSPaolo Bonzini #define SCSW_FLAGS_MASK_CC 0x0300
35bd3f16acSPaolo Bonzini #define SCSW_FLAGS_MASK_FMT 0x0080
36bd3f16acSPaolo Bonzini #define SCSW_FLAGS_MASK_PFCH 0x0040
37bd3f16acSPaolo Bonzini #define SCSW_FLAGS_MASK_ISIC 0x0020
38bd3f16acSPaolo Bonzini #define SCSW_FLAGS_MASK_ALCC 0x0010
39bd3f16acSPaolo Bonzini #define SCSW_FLAGS_MASK_SSI 0x0008
40bd3f16acSPaolo Bonzini #define SCSW_FLAGS_MASK_ZCC 0x0004
41bd3f16acSPaolo Bonzini #define SCSW_FLAGS_MASK_ECTL 0x0002
42bd3f16acSPaolo Bonzini #define SCSW_FLAGS_MASK_PNO 0x0001
43bd3f16acSPaolo Bonzini 
44bd3f16acSPaolo Bonzini #define SCSW_CTRL_MASK_FCTL 0x7000
45bd3f16acSPaolo Bonzini #define SCSW_CTRL_MASK_ACTL 0x0fe0
46bd3f16acSPaolo Bonzini #define SCSW_CTRL_MASK_STCTL 0x001f
47bd3f16acSPaolo Bonzini 
48bd3f16acSPaolo Bonzini #define SCSW_FCTL_CLEAR_FUNC 0x1000
49bd3f16acSPaolo Bonzini #define SCSW_FCTL_HALT_FUNC 0x2000
50bd3f16acSPaolo Bonzini #define SCSW_FCTL_START_FUNC 0x4000
51bd3f16acSPaolo Bonzini 
52bd3f16acSPaolo Bonzini #define SCSW_ACTL_SUSP 0x0020
53bd3f16acSPaolo Bonzini #define SCSW_ACTL_DEVICE_ACTIVE 0x0040
54bd3f16acSPaolo Bonzini #define SCSW_ACTL_SUBCH_ACTIVE 0x0080
55bd3f16acSPaolo Bonzini #define SCSW_ACTL_CLEAR_PEND 0x0100
56bd3f16acSPaolo Bonzini #define SCSW_ACTL_HALT_PEND  0x0200
57bd3f16acSPaolo Bonzini #define SCSW_ACTL_START_PEND 0x0400
58bd3f16acSPaolo Bonzini #define SCSW_ACTL_RESUME_PEND 0x0800
59bd3f16acSPaolo Bonzini 
60bd3f16acSPaolo Bonzini #define SCSW_STCTL_STATUS_PEND 0x0001
61bd3f16acSPaolo Bonzini #define SCSW_STCTL_SECONDARY 0x0002
62bd3f16acSPaolo Bonzini #define SCSW_STCTL_PRIMARY 0x0004
63bd3f16acSPaolo Bonzini #define SCSW_STCTL_INTERMEDIATE 0x0008
64bd3f16acSPaolo Bonzini #define SCSW_STCTL_ALERT 0x0010
65bd3f16acSPaolo Bonzini 
66bd3f16acSPaolo Bonzini #define SCSW_DSTAT_ATTENTION     0x80
67bd3f16acSPaolo Bonzini #define SCSW_DSTAT_STAT_MOD      0x40
68bd3f16acSPaolo Bonzini #define SCSW_DSTAT_CU_END        0x20
69bd3f16acSPaolo Bonzini #define SCSW_DSTAT_BUSY          0x10
70bd3f16acSPaolo Bonzini #define SCSW_DSTAT_CHANNEL_END   0x08
71bd3f16acSPaolo Bonzini #define SCSW_DSTAT_DEVICE_END    0x04
72bd3f16acSPaolo Bonzini #define SCSW_DSTAT_UNIT_CHECK    0x02
73bd3f16acSPaolo Bonzini #define SCSW_DSTAT_UNIT_EXCEP    0x01
74bd3f16acSPaolo Bonzini 
75bd3f16acSPaolo Bonzini #define SCSW_CSTAT_PCI           0x80
76bd3f16acSPaolo Bonzini #define SCSW_CSTAT_INCORR_LEN    0x40
77bd3f16acSPaolo Bonzini #define SCSW_CSTAT_PROG_CHECK    0x20
78bd3f16acSPaolo Bonzini #define SCSW_CSTAT_PROT_CHECK    0x10
79bd3f16acSPaolo Bonzini #define SCSW_CSTAT_DATA_CHECK    0x08
80bd3f16acSPaolo Bonzini #define SCSW_CSTAT_CHN_CTRL_CHK  0x04
81bd3f16acSPaolo Bonzini #define SCSW_CSTAT_INTF_CTRL_CHK 0x02
82bd3f16acSPaolo Bonzini #define SCSW_CSTAT_CHAIN_CHECK   0x01
83bd3f16acSPaolo Bonzini 
84bd3f16acSPaolo Bonzini /* path management control word */
85bd3f16acSPaolo Bonzini typedef struct PMCW {
86bd3f16acSPaolo Bonzini     uint32_t intparm;
87bd3f16acSPaolo Bonzini     uint16_t flags;
88bd3f16acSPaolo Bonzini     uint16_t devno;
89bd3f16acSPaolo Bonzini     uint8_t  lpm;
90bd3f16acSPaolo Bonzini     uint8_t  pnom;
91bd3f16acSPaolo Bonzini     uint8_t  lpum;
92bd3f16acSPaolo Bonzini     uint8_t  pim;
93bd3f16acSPaolo Bonzini     uint16_t mbi;
94bd3f16acSPaolo Bonzini     uint8_t  pom;
95bd3f16acSPaolo Bonzini     uint8_t  pam;
96bd3f16acSPaolo Bonzini     uint8_t  chpid[8];
97bd3f16acSPaolo Bonzini     uint32_t chars;
98cb89b349SThomas Huth } PMCW;
99cb89b349SThomas Huth QEMU_BUILD_BUG_MSG(sizeof(PMCW) != 28, "size of PMCW is wrong");
100bd3f16acSPaolo Bonzini 
101bd3f16acSPaolo Bonzini #define PMCW_FLAGS_MASK_QF 0x8000
102bd3f16acSPaolo Bonzini #define PMCW_FLAGS_MASK_W 0x4000
103bd3f16acSPaolo Bonzini #define PMCW_FLAGS_MASK_ISC 0x3800
104bd3f16acSPaolo Bonzini #define PMCW_FLAGS_MASK_ENA 0x0080
105bd3f16acSPaolo Bonzini #define PMCW_FLAGS_MASK_LM 0x0060
106bd3f16acSPaolo Bonzini #define PMCW_FLAGS_MASK_MME 0x0018
107bd3f16acSPaolo Bonzini #define PMCW_FLAGS_MASK_MP 0x0004
108bd3f16acSPaolo Bonzini #define PMCW_FLAGS_MASK_TF 0x0002
109bd3f16acSPaolo Bonzini #define PMCW_FLAGS_MASK_DNV 0x0001
110*2df59b73SNico Boehr #define PMCW_FLAGS_MASK_INVALID 0xc300
111bd3f16acSPaolo Bonzini 
112bd3f16acSPaolo Bonzini #define PMCW_CHARS_MASK_ST 0x00e00000
113bd3f16acSPaolo Bonzini #define PMCW_CHARS_MASK_MBFC 0x00000004
114bd3f16acSPaolo Bonzini #define PMCW_CHARS_MASK_XMWME 0x00000002
115bd3f16acSPaolo Bonzini #define PMCW_CHARS_MASK_CSENSE 0x00000001
116bd3f16acSPaolo Bonzini #define PMCW_CHARS_MASK_INVALID 0xff1ffff8
117bd3f16acSPaolo Bonzini 
118bd3f16acSPaolo Bonzini /* subchannel information block */
119bd3f16acSPaolo Bonzini typedef struct SCHIB {
120bd3f16acSPaolo Bonzini     PMCW pmcw;
121bd3f16acSPaolo Bonzini     SCSW scsw;
122bd3f16acSPaolo Bonzini     uint64_t mba;
123bd3f16acSPaolo Bonzini     uint8_t mda[4];
124bd3f16acSPaolo Bonzini } QEMU_PACKED SCHIB;
125bd3f16acSPaolo Bonzini 
1263fdc622aSEric Farman /* format-0 extended-status word */
1273fdc622aSEric Farman typedef struct ESW {
1283fdc622aSEric Farman     uint32_t word0;      /* subchannel logout for format 0 */
1293fdc622aSEric Farman     uint32_t erw;
1303fdc622aSEric Farman     uint64_t word2;     /* failing-storage address for format 0 */
1313fdc622aSEric Farman     uint32_t word4;     /* secondary-CCW address for format 0 */
1323fdc622aSEric Farman } QEMU_PACKED ESW;
1333fdc622aSEric Farman 
1343fdc622aSEric Farman #define ESW_ERW_SENSE 0x01000000
1353fdc622aSEric Farman 
136bd3f16acSPaolo Bonzini /* interruption response block */
137bd3f16acSPaolo Bonzini typedef struct IRB {
138bd3f16acSPaolo Bonzini     SCSW scsw;
1393fdc622aSEric Farman     ESW esw;
140bd3f16acSPaolo Bonzini     uint32_t ecw[8];
141bd3f16acSPaolo Bonzini     uint32_t emw[8];
142cb89b349SThomas Huth } IRB;
143cb89b349SThomas Huth QEMU_BUILD_BUG_MSG(sizeof(IRB) != 96, "size of IRB is wrong");
144bd3f16acSPaolo Bonzini 
145bd3f16acSPaolo Bonzini /* operation request block */
146bd3f16acSPaolo Bonzini typedef struct ORB {
147bd3f16acSPaolo Bonzini     uint32_t intparm;
148bd3f16acSPaolo Bonzini     uint16_t ctrl0;
149bd3f16acSPaolo Bonzini     uint8_t lpm;
150bd3f16acSPaolo Bonzini     uint8_t ctrl1;
151bd3f16acSPaolo Bonzini     uint32_t cpa;
152cb89b349SThomas Huth } ORB;
153cb89b349SThomas Huth QEMU_BUILD_BUG_MSG(sizeof(ORB) != 12, "size of ORB is wrong");
154bd3f16acSPaolo Bonzini 
155bd3f16acSPaolo Bonzini #define ORB_CTRL0_MASK_KEY 0xf000
156bd3f16acSPaolo Bonzini #define ORB_CTRL0_MASK_SPND 0x0800
157bd3f16acSPaolo Bonzini #define ORB_CTRL0_MASK_STR 0x0400
158bd3f16acSPaolo Bonzini #define ORB_CTRL0_MASK_MOD 0x0200
159bd3f16acSPaolo Bonzini #define ORB_CTRL0_MASK_SYNC 0x0100
160bd3f16acSPaolo Bonzini #define ORB_CTRL0_MASK_FMT 0x0080
161bd3f16acSPaolo Bonzini #define ORB_CTRL0_MASK_PFCH 0x0040
162bd3f16acSPaolo Bonzini #define ORB_CTRL0_MASK_ISIC 0x0020
163bd3f16acSPaolo Bonzini #define ORB_CTRL0_MASK_ALCC 0x0010
164bd3f16acSPaolo Bonzini #define ORB_CTRL0_MASK_SSIC 0x0008
165bd3f16acSPaolo Bonzini #define ORB_CTRL0_MASK_C64 0x0002
166bd3f16acSPaolo Bonzini #define ORB_CTRL0_MASK_I2K 0x0001
167bd3f16acSPaolo Bonzini #define ORB_CTRL0_MASK_INVALID 0x0004
168bd3f16acSPaolo Bonzini 
169bd3f16acSPaolo Bonzini #define ORB_CTRL1_MASK_ILS 0x80
170bd3f16acSPaolo Bonzini #define ORB_CTRL1_MASK_MIDAW 0x40
171bd3f16acSPaolo Bonzini #define ORB_CTRL1_MASK_ORBX 0x01
172bd3f16acSPaolo Bonzini #define ORB_CTRL1_MASK_INVALID 0x3e
173bd3f16acSPaolo Bonzini 
174bd3f16acSPaolo Bonzini /* channel command word (type 0) */
175bd3f16acSPaolo Bonzini typedef struct CCW0 {
176bd3f16acSPaolo Bonzini         uint8_t cmd_code;
177bd3f16acSPaolo Bonzini         uint8_t cda0;
178bd3f16acSPaolo Bonzini         uint16_t cda1;
179bd3f16acSPaolo Bonzini         uint8_t flags;
180bd3f16acSPaolo Bonzini         uint8_t reserved;
181bd3f16acSPaolo Bonzini         uint16_t count;
182cb89b349SThomas Huth } CCW0;
183cb89b349SThomas Huth QEMU_BUILD_BUG_MSG(sizeof(CCW0) != 8, "size of CCW0 is wrong");
184bd3f16acSPaolo Bonzini 
185bd3f16acSPaolo Bonzini /* channel command word (type 1) */
186bd3f16acSPaolo Bonzini typedef struct CCW1 {
187bd3f16acSPaolo Bonzini     uint8_t cmd_code;
188bd3f16acSPaolo Bonzini     uint8_t flags;
189bd3f16acSPaolo Bonzini     uint16_t count;
190bd3f16acSPaolo Bonzini     uint32_t cda;
191cb89b349SThomas Huth } CCW1;
192cb89b349SThomas Huth QEMU_BUILD_BUG_MSG(sizeof(CCW1) != 8, "size of CCW1 is wrong");
193bd3f16acSPaolo Bonzini 
194bd3f16acSPaolo Bonzini #define CCW_FLAG_DC              0x80
195bd3f16acSPaolo Bonzini #define CCW_FLAG_CC              0x40
196bd3f16acSPaolo Bonzini #define CCW_FLAG_SLI             0x20
197bd3f16acSPaolo Bonzini #define CCW_FLAG_SKIP            0x10
198bd3f16acSPaolo Bonzini #define CCW_FLAG_PCI             0x08
199bd3f16acSPaolo Bonzini #define CCW_FLAG_IDA             0x04
200bd3f16acSPaolo Bonzini #define CCW_FLAG_SUSPEND         0x02
2014e19b57bSCornelia Huck #define CCW_FLAG_MIDA            0x01
202bd3f16acSPaolo Bonzini 
203bd3f16acSPaolo Bonzini #define CCW_CMD_NOOP             0x03
204bd3f16acSPaolo Bonzini #define CCW_CMD_BASIC_SENSE      0x04
205bd3f16acSPaolo Bonzini #define CCW_CMD_TIC              0x08
206bd3f16acSPaolo Bonzini #define CCW_CMD_SENSE_ID         0xe4
207bd3f16acSPaolo Bonzini 
208bd3f16acSPaolo Bonzini typedef struct CRW {
209bd3f16acSPaolo Bonzini     uint16_t flags;
210bd3f16acSPaolo Bonzini     uint16_t rsid;
211cb89b349SThomas Huth } CRW;
212cb89b349SThomas Huth QEMU_BUILD_BUG_MSG(sizeof(CRW) != 4, "size of CRW is wrong");
213bd3f16acSPaolo Bonzini 
214bd3f16acSPaolo Bonzini #define CRW_FLAGS_MASK_S 0x4000
215bd3f16acSPaolo Bonzini #define CRW_FLAGS_MASK_R 0x2000
216bd3f16acSPaolo Bonzini #define CRW_FLAGS_MASK_C 0x1000
217bd3f16acSPaolo Bonzini #define CRW_FLAGS_MASK_RSC 0x0f00
218bd3f16acSPaolo Bonzini #define CRW_FLAGS_MASK_A 0x0080
219bd3f16acSPaolo Bonzini #define CRW_FLAGS_MASK_ERC 0x003f
220bd3f16acSPaolo Bonzini 
221808e668bSDong Jia Shi #define CRW_ERC_EVENT    0x00 /* event information pending */
222808e668bSDong Jia Shi #define CRW_ERC_AVAIL    0x01 /* available */
223808e668bSDong Jia Shi #define CRW_ERC_INIT     0x02 /* initialized */
224808e668bSDong Jia Shi #define CRW_ERC_TERROR   0x03 /* temporary error */
225808e668bSDong Jia Shi #define CRW_ERC_IPI      0x04 /* installed parm initialized */
226808e668bSDong Jia Shi #define CRW_ERC_TERM     0x05 /* terminal */
227808e668bSDong Jia Shi #define CRW_ERC_PERRN    0x06 /* perm. error, facility not init */
228808e668bSDong Jia Shi #define CRW_ERC_PERRI    0x07 /* perm. error, facility init */
229808e668bSDong Jia Shi #define CRW_ERC_PMOD     0x08 /* installed parameters modified */
230808e668bSDong Jia Shi #define CRW_ERC_IPR      0x0A /* installed parameters restored */
231bd3f16acSPaolo Bonzini 
232bd3f16acSPaolo Bonzini #define CRW_RSC_SUBCH 0x3
233bd3f16acSPaolo Bonzini #define CRW_RSC_CHP   0x4
234bd3f16acSPaolo Bonzini #define CRW_RSC_CSS   0xb
235bd3f16acSPaolo Bonzini 
236bd3f16acSPaolo Bonzini /* I/O interruption code */
237bd3f16acSPaolo Bonzini typedef struct IOIntCode {
238bd3f16acSPaolo Bonzini     uint32_t subsys_id;
239bd3f16acSPaolo Bonzini     uint32_t intparm;
240bd3f16acSPaolo Bonzini     uint32_t interrupt_id;
241bd3f16acSPaolo Bonzini } QEMU_PACKED IOIntCode;
242bd3f16acSPaolo Bonzini 
243bd3f16acSPaolo Bonzini /* schid disintegration */
244bd3f16acSPaolo Bonzini #define IOINST_SCHID_ONE(_schid)   ((_schid & 0x00010000) >> 16)
245bd3f16acSPaolo Bonzini #define IOINST_SCHID_M(_schid)     ((_schid & 0x00080000) >> 19)
246bd3f16acSPaolo Bonzini #define IOINST_SCHID_CSSID(_schid) ((_schid & 0xff000000) >> 24)
247bd3f16acSPaolo Bonzini #define IOINST_SCHID_SSID(_schid)  ((_schid & 0x00060000) >> 17)
248bd3f16acSPaolo Bonzini #define IOINST_SCHID_NR(_schid)    (_schid & 0x0000ffff)
249bd3f16acSPaolo Bonzini 
250bd3f16acSPaolo Bonzini #define IO_INT_WORD_ISC(_int_word) ((_int_word & 0x38000000) >> 27)
251bd3f16acSPaolo Bonzini #define ISC_TO_ISC_BITS(_isc)      ((0x80 >> _isc) << 24)
252bd3f16acSPaolo Bonzini 
253bd3f16acSPaolo Bonzini #define IO_INT_WORD_AI 0x80000000
254bd3f16acSPaolo Bonzini 
255bd3f16acSPaolo Bonzini int ioinst_disassemble_sch_ident(uint32_t value, int *m, int *cssid, int *ssid,
256bd3f16acSPaolo Bonzini                                  int *schid);
257bd3f16acSPaolo Bonzini 
258bd3f16acSPaolo Bonzini #endif
259