1bd3f16acSPaolo Bonzini /* 2bd3f16acSPaolo Bonzini * Channel subsystem structures and definitions. 3bd3f16acSPaolo Bonzini * 4bd3f16acSPaolo Bonzini * Copyright 2012 IBM Corp. 5bd3f16acSPaolo Bonzini * Author(s): Cornelia Huck <cornelia.huck@de.ibm.com> 6bd3f16acSPaolo Bonzini * 7bd3f16acSPaolo Bonzini * This work is licensed under the terms of the GNU GPL, version 2 or (at 8bd3f16acSPaolo Bonzini * your option) any later version. See the COPYING file in the top-level 9bd3f16acSPaolo Bonzini * directory. 10bd3f16acSPaolo Bonzini */ 11bd3f16acSPaolo Bonzini 12bd3f16acSPaolo Bonzini #ifndef CSS_H 13bd3f16acSPaolo Bonzini #define CSS_H 14bd3f16acSPaolo Bonzini 152283f4d6SFei Li #include "cpu.h" 16bd3f16acSPaolo Bonzini #include "hw/s390x/adapter.h" 17bd3f16acSPaolo Bonzini #include "hw/s390x/s390_flic.h" 18bd3f16acSPaolo Bonzini #include "hw/s390x/ioinst.h" 19f16bbb9bSDavid Hildenbrand #include "sysemu/kvm.h" 20ec150c7eSMarkus Armbruster #include "target/s390x/cpu-qom.h" 21bd3f16acSPaolo Bonzini 22bd3f16acSPaolo Bonzini /* Channel subsystem constants. */ 23cf249935SSascha Silbe #define MAX_DEVNO 65535 24bd3f16acSPaolo Bonzini #define MAX_SCHID 65535 25bd3f16acSPaolo Bonzini #define MAX_SSID 3 26882b3b97SCornelia Huck #define MAX_CSSID 255 27bd3f16acSPaolo Bonzini #define MAX_CHPID 255 28bd3f16acSPaolo Bonzini 29dde522bbSFei Li #define MAX_ISC 7 30dde522bbSFei Li 31bd3f16acSPaolo Bonzini #define MAX_CIWS 62 32bd3f16acSPaolo Bonzini 33cf249935SSascha Silbe #define VIRTUAL_CSSID 0xfe 346c15e9bfSJing Liu #define VIRTIO_CCW_CHPID 0 /* used by convention */ 35cf249935SSascha Silbe 36bd3f16acSPaolo Bonzini typedef struct CIW { 37bd3f16acSPaolo Bonzini uint8_t type; 38bd3f16acSPaolo Bonzini uint8_t command; 39bd3f16acSPaolo Bonzini uint16_t count; 40bd3f16acSPaolo Bonzini } QEMU_PACKED CIW; 41bd3f16acSPaolo Bonzini 42bd3f16acSPaolo Bonzini typedef struct SenseId { 43bd3f16acSPaolo Bonzini /* common part */ 44bd3f16acSPaolo Bonzini uint8_t reserved; /* always 0x'FF' */ 45bd3f16acSPaolo Bonzini uint16_t cu_type; /* control unit type */ 46bd3f16acSPaolo Bonzini uint8_t cu_model; /* control unit model */ 47bd3f16acSPaolo Bonzini uint16_t dev_type; /* device type */ 48bd3f16acSPaolo Bonzini uint8_t dev_model; /* device model */ 49bd3f16acSPaolo Bonzini uint8_t unused; /* padding byte */ 50bd3f16acSPaolo Bonzini /* extended part */ 51bd3f16acSPaolo Bonzini CIW ciw[MAX_CIWS]; /* variable # of CIWs */ 52729315ebSThomas Huth } SenseId; /* Note: No QEMU_PACKED due to unaligned members */ 53bd3f16acSPaolo Bonzini 54bd3f16acSPaolo Bonzini /* Channel measurements, from linux/drivers/s390/cio/cmf.c. */ 55bd3f16acSPaolo Bonzini typedef struct CMB { 56bd3f16acSPaolo Bonzini uint16_t ssch_rsch_count; 57bd3f16acSPaolo Bonzini uint16_t sample_count; 58bd3f16acSPaolo Bonzini uint32_t device_connect_time; 59bd3f16acSPaolo Bonzini uint32_t function_pending_time; 60bd3f16acSPaolo Bonzini uint32_t device_disconnect_time; 61bd3f16acSPaolo Bonzini uint32_t control_unit_queuing_time; 62bd3f16acSPaolo Bonzini uint32_t device_active_only_time; 63bd3f16acSPaolo Bonzini uint32_t reserved[2]; 64bd3f16acSPaolo Bonzini } QEMU_PACKED CMB; 65bd3f16acSPaolo Bonzini 66bd3f16acSPaolo Bonzini typedef struct CMBE { 67bd3f16acSPaolo Bonzini uint32_t ssch_rsch_count; 68bd3f16acSPaolo Bonzini uint32_t sample_count; 69bd3f16acSPaolo Bonzini uint32_t device_connect_time; 70bd3f16acSPaolo Bonzini uint32_t function_pending_time; 71bd3f16acSPaolo Bonzini uint32_t device_disconnect_time; 72bd3f16acSPaolo Bonzini uint32_t control_unit_queuing_time; 73bd3f16acSPaolo Bonzini uint32_t device_active_only_time; 74bd3f16acSPaolo Bonzini uint32_t device_busy_time; 75bd3f16acSPaolo Bonzini uint32_t initial_command_response_time; 76bd3f16acSPaolo Bonzini uint32_t reserved[7]; 77bd3f16acSPaolo Bonzini } QEMU_PACKED CMBE; 78bd3f16acSPaolo Bonzini 7957065a70SHalil Pasic typedef enum CcwDataStreamOp { 8057065a70SHalil Pasic CDS_OP_R = 0, /* read, false when used as is_write */ 8157065a70SHalil Pasic CDS_OP_W = 1, /* write, true when used as is_write */ 8257065a70SHalil Pasic CDS_OP_A = 2 /* advance, should not be used as is_write */ 8357065a70SHalil Pasic } CcwDataStreamOp; 8457065a70SHalil Pasic 8557065a70SHalil Pasic /* normal usage is via SuchchDev.cds instead of instantiating */ 8657065a70SHalil Pasic typedef struct CcwDataStream { 8757065a70SHalil Pasic #define CDS_F_IDA 0x01 8857065a70SHalil Pasic #define CDS_F_MIDA 0x02 8957065a70SHalil Pasic #define CDS_F_I2K 0x04 9057065a70SHalil Pasic #define CDS_F_C64 0x08 9162a2554eSHalil Pasic #define CDS_F_FMT 0x10 /* CCW format-1 */ 9257065a70SHalil Pasic #define CDS_F_STREAM_BROKEN 0x80 9357065a70SHalil Pasic uint8_t flags; 9457065a70SHalil Pasic uint8_t at_idaw; 9557065a70SHalil Pasic uint16_t at_byte; 9657065a70SHalil Pasic uint16_t count; 9757065a70SHalil Pasic uint32_t cda_orig; 9857065a70SHalil Pasic int (*op_handler)(struct CcwDataStream *cds, void *buff, int len, 9957065a70SHalil Pasic CcwDataStreamOp op); 10057065a70SHalil Pasic hwaddr cda; 10185fa94e1SCornelia Huck bool do_skip; 10257065a70SHalil Pasic } CcwDataStream; 10357065a70SHalil Pasic 104e443ef9fSHalil Pasic /* 105e443ef9fSHalil Pasic * IO instructions conclude according to this. Currently we have only 106e443ef9fSHalil Pasic * cc codes. Valid values are 0, 1, 2, 3 and the generic semantic for 107e443ef9fSHalil Pasic * IO instructions is described briefly. For more details consult the PoP. 108e443ef9fSHalil Pasic */ 109e443ef9fSHalil Pasic typedef enum IOInstEnding { 110e443ef9fSHalil Pasic /* produced expected result */ 111e443ef9fSHalil Pasic IOINST_CC_EXPECTED = 0, 112e443ef9fSHalil Pasic /* status conditions were present or produced alternate result */ 113e443ef9fSHalil Pasic IOINST_CC_STATUS_PRESENT = 1, 114e443ef9fSHalil Pasic /* inst. ineffective because busy with previously initiated function */ 115e443ef9fSHalil Pasic IOINST_CC_BUSY = 2, 116e443ef9fSHalil Pasic /* inst. ineffective because not operational */ 117e443ef9fSHalil Pasic IOINST_CC_NOT_OPERATIONAL = 3 118e443ef9fSHalil Pasic } IOInstEnding; 119e443ef9fSHalil Pasic 120bd3f16acSPaolo Bonzini typedef struct SubchDev SubchDev; 121bd3f16acSPaolo Bonzini struct SubchDev { 122bd3f16acSPaolo Bonzini /* channel-subsystem related things: */ 123cb89b349SThomas Huth SCHIB curr_status; /* Needs alignment and thus must come first */ 124cb89b349SThomas Huth ORB orb; 125bd3f16acSPaolo Bonzini uint8_t cssid; 126bd3f16acSPaolo Bonzini uint8_t ssid; 127bd3f16acSPaolo Bonzini uint16_t schid; 128bd3f16acSPaolo Bonzini uint16_t devno; 129bd3f16acSPaolo Bonzini uint8_t sense_data[32]; 130bd3f16acSPaolo Bonzini hwaddr channel_prog; 131bd3f16acSPaolo Bonzini CCW1 last_cmd; 132bd3f16acSPaolo Bonzini bool last_cmd_valid; 133bd3f16acSPaolo Bonzini bool ccw_fmt_1; 134bd3f16acSPaolo Bonzini bool thinint_active; 135bd3f16acSPaolo Bonzini uint8_t ccw_no_data_cnt; 136517ff12cSHalil Pasic uint16_t migrated_schid; /* used for missmatch detection */ 13757065a70SHalil Pasic CcwDataStream cds; 138bd3f16acSPaolo Bonzini /* transport-provided data: */ 139bd3f16acSPaolo Bonzini int (*ccw_cb) (SubchDev *, CCW1); 140bd3f16acSPaolo Bonzini void (*disable_cb)(SubchDev *); 14166dc50f7SHalil Pasic IOInstEnding (*do_subchannel_work) (SubchDev *); 142bd3f16acSPaolo Bonzini SenseId id; 143bd3f16acSPaolo Bonzini void *driver_data; 144bd3f16acSPaolo Bonzini }; 145bd3f16acSPaolo Bonzini 14666dc50f7SHalil Pasic static inline void sch_gen_unit_exception(SubchDev *sch) 14766dc50f7SHalil Pasic { 14866dc50f7SHalil Pasic sch->curr_status.scsw.ctrl &= ~SCSW_ACTL_START_PEND; 14966dc50f7SHalil Pasic sch->curr_status.scsw.ctrl |= SCSW_STCTL_PRIMARY | 15066dc50f7SHalil Pasic SCSW_STCTL_SECONDARY | 15166dc50f7SHalil Pasic SCSW_STCTL_ALERT | 15266dc50f7SHalil Pasic SCSW_STCTL_STATUS_PEND; 15366dc50f7SHalil Pasic sch->curr_status.scsw.cpa = sch->channel_prog + 8; 15466dc50f7SHalil Pasic sch->curr_status.scsw.dstat = SCSW_DSTAT_UNIT_EXCEP; 15566dc50f7SHalil Pasic } 15666dc50f7SHalil Pasic 157517ff12cSHalil Pasic extern const VMStateDescription vmstate_subch_dev; 158517ff12cSHalil Pasic 1598f3cf012SXiao Feng Ren /* 1608f3cf012SXiao Feng Ren * Identify a device within the channel subsystem. 1618f3cf012SXiao Feng Ren * Note that this can be used to identify either the subchannel or 1628f3cf012SXiao Feng Ren * the attached I/O device, as there's always one I/O device per 1638f3cf012SXiao Feng Ren * subchannel. 1648f3cf012SXiao Feng Ren */ 1658f3cf012SXiao Feng Ren typedef struct CssDevId { 1668f3cf012SXiao Feng Ren uint8_t cssid; 1678f3cf012SXiao Feng Ren uint8_t ssid; 1688f3cf012SXiao Feng Ren uint16_t devid; 1698f3cf012SXiao Feng Ren bool valid; 1708f3cf012SXiao Feng Ren } CssDevId; 1718f3cf012SXiao Feng Ren 1721b6b7d10SFam Zheng extern const PropertyInfo css_devid_propinfo; 1738f3cf012SXiao Feng Ren 1748f3cf012SXiao Feng Ren #define DEFINE_PROP_CSS_DEV_ID(_n, _s, _f) \ 1758f3cf012SXiao Feng Ren DEFINE_PROP(_n, _s, _f, css_devid_propinfo, CssDevId) 1768f3cf012SXiao Feng Ren 177bd3f16acSPaolo Bonzini typedef struct IndAddr { 178bd3f16acSPaolo Bonzini hwaddr addr; 179bd3f16acSPaolo Bonzini uint64_t map; 180bd3f16acSPaolo Bonzini unsigned long refcnt; 181517ff12cSHalil Pasic int32_t len; 182bd3f16acSPaolo Bonzini QTAILQ_ENTRY(IndAddr) sibling; 183bd3f16acSPaolo Bonzini } IndAddr; 184bd3f16acSPaolo Bonzini 185517ff12cSHalil Pasic extern const VMStateDescription vmstate_ind_addr; 186517ff12cSHalil Pasic 187517ff12cSHalil Pasic #define VMSTATE_PTR_TO_IND_ADDR(_f, _s) \ 188517ff12cSHalil Pasic VMSTATE_STRUCT(_f, _s, 1, vmstate_ind_addr, IndAddr*) 189517ff12cSHalil Pasic 190bd3f16acSPaolo Bonzini IndAddr *get_indicator(hwaddr ind_addr, int len); 191bd3f16acSPaolo Bonzini void release_indicator(AdapterInfo *adapter, IndAddr *indicator); 192bd3f16acSPaolo Bonzini int map_indicator(AdapterInfo *adapter, IndAddr *indicator); 193bd3f16acSPaolo Bonzini 194bd3f16acSPaolo Bonzini typedef SubchDev *(*css_subch_cb_func)(uint8_t m, uint8_t cssid, uint8_t ssid, 195bd3f16acSPaolo Bonzini uint16_t schid); 196bd3f16acSPaolo Bonzini int css_create_css_image(uint8_t cssid, bool default_image); 197bd3f16acSPaolo Bonzini bool css_devno_used(uint8_t cssid, uint8_t ssid, uint16_t devno); 198bd3f16acSPaolo Bonzini void css_subch_assign(uint8_t cssid, uint8_t ssid, uint16_t schid, 199bd3f16acSPaolo Bonzini uint16_t devno, SubchDev *sch); 200bd3f16acSPaolo Bonzini void css_sch_build_virtual_schib(SubchDev *sch, uint8_t chpid, uint8_t type); 2018f3cf012SXiao Feng Ren int css_sch_build_schib(SubchDev *sch, CssDevId *dev_id); 2026c15e9bfSJing Liu unsigned int css_find_free_chpid(uint8_t cssid); 203bd3f16acSPaolo Bonzini uint16_t css_build_subchannel_id(SubchDev *sch); 2048ca2b376SXiao Feng Ren void copy_scsw_to_guest(SCSW *dest, const SCSW *src); 2058ca2b376SXiao Feng Ren void css_inject_io_interrupt(SubchDev *sch); 206bd3f16acSPaolo Bonzini void css_reset(void); 207bd3f16acSPaolo Bonzini void css_reset_sch(SubchDev *sch); 208*f6dde1b0SEric Farman void css_crw_add_to_queue(CRW crw); 2095c8d6f00SDong Jia Shi void css_queue_crw(uint8_t rsc, uint8_t erc, int solicited, 2105c8d6f00SDong Jia Shi int chain, uint16_t rsid); 211bd3f16acSPaolo Bonzini void css_generate_sch_crws(uint8_t cssid, uint8_t ssid, uint16_t schid, 212bd3f16acSPaolo Bonzini int hotplugged, int add); 213bd3f16acSPaolo Bonzini void css_generate_chp_crws(uint8_t cssid, uint8_t chpid); 214bd3f16acSPaolo Bonzini void css_generate_css_crws(uint8_t cssid); 215bd3f16acSPaolo Bonzini void css_clear_sei_pending(void); 21666dc50f7SHalil Pasic IOInstEnding s390_ccw_cmd_request(SubchDev *sch); 21766dc50f7SHalil Pasic IOInstEnding do_subchannel_work_virtual(SubchDev *sub); 21866dc50f7SHalil Pasic IOInstEnding do_subchannel_work_passthrough(SubchDev *sub); 219bd3f16acSPaolo Bonzini 2208fadea24SCornelia Huck int s390_ccw_halt(SubchDev *sch); 2218fadea24SCornelia Huck int s390_ccw_clear(SubchDev *sch); 22246ea3841SFarhan Ali IOInstEnding s390_ccw_store(SubchDev *sch); 2238fadea24SCornelia Huck 2245b00bef2SFei Li typedef enum { 2255b00bef2SFei Li CSS_IO_ADAPTER_VIRTIO = 0, 2265b00bef2SFei Li CSS_IO_ADAPTER_PCI = 1, 2275b00bef2SFei Li CSS_IO_ADAPTER_TYPE_NUMS, 2285b00bef2SFei Li } CssIoAdapterType; 2295b00bef2SFei Li 23025a08b8dSYi Min Zhao void css_adapter_interrupt(CssIoAdapterType type, uint8_t isc); 2312283f4d6SFei Li int css_do_sic(CPUS390XState *env, uint8_t isc, uint16_t mode); 232dde522bbSFei Li uint32_t css_get_adapter_id(CssIoAdapterType type, uint8_t isc); 233dde522bbSFei Li void css_register_io_adapters(CssIoAdapterType type, bool swap, bool maskable, 2341497c160SFei Li uint8_t flags, Error **errp); 2351497c160SFei Li 2361497c160SFei Li #ifndef CONFIG_KVM 2371497c160SFei Li #define S390_ADAPTER_SUPPRESSIBLE 0x01 2381497c160SFei Li #else 2391497c160SFei Li #define S390_ADAPTER_SUPPRESSIBLE KVM_S390_ADAPTER_SUPPRESSIBLE 2401497c160SFei Li #endif 241bd3f16acSPaolo Bonzini 242bd3f16acSPaolo Bonzini #ifndef CONFIG_USER_ONLY 243bd3f16acSPaolo Bonzini SubchDev *css_find_subch(uint8_t m, uint8_t cssid, uint8_t ssid, 244bd3f16acSPaolo Bonzini uint16_t schid); 245bd3f16acSPaolo Bonzini bool css_subch_visible(SubchDev *sch); 246bd3f16acSPaolo Bonzini void css_conditional_io_interrupt(SubchDev *sch); 24746ea3841SFarhan Ali IOInstEnding css_do_stsch(SubchDev *sch, SCHIB *schib); 248bd3f16acSPaolo Bonzini bool css_schid_final(int m, uint8_t cssid, uint8_t ssid, uint16_t schid); 2496bb6f194SHalil Pasic IOInstEnding css_do_msch(SubchDev *sch, const SCHIB *schib); 25096376408SHalil Pasic IOInstEnding css_do_xsch(SubchDev *sch); 25177331442SHalil Pasic IOInstEnding css_do_csch(SubchDev *sch); 252ae9f1be3SHalil Pasic IOInstEnding css_do_hsch(SubchDev *sch); 25366dc50f7SHalil Pasic IOInstEnding css_do_ssch(SubchDev *sch, ORB *orb); 254bd3f16acSPaolo Bonzini int css_do_tsch_get_irb(SubchDev *sch, IRB *irb, int *irb_len); 255bd3f16acSPaolo Bonzini void css_do_tsch_update_subch(SubchDev *sch); 256bd3f16acSPaolo Bonzini int css_do_stcrw(CRW *crw); 257bd3f16acSPaolo Bonzini void css_undo_stcrw(CRW *crw); 258bd3f16acSPaolo Bonzini int css_collect_chp_desc(int m, uint8_t cssid, uint8_t f_chpid, uint8_t l_chpid, 259bd3f16acSPaolo Bonzini int rfmt, void *buf); 260bd3f16acSPaolo Bonzini void css_do_schm(uint8_t mbk, int update, int dct, uint64_t mbo); 261bd3f16acSPaolo Bonzini int css_enable_mcsse(void); 262bd3f16acSPaolo Bonzini int css_enable_mss(void); 26366dc50f7SHalil Pasic IOInstEnding css_do_rsch(SubchDev *sch); 264bd3f16acSPaolo Bonzini int css_do_rchp(uint8_t cssid, uint8_t chpid); 265bd3f16acSPaolo Bonzini bool css_present(uint8_t cssid); 266bd3f16acSPaolo Bonzini #endif 267bd3f16acSPaolo Bonzini 2681b6b7d10SFam Zheng extern const PropertyInfo css_devid_ro_propinfo; 269c35fc6aaSDong Jia Shi 270c35fc6aaSDong Jia Shi #define DEFINE_PROP_CSS_DEV_ID_RO(_n, _s, _f) \ 271c35fc6aaSDong Jia Shi DEFINE_PROP(_n, _s, _f, css_devid_ro_propinfo, CssDevId) 272c35fc6aaSDong Jia Shi 273cf249935SSascha Silbe /** 274cf249935SSascha Silbe * Create a subchannel for the given bus id. 275cf249935SSascha Silbe * 27636699ab4SCornelia Huck * If @p bus_id is valid, verify that it is not already in use, and find a 27736699ab4SCornelia Huck * free devno for it. 27899577c49SHalil Pasic * If @p bus_id is not valid find a free subchannel id and device number 27999577c49SHalil Pasic * across all subchannel sets and all css images starting from the default 28099577c49SHalil Pasic * css image. 281817d4a6bSDong Jia Shi * 282817d4a6bSDong Jia Shi * If either of the former actions succeed, allocate a subchannel structure, 283817d4a6bSDong Jia Shi * initialise it with the bus id, subchannel id and device number, register 284817d4a6bSDong Jia Shi * it with the CSS and return it. Otherwise return NULL. 285cf249935SSascha Silbe * 286cf249935SSascha Silbe * The caller becomes owner of the returned subchannel structure and 287cf249935SSascha Silbe * is responsible for unregistering and freeing it. 288cf249935SSascha Silbe */ 28936699ab4SCornelia Huck SubchDev *css_create_sch(CssDevId bus_id, Error **errp); 290e996583eSHalil Pasic 291e996583eSHalil Pasic /** Turn on css migration */ 292e996583eSHalil Pasic void css_register_vmstate(void); 293e996583eSHalil Pasic 29457065a70SHalil Pasic 29557065a70SHalil Pasic void ccw_dstream_init(CcwDataStream *cds, CCW1 const *ccw, ORB const *orb); 29657065a70SHalil Pasic 29757065a70SHalil Pasic static inline void ccw_dstream_rewind(CcwDataStream *cds) 29857065a70SHalil Pasic { 29957065a70SHalil Pasic cds->at_byte = 0; 30057065a70SHalil Pasic cds->at_idaw = 0; 30157065a70SHalil Pasic cds->cda = cds->cda_orig; 30257065a70SHalil Pasic } 30357065a70SHalil Pasic 30457065a70SHalil Pasic static inline bool ccw_dstream_good(CcwDataStream *cds) 30557065a70SHalil Pasic { 30657065a70SHalil Pasic return !(cds->flags & CDS_F_STREAM_BROKEN); 30757065a70SHalil Pasic } 30857065a70SHalil Pasic 30957065a70SHalil Pasic static inline uint16_t ccw_dstream_residual_count(CcwDataStream *cds) 31057065a70SHalil Pasic { 31157065a70SHalil Pasic return cds->count - cds->at_byte; 31257065a70SHalil Pasic } 31357065a70SHalil Pasic 31457065a70SHalil Pasic static inline uint16_t ccw_dstream_avail(CcwDataStream *cds) 31557065a70SHalil Pasic { 31657065a70SHalil Pasic return ccw_dstream_good(cds) ? ccw_dstream_residual_count(cds) : 0; 31757065a70SHalil Pasic } 31857065a70SHalil Pasic 31957065a70SHalil Pasic static inline int ccw_dstream_advance(CcwDataStream *cds, int len) 32057065a70SHalil Pasic { 32157065a70SHalil Pasic return cds->op_handler(cds, NULL, len, CDS_OP_A); 32257065a70SHalil Pasic } 32357065a70SHalil Pasic 32457065a70SHalil Pasic static inline int ccw_dstream_write_buf(CcwDataStream *cds, void *buff, int len) 32557065a70SHalil Pasic { 32657065a70SHalil Pasic return cds->op_handler(cds, buff, len, CDS_OP_W); 32757065a70SHalil Pasic } 32857065a70SHalil Pasic 32957065a70SHalil Pasic static inline int ccw_dstream_read_buf(CcwDataStream *cds, void *buff, int len) 33057065a70SHalil Pasic { 33157065a70SHalil Pasic return cds->op_handler(cds, buff, len, CDS_OP_R); 33257065a70SHalil Pasic } 33357065a70SHalil Pasic 33457065a70SHalil Pasic #define ccw_dstream_read(cds, v) ccw_dstream_read_buf((cds), &(v), sizeof(v)) 33557065a70SHalil Pasic #define ccw_dstream_write(cds, v) ccw_dstream_write_buf((cds), &(v), sizeof(v)) 33657065a70SHalil Pasic 337bd3f16acSPaolo Bonzini #endif 338