18035f85eSPhilippe Mathieu-Daudé /* 28035f85eSPhilippe Mathieu-Daudé * QEMU model of the Xilinx ZynqMP Real Time Clock (RTC). 38035f85eSPhilippe Mathieu-Daudé * 48035f85eSPhilippe Mathieu-Daudé * Copyright (c) 2017 Xilinx Inc. 58035f85eSPhilippe Mathieu-Daudé * 68035f85eSPhilippe Mathieu-Daudé * Written-by: Alistair Francis 78035f85eSPhilippe Mathieu-Daudé * 88035f85eSPhilippe Mathieu-Daudé * Permission is hereby granted, free of charge, to any person obtaining a copy 98035f85eSPhilippe Mathieu-Daudé * of this software and associated documentation files (the "Software"), to deal 108035f85eSPhilippe Mathieu-Daudé * in the Software without restriction, including without limitation the rights 118035f85eSPhilippe Mathieu-Daudé * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 128035f85eSPhilippe Mathieu-Daudé * copies of the Software, and to permit persons to whom the Software is 138035f85eSPhilippe Mathieu-Daudé * furnished to do so, subject to the following conditions: 148035f85eSPhilippe Mathieu-Daudé * 158035f85eSPhilippe Mathieu-Daudé * The above copyright notice and this permission notice shall be included in 168035f85eSPhilippe Mathieu-Daudé * all copies or substantial portions of the Software. 178035f85eSPhilippe Mathieu-Daudé * 188035f85eSPhilippe Mathieu-Daudé * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 198035f85eSPhilippe Mathieu-Daudé * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 208035f85eSPhilippe Mathieu-Daudé * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 218035f85eSPhilippe Mathieu-Daudé * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 228035f85eSPhilippe Mathieu-Daudé * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 238035f85eSPhilippe Mathieu-Daudé * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 248035f85eSPhilippe Mathieu-Daudé * THE SOFTWARE. 258035f85eSPhilippe Mathieu-Daudé */ 268035f85eSPhilippe Mathieu-Daudé 27*52581c71SMarkus Armbruster #ifndef HW_RTC_XLNX_ZYNQMP_RTC_H 28*52581c71SMarkus Armbruster #define HW_RTC_XLNX_ZYNQMP_RTC_H 298035f85eSPhilippe Mathieu-Daudé 308035f85eSPhilippe Mathieu-Daudé #include "hw/register.h" 318035f85eSPhilippe Mathieu-Daudé #include "hw/sysbus.h" 32db1015e9SEduardo Habkost #include "qom/object.h" 338035f85eSPhilippe Mathieu-Daudé 348035f85eSPhilippe Mathieu-Daudé #define TYPE_XLNX_ZYNQMP_RTC "xlnx-zynmp.rtc" 358035f85eSPhilippe Mathieu-Daudé 368063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(XlnxZynqMPRTC, XLNX_ZYNQMP_RTC) 378035f85eSPhilippe Mathieu-Daudé 388035f85eSPhilippe Mathieu-Daudé REG32(SET_TIME_WRITE, 0x0) 398035f85eSPhilippe Mathieu-Daudé REG32(SET_TIME_READ, 0x4) 408035f85eSPhilippe Mathieu-Daudé REG32(CALIB_WRITE, 0x8) 418035f85eSPhilippe Mathieu-Daudé FIELD(CALIB_WRITE, FRACTION_EN, 20, 1) 428035f85eSPhilippe Mathieu-Daudé FIELD(CALIB_WRITE, FRACTION_DATA, 16, 4) 438035f85eSPhilippe Mathieu-Daudé FIELD(CALIB_WRITE, MAX_TICK, 0, 16) 448035f85eSPhilippe Mathieu-Daudé REG32(CALIB_READ, 0xc) 458035f85eSPhilippe Mathieu-Daudé FIELD(CALIB_READ, FRACTION_EN, 20, 1) 468035f85eSPhilippe Mathieu-Daudé FIELD(CALIB_READ, FRACTION_DATA, 16, 4) 478035f85eSPhilippe Mathieu-Daudé FIELD(CALIB_READ, MAX_TICK, 0, 16) 488035f85eSPhilippe Mathieu-Daudé REG32(CURRENT_TIME, 0x10) 498035f85eSPhilippe Mathieu-Daudé REG32(CURRENT_TICK, 0x14) 508035f85eSPhilippe Mathieu-Daudé FIELD(CURRENT_TICK, VALUE, 0, 16) 518035f85eSPhilippe Mathieu-Daudé REG32(ALARM, 0x18) 528035f85eSPhilippe Mathieu-Daudé REG32(RTC_INT_STATUS, 0x20) 538035f85eSPhilippe Mathieu-Daudé FIELD(RTC_INT_STATUS, ALARM, 1, 1) 548035f85eSPhilippe Mathieu-Daudé FIELD(RTC_INT_STATUS, SECONDS, 0, 1) 558035f85eSPhilippe Mathieu-Daudé REG32(RTC_INT_MASK, 0x24) 568035f85eSPhilippe Mathieu-Daudé FIELD(RTC_INT_MASK, ALARM, 1, 1) 578035f85eSPhilippe Mathieu-Daudé FIELD(RTC_INT_MASK, SECONDS, 0, 1) 588035f85eSPhilippe Mathieu-Daudé REG32(RTC_INT_EN, 0x28) 598035f85eSPhilippe Mathieu-Daudé FIELD(RTC_INT_EN, ALARM, 1, 1) 608035f85eSPhilippe Mathieu-Daudé FIELD(RTC_INT_EN, SECONDS, 0, 1) 618035f85eSPhilippe Mathieu-Daudé REG32(RTC_INT_DIS, 0x2c) 628035f85eSPhilippe Mathieu-Daudé FIELD(RTC_INT_DIS, ALARM, 1, 1) 638035f85eSPhilippe Mathieu-Daudé FIELD(RTC_INT_DIS, SECONDS, 0, 1) 648035f85eSPhilippe Mathieu-Daudé REG32(ADDR_ERROR, 0x30) 658035f85eSPhilippe Mathieu-Daudé FIELD(ADDR_ERROR, STATUS, 0, 1) 668035f85eSPhilippe Mathieu-Daudé REG32(ADDR_ERROR_INT_MASK, 0x34) 678035f85eSPhilippe Mathieu-Daudé FIELD(ADDR_ERROR_INT_MASK, MASK, 0, 1) 688035f85eSPhilippe Mathieu-Daudé REG32(ADDR_ERROR_INT_EN, 0x38) 698035f85eSPhilippe Mathieu-Daudé FIELD(ADDR_ERROR_INT_EN, MASK, 0, 1) 708035f85eSPhilippe Mathieu-Daudé REG32(ADDR_ERROR_INT_DIS, 0x3c) 718035f85eSPhilippe Mathieu-Daudé FIELD(ADDR_ERROR_INT_DIS, MASK, 0, 1) 728035f85eSPhilippe Mathieu-Daudé REG32(CONTROL, 0x40) 738035f85eSPhilippe Mathieu-Daudé FIELD(CONTROL, BATTERY_DISABLE, 31, 1) 748035f85eSPhilippe Mathieu-Daudé FIELD(CONTROL, OSC_CNTRL, 24, 4) 758035f85eSPhilippe Mathieu-Daudé FIELD(CONTROL, SLVERR_ENABLE, 0, 1) 768035f85eSPhilippe Mathieu-Daudé REG32(SAFETY_CHK, 0x50) 778035f85eSPhilippe Mathieu-Daudé 788035f85eSPhilippe Mathieu-Daudé #define XLNX_ZYNQMP_RTC_R_MAX (R_SAFETY_CHK + 1) 798035f85eSPhilippe Mathieu-Daudé 80db1015e9SEduardo Habkost struct XlnxZynqMPRTC { 818035f85eSPhilippe Mathieu-Daudé SysBusDevice parent_obj; 828035f85eSPhilippe Mathieu-Daudé MemoryRegion iomem; 838035f85eSPhilippe Mathieu-Daudé qemu_irq irq_rtc_int; 848035f85eSPhilippe Mathieu-Daudé qemu_irq irq_addr_error_int; 858035f85eSPhilippe Mathieu-Daudé 868035f85eSPhilippe Mathieu-Daudé uint32_t tick_offset; 878035f85eSPhilippe Mathieu-Daudé 888035f85eSPhilippe Mathieu-Daudé uint32_t regs[XLNX_ZYNQMP_RTC_R_MAX]; 898035f85eSPhilippe Mathieu-Daudé RegisterInfo regs_info[XLNX_ZYNQMP_RTC_R_MAX]; 90db1015e9SEduardo Habkost }; 918035f85eSPhilippe Mathieu-Daudé 928035f85eSPhilippe Mathieu-Daudé #endif 93