1a7240d1eSMichael Clark /* 2a7240d1eSMichael Clark * SiFive U series machine interface 3a7240d1eSMichael Clark * 4a7240d1eSMichael Clark * Copyright (c) 2017 SiFive, Inc. 5a7240d1eSMichael Clark * 6a7240d1eSMichael Clark * This program is free software; you can redistribute it and/or modify it 7a7240d1eSMichael Clark * under the terms and conditions of the GNU General Public License, 8a7240d1eSMichael Clark * version 2 or later, as published by the Free Software Foundation. 9a7240d1eSMichael Clark * 10a7240d1eSMichael Clark * This program is distributed in the hope it will be useful, but WITHOUT 11a7240d1eSMichael Clark * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 12a7240d1eSMichael Clark * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 13a7240d1eSMichael Clark * more details. 14a7240d1eSMichael Clark * 15a7240d1eSMichael Clark * You should have received a copy of the GNU General Public License along with 16a7240d1eSMichael Clark * this program. If not, see <http://www.gnu.org/licenses/>. 17a7240d1eSMichael Clark */ 18a7240d1eSMichael Clark 19a7240d1eSMichael Clark #ifndef HW_SIFIVE_U_H 20a7240d1eSMichael Clark #define HW_SIFIVE_U_H 21a7240d1eSMichael Clark 227a5951f6SMarkus Armbruster #include "hw/boards.h" 237a5951f6SMarkus Armbruster #include "hw/cpu/cluster.h" 24834e027aSBin Meng #include "hw/dma/sifive_pdma.h" 255a7f76a3SAlistair Francis #include "hw/net/cadence_gem.h" 26ec150c7eSMarkus Armbruster #include "hw/riscv/riscv_hart.h" 2720f41c86SBin Meng #include "hw/riscv/sifive_cpu.h" 284921a0ceSBin Meng #include "hw/gpio/sifive_gpio.h" 290fa9e329SBin Meng #include "hw/misc/sifive_u_otp.h" 309fe640a5SBin Meng #include "hw/misc/sifive_u_prci.h" 31145b2991SBin Meng #include "hw/ssi/sifive_spi.h" 32ea6eaa06SAlistair Francis #include "hw/timer/sifive_pwm.h" 335a7f76a3SAlistair Francis 342308092bSAlistair Francis #define TYPE_RISCV_U_SOC "riscv.sifive.u.soc" 352308092bSAlistair Francis #define RISCV_U_SOC(obj) \ 362308092bSAlistair Francis OBJECT_CHECK(SiFiveUSoCState, (obj), TYPE_RISCV_U_SOC) 372308092bSAlistair Francis 382308092bSAlistair Francis typedef struct SiFiveUSoCState { 392308092bSAlistair Francis /*< private >*/ 40589b1be0SMarkus Armbruster DeviceState parent_obj; 412308092bSAlistair Francis 422308092bSAlistair Francis /*< public >*/ 43ecdfe393SBin Meng CPUClusterState e_cluster; 44ecdfe393SBin Meng CPUClusterState u_cluster; 45ecdfe393SBin Meng RISCVHartArrayState e_cpus; 46ecdfe393SBin Meng RISCVHartArrayState u_cpus; 472308092bSAlistair Francis DeviceState *plic; 48af14c840SBin Meng SiFiveUPRCIState prci; 498a88b9f5SBin Meng SIFIVEGPIOState gpio; 505461c4feSBin Meng SiFiveUOTPState otp; 51834e027aSBin Meng SiFivePDMAState dma; 52145b2991SBin Meng SiFiveSPIState spi0; 53722f1352SBin Meng SiFiveSPIState spi2; 545a7f76a3SAlistair Francis CadenceGEMState gem; 55ea6eaa06SAlistair Francis SiFivePwmState pwm[2]; 56fda5b000SAlistair Francis 57fda5b000SAlistair Francis uint32_t serial; 58099be035SAlistair Francis char *cpu_type; 592308092bSAlistair Francis } SiFiveUSoCState; 602308092bSAlistair Francis 61687caef1SAlistair Francis #define TYPE_RISCV_U_MACHINE MACHINE_TYPE_NAME("sifive_u") 62687caef1SAlistair Francis #define RISCV_U_MACHINE(obj) \ 63687caef1SAlistair Francis OBJECT_CHECK(SiFiveUState, (obj), TYPE_RISCV_U_MACHINE) 64687caef1SAlistair Francis 65a7240d1eSMichael Clark typedef struct SiFiveUState { 66a7240d1eSMichael Clark /*< private >*/ 67687caef1SAlistair Francis MachineState parent_obj; 68a7240d1eSMichael Clark 69a7240d1eSMichael Clark /*< public >*/ 702308092bSAlistair Francis SiFiveUSoCState soc; 71*fc9ec362SBin Meng int fdt_size; 72687caef1SAlistair Francis 73fc41ae23SAlistair Francis bool start_in_flash; 74cfa32630SBin Meng uint32_t msel; 753ca109c3SBin Meng uint32_t serial; 76a7240d1eSMichael Clark } SiFiveUState; 77a7240d1eSMichael Clark 78a7240d1eSMichael Clark enum { 7913b8c354SEduardo Habkost SIFIVE_U_DEV_DEBUG, 8013b8c354SEduardo Habkost SIFIVE_U_DEV_MROM, 8113b8c354SEduardo Habkost SIFIVE_U_DEV_CLINT, 8213b8c354SEduardo Habkost SIFIVE_U_DEV_L2CC, 8313b8c354SEduardo Habkost SIFIVE_U_DEV_PDMA, 8413b8c354SEduardo Habkost SIFIVE_U_DEV_L2LIM, 8513b8c354SEduardo Habkost SIFIVE_U_DEV_PLIC, 8613b8c354SEduardo Habkost SIFIVE_U_DEV_PRCI, 8713b8c354SEduardo Habkost SIFIVE_U_DEV_UART0, 8813b8c354SEduardo Habkost SIFIVE_U_DEV_UART1, 8913b8c354SEduardo Habkost SIFIVE_U_DEV_GPIO, 90145b2991SBin Meng SIFIVE_U_DEV_QSPI0, 91722f1352SBin Meng SIFIVE_U_DEV_QSPI2, 9213b8c354SEduardo Habkost SIFIVE_U_DEV_OTP, 9313b8c354SEduardo Habkost SIFIVE_U_DEV_DMC, 9413b8c354SEduardo Habkost SIFIVE_U_DEV_FLASH0, 9513b8c354SEduardo Habkost SIFIVE_U_DEV_DRAM, 9613b8c354SEduardo Habkost SIFIVE_U_DEV_GEM, 97ea6eaa06SAlistair Francis SIFIVE_U_DEV_GEM_MGMT, 98ea6eaa06SAlistair Francis SIFIVE_U_DEV_PWM0, 99ea6eaa06SAlistair Francis SIFIVE_U_DEV_PWM1 100a7240d1eSMichael Clark }; 101a7240d1eSMichael Clark 102a7240d1eSMichael Clark enum { 1036eaf9cf5SBin Meng SIFIVE_U_L2CC_IRQ0 = 1, 1046eaf9cf5SBin Meng SIFIVE_U_L2CC_IRQ1 = 2, 1056eaf9cf5SBin Meng SIFIVE_U_L2CC_IRQ2 = 3, 1064b55bc2bSBin Meng SIFIVE_U_UART0_IRQ = 4, 1074b55bc2bSBin Meng SIFIVE_U_UART1_IRQ = 5, 108722f1352SBin Meng SIFIVE_U_QSPI2_IRQ = 6, 1098a88b9f5SBin Meng SIFIVE_U_GPIO_IRQ0 = 7, 1108a88b9f5SBin Meng SIFIVE_U_GPIO_IRQ1 = 8, 1118a88b9f5SBin Meng SIFIVE_U_GPIO_IRQ2 = 9, 1128a88b9f5SBin Meng SIFIVE_U_GPIO_IRQ3 = 10, 1138a88b9f5SBin Meng SIFIVE_U_GPIO_IRQ4 = 11, 1148a88b9f5SBin Meng SIFIVE_U_GPIO_IRQ5 = 12, 1158a88b9f5SBin Meng SIFIVE_U_GPIO_IRQ6 = 13, 1168a88b9f5SBin Meng SIFIVE_U_GPIO_IRQ7 = 14, 1178a88b9f5SBin Meng SIFIVE_U_GPIO_IRQ8 = 15, 1188a88b9f5SBin Meng SIFIVE_U_GPIO_IRQ9 = 16, 1198a88b9f5SBin Meng SIFIVE_U_GPIO_IRQ10 = 17, 1208a88b9f5SBin Meng SIFIVE_U_GPIO_IRQ11 = 18, 1218a88b9f5SBin Meng SIFIVE_U_GPIO_IRQ12 = 19, 1228a88b9f5SBin Meng SIFIVE_U_GPIO_IRQ13 = 20, 1238a88b9f5SBin Meng SIFIVE_U_GPIO_IRQ14 = 21, 1248a88b9f5SBin Meng SIFIVE_U_GPIO_IRQ15 = 22, 125834e027aSBin Meng SIFIVE_U_PDMA_IRQ0 = 23, 126834e027aSBin Meng SIFIVE_U_PDMA_IRQ1 = 24, 127834e027aSBin Meng SIFIVE_U_PDMA_IRQ2 = 25, 128834e027aSBin Meng SIFIVE_U_PDMA_IRQ3 = 26, 129834e027aSBin Meng SIFIVE_U_PDMA_IRQ4 = 27, 130834e027aSBin Meng SIFIVE_U_PDMA_IRQ5 = 28, 131834e027aSBin Meng SIFIVE_U_PDMA_IRQ6 = 29, 132834e027aSBin Meng SIFIVE_U_PDMA_IRQ7 = 30, 133ea6eaa06SAlistair Francis SIFIVE_U_PWM0_IRQ0 = 42, 134ea6eaa06SAlistair Francis SIFIVE_U_PWM0_IRQ1 = 43, 135ea6eaa06SAlistair Francis SIFIVE_U_PWM0_IRQ2 = 44, 136ea6eaa06SAlistair Francis SIFIVE_U_PWM0_IRQ3 = 45, 137ea6eaa06SAlistair Francis SIFIVE_U_PWM1_IRQ0 = 46, 138ea6eaa06SAlistair Francis SIFIVE_U_PWM1_IRQ1 = 47, 139ea6eaa06SAlistair Francis SIFIVE_U_PWM1_IRQ2 = 48, 140ea6eaa06SAlistair Francis SIFIVE_U_PWM1_IRQ3 = 49, 141145b2991SBin Meng SIFIVE_U_QSPI0_IRQ = 51, 1428e3c8868SBin Meng SIFIVE_U_GEM_IRQ = 53 143a7240d1eSMichael Clark }; 144a7240d1eSMichael Clark 1452a8756edSMichael Clark enum { 146e1724d09SBin Meng SIFIVE_U_HFCLK_FREQ = 33333333, 14781e94379SBin Meng SIFIVE_U_RTCCLK_FREQ = 1000000 1482a8756edSMichael Clark }; 1492a8756edSMichael Clark 15017aad9f2SBin Meng enum { 15117aad9f2SBin Meng MSEL_MEMMAP_QSPI0_FLASH = 1, 15217aad9f2SBin Meng MSEL_L2LIM_QSPI0_FLASH = 6, 15317aad9f2SBin Meng MSEL_L2LIM_QSPI2_SD = 11 15417aad9f2SBin Meng }; 15517aad9f2SBin Meng 156f3d47d58SBin Meng #define SIFIVE_U_MANAGEMENT_CPU_COUNT 1 157ecdfe393SBin Meng #define SIFIVE_U_COMPUTE_CPU_COUNT 4 158f3d47d58SBin Meng 1590feb4a71SAlistair Francis #define SIFIVE_U_PLIC_NUM_SOURCES 54 160a7240d1eSMichael Clark #define SIFIVE_U_PLIC_NUM_PRIORITIES 7 1615decd2c5SBin Meng #define SIFIVE_U_PLIC_PRIORITY_BASE 0x00 162a7240d1eSMichael Clark #define SIFIVE_U_PLIC_PENDING_BASE 0x1000 163a7240d1eSMichael Clark #define SIFIVE_U_PLIC_ENABLE_BASE 0x2000 164a7240d1eSMichael Clark #define SIFIVE_U_PLIC_ENABLE_STRIDE 0x80 165a7240d1eSMichael Clark #define SIFIVE_U_PLIC_CONTEXT_BASE 0x200000 166a7240d1eSMichael Clark #define SIFIVE_U_PLIC_CONTEXT_STRIDE 0x1000 167a7240d1eSMichael Clark 168a7240d1eSMichael Clark #endif 169