10d09e41aSPaolo Bonzini #ifndef HW_PPC_H
2175de524SMarkus Armbruster #define HW_PPC_H
30d09e41aSPaolo Bonzini
4f3cb3325SPhilippe Mathieu-Daudé #include "target/ppc/cpu.h"
5aa5a9e24SPaolo Bonzini
60d09e41aSPaolo Bonzini void ppc_set_irq(PowerPCCPU *cpu, int n_IRQ, int level);
7051e2973SCédric Le Goater PowerPCCPU *ppc_get_vcpu_by_pir(int pir);
84a89e204SCédric Le Goater int ppc_cpu_pir(PowerPCCPU *cpu);
9d24e80b2SNicholas Piggin int ppc_cpu_tir(PowerPCCPU *cpu);
100d09e41aSPaolo Bonzini
110d09e41aSPaolo Bonzini /* PowerPC hardware exceptions management helpers */
120d09e41aSPaolo Bonzini typedef void (*clk_setup_cb)(void *opaque, uint32_t freq);
130d09e41aSPaolo Bonzini typedef struct clk_setup_t clk_setup_t;
140d09e41aSPaolo Bonzini struct clk_setup_t {
150d09e41aSPaolo Bonzini clk_setup_cb cb;
160d09e41aSPaolo Bonzini void *opaque;
170d09e41aSPaolo Bonzini };
clk_setup(clk_setup_t * clk,uint32_t freq)180d09e41aSPaolo Bonzini static inline void clk_setup (clk_setup_t *clk, uint32_t freq)
190d09e41aSPaolo Bonzini {
200d09e41aSPaolo Bonzini if (clk->cb != NULL)
210d09e41aSPaolo Bonzini (*clk->cb)(clk->opaque, freq);
220d09e41aSPaolo Bonzini }
230d09e41aSPaolo Bonzini
240d09e41aSPaolo Bonzini struct ppc_tb_t {
250d09e41aSPaolo Bonzini /* Time base management */
260d09e41aSPaolo Bonzini int64_t tb_offset; /* Compensation */
270d09e41aSPaolo Bonzini int64_t atb_offset; /* Compensation */
285d62725bSSuraj Jitindar Singh int64_t vtb_offset;
290d09e41aSPaolo Bonzini uint32_t tb_freq; /* TB frequency */
300d09e41aSPaolo Bonzini /* Decrementer management */
310d09e41aSPaolo Bonzini uint64_t decr_next; /* Tick for next decr interrupt */
320d09e41aSPaolo Bonzini uint32_t decr_freq; /* decrementer frequency */
331246b259SStefan Weil QEMUTimer *decr_timer;
340d09e41aSPaolo Bonzini /* Hypervisor decrementer management */
350d09e41aSPaolo Bonzini uint64_t hdecr_next; /* Tick for next hdecr interrupt */
361246b259SStefan Weil QEMUTimer *hdecr_timer;
375cc7e69fSSuraj Jitindar Singh int64_t purr_offset;
380d09e41aSPaolo Bonzini void *opaque;
390d09e41aSPaolo Bonzini uint32_t flags;
400d09e41aSPaolo Bonzini };
410d09e41aSPaolo Bonzini
420d09e41aSPaolo Bonzini /* PPC Timers flags */
430d09e41aSPaolo Bonzini #define PPC_TIMER_BOOKE (1 << 0) /* Enable Booke support */
440d09e41aSPaolo Bonzini #define PPC_TIMER_E500 (1 << 1) /* Enable e500 support */
450d09e41aSPaolo Bonzini #define PPC_DECR_UNDERFLOW_TRIGGERED (1 << 2) /* Decr interrupt triggered when
460d09e41aSPaolo Bonzini * the most significant bit
470d09e41aSPaolo Bonzini * changes from 0 to 1.
480d09e41aSPaolo Bonzini */
490d09e41aSPaolo Bonzini #define PPC_DECR_ZERO_TRIGGERED (1 << 3) /* Decr interrupt triggered when
500d09e41aSPaolo Bonzini * the decrementer reaches zero.
510d09e41aSPaolo Bonzini */
52e81a982aSAlexander Graf #define PPC_DECR_UNDERFLOW_LEVEL (1 << 4) /* Decr interrupt active when
53e81a982aSAlexander Graf * the most significant bit is 1.
54e81a982aSAlexander Graf */
550d09e41aSPaolo Bonzini
560d09e41aSPaolo Bonzini uint64_t cpu_ppc_get_tb(ppc_tb_t *tb_env, uint64_t vmclk, int64_t tb_offset);
5730d0647bSNicholas Piggin void cpu_ppc_tb_init(CPUPPCState *env, uint32_t freq);
5830d0647bSNicholas Piggin void cpu_ppc_tb_reset(CPUPPCState *env);
59ef95a244SDaniel Henrique Barboza void cpu_ppc_tb_free(CPUPPCState *env);
6093aeb702SNicholas Piggin void cpu_ppc_hdecr_init(CPUPPCState *env);
6193aeb702SNicholas Piggin void cpu_ppc_hdecr_exit(CPUPPCState *env);
6293aeb702SNicholas Piggin
630d09e41aSPaolo Bonzini /* Embedded PowerPC DCR management */
640d09e41aSPaolo Bonzini typedef uint32_t (*dcr_read_cb)(void *opaque, int dcrn);
650d09e41aSPaolo Bonzini typedef void (*dcr_write_cb)(void *opaque, int dcrn, uint32_t val);
660d09e41aSPaolo Bonzini int ppc_dcr_init (CPUPPCState *env, int (*dcr_read_error)(int dcrn),
670d09e41aSPaolo Bonzini int (*dcr_write_error)(int dcrn));
680d09e41aSPaolo Bonzini int ppc_dcr_register (CPUPPCState *env, int dcrn, void *opaque,
690d09e41aSPaolo Bonzini dcr_read_cb drc_read, dcr_write_cb dcr_write);
700d09e41aSPaolo Bonzini clk_setup_cb ppc_40x_timers_init (CPUPPCState *env, uint32_t freq,
710d09e41aSPaolo Bonzini unsigned int decr_excp);
720d09e41aSPaolo Bonzini
730d09e41aSPaolo Bonzini /* Embedded PowerPC reset */
740d09e41aSPaolo Bonzini void ppc40x_core_reset(PowerPCCPU *cpu);
750d09e41aSPaolo Bonzini void ppc40x_chip_reset(PowerPCCPU *cpu);
760d09e41aSPaolo Bonzini void ppc40x_system_reset(PowerPCCPU *cpu);
770d09e41aSPaolo Bonzini
78aa5a9e24SPaolo Bonzini #if defined(CONFIG_USER_ONLY)
ppc40x_irq_init(PowerPCCPU * cpu)79aa5a9e24SPaolo Bonzini static inline void ppc40x_irq_init(PowerPCCPU *cpu) {}
ppc6xx_irq_init(PowerPCCPU * cpu)80aa5a9e24SPaolo Bonzini static inline void ppc6xx_irq_init(PowerPCCPU *cpu) {}
ppc970_irq_init(PowerPCCPU * cpu)81aa5a9e24SPaolo Bonzini static inline void ppc970_irq_init(PowerPCCPU *cpu) {}
ppcPOWER7_irq_init(PowerPCCPU * cpu)82aa5a9e24SPaolo Bonzini static inline void ppcPOWER7_irq_init(PowerPCCPU *cpu) {}
ppcPOWER9_irq_init(PowerPCCPU * cpu)8367afe775SBenjamin Herrenschmidt static inline void ppcPOWER9_irq_init(PowerPCCPU *cpu) {}
ppce500_irq_init(PowerPCCPU * cpu)84aa5a9e24SPaolo Bonzini static inline void ppce500_irq_init(PowerPCCPU *cpu) {}
ppc_irq_reset(PowerPCCPU * cpu)8540177438SGreg Kurz static inline void ppc_irq_reset(PowerPCCPU *cpu) {}
86aa5a9e24SPaolo Bonzini #else
87aa5a9e24SPaolo Bonzini void ppc40x_irq_init(PowerPCCPU *cpu);
88aa5a9e24SPaolo Bonzini void ppce500_irq_init(PowerPCCPU *cpu);
89aa5a9e24SPaolo Bonzini void ppc6xx_irq_init(PowerPCCPU *cpu);
90aa5a9e24SPaolo Bonzini void ppc970_irq_init(PowerPCCPU *cpu);
91aa5a9e24SPaolo Bonzini void ppcPOWER7_irq_init(PowerPCCPU *cpu);
9267afe775SBenjamin Herrenschmidt void ppcPOWER9_irq_init(PowerPCCPU *cpu);
9340177438SGreg Kurz void ppc_irq_reset(PowerPCCPU *cpu);
94aa5a9e24SPaolo Bonzini #endif
950d09e41aSPaolo Bonzini
960d09e41aSPaolo Bonzini /* PPC machines for OpenBIOS */
970d09e41aSPaolo Bonzini enum {
980d09e41aSPaolo Bonzini ARCH_PREP = 0,
990d09e41aSPaolo Bonzini ARCH_MAC99,
1000d09e41aSPaolo Bonzini ARCH_HEATHROW,
1010d09e41aSPaolo Bonzini ARCH_MAC99_U3,
1020d09e41aSPaolo Bonzini };
1030d09e41aSPaolo Bonzini
1040d09e41aSPaolo Bonzini #define FW_CFG_PPC_WIDTH (FW_CFG_ARCH_LOCAL + 0x00)
1050d09e41aSPaolo Bonzini #define FW_CFG_PPC_HEIGHT (FW_CFG_ARCH_LOCAL + 0x01)
1060d09e41aSPaolo Bonzini #define FW_CFG_PPC_DEPTH (FW_CFG_ARCH_LOCAL + 0x02)
1070d09e41aSPaolo Bonzini #define FW_CFG_PPC_TBFREQ (FW_CFG_ARCH_LOCAL + 0x03)
108a1014f25SAlexander Graf #define FW_CFG_PPC_CLOCKFREQ (FW_CFG_ARCH_LOCAL + 0x04)
1090d09e41aSPaolo Bonzini #define FW_CFG_PPC_IS_KVM (FW_CFG_ARCH_LOCAL + 0x05)
1100d09e41aSPaolo Bonzini #define FW_CFG_PPC_KVM_HC (FW_CFG_ARCH_LOCAL + 0x06)
1110d09e41aSPaolo Bonzini #define FW_CFG_PPC_KVM_PID (FW_CFG_ARCH_LOCAL + 0x07)
112261265ccSAlexander Graf #define FW_CFG_PPC_NVRAM_ADDR (FW_CFG_ARCH_LOCAL + 0x08)
1139d1c1283SBALATON Zoltan #define FW_CFG_PPC_BUSFREQ (FW_CFG_ARCH_LOCAL + 0x09)
1145b64db97SMark Cave-Ayland #define FW_CFG_PPC_NVRAM_FLAT (FW_CFG_ARCH_LOCAL + 0x0a)
115f1114c17SMark Cave-Ayland #define FW_CFG_PPC_VIACONFIG (FW_CFG_ARCH_LOCAL + 0x0b)
1160d09e41aSPaolo Bonzini
1170d09e41aSPaolo Bonzini #define PPC_SERIAL_MM_BAUDBASE 399193
1180d09e41aSPaolo Bonzini
119779a30dfSBALATON Zoltan #ifndef CONFIG_USER_ONLY
120779a30dfSBALATON Zoltan void booke206_set_tlb(ppcmas_tlb_t *tlb, target_ulong va, hwaddr pa,
121779a30dfSBALATON Zoltan hwaddr len);
122*afff8800SBALATON Zoltan void booke_set_tlb(ppcemb_tlb_t *tlb, target_ulong va, hwaddr pa,
123*afff8800SBALATON Zoltan target_ulong size);
124779a30dfSBALATON Zoltan #endif
125779a30dfSBALATON Zoltan
1260d09e41aSPaolo Bonzini /* ppc_booke.c */
1270d09e41aSPaolo Bonzini void ppc_booke_timers_init(PowerPCCPU *cpu, uint32_t freq, uint32_t flags);
1280d09e41aSPaolo Bonzini #endif
129