10d09e41aSPaolo Bonzini #ifndef SHPC_H
20d09e41aSPaolo Bonzini #define SHPC_H
30d09e41aSPaolo Bonzini
40d09e41aSPaolo Bonzini #include "exec/memory.h"
55d268704SIgor Mammedov #include "hw/hotplug.h"
6edf5ca5dSMarkus Armbruster #include "hw/pci/pci_device.h"
7d6454270SMarkus Armbruster #include "migration/vmstate.h"
80d09e41aSPaolo Bonzini
90d09e41aSPaolo Bonzini struct SHPCDevice {
100d09e41aSPaolo Bonzini /* Capability offset in device's config space */
110d09e41aSPaolo Bonzini int cap;
120d09e41aSPaolo Bonzini
130d09e41aSPaolo Bonzini /* # of hot-pluggable slots */
140d09e41aSPaolo Bonzini int nslots;
150d09e41aSPaolo Bonzini
160d09e41aSPaolo Bonzini /* SHPC WRS: working register set */
170d09e41aSPaolo Bonzini uint8_t *config;
180d09e41aSPaolo Bonzini
190d09e41aSPaolo Bonzini /* Used to enable checks on load. Note that writable bits are
200d09e41aSPaolo Bonzini * never checked even if set in cmask. */
210d09e41aSPaolo Bonzini uint8_t *cmask;
220d09e41aSPaolo Bonzini
230d09e41aSPaolo Bonzini /* Used to implement R/W bytes */
240d09e41aSPaolo Bonzini uint8_t *wmask;
250d09e41aSPaolo Bonzini
260d09e41aSPaolo Bonzini /* Used to implement RW1C(Write 1 to Clear) bytes */
270d09e41aSPaolo Bonzini uint8_t *w1cmask;
280d09e41aSPaolo Bonzini
290d09e41aSPaolo Bonzini /* MMIO for the SHPC BAR */
300d09e41aSPaolo Bonzini MemoryRegion mmio;
310d09e41aSPaolo Bonzini
320d09e41aSPaolo Bonzini /* Bus controlled by this SHPC */
330d09e41aSPaolo Bonzini PCIBus *sec_bus;
340d09e41aSPaolo Bonzini
350d09e41aSPaolo Bonzini /* MSI already requested for this event */
360d09e41aSPaolo Bonzini int msi_requested;
370d09e41aSPaolo Bonzini };
380d09e41aSPaolo Bonzini
390d09e41aSPaolo Bonzini void shpc_reset(PCIDevice *d);
400d09e41aSPaolo Bonzini int shpc_bar_size(PCIDevice *dev);
41344475e7SMao Zhongyi int shpc_init(PCIDevice *dev, PCIBus *sec_bus, MemoryRegion *bar,
42344475e7SMao Zhongyi unsigned off, Error **errp);
430d09e41aSPaolo Bonzini void shpc_cleanup(PCIDevice *dev, MemoryRegion *bar);
445cd5e701SPaolo Bonzini void shpc_free(PCIDevice *dev);
450d09e41aSPaolo Bonzini void shpc_cap_write_config(PCIDevice *d, uint32_t addr, uint32_t val, int len);
460d09e41aSPaolo Bonzini
475d268704SIgor Mammedov
48851fedfbSDavid Hildenbrand void shpc_device_plug_cb(HotplugHandler *hotplug_dev, DeviceState *dev,
495d268704SIgor Mammedov Error **errp);
508f560cdcSDavid Hildenbrand void shpc_device_unplug_cb(HotplugHandler *hotplug_dev, DeviceState *dev,
518f560cdcSDavid Hildenbrand Error **errp);
52851fedfbSDavid Hildenbrand void shpc_device_unplug_request_cb(HotplugHandler *hotplug_dev,
5314d5a28fSIgor Mammedov DeviceState *dev, Error **errp);
545d268704SIgor Mammedov
55*8e5e0890SRichard Henderson extern const VMStateInfo shpc_vmstate_info;
560034e562SLaszlo Ersek #define SHPC_VMSTATE(_field, _type, _test) \
570034e562SLaszlo Ersek VMSTATE_BUFFER_UNSAFE_INFO_TEST(_field, _type, _test, 0, \
580034e562SLaszlo Ersek shpc_vmstate_info, 0)
590d09e41aSPaolo Bonzini
shpc_present(const PCIDevice * dev)6023ab143dSLaszlo Ersek static inline bool shpc_present(const PCIDevice *dev)
6123ab143dSLaszlo Ersek {
6223ab143dSLaszlo Ersek return dev->cap_present & QEMU_PCI_CAP_SHPC;
6323ab143dSLaszlo Ersek }
6423ab143dSLaszlo Ersek
650d09e41aSPaolo Bonzini #endif
66