10d09e41aSPaolo Bonzini /* 20d09e41aSPaolo Bonzini * pcie.h 30d09e41aSPaolo Bonzini * 40d09e41aSPaolo Bonzini * Copyright (c) 2010 Isaku Yamahata <yamahata at valinux co jp> 50d09e41aSPaolo Bonzini * VA Linux Systems Japan K.K. 60d09e41aSPaolo Bonzini * 70d09e41aSPaolo Bonzini * This program is free software; you can redistribute it and/or modify 80d09e41aSPaolo Bonzini * it under the terms of the GNU General Public License as published by 90d09e41aSPaolo Bonzini * the Free Software Foundation; either version 2 of the License, or 100d09e41aSPaolo Bonzini * (at your option) any later version. 110d09e41aSPaolo Bonzini * 120d09e41aSPaolo Bonzini * This program is distributed in the hope that it will be useful, 130d09e41aSPaolo Bonzini * but WITHOUT ANY WARRANTY; without even the implied warranty of 140d09e41aSPaolo Bonzini * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 150d09e41aSPaolo Bonzini * GNU General Public License for more details. 160d09e41aSPaolo Bonzini * 170d09e41aSPaolo Bonzini * You should have received a copy of the GNU General Public License along 180d09e41aSPaolo Bonzini * with this program; if not, see <http://www.gnu.org/licenses/>. 190d09e41aSPaolo Bonzini */ 200d09e41aSPaolo Bonzini 210d09e41aSPaolo Bonzini #ifndef QEMU_PCIE_H 220d09e41aSPaolo Bonzini #define QEMU_PCIE_H 230d09e41aSPaolo Bonzini 240d09e41aSPaolo Bonzini #include "hw/pci/pci_regs.h" 250d09e41aSPaolo Bonzini #include "hw/pci/pcie_regs.h" 260d09e41aSPaolo Bonzini #include "hw/pci/pcie_aer.h" 277c0fa8dfSKnut Omang #include "hw/pci/pcie_sriov.h" 28a66e657eSIgor Mammedov #include "hw/hotplug.h" 290d09e41aSPaolo Bonzini 30fe5943feSPaolo Bonzini typedef struct PCIEPort PCIEPort; 31fe5943feSPaolo Bonzini typedef struct PCIESlot PCIESlot; 32fe5943feSPaolo Bonzini 330d09e41aSPaolo Bonzini typedef enum { 340d09e41aSPaolo Bonzini /* these bits must match the bits in Slot Control/Status registers. 350d09e41aSPaolo Bonzini * PCI_EXP_HP_EV_xxx = PCI_EXP_SLTCTL_xxxE = PCI_EXP_SLTSTA_xxx 360d09e41aSPaolo Bonzini * 370d09e41aSPaolo Bonzini * Not all the bits of slot control register match with the ones of 380d09e41aSPaolo Bonzini * slot status. Not some bits of slot status register is used to 390d09e41aSPaolo Bonzini * show status, not to report event occurrence. 400d09e41aSPaolo Bonzini * So such bits must be masked out when checking the software 410d09e41aSPaolo Bonzini * notification condition. 420d09e41aSPaolo Bonzini */ 430d09e41aSPaolo Bonzini PCI_EXP_HP_EV_ABP = PCI_EXP_SLTCTL_ABPE, 440d09e41aSPaolo Bonzini /* attention button pressed */ 450d09e41aSPaolo Bonzini PCI_EXP_HP_EV_PDC = PCI_EXP_SLTCTL_PDCE, 460d09e41aSPaolo Bonzini /* presence detect changed */ 470d09e41aSPaolo Bonzini PCI_EXP_HP_EV_CCI = PCI_EXP_SLTCTL_CCIE, 480d09e41aSPaolo Bonzini /* command completed */ 490d09e41aSPaolo Bonzini 500d09e41aSPaolo Bonzini PCI_EXP_HP_EV_SUPPORTED = PCI_EXP_HP_EV_ABP | 510d09e41aSPaolo Bonzini PCI_EXP_HP_EV_PDC | 520d09e41aSPaolo Bonzini PCI_EXP_HP_EV_CCI, 530d09e41aSPaolo Bonzini /* supported event mask */ 540d09e41aSPaolo Bonzini 550d09e41aSPaolo Bonzini /* events not listed aren't supported */ 560d09e41aSPaolo Bonzini } PCIExpressHotPlugEvent; 570d09e41aSPaolo Bonzini 580d09e41aSPaolo Bonzini struct PCIExpressDevice { 590d09e41aSPaolo Bonzini /* Offset of express capability in config space */ 600d09e41aSPaolo Bonzini uint8_t exp_cap; 6127ce0f3aSMarcel Apfelbaum /* Offset of Power Management capability in config space */ 6227ce0f3aSMarcel Apfelbaum uint8_t pm_cap; 630d09e41aSPaolo Bonzini 640d09e41aSPaolo Bonzini /* SLOT */ 650d09e41aSPaolo Bonzini bool hpev_notified; /* Logical AND of conditions for hot plug event. 660d09e41aSPaolo Bonzini Following 6.7.3.4: 670d09e41aSPaolo Bonzini Software Notification of Hot-Plug Events, an interrupt 680d09e41aSPaolo Bonzini is sent whenever the logical and of these conditions 690d09e41aSPaolo Bonzini transitions from false to true. */ 700d09e41aSPaolo Bonzini 710d09e41aSPaolo Bonzini /* AER */ 720d09e41aSPaolo Bonzini uint16_t aer_cap; 730d09e41aSPaolo Bonzini PCIEAERLog aer_log; 74615c4ed2SJason Wang 75615c4ed2SJason Wang /* Offset of ATS capability in config space */ 76615c4ed2SJason Wang uint16_t ats_cap; 77db891a9bSKnut Omang 78db891a9bSKnut Omang /* ACS */ 79db891a9bSKnut Omang uint16_t acs_cap; 807c0fa8dfSKnut Omang 817c0fa8dfSKnut Omang /* SR/IOV */ 827c0fa8dfSKnut Omang uint16_t sriov_cap; 837c0fa8dfSKnut Omang PCIESriovPF sriov_pf; 847c0fa8dfSKnut Omang PCIESriovVF sriov_vf; 850d09e41aSPaolo Bonzini }; 860d09e41aSPaolo Bonzini 87f23b6bdcSMarcel Apfelbaum #define COMPAT_PROP_PCP "power_controller_present" 88f23b6bdcSMarcel Apfelbaum 890d09e41aSPaolo Bonzini /* PCI express capability helper functions */ 90f8cd1b02SMao Zhongyi int pcie_cap_init(PCIDevice *dev, uint8_t offset, uint8_t type, 91f8cd1b02SMao Zhongyi uint8_t port, Error **errp); 926383292aSDmitry Fleytman int pcie_cap_v1_init(PCIDevice *dev, uint8_t offset, 936383292aSDmitry Fleytman uint8_t type, uint8_t port); 940d09e41aSPaolo Bonzini int pcie_endpoint_cap_init(PCIDevice *dev, uint8_t offset); 950d09e41aSPaolo Bonzini void pcie_cap_exit(PCIDevice *dev); 966383292aSDmitry Fleytman int pcie_endpoint_cap_v1_init(PCIDevice *dev, uint8_t offset); 976383292aSDmitry Fleytman void pcie_cap_v1_exit(PCIDevice *dev); 980d09e41aSPaolo Bonzini uint8_t pcie_cap_get_type(const PCIDevice *dev); 99cf2916f6SAlex Williamson uint8_t pcie_cap_get_version(const PCIDevice *dev); 1000d09e41aSPaolo Bonzini void pcie_cap_flags_set_vector(PCIDevice *dev, uint8_t vector); 1010d09e41aSPaolo Bonzini uint8_t pcie_cap_flags_get_vector(PCIDevice *dev); 1020d09e41aSPaolo Bonzini 1030d09e41aSPaolo Bonzini void pcie_cap_deverr_init(PCIDevice *dev); 1040d09e41aSPaolo Bonzini void pcie_cap_deverr_reset(PCIDevice *dev); 1050d09e41aSPaolo Bonzini 106d584f1b9SMarcel Apfelbaum void pcie_cap_lnkctl_init(PCIDevice *dev); 107d584f1b9SMarcel Apfelbaum void pcie_cap_lnkctl_reset(PCIDevice *dev); 108d584f1b9SMarcel Apfelbaum 109530a0963SJulia Suvorova void pcie_cap_slot_init(PCIDevice *dev, PCIESlot *s); 1100d09e41aSPaolo Bonzini void pcie_cap_slot_reset(PCIDevice *dev); 1114d90b7a0SMichael S. Tsirkin void pcie_cap_slot_get(PCIDevice *dev, uint16_t *slt_ctl, uint16_t *slt_sta); 112d85d65ccSMichael S. Tsirkin void pcie_cap_slot_write_config(PCIDevice *dev, 1134d90b7a0SMichael S. Tsirkin uint16_t old_slt_ctl, uint16_t old_slt_sta, 1140d09e41aSPaolo Bonzini uint32_t addr, uint32_t val, int len); 1150d09e41aSPaolo Bonzini int pcie_cap_slot_post_load(void *opaque, int version_id); 1160d09e41aSPaolo Bonzini void pcie_cap_slot_push_attention_button(PCIDevice *dev); 1176b0969f1SIgor Mammedov void pcie_cap_slot_enable_power(PCIDevice *dev); 1180d09e41aSPaolo Bonzini 1190d09e41aSPaolo Bonzini void pcie_cap_root_init(PCIDevice *dev); 1200d09e41aSPaolo Bonzini void pcie_cap_root_reset(PCIDevice *dev); 1210d09e41aSPaolo Bonzini 1220d09e41aSPaolo Bonzini void pcie_cap_flr_init(PCIDevice *dev); 1230d09e41aSPaolo Bonzini void pcie_cap_flr_write_config(PCIDevice *dev, 1240d09e41aSPaolo Bonzini uint32_t addr, uint32_t val, int len); 1250d09e41aSPaolo Bonzini 126821be9dbSKnut Omang /* ARI forwarding capability and control */ 127821be9dbSKnut Omang void pcie_cap_arifwd_init(PCIDevice *dev); 128821be9dbSKnut Omang void pcie_cap_arifwd_reset(PCIDevice *dev); 129821be9dbSKnut Omang bool pcie_cap_is_arifwd_enabled(const PCIDevice *dev); 1300d09e41aSPaolo Bonzini 1310d09e41aSPaolo Bonzini /* PCI express extended capability helper functions */ 1320d09e41aSPaolo Bonzini uint16_t pcie_find_capability(PCIDevice *dev, uint16_t cap_id); 1330d09e41aSPaolo Bonzini void pcie_add_capability(PCIDevice *dev, 1340d09e41aSPaolo Bonzini uint16_t cap_id, uint8_t cap_ver, 1350d09e41aSPaolo Bonzini uint16_t offset, uint16_t size); 136727b4866SAlex Williamson void pcie_sync_bridge_lnk(PCIDevice *dev); 1370d09e41aSPaolo Bonzini 138db891a9bSKnut Omang void pcie_acs_init(PCIDevice *dev, uint16_t offset); 139db891a9bSKnut Omang void pcie_acs_reset(PCIDevice *dev); 140db891a9bSKnut Omang 141445416e3SAkihiko Odaki void pcie_ari_init(PCIDevice *dev, uint16_t offset); 142b56b9285SDmitry Fleytman void pcie_dev_ser_num_init(PCIDevice *dev, uint16_t offset, uint64_t ser_num); 143d83f46d1SJason Wang void pcie_ats_init(PCIDevice *dev, uint16_t offset, bool aligned); 144*ea3f0ebcSJonathan Cameron void pcie_cap_fill_link_ep_usp(PCIDevice *dev, PCIExpLinkWidth width, 145*ea3f0ebcSJonathan Cameron PCIExpLinkSpeed speed); 1460d09e41aSPaolo Bonzini 147b9731850SDavid Hildenbrand void pcie_cap_slot_pre_plug_cb(HotplugHandler *hotplug_dev, DeviceState *dev, 148b9731850SDavid Hildenbrand Error **errp); 1495571727aSDavid Hildenbrand void pcie_cap_slot_plug_cb(HotplugHandler *hotplug_dev, DeviceState *dev, 150a66e657eSIgor Mammedov Error **errp); 151a1952d01SDavid Hildenbrand void pcie_cap_slot_unplug_cb(HotplugHandler *hotplug_dev, DeviceState *dev, 152a1952d01SDavid Hildenbrand Error **errp); 1535571727aSDavid Hildenbrand void pcie_cap_slot_unplug_request_cb(HotplugHandler *hotplug_dev, 15414d5a28fSIgor Mammedov DeviceState *dev, Error **errp); 1550d09e41aSPaolo Bonzini #endif /* QEMU_PCIE_H */ 156