xref: /openbmc/qemu/include/hw/pci-host/spapr.h (revision 6b829602e2f10f301ff8508f3a6850a0e913142c)
10d09e41aSPaolo Bonzini /*
20d09e41aSPaolo Bonzini  * QEMU SPAPR PCI BUS definitions
30d09e41aSPaolo Bonzini  *
40d09e41aSPaolo Bonzini  * Copyright (c) 2011 Alexey Kardashevskiy <aik@au1.ibm.com>
50d09e41aSPaolo Bonzini  *
60d09e41aSPaolo Bonzini  * This library is free software; you can redistribute it and/or
70d09e41aSPaolo Bonzini  * modify it under the terms of the GNU Lesser General Public
80d09e41aSPaolo Bonzini  * License as published by the Free Software Foundation; either
961f3c91aSChetan Pant  * version 2.1 of the License, or (at your option) any later version.
100d09e41aSPaolo Bonzini  *
110d09e41aSPaolo Bonzini  * This library is distributed in the hope that it will be useful,
120d09e41aSPaolo Bonzini  * but WITHOUT ANY WARRANTY; without even the implied warranty of
130d09e41aSPaolo Bonzini  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
140d09e41aSPaolo Bonzini  * Lesser General Public License for more details.
150d09e41aSPaolo Bonzini  *
160d09e41aSPaolo Bonzini  * You should have received a copy of the GNU Lesser General Public
170d09e41aSPaolo Bonzini  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
180d09e41aSPaolo Bonzini  */
190d09e41aSPaolo Bonzini 
20121d0712SMarkus Armbruster #ifndef PCI_HOST_SPAPR_H
21121d0712SMarkus Armbruster #define PCI_HOST_SPAPR_H
220d09e41aSPaolo Bonzini 
2320668fdeSMarkus Armbruster #include "hw/ppc/spapr.h"
240d09e41aSPaolo Bonzini #include "hw/pci/pci.h"
250d09e41aSPaolo Bonzini #include "hw/pci/pci_host.h"
260d09e41aSPaolo Bonzini #include "hw/ppc/xics.h"
27db1015e9SEduardo Habkost #include "qom/object.h"
280d09e41aSPaolo Bonzini 
290d09e41aSPaolo Bonzini #define TYPE_SPAPR_PCI_HOST_BRIDGE "spapr-pci-host-bridge"
300d09e41aSPaolo Bonzini 
318063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(SpaprPhbState, SPAPR_PCI_HOST_BRIDGE)
320d09e41aSPaolo Bonzini 
33ae4de14cSAlexey Kardashevskiy #define SPAPR_PCI_DMA_MAX_WINDOWS    2
34ae4de14cSAlexey Kardashevskiy 
35da6ccee4SAlexey Kardashevskiy 
36572ebd08SGreg Kurz typedef struct SpaprPciMsi {
379a321e92SAlexey Kardashevskiy     uint32_t first_irq;
389a321e92SAlexey Kardashevskiy     uint32_t num;
39572ebd08SGreg Kurz } SpaprPciMsi;
409a321e92SAlexey Kardashevskiy 
41572ebd08SGreg Kurz typedef struct SpaprPciMsiMig {
429a321e92SAlexey Kardashevskiy     uint32_t key;
43572ebd08SGreg Kurz     SpaprPciMsi value;
44572ebd08SGreg Kurz } SpaprPciMsiMig;
45572ebd08SGreg Kurz 
46572ebd08SGreg Kurz typedef struct SpaprPciLsi {
47572ebd08SGreg Kurz     uint32_t irq;
48572ebd08SGreg Kurz } SpaprPciLsi;
49572ebd08SGreg Kurz 
50ce2918cbSDavid Gibson struct SpaprPhbState {
510d09e41aSPaolo Bonzini     PCIHostState parent_obj;
520d09e41aSPaolo Bonzini 
533e4ac968SDavid Gibson     uint32_t index;
540d09e41aSPaolo Bonzini     uint64_t buid;
550d09e41aSPaolo Bonzini     char *dtbusname;
560d09e41aSPaolo Bonzini 
570d09e41aSPaolo Bonzini     MemoryRegion memspace, iospace;
58daa23699SDavid Gibson     hwaddr mem_win_addr, mem_win_size, mem64_win_addr, mem64_win_size;
59daa23699SDavid Gibson     uint64_t mem64_win_pciaddr;
60daa23699SDavid Gibson     hwaddr io_win_addr, io_win_size;
61daa23699SDavid Gibson     MemoryRegion mem32window, mem64window, iowindow, msiwindow;
620d09e41aSPaolo Bonzini 
63ae4de14cSAlexey Kardashevskiy     uint32_t dma_liobn[SPAPR_PCI_DMA_MAX_WINDOWS];
64f93caaacSDavid Gibson     hwaddr dma_win_addr, dma_win_size;
65e00387d5SAvi Kivity     AddressSpace iommu_as;
66cca7fad5SAlexey Kardashevskiy     MemoryRegion iommu_root;
670d09e41aSPaolo Bonzini 
68572ebd08SGreg Kurz     SpaprPciLsi lsi_table[PCI_NUM_PINS];
690d09e41aSPaolo Bonzini 
709a321e92SAlexey Kardashevskiy     GHashTable *msi;
719a321e92SAlexey Kardashevskiy     /* Temporary cache for migration purposes */
729a321e92SAlexey Kardashevskiy     int32_t msi_devs_num;
73572ebd08SGreg Kurz     SpaprPciMsiMig *msi_devs;
740d09e41aSPaolo Bonzini 
75ce2918cbSDavid Gibson     QLIST_ENTRY(SpaprPhbState) list;
76ae4de14cSAlexey Kardashevskiy 
77ae4de14cSAlexey Kardashevskiy     bool ddw_enabled;
78ae4de14cSAlexey Kardashevskiy     uint64_t page_size_mask;
79ae4de14cSAlexey Kardashevskiy     uint64_t dma64_win_addr;
804814401fSAlexey Kardashevskiy 
814814401fSAlexey Kardashevskiy     uint32_t numa_node;
825c4537bdSDavid Gibson 
8382516263SDavid Gibson     bool pcie_ecs; /* Allow access to PCIe extended config space? */
8482516263SDavid Gibson 
855c4537bdSDavid Gibson     /* Fields for migration compatibility hacks */
86a6030d7eSReza Arbab     bool pre_5_1_assoc;
87da6ccee4SAlexey Kardashevskiy };
880d09e41aSPaolo Bonzini 
89b194df47SAlexey Kardashevskiy #define SPAPR_PCI_MEM_WIN_BUS_OFFSET 0x80000000ULL
90daa23699SDavid Gibson #define SPAPR_PCI_MEM32_WIN_SIZE     \
91daa23699SDavid Gibson     ((1ULL << 32) - SPAPR_PCI_MEM_WIN_BUS_OFFSET)
92357d1e3bSDavid Gibson #define SPAPR_PCI_MEM64_WIN_SIZE     0x10000000000ULL /* 1 TiB */
93b194df47SAlexey Kardashevskiy 
941da85c2aSGreg Kurz /* All PCI outbound windows will be within this range */
95357d1e3bSDavid Gibson #define SPAPR_PCI_BASE               (1ULL << 45) /* 32 TiB */
96357d1e3bSDavid Gibson #define SPAPR_PCI_LIMIT              (1ULL << 46) /* 64 TiB */
97357d1e3bSDavid Gibson 
981da85c2aSGreg Kurz #define SPAPR_MAX_PHBS ((SPAPR_PCI_LIMIT - SPAPR_PCI_BASE) / \
991da85c2aSGreg Kurz                         SPAPR_PCI_MEM64_WIN_SIZE - 1)
1001da85c2aSGreg Kurz 
1010d09e41aSPaolo Bonzini #define SPAPR_PCI_IO_WIN_SIZE        0x10000
102f1c2dc7cSAlexey Kardashevskiy 
103f1c2dc7cSAlexey Kardashevskiy #define SPAPR_PCI_MSI_WINDOW         0x40000000000ULL
1040d09e41aSPaolo Bonzini 
1058cbe71ecSDavid Gibson int spapr_dt_phb(SpaprMachineState *spapr, SpaprPhbState *phb,
1068cbe71ecSDavid Gibson                  uint32_t intc_phandle, void *fdt, int *node_offset);
1070d09e41aSPaolo Bonzini 
1080d09e41aSPaolo Bonzini void spapr_pci_rtas_init(void);
1090d09e41aSPaolo Bonzini 
110ce2918cbSDavid Gibson SpaprPhbState *spapr_pci_find_phb(SpaprMachineState *spapr, uint64_t buid);
111ce2918cbSDavid Gibson PCIDevice *spapr_pci_find_dev(SpaprMachineState *spapr, uint64_t buid,
11246c5874eSAlexey Kardashevskiy                               uint32_t config_addr);
11346c5874eSAlexey Kardashevskiy 
11446fd0299SGreg Kurz /* DRC callbacks */
11531834723SDaniel Henrique Barboza void spapr_phb_remove_pci_device_cb(DeviceState *dev);
116ce2918cbSDavid Gibson int spapr_pci_dt_populate(SpaprDrc *drc, SpaprMachineState *spapr,
11746fd0299SGreg Kurz                           void *fdt, int *fdt_start_offset, Error **errp);
11831834723SDaniel Henrique Barboza 
119fbb4e983SDavid Gibson /* VFIO EEH hooks */
120fbb4e983SDavid Gibson #ifdef CONFIG_LINUX
121ce2918cbSDavid Gibson bool spapr_phb_eeh_available(SpaprPhbState *sphb);
122ce2918cbSDavid Gibson int spapr_phb_vfio_eeh_set_option(SpaprPhbState *sphb,
123fbb4e983SDavid Gibson                                   unsigned int addr, int option);
124ce2918cbSDavid Gibson int spapr_phb_vfio_eeh_get_state(SpaprPhbState *sphb, int *state);
125ce2918cbSDavid Gibson int spapr_phb_vfio_eeh_reset(SpaprPhbState *sphb, int option);
126ce2918cbSDavid Gibson int spapr_phb_vfio_eeh_configure(SpaprPhbState *sphb);
127fbb4e983SDavid Gibson void spapr_phb_vfio_reset(DeviceState *qdev);
128fbb4e983SDavid Gibson #else
spapr_phb_eeh_available(SpaprPhbState * sphb)129ce2918cbSDavid Gibson static inline bool spapr_phb_eeh_available(SpaprPhbState *sphb)
130c1fa017cSDavid Gibson {
131c1fa017cSDavid Gibson     return false;
132c1fa017cSDavid Gibson }
spapr_phb_vfio_eeh_set_option(SpaprPhbState * sphb,unsigned int addr,int option)133ce2918cbSDavid Gibson static inline int spapr_phb_vfio_eeh_set_option(SpaprPhbState *sphb,
134fbb4e983SDavid Gibson                                                 unsigned int addr, int option)
135fbb4e983SDavid Gibson {
136fbb4e983SDavid Gibson     return RTAS_OUT_HW_ERROR;
137fbb4e983SDavid Gibson }
spapr_phb_vfio_eeh_get_state(SpaprPhbState * sphb,int * state)138ce2918cbSDavid Gibson static inline int spapr_phb_vfio_eeh_get_state(SpaprPhbState *sphb,
139fbb4e983SDavid Gibson                                                int *state)
140fbb4e983SDavid Gibson {
141fbb4e983SDavid Gibson     return RTAS_OUT_HW_ERROR;
142fbb4e983SDavid Gibson }
spapr_phb_vfio_eeh_reset(SpaprPhbState * sphb,int option)143ce2918cbSDavid Gibson static inline int spapr_phb_vfio_eeh_reset(SpaprPhbState *sphb, int option)
144fbb4e983SDavid Gibson {
145fbb4e983SDavid Gibson     return RTAS_OUT_HW_ERROR;
146fbb4e983SDavid Gibson }
spapr_phb_vfio_eeh_configure(SpaprPhbState * sphb)147ce2918cbSDavid Gibson static inline int spapr_phb_vfio_eeh_configure(SpaprPhbState *sphb)
148fbb4e983SDavid Gibson {
149fbb4e983SDavid Gibson     return RTAS_OUT_HW_ERROR;
150fbb4e983SDavid Gibson }
spapr_phb_vfio_reset(DeviceState * qdev)151fbb4e983SDavid Gibson static inline void spapr_phb_vfio_reset(DeviceState *qdev)
152fbb4e983SDavid Gibson {
153fbb4e983SDavid Gibson }
154fbb4e983SDavid Gibson #endif
155fbb4e983SDavid Gibson 
156ce2918cbSDavid Gibson void spapr_phb_dma_reset(SpaprPhbState *sphb);
157b3162f22SAlexey Kardashevskiy 
spapr_phb_windows_supported(SpaprPhbState * sphb)158ce2918cbSDavid Gibson static inline unsigned spapr_phb_windows_supported(SpaprPhbState *sphb)
159ef28b98dSGreg Kurz {
160ef28b98dSGreg Kurz     return sphb->ddw_enabled ? SPAPR_PCI_DMA_MAX_WINDOWS : 1;
161ef28b98dSGreg Kurz }
162ef28b98dSGreg Kurz 
163*040bdafcSGreg Kurz char *spapr_pci_fw_dev_name(PCIDevice *dev);
164*040bdafcSGreg Kurz 
165121d0712SMarkus Armbruster #endif /* PCI_HOST_SPAPR_H */
166