1f49856d4SPeter Crosthwaite /* 2f49856d4SPeter Crosthwaite * QEMU Cadence GEM emulation 3f49856d4SPeter Crosthwaite * 4f49856d4SPeter Crosthwaite * Copyright (c) 2011 Xilinx, Inc. 5f49856d4SPeter Crosthwaite * 6f49856d4SPeter Crosthwaite * Permission is hereby granted, free of charge, to any person obtaining a copy 7f49856d4SPeter Crosthwaite * of this software and associated documentation files (the "Software"), to deal 8f49856d4SPeter Crosthwaite * in the Software without restriction, including without limitation the rights 9f49856d4SPeter Crosthwaite * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 10f49856d4SPeter Crosthwaite * copies of the Software, and to permit persons to whom the Software is 11f49856d4SPeter Crosthwaite * furnished to do so, subject to the following conditions: 12f49856d4SPeter Crosthwaite * 13f49856d4SPeter Crosthwaite * The above copyright notice and this permission notice shall be included in 14f49856d4SPeter Crosthwaite * all copies or substantial portions of the Software. 15f49856d4SPeter Crosthwaite * 16f49856d4SPeter Crosthwaite * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17f49856d4SPeter Crosthwaite * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18f49856d4SPeter Crosthwaite * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19f49856d4SPeter Crosthwaite * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 20f49856d4SPeter Crosthwaite * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 21f49856d4SPeter Crosthwaite * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 22f49856d4SPeter Crosthwaite * THE SOFTWARE. 23f49856d4SPeter Crosthwaite */ 24f49856d4SPeter Crosthwaite 25f49856d4SPeter Crosthwaite #ifndef CADENCE_GEM_H 260553d895SMarkus Armbruster #define CADENCE_GEM_H 27db1015e9SEduardo Habkost #include "qom/object.h" 28f49856d4SPeter Crosthwaite 29f49856d4SPeter Crosthwaite #define TYPE_CADENCE_GEM "cadence_gem" 30*8063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(CadenceGEMState, CADENCE_GEM) 31f49856d4SPeter Crosthwaite 32f49856d4SPeter Crosthwaite #include "net/net.h" 33f49856d4SPeter Crosthwaite #include "hw/sysbus.h" 34f49856d4SPeter Crosthwaite 35e8e49943SAlistair Francis #define CADENCE_GEM_MAXREG (0x00000800 / 4) /* Last valid GEM address */ 36f49856d4SPeter Crosthwaite 378568313fSEdgar E. Iglesias /* Max number of words in a DMA descriptor. */ 38e48fdd9dSEdgar E. Iglesias #define DESC_MAX_NUM_WORDS 6 398568313fSEdgar E. Iglesias 402bf57f73SAlistair Francis #define MAX_PRIORITY_QUEUES 8 41e8e49943SAlistair Francis #define MAX_TYPE1_SCREENERS 16 42e8e49943SAlistair Francis #define MAX_TYPE2_SCREENERS 16 432bf57f73SAlistair Francis 447ca151c3SSai Pavan Boddu #define MAX_JUMBO_FRAME_SIZE_MASK 0x3FFF 457ca151c3SSai Pavan Boddu #define MAX_FRAME_SIZE MAX_JUMBO_FRAME_SIZE_MASK 4624d62fd5SSai Pavan Boddu 47db1015e9SEduardo Habkost struct CadenceGEMState { 48f49856d4SPeter Crosthwaite /*< private >*/ 49f49856d4SPeter Crosthwaite SysBusDevice parent_obj; 50f49856d4SPeter Crosthwaite 51f49856d4SPeter Crosthwaite /*< public >*/ 52f49856d4SPeter Crosthwaite MemoryRegion iomem; 5384aec8efSEdgar E. Iglesias MemoryRegion *dma_mr; 5484aec8efSEdgar E. Iglesias AddressSpace dma_as; 55f49856d4SPeter Crosthwaite NICState *nic; 56f49856d4SPeter Crosthwaite NICConf conf; 572bf57f73SAlistair Francis qemu_irq irq[MAX_PRIORITY_QUEUES]; 582bf57f73SAlistair Francis 592bf57f73SAlistair Francis /* Static properties */ 602bf57f73SAlistair Francis uint8_t num_priority_queues; 61e8e49943SAlistair Francis uint8_t num_type1_screeners; 62e8e49943SAlistair Francis uint8_t num_type2_screeners; 63a5517666SAlistair Francis uint32_t revision; 647ca151c3SSai Pavan Boddu uint16_t jumbo_max_len; 65f49856d4SPeter Crosthwaite 66f49856d4SPeter Crosthwaite /* GEM registers backing store */ 67f49856d4SPeter Crosthwaite uint32_t regs[CADENCE_GEM_MAXREG]; 68f49856d4SPeter Crosthwaite /* Mask of register bits which are write only */ 69f49856d4SPeter Crosthwaite uint32_t regs_wo[CADENCE_GEM_MAXREG]; 70f49856d4SPeter Crosthwaite /* Mask of register bits which are read only */ 71f49856d4SPeter Crosthwaite uint32_t regs_ro[CADENCE_GEM_MAXREG]; 72f49856d4SPeter Crosthwaite /* Mask of register bits which are clear on read */ 73f49856d4SPeter Crosthwaite uint32_t regs_rtc[CADENCE_GEM_MAXREG]; 74f49856d4SPeter Crosthwaite /* Mask of register bits which are write 1 to clear */ 75f49856d4SPeter Crosthwaite uint32_t regs_w1c[CADENCE_GEM_MAXREG]; 76f49856d4SPeter Crosthwaite 7764ac1363SBin Meng /* PHY address */ 7864ac1363SBin Meng uint8_t phy_addr; 79f49856d4SPeter Crosthwaite /* PHY registers backing store */ 80f49856d4SPeter Crosthwaite uint16_t phy_regs[32]; 81f49856d4SPeter Crosthwaite 82f49856d4SPeter Crosthwaite uint8_t phy_loop; /* Are we in phy loopback? */ 83f49856d4SPeter Crosthwaite 84f49856d4SPeter Crosthwaite /* The current DMA descriptor pointers */ 852bf57f73SAlistair Francis uint32_t rx_desc_addr[MAX_PRIORITY_QUEUES]; 862bf57f73SAlistair Francis uint32_t tx_desc_addr[MAX_PRIORITY_QUEUES]; 87f49856d4SPeter Crosthwaite 88f49856d4SPeter Crosthwaite uint8_t can_rx_state; /* Debug only */ 89f49856d4SPeter Crosthwaite 9024d62fd5SSai Pavan Boddu uint8_t tx_packet[MAX_FRAME_SIZE]; 9124d62fd5SSai Pavan Boddu uint8_t rx_packet[MAX_FRAME_SIZE]; 928568313fSEdgar E. Iglesias uint32_t rx_desc[MAX_PRIORITY_QUEUES][DESC_MAX_NUM_WORDS]; 93f49856d4SPeter Crosthwaite 94f49856d4SPeter Crosthwaite bool sar_active[4]; 95db1015e9SEduardo Habkost }; 96f49856d4SPeter Crosthwaite 97f49856d4SPeter Crosthwaite #endif 98