xref: /openbmc/qemu/include/hw/intc/armv7m_nvic.h (revision db1015e92e04835c9eb50c29625fe566d1202dbd)
1d2db1de6SPeter Maydell /*
2d2db1de6SPeter Maydell  * ARMv7M NVIC object
3d2db1de6SPeter Maydell  *
4d2db1de6SPeter Maydell  * Copyright (c) 2017 Linaro Ltd
5d2db1de6SPeter Maydell  * Written by Peter Maydell <peter.maydell@linaro.org>
6d2db1de6SPeter Maydell  *
7d2db1de6SPeter Maydell  * This code is licensed under the GPL version 2 or later.
8d2db1de6SPeter Maydell  */
9d2db1de6SPeter Maydell 
10d2db1de6SPeter Maydell #ifndef HW_ARM_ARMV7M_NVIC_H
11d2db1de6SPeter Maydell #define HW_ARM_ARMV7M_NVIC_H
12d2db1de6SPeter Maydell 
13d2db1de6SPeter Maydell #include "target/arm/cpu.h"
14d2db1de6SPeter Maydell #include "hw/sysbus.h"
15d2db1de6SPeter Maydell #include "hw/timer/armv7m_systick.h"
16*db1015e9SEduardo Habkost #include "qom/object.h"
17d2db1de6SPeter Maydell 
18d2db1de6SPeter Maydell #define TYPE_NVIC "armv7m_nvic"
19d2db1de6SPeter Maydell 
20*db1015e9SEduardo Habkost typedef struct NVICState NVICState;
21d2db1de6SPeter Maydell #define NVIC(obj) \
22d2db1de6SPeter Maydell     OBJECT_CHECK(NVICState, (obj), TYPE_NVIC)
23d2db1de6SPeter Maydell 
24d2db1de6SPeter Maydell /* Highest permitted number of exceptions (architectural limit) */
25d2db1de6SPeter Maydell #define NVIC_MAX_VECTORS 512
2617906a16SPeter Maydell /* Number of internal exceptions */
2717906a16SPeter Maydell #define NVIC_INTERNAL_VECTORS 16
28d2db1de6SPeter Maydell 
29d2db1de6SPeter Maydell typedef struct VecInfo {
30d2db1de6SPeter Maydell     /* Exception priorities can range from -3 to 255; only the unmodifiable
31d2db1de6SPeter Maydell      * priority values for RESET, NMI and HardFault can be negative.
32d2db1de6SPeter Maydell      */
33d2db1de6SPeter Maydell     int16_t prio;
34d2db1de6SPeter Maydell     uint8_t enabled;
35d2db1de6SPeter Maydell     uint8_t pending;
36d2db1de6SPeter Maydell     uint8_t active;
37d2db1de6SPeter Maydell     uint8_t level; /* exceptions <=15 never set level */
38d2db1de6SPeter Maydell } VecInfo;
39d2db1de6SPeter Maydell 
40*db1015e9SEduardo Habkost struct NVICState {
41d2db1de6SPeter Maydell     /*< private >*/
42d2db1de6SPeter Maydell     SysBusDevice parent_obj;
43d2db1de6SPeter Maydell     /*< public >*/
44d2db1de6SPeter Maydell 
45d2db1de6SPeter Maydell     ARMCPU *cpu;
46d2db1de6SPeter Maydell 
47d2db1de6SPeter Maydell     VecInfo vectors[NVIC_MAX_VECTORS];
4817906a16SPeter Maydell     /* If the v8M security extension is implemented, some of the internal
4917906a16SPeter Maydell      * exceptions are banked between security states (ie there exists both
5017906a16SPeter Maydell      * a Secure and a NonSecure version of the exception and its state):
5117906a16SPeter Maydell      *  HardFault, MemManage, UsageFault, SVCall, PendSV, SysTick (R_PJHV)
5217906a16SPeter Maydell      * The rest (including all the external exceptions) are not banked, though
5317906a16SPeter Maydell      * they may be configurable to target either Secure or NonSecure state.
5417906a16SPeter Maydell      * We store the secure exception state in sec_vectors[] for the banked
5517906a16SPeter Maydell      * exceptions, and otherwise use only vectors[] (including for exceptions
5617906a16SPeter Maydell      * like SecureFault that unconditionally target Secure state).
5717906a16SPeter Maydell      * Entries in sec_vectors[] for non-banked exception numbers are unused.
5817906a16SPeter Maydell      */
5917906a16SPeter Maydell     VecInfo sec_vectors[NVIC_INTERNAL_VECTORS];
603b2e9344SPeter Maydell     /* The PRIGROUP field in AIRCR is banked */
613b2e9344SPeter Maydell     uint32_t prigroup[M_REG_NUM_BANKS];
62c4379b48SJulia Suvorova     uint8_t num_prio_bits;
63d2db1de6SPeter Maydell 
64e1be0a57SPeter Maydell     /* v8M NVIC_ITNS state (stored as a bool per bit) */
65e1be0a57SPeter Maydell     bool itns[NVIC_MAX_VECTORS];
66e1be0a57SPeter Maydell 
67e93bc2acSPeter Maydell     /* The following fields are all cached state that can be recalculated
68e93bc2acSPeter Maydell      * from the vectors[] and sec_vectors[] arrays and the prigroup field:
69e93bc2acSPeter Maydell      *  - vectpending
70e93bc2acSPeter Maydell      *  - vectpending_is_secure
71e93bc2acSPeter Maydell      *  - exception_prio
725255fcf8SPeter Maydell      *  - vectpending_prio
73d2db1de6SPeter Maydell      */
74d2db1de6SPeter Maydell     unsigned int vectpending; /* highest prio pending enabled exception */
75e93bc2acSPeter Maydell     /* true if vectpending is a banked secure exception, ie it is in
76e93bc2acSPeter Maydell      * sec_vectors[] rather than vectors[]
77e93bc2acSPeter Maydell      */
78e93bc2acSPeter Maydell     bool vectpending_is_s_banked;
79d2db1de6SPeter Maydell     int exception_prio; /* group prio of the highest prio active exception */
805255fcf8SPeter Maydell     int vectpending_prio; /* group prio of the exeception in vectpending */
81d2db1de6SPeter Maydell 
82d2db1de6SPeter Maydell     MemoryRegion sysregmem;
83f104919dSPeter Maydell     MemoryRegion sysreg_ns_mem;
8427f26bfeSPeter Maydell     MemoryRegion systickmem;
8527f26bfeSPeter Maydell     MemoryRegion systick_ns_mem;
86d2db1de6SPeter Maydell     MemoryRegion container;
87d2db1de6SPeter Maydell 
88d2db1de6SPeter Maydell     uint32_t num_irq;
89d2db1de6SPeter Maydell     qemu_irq excpout;
90d2db1de6SPeter Maydell     qemu_irq sysresetreq;
91d2db1de6SPeter Maydell 
9227f26bfeSPeter Maydell     SysTickState systick[M_REG_NUM_BANKS];
93*db1015e9SEduardo Habkost };
94d2db1de6SPeter Maydell 
95d2db1de6SPeter Maydell #endif
96