183728796SAndreas Färber /* 283728796SAndreas Färber * ARM GIC support 383728796SAndreas Färber * 483728796SAndreas Färber * Copyright (c) 2012 Linaro Limited 583728796SAndreas Färber * Written by Peter Maydell 683728796SAndreas Färber * 783728796SAndreas Färber * This program is free software; you can redistribute it and/or modify 883728796SAndreas Färber * it under the terms of the GNU General Public License as published by 983728796SAndreas Färber * the Free Software Foundation, either version 2 of the License, or 1083728796SAndreas Färber * (at your option) any later version. 1183728796SAndreas Färber * 1283728796SAndreas Färber * This program is distributed in the hope that it will be useful, 1383728796SAndreas Färber * but WITHOUT ANY WARRANTY; without even the implied warranty of 1483728796SAndreas Färber * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 1583728796SAndreas Färber * GNU General Public License for more details. 1683728796SAndreas Färber * 1783728796SAndreas Färber * You should have received a copy of the GNU General Public License along 1883728796SAndreas Färber * with this program; if not, see <http://www.gnu.org/licenses/>. 1983728796SAndreas Färber */ 2083728796SAndreas Färber 21*48314d83SPeter Maydell /* 22*48314d83SPeter Maydell * QEMU interface: 23*48314d83SPeter Maydell * + QOM property "num-cpu": number of CPUs to support 24*48314d83SPeter Maydell * + QOM property "num-irq": number of IRQs (including both SPIs and PPIs) 25*48314d83SPeter Maydell * + QOM property "revision": GIC version (1 or 2), or 0 for the 11MPCore GIC 26*48314d83SPeter Maydell * + QOM property "has-security-extensions": set true if the GIC should 27*48314d83SPeter Maydell * implement the security extensions 28*48314d83SPeter Maydell * + QOM property "has-virtualization-extensions": set true if the GIC should 29*48314d83SPeter Maydell * implement the virtualization extensions 30*48314d83SPeter Maydell * + unnamed GPIO inputs: (where P is number of SPIs, i.e. num-irq - 32) 31*48314d83SPeter Maydell * [0..P-1] SPIs 32*48314d83SPeter Maydell * [P..P+31] PPIs for CPU 0 33*48314d83SPeter Maydell * [P+32..P+63] PPIs for CPU 1 34*48314d83SPeter Maydell * ... 35*48314d83SPeter Maydell * + sysbus IRQs: (in order; number will vary depending on number of cores) 36*48314d83SPeter Maydell * - IRQ for CPU 0 37*48314d83SPeter Maydell * - IRQ for CPU 1 38*48314d83SPeter Maydell * ... 39*48314d83SPeter Maydell * - FIQ for CPU 0 40*48314d83SPeter Maydell * - FIQ for CPU 1 41*48314d83SPeter Maydell * ... 42*48314d83SPeter Maydell * - VIRQ for CPU 0 (exists even if virt extensions not present) 43*48314d83SPeter Maydell * - VIRQ for CPU 1 (exists even if virt extensions not present) 44*48314d83SPeter Maydell * ... 45*48314d83SPeter Maydell * - VFIQ for CPU 0 (exists even if virt extensions not present) 46*48314d83SPeter Maydell * - VFIQ for CPU 1 (exists even if virt extensions not present) 47*48314d83SPeter Maydell * ... 48*48314d83SPeter Maydell * - maintenance IRQ for CPU i/f 0 (only if virt extensions present) 49*48314d83SPeter Maydell * - maintenance IRQ for CPU i/f 1 (only if virt extensions present) 50*48314d83SPeter Maydell * + sysbus MMIO regions: (in order; numbers will vary depending on 51*48314d83SPeter Maydell * whether virtualization extensions are present and on number of cores) 52*48314d83SPeter Maydell * - distributor registers (GICD*) 53*48314d83SPeter Maydell * - CPU interface for the accessing core (GICC*) 54*48314d83SPeter Maydell * - virtual interface control registers (GICH*) (only if virt extns present) 55*48314d83SPeter Maydell * - virtual CPU interface for the accessing core (GICV*) (only if virt) 56*48314d83SPeter Maydell * - CPU 0 CPU interface registers 57*48314d83SPeter Maydell * - CPU 1 CPU interface registers 58*48314d83SPeter Maydell * ... 59*48314d83SPeter Maydell * - CPU 0 virtual interface control registers (only if virt extns present) 60*48314d83SPeter Maydell * - CPU 1 virtual interface control registers (only if virt extns present) 61*48314d83SPeter Maydell * ... 62*48314d83SPeter Maydell */ 63*48314d83SPeter Maydell 6483728796SAndreas Färber #ifndef HW_ARM_GIC_H 6583728796SAndreas Färber #define HW_ARM_GIC_H 6683728796SAndreas Färber 6783728796SAndreas Färber #include "arm_gic_common.h" 6883728796SAndreas Färber 69c8efd802SAndrew Jones /* Number of SGI target-list bits */ 70c8efd802SAndrew Jones #define GIC_TARGETLIST_BITS 8 71c8efd802SAndrew Jones 7283728796SAndreas Färber #define TYPE_ARM_GIC "arm_gic" 7383728796SAndreas Färber #define ARM_GIC(obj) \ 7483728796SAndreas Färber OBJECT_CHECK(GICState, (obj), TYPE_ARM_GIC) 7583728796SAndreas Färber #define ARM_GIC_CLASS(klass) \ 7683728796SAndreas Färber OBJECT_CLASS_CHECK(ARMGICClass, (klass), TYPE_ARM_GIC) 7783728796SAndreas Färber #define ARM_GIC_GET_CLASS(obj) \ 7883728796SAndreas Färber OBJECT_GET_CLASS(ARMGICClass, (obj), TYPE_ARM_GIC) 7983728796SAndreas Färber 8083728796SAndreas Färber typedef struct ARMGICClass { 8183728796SAndreas Färber /*< private >*/ 8283728796SAndreas Färber ARMGICCommonClass parent_class; 8383728796SAndreas Färber /*< public >*/ 8483728796SAndreas Färber 8583728796SAndreas Färber DeviceRealize parent_realize; 8683728796SAndreas Färber } ARMGICClass; 8783728796SAndreas Färber 8883728796SAndreas Färber #endif 89