1 /* 2 * Xilinx Zynq MPSoC emulation 3 * 4 * Copyright (C) 2015 Xilinx Inc 5 * Written by Peter Crosthwaite <peter.crosthwaite@xilinx.com> 6 * 7 * This program is free software; you can redistribute it and/or modify it 8 * under the terms of the GNU General Public License as published by the 9 * Free Software Foundation; either version 2 of the License, or 10 * (at your option) any later version. 11 * 12 * This program is distributed in the hope that it will be useful, but WITHOUT 13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License 15 * for more details. 16 */ 17 18 #ifndef XLNX_ZYNQMP_H 19 #define XLNX_ZYNQMP_H 20 21 #include "hw/arm/boot.h" 22 #include "hw/intc/arm_gic.h" 23 #include "hw/net/cadence_gem.h" 24 #include "hw/char/cadence_uart.h" 25 #include "hw/net/xlnx-zynqmp-can.h" 26 #include "hw/ide/ahci.h" 27 #include "hw/sd/sdhci.h" 28 #include "hw/ssi/xilinx_spips.h" 29 #include "hw/dma/xlnx_dpdma.h" 30 #include "hw/dma/xlnx-zdma.h" 31 #include "hw/display/xlnx_dp.h" 32 #include "hw/intc/xlnx-zynqmp-ipi.h" 33 #include "hw/rtc/xlnx-zynqmp-rtc.h" 34 #include "hw/cpu/cluster.h" 35 #include "target/arm/cpu.h" 36 #include "qom/object.h" 37 #include "net/can_emu.h" 38 #include "hw/dma/xlnx_csu_dma.h" 39 #include "hw/nvram/xlnx-bbram.h" 40 41 #define TYPE_XLNX_ZYNQMP "xlnx-zynqmp" 42 OBJECT_DECLARE_SIMPLE_TYPE(XlnxZynqMPState, XLNX_ZYNQMP) 43 44 #define XLNX_ZYNQMP_NUM_APU_CPUS 4 45 #define XLNX_ZYNQMP_NUM_RPU_CPUS 2 46 #define XLNX_ZYNQMP_NUM_GEMS 4 47 #define XLNX_ZYNQMP_NUM_UARTS 2 48 #define XLNX_ZYNQMP_NUM_CAN 2 49 #define XLNX_ZYNQMP_CAN_REF_CLK (24 * 1000 * 1000) 50 #define XLNX_ZYNQMP_NUM_SDHCI 2 51 #define XLNX_ZYNQMP_NUM_SPIS 2 52 #define XLNX_ZYNQMP_NUM_GDMA_CH 8 53 #define XLNX_ZYNQMP_NUM_ADMA_CH 8 54 55 #define XLNX_ZYNQMP_NUM_QSPI_BUS 2 56 #define XLNX_ZYNQMP_NUM_QSPI_BUS_CS 2 57 #define XLNX_ZYNQMP_NUM_QSPI_FLASH 4 58 59 #define XLNX_ZYNQMP_NUM_OCM_BANKS 4 60 #define XLNX_ZYNQMP_OCM_RAM_0_ADDRESS 0xFFFC0000 61 #define XLNX_ZYNQMP_OCM_RAM_SIZE 0x10000 62 63 #define XLNX_ZYNQMP_GIC_REGIONS 6 64 65 /* 66 * ZynqMP maps the ARM GIC regions (GICC, GICD ...) at consecutive 64k offsets 67 * and under-decodes the 64k region. This mirrors the 4k regions to every 4k 68 * aligned address in the 64k region. To implement each GIC region needs a 69 * number of memory region aliases. 70 */ 71 72 #define XLNX_ZYNQMP_GIC_REGION_SIZE 0x1000 73 #define XLNX_ZYNQMP_GIC_ALIASES (0x10000 / XLNX_ZYNQMP_GIC_REGION_SIZE) 74 75 #define XLNX_ZYNQMP_MAX_LOW_RAM_SIZE 0x80000000ull 76 77 #define XLNX_ZYNQMP_MAX_HIGH_RAM_SIZE 0x800000000ull 78 #define XLNX_ZYNQMP_HIGH_RAM_START 0x800000000ull 79 80 #define XLNX_ZYNQMP_MAX_RAM_SIZE (XLNX_ZYNQMP_MAX_LOW_RAM_SIZE + \ 81 XLNX_ZYNQMP_MAX_HIGH_RAM_SIZE) 82 83 /* 84 * Unimplemented mmio regions needed to boot some images. 85 */ 86 #define XLNX_ZYNQMP_NUM_UNIMP_AREAS 1 87 88 struct XlnxZynqMPState { 89 /*< private >*/ 90 DeviceState parent_obj; 91 92 /*< public >*/ 93 CPUClusterState apu_cluster; 94 CPUClusterState rpu_cluster; 95 ARMCPU apu_cpu[XLNX_ZYNQMP_NUM_APU_CPUS]; 96 ARMCPU rpu_cpu[XLNX_ZYNQMP_NUM_RPU_CPUS]; 97 GICState gic; 98 MemoryRegion gic_mr[XLNX_ZYNQMP_GIC_REGIONS][XLNX_ZYNQMP_GIC_ALIASES]; 99 100 MemoryRegion ocm_ram[XLNX_ZYNQMP_NUM_OCM_BANKS]; 101 102 MemoryRegion *ddr_ram; 103 MemoryRegion ddr_ram_low, ddr_ram_high; 104 XlnxBBRam bbram; 105 106 MemoryRegion mr_unimp[XLNX_ZYNQMP_NUM_UNIMP_AREAS]; 107 108 CadenceGEMState gem[XLNX_ZYNQMP_NUM_GEMS]; 109 CadenceUARTState uart[XLNX_ZYNQMP_NUM_UARTS]; 110 XlnxZynqMPCANState can[XLNX_ZYNQMP_NUM_CAN]; 111 SysbusAHCIState sata; 112 SDHCIState sdhci[XLNX_ZYNQMP_NUM_SDHCI]; 113 XilinxSPIPS spi[XLNX_ZYNQMP_NUM_SPIS]; 114 XlnxZynqMPQSPIPS qspi; 115 XlnxDPState dp; 116 XlnxDPDMAState dpdma; 117 XlnxZynqMPIPI ipi; 118 XlnxZynqMPRTC rtc; 119 XlnxZDMA gdma[XLNX_ZYNQMP_NUM_GDMA_CH]; 120 XlnxZDMA adma[XLNX_ZYNQMP_NUM_ADMA_CH]; 121 XlnxCSUDMA qspi_dma; 122 123 char *boot_cpu; 124 ARMCPU *boot_cpu_ptr; 125 126 /* Has the ARM Security extensions? */ 127 bool secure; 128 /* Has the ARM Virtualization extensions? */ 129 bool virt; 130 131 /* CAN bus. */ 132 CanBusState *canbus[XLNX_ZYNQMP_NUM_CAN]; 133 }; 134 135 #endif 136