1 /* 2 * Xilinx Zynq MPSoC emulation 3 * 4 * Copyright (C) 2015 Xilinx Inc 5 * Written by Peter Crosthwaite <peter.crosthwaite@xilinx.com> 6 * 7 * This program is free software; you can redistribute it and/or modify it 8 * under the terms of the GNU General Public License as published by the 9 * Free Software Foundation; either version 2 of the License, or 10 * (at your option) any later version. 11 * 12 * This program is distributed in the hope that it will be useful, but WITHOUT 13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License 15 * for more details. 16 */ 17 18 #ifndef XLNX_ZYNQMP_H 19 #define XLNX_ZYNQMP_H 20 21 #include "hw/arm/boot.h" 22 #include "hw/intc/arm_gic.h" 23 #include "hw/net/cadence_gem.h" 24 #include "hw/char/cadence_uart.h" 25 #include "hw/net/xlnx-zynqmp-can.h" 26 #include "hw/ide/ahci.h" 27 #include "hw/sd/sdhci.h" 28 #include "hw/ssi/xilinx_spips.h" 29 #include "hw/dma/xlnx_dpdma.h" 30 #include "hw/dma/xlnx-zdma.h" 31 #include "hw/display/xlnx_dp.h" 32 #include "hw/intc/xlnx-zynqmp-ipi.h" 33 #include "hw/rtc/xlnx-zynqmp-rtc.h" 34 #include "hw/cpu/cluster.h" 35 #include "target/arm/cpu.h" 36 #include "qom/object.h" 37 #include "net/can_emu.h" 38 #include "hw/dma/xlnx_csu_dma.h" 39 #include "hw/nvram/xlnx-bbram.h" 40 #include "hw/nvram/xlnx-zynqmp-efuse.h" 41 #include "hw/or-irq.h" 42 #include "hw/misc/xlnx-zynqmp-crf.h" 43 44 #define TYPE_XLNX_ZYNQMP "xlnx-zynqmp" 45 OBJECT_DECLARE_SIMPLE_TYPE(XlnxZynqMPState, XLNX_ZYNQMP) 46 47 #define XLNX_ZYNQMP_NUM_APU_CPUS 4 48 #define XLNX_ZYNQMP_NUM_RPU_CPUS 2 49 #define XLNX_ZYNQMP_NUM_GEMS 4 50 #define XLNX_ZYNQMP_NUM_UARTS 2 51 #define XLNX_ZYNQMP_NUM_CAN 2 52 #define XLNX_ZYNQMP_CAN_REF_CLK (24 * 1000 * 1000) 53 #define XLNX_ZYNQMP_NUM_SDHCI 2 54 #define XLNX_ZYNQMP_NUM_SPIS 2 55 #define XLNX_ZYNQMP_NUM_GDMA_CH 8 56 #define XLNX_ZYNQMP_NUM_ADMA_CH 8 57 58 #define XLNX_ZYNQMP_NUM_QSPI_BUS 2 59 #define XLNX_ZYNQMP_NUM_QSPI_BUS_CS 2 60 #define XLNX_ZYNQMP_NUM_QSPI_FLASH 4 61 62 #define XLNX_ZYNQMP_NUM_OCM_BANKS 4 63 #define XLNX_ZYNQMP_OCM_RAM_0_ADDRESS 0xFFFC0000 64 #define XLNX_ZYNQMP_OCM_RAM_SIZE 0x10000 65 66 #define XLNX_ZYNQMP_GIC_REGIONS 6 67 68 /* 69 * ZynqMP maps the ARM GIC regions (GICC, GICD ...) at consecutive 64k offsets 70 * and under-decodes the 64k region. This mirrors the 4k regions to every 4k 71 * aligned address in the 64k region. To implement each GIC region needs a 72 * number of memory region aliases. 73 */ 74 75 #define XLNX_ZYNQMP_GIC_REGION_SIZE 0x1000 76 #define XLNX_ZYNQMP_GIC_ALIASES (0x10000 / XLNX_ZYNQMP_GIC_REGION_SIZE) 77 78 #define XLNX_ZYNQMP_MAX_LOW_RAM_SIZE 0x80000000ull 79 80 #define XLNX_ZYNQMP_MAX_HIGH_RAM_SIZE 0x800000000ull 81 #define XLNX_ZYNQMP_HIGH_RAM_START 0x800000000ull 82 83 #define XLNX_ZYNQMP_MAX_RAM_SIZE (XLNX_ZYNQMP_MAX_LOW_RAM_SIZE + \ 84 XLNX_ZYNQMP_MAX_HIGH_RAM_SIZE) 85 86 /* 87 * Unimplemented mmio regions needed to boot some images. 88 */ 89 #define XLNX_ZYNQMP_NUM_UNIMP_AREAS 2 90 91 struct XlnxZynqMPState { 92 /*< private >*/ 93 DeviceState parent_obj; 94 95 /*< public >*/ 96 CPUClusterState apu_cluster; 97 CPUClusterState rpu_cluster; 98 ARMCPU apu_cpu[XLNX_ZYNQMP_NUM_APU_CPUS]; 99 ARMCPU rpu_cpu[XLNX_ZYNQMP_NUM_RPU_CPUS]; 100 GICState gic; 101 MemoryRegion gic_mr[XLNX_ZYNQMP_GIC_REGIONS][XLNX_ZYNQMP_GIC_ALIASES]; 102 103 MemoryRegion ocm_ram[XLNX_ZYNQMP_NUM_OCM_BANKS]; 104 105 MemoryRegion *ddr_ram; 106 MemoryRegion ddr_ram_low, ddr_ram_high; 107 XlnxBBRam bbram; 108 XlnxEFuse efuse; 109 XlnxZynqMPEFuse efuse_ctrl; 110 111 MemoryRegion mr_unimp[XLNX_ZYNQMP_NUM_UNIMP_AREAS]; 112 113 CadenceGEMState gem[XLNX_ZYNQMP_NUM_GEMS]; 114 CadenceUARTState uart[XLNX_ZYNQMP_NUM_UARTS]; 115 XlnxZynqMPCANState can[XLNX_ZYNQMP_NUM_CAN]; 116 SysbusAHCIState sata; 117 SDHCIState sdhci[XLNX_ZYNQMP_NUM_SDHCI]; 118 XilinxSPIPS spi[XLNX_ZYNQMP_NUM_SPIS]; 119 XlnxZynqMPQSPIPS qspi; 120 XlnxDPState dp; 121 XlnxDPDMAState dpdma; 122 XlnxZynqMPIPI ipi; 123 XlnxZynqMPRTC rtc; 124 XlnxZDMA gdma[XLNX_ZYNQMP_NUM_GDMA_CH]; 125 XlnxZDMA adma[XLNX_ZYNQMP_NUM_ADMA_CH]; 126 XlnxCSUDMA qspi_dma; 127 qemu_or_irq qspi_irq_orgate; 128 XlnxZynqMPCRF crf; 129 130 char *boot_cpu; 131 ARMCPU *boot_cpu_ptr; 132 133 /* Has the ARM Security extensions? */ 134 bool secure; 135 /* Has the ARM Virtualization extensions? */ 136 bool virt; 137 138 /* CAN bus. */ 139 CanBusState *canbus[XLNX_ZYNQMP_NUM_CAN]; 140 }; 141 142 #endif 143