xref: /openbmc/qemu/include/hw/arm/xlnx-zynqmp.h (revision ec150c7e09071bcf51bfaa8071fe23efb6df69f7)
1f0a902f7SPeter Crosthwaite /*
2f0a902f7SPeter Crosthwaite  * Xilinx Zynq MPSoC emulation
3f0a902f7SPeter Crosthwaite  *
4f0a902f7SPeter Crosthwaite  * Copyright (C) 2015 Xilinx Inc
5f0a902f7SPeter Crosthwaite  * Written by Peter Crosthwaite <peter.crosthwaite@xilinx.com>
6f0a902f7SPeter Crosthwaite  *
7f0a902f7SPeter Crosthwaite  * This program is free software; you can redistribute it and/or modify it
8f0a902f7SPeter Crosthwaite  * under the terms of the GNU General Public License as published by the
9f0a902f7SPeter Crosthwaite  * Free Software Foundation; either version 2 of the License, or
10f0a902f7SPeter Crosthwaite  * (at your option) any later version.
11f0a902f7SPeter Crosthwaite  *
12f0a902f7SPeter Crosthwaite  * This program is distributed in the hope that it will be useful, but WITHOUT
13f0a902f7SPeter Crosthwaite  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14f0a902f7SPeter Crosthwaite  * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
15f0a902f7SPeter Crosthwaite  * for more details.
16f0a902f7SPeter Crosthwaite  */
17f0a902f7SPeter Crosthwaite 
18f0a902f7SPeter Crosthwaite #ifndef XLNX_ZYNQMP_H
190553d895SMarkus Armbruster #define XLNX_ZYNQMP_H
20f0a902f7SPeter Crosthwaite 
2112ec8bd5SPeter Maydell #include "hw/arm/boot.h"
227729e1f4SPeter Crosthwaite #include "hw/intc/arm_gic.h"
2314ca2e46SPeter Crosthwaite #include "hw/net/cadence_gem.h"
243bade2a9SPeter Crosthwaite #include "hw/char/cadence_uart.h"
256fdf3282SAlistair Francis #include "hw/ide/pci.h"
266fdf3282SAlistair Francis #include "hw/ide/ahci.h"
2733108e9fSSai Pavan Boddu #include "hw/sd/sdhci.h"
2802d07eb4SAlistair Francis #include "hw/ssi/xilinx_spips.h"
29b93dbcddSKONRAD Frederic #include "hw/dma/xlnx_dpdma.h"
3004965bcaSFrancisco Iglesias #include "hw/dma/xlnx-zdma.h"
31b93dbcddSKONRAD Frederic #include "hw/display/xlnx_dp.h"
320ab7bbc7SAlistair Francis #include "hw/intc/xlnx-zynqmp-ipi.h"
3308b2f15eSAlistair Francis #include "hw/timer/xlnx-zynqmp-rtc.h"
34816fd397SLuc Michel #include "hw/cpu/cluster.h"
35*ec150c7eSMarkus Armbruster #include "target/arm/cpu.h"
36f0a902f7SPeter Crosthwaite 
37f0a902f7SPeter Crosthwaite #define TYPE_XLNX_ZYNQMP "xlnx,zynqmp"
38f0a902f7SPeter Crosthwaite #define XLNX_ZYNQMP(obj) OBJECT_CHECK(XlnxZynqMPState, (obj), \
39f0a902f7SPeter Crosthwaite                                        TYPE_XLNX_ZYNQMP)
40f0a902f7SPeter Crosthwaite 
412e5577bcSPeter Crosthwaite #define XLNX_ZYNQMP_NUM_APU_CPUS 4
42b58850e7SPeter Crosthwaite #define XLNX_ZYNQMP_NUM_RPU_CPUS 2
4314ca2e46SPeter Crosthwaite #define XLNX_ZYNQMP_NUM_GEMS 4
443bade2a9SPeter Crosthwaite #define XLNX_ZYNQMP_NUM_UARTS 2
4533108e9fSSai Pavan Boddu #define XLNX_ZYNQMP_NUM_SDHCI 2
4602d07eb4SAlistair Francis #define XLNX_ZYNQMP_NUM_SPIS 2
4704965bcaSFrancisco Iglesias #define XLNX_ZYNQMP_NUM_GDMA_CH 8
4804965bcaSFrancisco Iglesias #define XLNX_ZYNQMP_NUM_ADMA_CH 8
49f0a902f7SPeter Crosthwaite 
50babc1f30SFrancisco Iglesias #define XLNX_ZYNQMP_NUM_QSPI_BUS 2
51babc1f30SFrancisco Iglesias #define XLNX_ZYNQMP_NUM_QSPI_BUS_CS 2
52babc1f30SFrancisco Iglesias #define XLNX_ZYNQMP_NUM_QSPI_FLASH 4
53babc1f30SFrancisco Iglesias 
546675d719SAlistair Francis #define XLNX_ZYNQMP_NUM_OCM_BANKS 4
556675d719SAlistair Francis #define XLNX_ZYNQMP_OCM_RAM_0_ADDRESS 0xFFFC0000
566675d719SAlistair Francis #define XLNX_ZYNQMP_OCM_RAM_SIZE 0x10000
576675d719SAlistair Francis 
5875b749afSLuc Michel #define XLNX_ZYNQMP_GIC_REGIONS 6
597729e1f4SPeter Crosthwaite 
607729e1f4SPeter Crosthwaite /* ZynqMP maps the ARM GIC regions (GICC, GICD ...) at consecutive 64k offsets
617729e1f4SPeter Crosthwaite  * and under-decodes the 64k region. This mirrors the 4k regions to every 4k
627729e1f4SPeter Crosthwaite  * aligned address in the 64k region. To implement each GIC region needs a
637729e1f4SPeter Crosthwaite  * number of memory region aliases.
647729e1f4SPeter Crosthwaite  */
657729e1f4SPeter Crosthwaite 
6652c16b45SNathan Rossi #define XLNX_ZYNQMP_GIC_REGION_SIZE 0x1000
6775b749afSLuc Michel #define XLNX_ZYNQMP_GIC_ALIASES     (0x10000 / XLNX_ZYNQMP_GIC_REGION_SIZE)
687729e1f4SPeter Crosthwaite 
69dc3b89efSAlistair Francis #define XLNX_ZYNQMP_MAX_LOW_RAM_SIZE    0x80000000ull
70dc3b89efSAlistair Francis 
71dc3b89efSAlistair Francis #define XLNX_ZYNQMP_MAX_HIGH_RAM_SIZE   0x800000000ull
72dc3b89efSAlistair Francis #define XLNX_ZYNQMP_HIGH_RAM_START      0x800000000ull
73dc3b89efSAlistair Francis 
74dc3b89efSAlistair Francis #define XLNX_ZYNQMP_MAX_RAM_SIZE (XLNX_ZYNQMP_MAX_LOW_RAM_SIZE + \
75dc3b89efSAlistair Francis                                   XLNX_ZYNQMP_MAX_HIGH_RAM_SIZE)
76dc3b89efSAlistair Francis 
77f0a902f7SPeter Crosthwaite typedef struct XlnxZynqMPState {
78f0a902f7SPeter Crosthwaite     /*< private >*/
79f0a902f7SPeter Crosthwaite     DeviceState parent_obj;
80f0a902f7SPeter Crosthwaite 
81f0a902f7SPeter Crosthwaite     /*< public >*/
82816fd397SLuc Michel     CPUClusterState apu_cluster;
83816fd397SLuc Michel     CPUClusterState rpu_cluster;
842e5577bcSPeter Crosthwaite     ARMCPU apu_cpu[XLNX_ZYNQMP_NUM_APU_CPUS];
85b58850e7SPeter Crosthwaite     ARMCPU rpu_cpu[XLNX_ZYNQMP_NUM_RPU_CPUS];
867729e1f4SPeter Crosthwaite     GICState gic;
877729e1f4SPeter Crosthwaite     MemoryRegion gic_mr[XLNX_ZYNQMP_GIC_REGIONS][XLNX_ZYNQMP_GIC_ALIASES];
88dc3b89efSAlistair Francis 
896675d719SAlistair Francis     MemoryRegion ocm_ram[XLNX_ZYNQMP_NUM_OCM_BANKS];
906675d719SAlistair Francis 
91dc3b89efSAlistair Francis     MemoryRegion *ddr_ram;
92dc3b89efSAlistair Francis     MemoryRegion ddr_ram_low, ddr_ram_high;
93dc3b89efSAlistair Francis 
9414ca2e46SPeter Crosthwaite     CadenceGEMState gem[XLNX_ZYNQMP_NUM_GEMS];
953bade2a9SPeter Crosthwaite     CadenceUARTState uart[XLNX_ZYNQMP_NUM_UARTS];
966fdf3282SAlistair Francis     SysbusAHCIState sata;
9733108e9fSSai Pavan Boddu     SDHCIState sdhci[XLNX_ZYNQMP_NUM_SDHCI];
9802d07eb4SAlistair Francis     XilinxSPIPS spi[XLNX_ZYNQMP_NUM_SPIS];
99babc1f30SFrancisco Iglesias     XlnxZynqMPQSPIPS qspi;
100b93dbcddSKONRAD Frederic     XlnxDPState dp;
101b93dbcddSKONRAD Frederic     XlnxDPDMAState dpdma;
1020ab7bbc7SAlistair Francis     XlnxZynqMPIPI ipi;
10308b2f15eSAlistair Francis     XlnxZynqMPRTC rtc;
10404965bcaSFrancisco Iglesias     XlnxZDMA gdma[XLNX_ZYNQMP_NUM_GDMA_CH];
10504965bcaSFrancisco Iglesias     XlnxZDMA adma[XLNX_ZYNQMP_NUM_ADMA_CH];
1066396a193SPeter Crosthwaite 
1076396a193SPeter Crosthwaite     char *boot_cpu;
1086396a193SPeter Crosthwaite     ARMCPU *boot_cpu_ptr;
10937d42473SEdgar E. Iglesias 
11037d42473SEdgar E. Iglesias     /* Has the ARM Security extensions?  */
11137d42473SEdgar E. Iglesias     bool secure;
1121946809eSAlistair Francis     /* Has the ARM Virtualization extensions?  */
1131946809eSAlistair Francis     bool virt;
1146ed92b14SEdgar E. Iglesias     /* Has the RPU subsystem?  */
1156ed92b14SEdgar E. Iglesias     bool has_rpu;
116f0a902f7SPeter Crosthwaite }  XlnxZynqMPState;
117f0a902f7SPeter Crosthwaite 
118f0a902f7SPeter Crosthwaite #endif
119