xref: /openbmc/qemu/include/hw/arm/xlnx-zynqmp.h (revision e178113ff6465b55893c2b048b0a4be82a7bbd25)
1f0a902f7SPeter Crosthwaite /*
2f0a902f7SPeter Crosthwaite  * Xilinx Zynq MPSoC emulation
3f0a902f7SPeter Crosthwaite  *
4f0a902f7SPeter Crosthwaite  * Copyright (C) 2015 Xilinx Inc
5f0a902f7SPeter Crosthwaite  * Written by Peter Crosthwaite <peter.crosthwaite@xilinx.com>
6f0a902f7SPeter Crosthwaite  *
7f0a902f7SPeter Crosthwaite  * This program is free software; you can redistribute it and/or modify it
8f0a902f7SPeter Crosthwaite  * under the terms of the GNU General Public License as published by the
9f0a902f7SPeter Crosthwaite  * Free Software Foundation; either version 2 of the License, or
10f0a902f7SPeter Crosthwaite  * (at your option) any later version.
11f0a902f7SPeter Crosthwaite  *
12f0a902f7SPeter Crosthwaite  * This program is distributed in the hope that it will be useful, but WITHOUT
13f0a902f7SPeter Crosthwaite  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14f0a902f7SPeter Crosthwaite  * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
15f0a902f7SPeter Crosthwaite  * for more details.
16f0a902f7SPeter Crosthwaite  */
17f0a902f7SPeter Crosthwaite 
18f0a902f7SPeter Crosthwaite #ifndef XLNX_ZYNQMP_H
190553d895SMarkus Armbruster #define XLNX_ZYNQMP_H
20f0a902f7SPeter Crosthwaite 
2112ec8bd5SPeter Maydell #include "hw/arm/boot.h"
227729e1f4SPeter Crosthwaite #include "hw/intc/arm_gic.h"
2314ca2e46SPeter Crosthwaite #include "hw/net/cadence_gem.h"
243bade2a9SPeter Crosthwaite #include "hw/char/cadence_uart.h"
25840c22cdSVikram Garhwal #include "hw/net/xlnx-zynqmp-can.h"
266fdf3282SAlistair Francis #include "hw/ide/ahci.h"
2733108e9fSSai Pavan Boddu #include "hw/sd/sdhci.h"
2802d07eb4SAlistair Francis #include "hw/ssi/xilinx_spips.h"
29b93dbcddSKONRAD Frederic #include "hw/dma/xlnx_dpdma.h"
3004965bcaSFrancisco Iglesias #include "hw/dma/xlnx-zdma.h"
31b93dbcddSKONRAD Frederic #include "hw/display/xlnx_dp.h"
320ab7bbc7SAlistair Francis #include "hw/intc/xlnx-zynqmp-ipi.h"
338035f85eSPhilippe Mathieu-Daudé #include "hw/rtc/xlnx-zynqmp-rtc.h"
34816fd397SLuc Michel #include "hw/cpu/cluster.h"
35ec150c7eSMarkus Armbruster #include "target/arm/cpu.h"
36db1015e9SEduardo Habkost #include "qom/object.h"
37840c22cdSVikram Garhwal #include "net/can_emu.h"
38668351a5SXuzhou Cheng #include "hw/dma/xlnx_csu_dma.h"
39f0a902f7SPeter Crosthwaite 
40*e178113fSMarkus Armbruster #define TYPE_XLNX_ZYNQMP "xlnx-zynqmp"
418063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(XlnxZynqMPState, XLNX_ZYNQMP)
42f0a902f7SPeter Crosthwaite 
432e5577bcSPeter Crosthwaite #define XLNX_ZYNQMP_NUM_APU_CPUS 4
44b58850e7SPeter Crosthwaite #define XLNX_ZYNQMP_NUM_RPU_CPUS 2
4514ca2e46SPeter Crosthwaite #define XLNX_ZYNQMP_NUM_GEMS 4
463bade2a9SPeter Crosthwaite #define XLNX_ZYNQMP_NUM_UARTS 2
47840c22cdSVikram Garhwal #define XLNX_ZYNQMP_NUM_CAN 2
48840c22cdSVikram Garhwal #define XLNX_ZYNQMP_CAN_REF_CLK (24 * 1000 * 1000)
4933108e9fSSai Pavan Boddu #define XLNX_ZYNQMP_NUM_SDHCI 2
5002d07eb4SAlistair Francis #define XLNX_ZYNQMP_NUM_SPIS 2
5104965bcaSFrancisco Iglesias #define XLNX_ZYNQMP_NUM_GDMA_CH 8
5204965bcaSFrancisco Iglesias #define XLNX_ZYNQMP_NUM_ADMA_CH 8
53f0a902f7SPeter Crosthwaite 
54babc1f30SFrancisco Iglesias #define XLNX_ZYNQMP_NUM_QSPI_BUS 2
55babc1f30SFrancisco Iglesias #define XLNX_ZYNQMP_NUM_QSPI_BUS_CS 2
56babc1f30SFrancisco Iglesias #define XLNX_ZYNQMP_NUM_QSPI_FLASH 4
57babc1f30SFrancisco Iglesias 
586675d719SAlistair Francis #define XLNX_ZYNQMP_NUM_OCM_BANKS 4
596675d719SAlistair Francis #define XLNX_ZYNQMP_OCM_RAM_0_ADDRESS 0xFFFC0000
606675d719SAlistair Francis #define XLNX_ZYNQMP_OCM_RAM_SIZE 0x10000
616675d719SAlistair Francis 
6275b749afSLuc Michel #define XLNX_ZYNQMP_GIC_REGIONS 6
637729e1f4SPeter Crosthwaite 
6421bce371SXuzhou Cheng /*
6521bce371SXuzhou Cheng  * ZynqMP maps the ARM GIC regions (GICC, GICD ...) at consecutive 64k offsets
667729e1f4SPeter Crosthwaite  * and under-decodes the 64k region. This mirrors the 4k regions to every 4k
677729e1f4SPeter Crosthwaite  * aligned address in the 64k region. To implement each GIC region needs a
687729e1f4SPeter Crosthwaite  * number of memory region aliases.
697729e1f4SPeter Crosthwaite  */
707729e1f4SPeter Crosthwaite 
7152c16b45SNathan Rossi #define XLNX_ZYNQMP_GIC_REGION_SIZE 0x1000
7275b749afSLuc Michel #define XLNX_ZYNQMP_GIC_ALIASES     (0x10000 / XLNX_ZYNQMP_GIC_REGION_SIZE)
737729e1f4SPeter Crosthwaite 
74dc3b89efSAlistair Francis #define XLNX_ZYNQMP_MAX_LOW_RAM_SIZE    0x80000000ull
75dc3b89efSAlistair Francis 
76dc3b89efSAlistair Francis #define XLNX_ZYNQMP_MAX_HIGH_RAM_SIZE   0x800000000ull
77dc3b89efSAlistair Francis #define XLNX_ZYNQMP_HIGH_RAM_START      0x800000000ull
78dc3b89efSAlistair Francis 
79dc3b89efSAlistair Francis #define XLNX_ZYNQMP_MAX_RAM_SIZE (XLNX_ZYNQMP_MAX_LOW_RAM_SIZE + \
80dc3b89efSAlistair Francis                                   XLNX_ZYNQMP_MAX_HIGH_RAM_SIZE)
81dc3b89efSAlistair Francis 
82db1015e9SEduardo Habkost struct XlnxZynqMPState {
83f0a902f7SPeter Crosthwaite     /*< private >*/
84f0a902f7SPeter Crosthwaite     DeviceState parent_obj;
85f0a902f7SPeter Crosthwaite 
86f0a902f7SPeter Crosthwaite     /*< public >*/
87816fd397SLuc Michel     CPUClusterState apu_cluster;
88816fd397SLuc Michel     CPUClusterState rpu_cluster;
892e5577bcSPeter Crosthwaite     ARMCPU apu_cpu[XLNX_ZYNQMP_NUM_APU_CPUS];
90b58850e7SPeter Crosthwaite     ARMCPU rpu_cpu[XLNX_ZYNQMP_NUM_RPU_CPUS];
917729e1f4SPeter Crosthwaite     GICState gic;
927729e1f4SPeter Crosthwaite     MemoryRegion gic_mr[XLNX_ZYNQMP_GIC_REGIONS][XLNX_ZYNQMP_GIC_ALIASES];
93dc3b89efSAlistair Francis 
946675d719SAlistair Francis     MemoryRegion ocm_ram[XLNX_ZYNQMP_NUM_OCM_BANKS];
956675d719SAlistair Francis 
96dc3b89efSAlistair Francis     MemoryRegion *ddr_ram;
97dc3b89efSAlistair Francis     MemoryRegion ddr_ram_low, ddr_ram_high;
98dc3b89efSAlistair Francis 
9914ca2e46SPeter Crosthwaite     CadenceGEMState gem[XLNX_ZYNQMP_NUM_GEMS];
1003bade2a9SPeter Crosthwaite     CadenceUARTState uart[XLNX_ZYNQMP_NUM_UARTS];
101840c22cdSVikram Garhwal     XlnxZynqMPCANState can[XLNX_ZYNQMP_NUM_CAN];
1026fdf3282SAlistair Francis     SysbusAHCIState sata;
10333108e9fSSai Pavan Boddu     SDHCIState sdhci[XLNX_ZYNQMP_NUM_SDHCI];
10402d07eb4SAlistair Francis     XilinxSPIPS spi[XLNX_ZYNQMP_NUM_SPIS];
105babc1f30SFrancisco Iglesias     XlnxZynqMPQSPIPS qspi;
106b93dbcddSKONRAD Frederic     XlnxDPState dp;
107b93dbcddSKONRAD Frederic     XlnxDPDMAState dpdma;
1080ab7bbc7SAlistair Francis     XlnxZynqMPIPI ipi;
10908b2f15eSAlistair Francis     XlnxZynqMPRTC rtc;
11004965bcaSFrancisco Iglesias     XlnxZDMA gdma[XLNX_ZYNQMP_NUM_GDMA_CH];
11104965bcaSFrancisco Iglesias     XlnxZDMA adma[XLNX_ZYNQMP_NUM_ADMA_CH];
112668351a5SXuzhou Cheng     XlnxCSUDMA qspi_dma;
1136396a193SPeter Crosthwaite 
1146396a193SPeter Crosthwaite     char *boot_cpu;
1156396a193SPeter Crosthwaite     ARMCPU *boot_cpu_ptr;
11637d42473SEdgar E. Iglesias 
11737d42473SEdgar E. Iglesias     /* Has the ARM Security extensions?  */
11837d42473SEdgar E. Iglesias     bool secure;
1191946809eSAlistair Francis     /* Has the ARM Virtualization extensions?  */
1201946809eSAlistair Francis     bool virt;
121840c22cdSVikram Garhwal 
122840c22cdSVikram Garhwal     /* CAN bus. */
123840c22cdSVikram Garhwal     CanBusState *canbus[XLNX_ZYNQMP_NUM_CAN];
124db1015e9SEduardo Habkost };
125f0a902f7SPeter Crosthwaite 
126f0a902f7SPeter Crosthwaite #endif
127