xref: /openbmc/qemu/include/hw/arm/xlnx-zynqmp.h (revision 0ab7bbc75bc167f06a74379e8a8d2d6f9a78888b)
1f0a902f7SPeter Crosthwaite /*
2f0a902f7SPeter Crosthwaite  * Xilinx Zynq MPSoC emulation
3f0a902f7SPeter Crosthwaite  *
4f0a902f7SPeter Crosthwaite  * Copyright (C) 2015 Xilinx Inc
5f0a902f7SPeter Crosthwaite  * Written by Peter Crosthwaite <peter.crosthwaite@xilinx.com>
6f0a902f7SPeter Crosthwaite  *
7f0a902f7SPeter Crosthwaite  * This program is free software; you can redistribute it and/or modify it
8f0a902f7SPeter Crosthwaite  * under the terms of the GNU General Public License as published by the
9f0a902f7SPeter Crosthwaite  * Free Software Foundation; either version 2 of the License, or
10f0a902f7SPeter Crosthwaite  * (at your option) any later version.
11f0a902f7SPeter Crosthwaite  *
12f0a902f7SPeter Crosthwaite  * This program is distributed in the hope that it will be useful, but WITHOUT
13f0a902f7SPeter Crosthwaite  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14f0a902f7SPeter Crosthwaite  * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
15f0a902f7SPeter Crosthwaite  * for more details.
16f0a902f7SPeter Crosthwaite  */
17f0a902f7SPeter Crosthwaite 
18f0a902f7SPeter Crosthwaite #ifndef XLNX_ZYNQMP_H
19f0a902f7SPeter Crosthwaite 
20f0a902f7SPeter Crosthwaite #include "qemu-common.h"
21f0a902f7SPeter Crosthwaite #include "hw/arm/arm.h"
227729e1f4SPeter Crosthwaite #include "hw/intc/arm_gic.h"
2314ca2e46SPeter Crosthwaite #include "hw/net/cadence_gem.h"
243bade2a9SPeter Crosthwaite #include "hw/char/cadence_uart.h"
256fdf3282SAlistair Francis #include "hw/ide/pci.h"
266fdf3282SAlistair Francis #include "hw/ide/ahci.h"
2733108e9fSSai Pavan Boddu #include "hw/sd/sdhci.h"
2802d07eb4SAlistair Francis #include "hw/ssi/xilinx_spips.h"
29b93dbcddSKONRAD Frederic #include "hw/dma/xlnx_dpdma.h"
30b93dbcddSKONRAD Frederic #include "hw/display/xlnx_dp.h"
31*0ab7bbc7SAlistair Francis #include "hw/intc/xlnx-zynqmp-ipi.h"
32f0a902f7SPeter Crosthwaite 
33f0a902f7SPeter Crosthwaite #define TYPE_XLNX_ZYNQMP "xlnx,zynqmp"
34f0a902f7SPeter Crosthwaite #define XLNX_ZYNQMP(obj) OBJECT_CHECK(XlnxZynqMPState, (obj), \
35f0a902f7SPeter Crosthwaite                                        TYPE_XLNX_ZYNQMP)
36f0a902f7SPeter Crosthwaite 
372e5577bcSPeter Crosthwaite #define XLNX_ZYNQMP_NUM_APU_CPUS 4
38b58850e7SPeter Crosthwaite #define XLNX_ZYNQMP_NUM_RPU_CPUS 2
3914ca2e46SPeter Crosthwaite #define XLNX_ZYNQMP_NUM_GEMS 4
403bade2a9SPeter Crosthwaite #define XLNX_ZYNQMP_NUM_UARTS 2
4133108e9fSSai Pavan Boddu #define XLNX_ZYNQMP_NUM_SDHCI 2
4202d07eb4SAlistair Francis #define XLNX_ZYNQMP_NUM_SPIS 2
43f0a902f7SPeter Crosthwaite 
44babc1f30SFrancisco Iglesias #define XLNX_ZYNQMP_NUM_QSPI_BUS 2
45babc1f30SFrancisco Iglesias #define XLNX_ZYNQMP_NUM_QSPI_BUS_CS 2
46babc1f30SFrancisco Iglesias #define XLNX_ZYNQMP_NUM_QSPI_FLASH 4
47babc1f30SFrancisco Iglesias 
486675d719SAlistair Francis #define XLNX_ZYNQMP_NUM_OCM_BANKS 4
496675d719SAlistair Francis #define XLNX_ZYNQMP_OCM_RAM_0_ADDRESS 0xFFFC0000
506675d719SAlistair Francis #define XLNX_ZYNQMP_OCM_RAM_SIZE 0x10000
516675d719SAlistair Francis 
527729e1f4SPeter Crosthwaite #define XLNX_ZYNQMP_GIC_REGIONS 2
537729e1f4SPeter Crosthwaite 
547729e1f4SPeter Crosthwaite /* ZynqMP maps the ARM GIC regions (GICC, GICD ...) at consecutive 64k offsets
557729e1f4SPeter Crosthwaite  * and under-decodes the 64k region. This mirrors the 4k regions to every 4k
567729e1f4SPeter Crosthwaite  * aligned address in the 64k region. To implement each GIC region needs a
577729e1f4SPeter Crosthwaite  * number of memory region aliases.
587729e1f4SPeter Crosthwaite  */
597729e1f4SPeter Crosthwaite 
6052c16b45SNathan Rossi #define XLNX_ZYNQMP_GIC_REGION_SIZE 0x1000
617729e1f4SPeter Crosthwaite #define XLNX_ZYNQMP_GIC_ALIASES     (0x10000 / XLNX_ZYNQMP_GIC_REGION_SIZE - 1)
627729e1f4SPeter Crosthwaite 
63dc3b89efSAlistair Francis #define XLNX_ZYNQMP_MAX_LOW_RAM_SIZE    0x80000000ull
64dc3b89efSAlistair Francis 
65dc3b89efSAlistair Francis #define XLNX_ZYNQMP_MAX_HIGH_RAM_SIZE   0x800000000ull
66dc3b89efSAlistair Francis #define XLNX_ZYNQMP_HIGH_RAM_START      0x800000000ull
67dc3b89efSAlistair Francis 
68dc3b89efSAlistair Francis #define XLNX_ZYNQMP_MAX_RAM_SIZE (XLNX_ZYNQMP_MAX_LOW_RAM_SIZE + \
69dc3b89efSAlistair Francis                                   XLNX_ZYNQMP_MAX_HIGH_RAM_SIZE)
70dc3b89efSAlistair Francis 
71f0a902f7SPeter Crosthwaite typedef struct XlnxZynqMPState {
72f0a902f7SPeter Crosthwaite     /*< private >*/
73f0a902f7SPeter Crosthwaite     DeviceState parent_obj;
74f0a902f7SPeter Crosthwaite 
75f0a902f7SPeter Crosthwaite     /*< public >*/
762e5577bcSPeter Crosthwaite     ARMCPU apu_cpu[XLNX_ZYNQMP_NUM_APU_CPUS];
77b58850e7SPeter Crosthwaite     ARMCPU rpu_cpu[XLNX_ZYNQMP_NUM_RPU_CPUS];
787729e1f4SPeter Crosthwaite     GICState gic;
797729e1f4SPeter Crosthwaite     MemoryRegion gic_mr[XLNX_ZYNQMP_GIC_REGIONS][XLNX_ZYNQMP_GIC_ALIASES];
80dc3b89efSAlistair Francis 
816675d719SAlistair Francis     MemoryRegion ocm_ram[XLNX_ZYNQMP_NUM_OCM_BANKS];
826675d719SAlistair Francis 
83dc3b89efSAlistair Francis     MemoryRegion *ddr_ram;
84dc3b89efSAlistair Francis     MemoryRegion ddr_ram_low, ddr_ram_high;
85dc3b89efSAlistair Francis 
8614ca2e46SPeter Crosthwaite     CadenceGEMState gem[XLNX_ZYNQMP_NUM_GEMS];
873bade2a9SPeter Crosthwaite     CadenceUARTState uart[XLNX_ZYNQMP_NUM_UARTS];
886fdf3282SAlistair Francis     SysbusAHCIState sata;
8933108e9fSSai Pavan Boddu     SDHCIState sdhci[XLNX_ZYNQMP_NUM_SDHCI];
9002d07eb4SAlistair Francis     XilinxSPIPS spi[XLNX_ZYNQMP_NUM_SPIS];
91babc1f30SFrancisco Iglesias     XlnxZynqMPQSPIPS qspi;
92b93dbcddSKONRAD Frederic     XlnxDPState dp;
93b93dbcddSKONRAD Frederic     XlnxDPDMAState dpdma;
94*0ab7bbc7SAlistair Francis     XlnxZynqMPIPI ipi;
956396a193SPeter Crosthwaite 
966396a193SPeter Crosthwaite     char *boot_cpu;
976396a193SPeter Crosthwaite     ARMCPU *boot_cpu_ptr;
9837d42473SEdgar E. Iglesias 
9937d42473SEdgar E. Iglesias     /* Has the ARM Security extensions?  */
10037d42473SEdgar E. Iglesias     bool secure;
1011946809eSAlistair Francis     /* Has the ARM Virtualization extensions?  */
1021946809eSAlistair Francis     bool virt;
1036ed92b14SEdgar E. Iglesias     /* Has the RPU subsystem?  */
1046ed92b14SEdgar E. Iglesias     bool has_rpu;
105f0a902f7SPeter Crosthwaite }  XlnxZynqMPState;
106f0a902f7SPeter Crosthwaite 
107f0a902f7SPeter Crosthwaite #define XLNX_ZYNQMP_H
108f0a902f7SPeter Crosthwaite #endif
109