10d09e41aSPaolo Bonzini /*
20d09e41aSPaolo Bonzini * On-chip DMA controller framework.
30d09e41aSPaolo Bonzini *
40d09e41aSPaolo Bonzini * Copyright (C) 2008 Nokia Corporation
50d09e41aSPaolo Bonzini * Written by Andrzej Zaborowski <andrew@openedhand.com>
60d09e41aSPaolo Bonzini *
70d09e41aSPaolo Bonzini * This program is free software; you can redistribute it and/or
80d09e41aSPaolo Bonzini * modify it under the terms of the GNU General Public License as
90d09e41aSPaolo Bonzini * published by the Free Software Foundation; either version 2 or
100d09e41aSPaolo Bonzini * (at your option) version 3 of the License.
110d09e41aSPaolo Bonzini *
120d09e41aSPaolo Bonzini * This program is distributed in the hope that it will be useful,
130d09e41aSPaolo Bonzini * but WITHOUT ANY WARRANTY; without even the implied warranty of
140d09e41aSPaolo Bonzini * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
150d09e41aSPaolo Bonzini * GNU General Public License for more details.
160d09e41aSPaolo Bonzini *
170d09e41aSPaolo Bonzini * You should have received a copy of the GNU General Public License along
180d09e41aSPaolo Bonzini * with this program; if not, see <http://www.gnu.org/licenses/>.
190d09e41aSPaolo Bonzini */
200d09e41aSPaolo Bonzini
210d09e41aSPaolo Bonzini #ifndef HW_SOC_DMA_H
22175de524SMarkus Armbruster #define HW_SOC_DMA_H
230d09e41aSPaolo Bonzini
24*d4842052SMarkus Armbruster #include "exec/hwaddr.h"
250d09e41aSPaolo Bonzini
260d09e41aSPaolo Bonzini struct soc_dma_s;
270d09e41aSPaolo Bonzini struct soc_dma_ch_s;
280d09e41aSPaolo Bonzini typedef void (*soc_dma_io_t)(void *opaque, uint8_t *buf, int len);
290d09e41aSPaolo Bonzini typedef void (*soc_dma_transfer_t)(struct soc_dma_ch_s *ch);
300d09e41aSPaolo Bonzini
310d09e41aSPaolo Bonzini enum soc_dma_port_type {
320d09e41aSPaolo Bonzini soc_dma_port_mem,
330d09e41aSPaolo Bonzini soc_dma_port_fifo,
340d09e41aSPaolo Bonzini soc_dma_port_other,
350d09e41aSPaolo Bonzini };
360d09e41aSPaolo Bonzini
370d09e41aSPaolo Bonzini enum soc_dma_access_type {
380d09e41aSPaolo Bonzini soc_dma_access_const,
390d09e41aSPaolo Bonzini soc_dma_access_linear,
400d09e41aSPaolo Bonzini soc_dma_access_other,
410d09e41aSPaolo Bonzini };
420d09e41aSPaolo Bonzini
430d09e41aSPaolo Bonzini struct soc_dma_ch_s {
440d09e41aSPaolo Bonzini /* Private */
450d09e41aSPaolo Bonzini struct soc_dma_s *dma;
460d09e41aSPaolo Bonzini int num;
470d09e41aSPaolo Bonzini QEMUTimer *timer;
480d09e41aSPaolo Bonzini
490d09e41aSPaolo Bonzini /* Set by soc_dma.c */
500d09e41aSPaolo Bonzini int enable;
510d09e41aSPaolo Bonzini int update;
520d09e41aSPaolo Bonzini
530d09e41aSPaolo Bonzini /* This should be set by dma->setup_fn(). */
540d09e41aSPaolo Bonzini int bytes;
550d09e41aSPaolo Bonzini /* Initialised by the DMA module, call soc_dma_ch_update after writing. */
560d09e41aSPaolo Bonzini enum soc_dma_access_type type[2];
570d09e41aSPaolo Bonzini hwaddr vaddr[2]; /* Updated by .transfer_fn(). */
580d09e41aSPaolo Bonzini /* Private */
590d09e41aSPaolo Bonzini void *paddr[2];
600d09e41aSPaolo Bonzini soc_dma_io_t io_fn[2];
610d09e41aSPaolo Bonzini void *io_opaque[2];
620d09e41aSPaolo Bonzini
630d09e41aSPaolo Bonzini int running;
640d09e41aSPaolo Bonzini soc_dma_transfer_t transfer_fn;
650d09e41aSPaolo Bonzini
660d09e41aSPaolo Bonzini /* Set and used by the DMA module. */
670d09e41aSPaolo Bonzini void *opaque;
680d09e41aSPaolo Bonzini };
690d09e41aSPaolo Bonzini
700d09e41aSPaolo Bonzini struct soc_dma_s {
710d09e41aSPaolo Bonzini /* Following fields are set by the SoC DMA module and can be used
720d09e41aSPaolo Bonzini * by anybody. */
730d09e41aSPaolo Bonzini uint64_t drqbmp; /* Is zeroed by soc_dma_reset() */
740d09e41aSPaolo Bonzini qemu_irq *drq;
750d09e41aSPaolo Bonzini void *opaque;
760d09e41aSPaolo Bonzini int64_t freq;
770d09e41aSPaolo Bonzini soc_dma_transfer_t transfer_fn;
780d09e41aSPaolo Bonzini soc_dma_transfer_t setup_fn;
790d09e41aSPaolo Bonzini /* Set by soc_dma_init() for use by the DMA module. */
800d09e41aSPaolo Bonzini struct soc_dma_ch_s *ch;
810d09e41aSPaolo Bonzini };
820d09e41aSPaolo Bonzini
830d09e41aSPaolo Bonzini /* Call to activate or stop a DMA channel. */
840d09e41aSPaolo Bonzini void soc_dma_set_request(struct soc_dma_ch_s *ch, int level);
850d09e41aSPaolo Bonzini /* Call after every write to one of the following fields and before
860d09e41aSPaolo Bonzini * calling soc_dma_set_request(ch, 1):
870d09e41aSPaolo Bonzini * ch->type[0...1],
880d09e41aSPaolo Bonzini * ch->vaddr[0...1],
890d09e41aSPaolo Bonzini * ch->paddr[0...1],
900d09e41aSPaolo Bonzini * or after a soc_dma_port_add_fifo() or soc_dma_port_add_mem(). */
910d09e41aSPaolo Bonzini void soc_dma_ch_update(struct soc_dma_ch_s *ch);
920d09e41aSPaolo Bonzini
930d09e41aSPaolo Bonzini /* The SoC should call this when the DMA module is being reset. */
940d09e41aSPaolo Bonzini void soc_dma_reset(struct soc_dma_s *s);
950d09e41aSPaolo Bonzini struct soc_dma_s *soc_dma_init(int n);
960d09e41aSPaolo Bonzini
970d09e41aSPaolo Bonzini void soc_dma_port_add_fifo(struct soc_dma_s *dma, hwaddr virt_base,
980d09e41aSPaolo Bonzini soc_dma_io_t fn, void *opaque, int out);
990d09e41aSPaolo Bonzini void soc_dma_port_add_mem(struct soc_dma_s *dma, uint8_t *phys_base,
1000d09e41aSPaolo Bonzini hwaddr virt_base, size_t size);
1010d09e41aSPaolo Bonzini
soc_dma_port_add_fifo_in(struct soc_dma_s * dma,hwaddr virt_base,soc_dma_io_t fn,void * opaque)1020d09e41aSPaolo Bonzini static inline void soc_dma_port_add_fifo_in(struct soc_dma_s *dma,
1030d09e41aSPaolo Bonzini hwaddr virt_base, soc_dma_io_t fn, void *opaque)
1040d09e41aSPaolo Bonzini {
1050d09e41aSPaolo Bonzini return soc_dma_port_add_fifo(dma, virt_base, fn, opaque, 0);
1060d09e41aSPaolo Bonzini }
1070d09e41aSPaolo Bonzini
soc_dma_port_add_fifo_out(struct soc_dma_s * dma,hwaddr virt_base,soc_dma_io_t fn,void * opaque)1080d09e41aSPaolo Bonzini static inline void soc_dma_port_add_fifo_out(struct soc_dma_s *dma,
1090d09e41aSPaolo Bonzini hwaddr virt_base, soc_dma_io_t fn, void *opaque)
1100d09e41aSPaolo Bonzini {
1110d09e41aSPaolo Bonzini return soc_dma_port_add_fifo(dma, virt_base, fn, opaque, 1);
1120d09e41aSPaolo Bonzini }
1130d09e41aSPaolo Bonzini
1140d09e41aSPaolo Bonzini #endif
115