1*7c62aeb8SAndrew Baumann /* 2*7c62aeb8SAndrew Baumann * bcm2708 aka bcm2835/2836 aka Raspberry Pi/Pi2 SoC platform defines 3*7c62aeb8SAndrew Baumann * 4*7c62aeb8SAndrew Baumann * These definitions are derived from those in Raspbian Linux at 5*7c62aeb8SAndrew Baumann * arch/arm/mach-{bcm2708,bcm2709}/include/mach/platform.h 6*7c62aeb8SAndrew Baumann * where they carry the following notice: 7*7c62aeb8SAndrew Baumann * 8*7c62aeb8SAndrew Baumann * Copyright (C) 2010 Broadcom 9*7c62aeb8SAndrew Baumann * 10*7c62aeb8SAndrew Baumann * This program is free software; you can redistribute it and/or modify 11*7c62aeb8SAndrew Baumann * it under the terms of the GNU General Public License as published by 12*7c62aeb8SAndrew Baumann * the Free Software Foundation; either version 2 of the License, or 13*7c62aeb8SAndrew Baumann * (at your option) any later version. 14*7c62aeb8SAndrew Baumann * 15*7c62aeb8SAndrew Baumann * This program is distributed in the hope that it will be useful, 16*7c62aeb8SAndrew Baumann * but WITHOUT ANY WARRANTY; without even the implied warranty of 17*7c62aeb8SAndrew Baumann * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 18*7c62aeb8SAndrew Baumann * GNU General Public License for more details. 19*7c62aeb8SAndrew Baumann * 20*7c62aeb8SAndrew Baumann * You should have received a copy of the GNU General Public License 21*7c62aeb8SAndrew Baumann * along with this program; if not, write to the Free Software 22*7c62aeb8SAndrew Baumann * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA 23*7c62aeb8SAndrew Baumann */ 24*7c62aeb8SAndrew Baumann 25*7c62aeb8SAndrew Baumann #define MCORE_OFFSET 0x0000 /* Fake frame buffer device 26*7c62aeb8SAndrew Baumann * (the multicore sync block) */ 27*7c62aeb8SAndrew Baumann #define IC0_OFFSET 0x2000 28*7c62aeb8SAndrew Baumann #define ST_OFFSET 0x3000 /* System Timer */ 29*7c62aeb8SAndrew Baumann #define MPHI_OFFSET 0x6000 /* Message-based Parallel Host Intf. */ 30*7c62aeb8SAndrew Baumann #define DMA_OFFSET 0x7000 /* DMA controller, channels 0-14 */ 31*7c62aeb8SAndrew Baumann #define ARM_OFFSET 0xB000 /* BCM2708 ARM control block */ 32*7c62aeb8SAndrew Baumann #define ARMCTRL_OFFSET (ARM_OFFSET + 0x000) 33*7c62aeb8SAndrew Baumann #define ARMCTRL_IC_OFFSET (ARM_OFFSET + 0x200) /* Interrupt controller */ 34*7c62aeb8SAndrew Baumann #define ARMCTRL_TIMER0_1_OFFSET (ARM_OFFSET + 0x400) /* Timer 0 and 1 */ 35*7c62aeb8SAndrew Baumann #define ARMCTRL_0_SBM_OFFSET (ARM_OFFSET + 0x800) /* User 0 (ARM) Semaphores 36*7c62aeb8SAndrew Baumann * Doorbells & Mailboxes */ 37*7c62aeb8SAndrew Baumann #define PM_OFFSET 0x100000 /* Power Management, Reset controller 38*7c62aeb8SAndrew Baumann * and Watchdog registers */ 39*7c62aeb8SAndrew Baumann #define PCM_CLOCK_OFFSET 0x101098 40*7c62aeb8SAndrew Baumann #define RNG_OFFSET 0x104000 41*7c62aeb8SAndrew Baumann #define GPIO_OFFSET 0x200000 42*7c62aeb8SAndrew Baumann #define UART0_OFFSET 0x201000 43*7c62aeb8SAndrew Baumann #define MMCI0_OFFSET 0x202000 44*7c62aeb8SAndrew Baumann #define I2S_OFFSET 0x203000 45*7c62aeb8SAndrew Baumann #define SPI0_OFFSET 0x204000 46*7c62aeb8SAndrew Baumann #define BSC0_OFFSET 0x205000 /* BSC0 I2C/TWI */ 47*7c62aeb8SAndrew Baumann #define UART1_OFFSET 0x215000 48*7c62aeb8SAndrew Baumann #define EMMC_OFFSET 0x300000 49*7c62aeb8SAndrew Baumann #define SMI_OFFSET 0x600000 50*7c62aeb8SAndrew Baumann #define BSC1_OFFSET 0x804000 /* BSC1 I2C/TWI */ 51*7c62aeb8SAndrew Baumann #define USB_OFFSET 0x980000 /* DTC_OTG USB controller */ 52*7c62aeb8SAndrew Baumann #define DMA15_OFFSET 0xE05000 /* DMA controller, channel 15 */ 53*7c62aeb8SAndrew Baumann 54*7c62aeb8SAndrew Baumann /* GPU interrupts */ 55*7c62aeb8SAndrew Baumann #define INTERRUPT_TIMER0 0 56*7c62aeb8SAndrew Baumann #define INTERRUPT_TIMER1 1 57*7c62aeb8SAndrew Baumann #define INTERRUPT_TIMER2 2 58*7c62aeb8SAndrew Baumann #define INTERRUPT_TIMER3 3 59*7c62aeb8SAndrew Baumann #define INTERRUPT_CODEC0 4 60*7c62aeb8SAndrew Baumann #define INTERRUPT_CODEC1 5 61*7c62aeb8SAndrew Baumann #define INTERRUPT_CODEC2 6 62*7c62aeb8SAndrew Baumann #define INTERRUPT_JPEG 7 63*7c62aeb8SAndrew Baumann #define INTERRUPT_ISP 8 64*7c62aeb8SAndrew Baumann #define INTERRUPT_USB 9 65*7c62aeb8SAndrew Baumann #define INTERRUPT_3D 10 66*7c62aeb8SAndrew Baumann #define INTERRUPT_TRANSPOSER 11 67*7c62aeb8SAndrew Baumann #define INTERRUPT_MULTICORESYNC0 12 68*7c62aeb8SAndrew Baumann #define INTERRUPT_MULTICORESYNC1 13 69*7c62aeb8SAndrew Baumann #define INTERRUPT_MULTICORESYNC2 14 70*7c62aeb8SAndrew Baumann #define INTERRUPT_MULTICORESYNC3 15 71*7c62aeb8SAndrew Baumann #define INTERRUPT_DMA0 16 72*7c62aeb8SAndrew Baumann #define INTERRUPT_DMA1 17 73*7c62aeb8SAndrew Baumann #define INTERRUPT_DMA2 18 74*7c62aeb8SAndrew Baumann #define INTERRUPT_DMA3 19 75*7c62aeb8SAndrew Baumann #define INTERRUPT_DMA4 20 76*7c62aeb8SAndrew Baumann #define INTERRUPT_DMA5 21 77*7c62aeb8SAndrew Baumann #define INTERRUPT_DMA6 22 78*7c62aeb8SAndrew Baumann #define INTERRUPT_DMA7 23 79*7c62aeb8SAndrew Baumann #define INTERRUPT_DMA8 24 80*7c62aeb8SAndrew Baumann #define INTERRUPT_DMA9 25 81*7c62aeb8SAndrew Baumann #define INTERRUPT_DMA10 26 82*7c62aeb8SAndrew Baumann #define INTERRUPT_DMA11 27 83*7c62aeb8SAndrew Baumann #define INTERRUPT_DMA12 28 84*7c62aeb8SAndrew Baumann #define INTERRUPT_AUX 29 85*7c62aeb8SAndrew Baumann #define INTERRUPT_ARM 30 86*7c62aeb8SAndrew Baumann #define INTERRUPT_VPUDMA 31 87*7c62aeb8SAndrew Baumann #define INTERRUPT_HOSTPORT 32 88*7c62aeb8SAndrew Baumann #define INTERRUPT_VIDEOSCALER 33 89*7c62aeb8SAndrew Baumann #define INTERRUPT_CCP2TX 34 90*7c62aeb8SAndrew Baumann #define INTERRUPT_SDC 35 91*7c62aeb8SAndrew Baumann #define INTERRUPT_DSI0 36 92*7c62aeb8SAndrew Baumann #define INTERRUPT_AVE 37 93*7c62aeb8SAndrew Baumann #define INTERRUPT_CAM0 38 94*7c62aeb8SAndrew Baumann #define INTERRUPT_CAM1 39 95*7c62aeb8SAndrew Baumann #define INTERRUPT_HDMI0 40 96*7c62aeb8SAndrew Baumann #define INTERRUPT_HDMI1 41 97*7c62aeb8SAndrew Baumann #define INTERRUPT_PIXELVALVE1 42 98*7c62aeb8SAndrew Baumann #define INTERRUPT_I2CSPISLV 43 99*7c62aeb8SAndrew Baumann #define INTERRUPT_DSI1 44 100*7c62aeb8SAndrew Baumann #define INTERRUPT_PWA0 45 101*7c62aeb8SAndrew Baumann #define INTERRUPT_PWA1 46 102*7c62aeb8SAndrew Baumann #define INTERRUPT_CPR 47 103*7c62aeb8SAndrew Baumann #define INTERRUPT_SMI 48 104*7c62aeb8SAndrew Baumann #define INTERRUPT_GPIO0 49 105*7c62aeb8SAndrew Baumann #define INTERRUPT_GPIO1 50 106*7c62aeb8SAndrew Baumann #define INTERRUPT_GPIO2 51 107*7c62aeb8SAndrew Baumann #define INTERRUPT_GPIO3 52 108*7c62aeb8SAndrew Baumann #define INTERRUPT_I2C 53 109*7c62aeb8SAndrew Baumann #define INTERRUPT_SPI 54 110*7c62aeb8SAndrew Baumann #define INTERRUPT_I2SPCM 55 111*7c62aeb8SAndrew Baumann #define INTERRUPT_SDIO 56 112*7c62aeb8SAndrew Baumann #define INTERRUPT_UART 57 113*7c62aeb8SAndrew Baumann #define INTERRUPT_SLIMBUS 58 114*7c62aeb8SAndrew Baumann #define INTERRUPT_VEC 59 115*7c62aeb8SAndrew Baumann #define INTERRUPT_CPG 60 116*7c62aeb8SAndrew Baumann #define INTERRUPT_RNG 61 117*7c62aeb8SAndrew Baumann #define INTERRUPT_ARASANSDIO 62 118*7c62aeb8SAndrew Baumann #define INTERRUPT_AVSPMON 63 119*7c62aeb8SAndrew Baumann 120*7c62aeb8SAndrew Baumann /* ARM CPU IRQs use a private number space */ 121*7c62aeb8SAndrew Baumann #define INTERRUPT_ARM_TIMER 0 122*7c62aeb8SAndrew Baumann #define INTERRUPT_ARM_MAILBOX 1 123*7c62aeb8SAndrew Baumann #define INTERRUPT_ARM_DOORBELL_0 2 124*7c62aeb8SAndrew Baumann #define INTERRUPT_ARM_DOORBELL_1 3 125*7c62aeb8SAndrew Baumann #define INTERRUPT_VPU0_HALTED 4 126*7c62aeb8SAndrew Baumann #define INTERRUPT_VPU1_HALTED 5 127*7c62aeb8SAndrew Baumann #define INTERRUPT_ILLEGAL_TYPE0 6 128*7c62aeb8SAndrew Baumann #define INTERRUPT_ILLEGAL_TYPE1 7 129