xref: /openbmc/qemu/include/hw/arm/npcm7xx.h (revision a9d3d7b17e5a3c246ecf4e420d2d4bb089a8d7c3)
12d8f048cSHavard Skinnemoen /*
22d8f048cSHavard Skinnemoen  * Nuvoton NPCM7xx SoC family.
32d8f048cSHavard Skinnemoen  *
42d8f048cSHavard Skinnemoen  * Copyright 2020 Google LLC
52d8f048cSHavard Skinnemoen  *
62d8f048cSHavard Skinnemoen  * This program is free software; you can redistribute it and/or modify it
72d8f048cSHavard Skinnemoen  * under the terms of the GNU General Public License as published by the
82d8f048cSHavard Skinnemoen  * Free Software Foundation; either version 2 of the License, or
92d8f048cSHavard Skinnemoen  * (at your option) any later version.
102d8f048cSHavard Skinnemoen  *
112d8f048cSHavard Skinnemoen  * This program is distributed in the hope that it will be useful, but WITHOUT
122d8f048cSHavard Skinnemoen  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
132d8f048cSHavard Skinnemoen  * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
142d8f048cSHavard Skinnemoen  * for more details.
152d8f048cSHavard Skinnemoen  */
162d8f048cSHavard Skinnemoen #ifndef NPCM7XX_H
172d8f048cSHavard Skinnemoen #define NPCM7XX_H
182d8f048cSHavard Skinnemoen 
192d8f048cSHavard Skinnemoen #include "hw/boards.h"
2077c05b0bSHao Wu #include "hw/adc/npcm7xx_adc.h"
21*a9d3d7b1SHao Wu #include "hw/core/split-irq.h"
222d8f048cSHavard Skinnemoen #include "hw/cpu/a9mpcore.h"
23526dbbe0SHavard Skinnemoen #include "hw/gpio/npcm7xx_gpio.h"
2494e77879SHao Wu #include "hw/i2c/npcm7xx_smbus.h"
251351f892SHavard Skinnemoen #include "hw/mem/npcm7xx_mc.h"
262d8f048cSHavard Skinnemoen #include "hw/misc/npcm7xx_clk.h"
272d8f048cSHavard Skinnemoen #include "hw/misc/npcm7xx_gcr.h"
28fc11115fSHao Wu #include "hw/misc/npcm7xx_mft.h"
291e943c58SHao Wu #include "hw/misc/npcm7xx_pwm.h"
30326ccfe2SHavard Skinnemoen #include "hw/misc/npcm7xx_rng.h"
3177586436SDoug Evans #include "hw/net/npcm7xx_emc.h"
32c752bb07SHavard Skinnemoen #include "hw/nvram/npcm7xx_otp.h"
332d8f048cSHavard Skinnemoen #include "hw/timer/npcm7xx_timer.h"
34b821242cSHavard Skinnemoen #include "hw/ssi/npcm7xx_fiu.h"
35e23e7b12SHavard Skinnemoen #include "hw/usb/hcd-ehci.h"
36e23e7b12SHavard Skinnemoen #include "hw/usb/hcd-ohci.h"
372d8f048cSHavard Skinnemoen #include "target/arm/cpu.h"
382d8f048cSHavard Skinnemoen 
392d8f048cSHavard Skinnemoen #define NPCM7XX_MAX_NUM_CPUS    (2)
402d8f048cSHavard Skinnemoen 
412d8f048cSHavard Skinnemoen /* The first half of the address space is reserved for DDR4 DRAM. */
422d8f048cSHavard Skinnemoen #define NPCM7XX_DRAM_BA         (0x00000000)
432d8f048cSHavard Skinnemoen #define NPCM7XX_DRAM_SZ         (2 * GiB)
442d8f048cSHavard Skinnemoen 
452d8f048cSHavard Skinnemoen /* Magic addresses for setting up direct kernel booting and SMP boot stubs. */
462d8f048cSHavard Skinnemoen #define NPCM7XX_LOADER_START            (0x00000000)  /* Start of SDRAM */
472d8f048cSHavard Skinnemoen #define NPCM7XX_SMP_LOADER_START        (0xffff0000)  /* Boot ROM */
482d8f048cSHavard Skinnemoen #define NPCM7XX_SMP_BOOTREG_ADDR        (0xf080013c)  /* GCR.SCRPAD */
492d8f048cSHavard Skinnemoen #define NPCM7XX_GIC_CPU_IF_ADDR         (0xf03fe100)  /* GIC within A9 */
502ddae9ccSHavard Skinnemoen #define NPCM7XX_BOARD_SETUP_ADDR        (0xffff1000)  /* Boot ROM */
512d8f048cSHavard Skinnemoen 
52*a9d3d7b1SHao Wu #define NPCM7XX_NR_PWM_MODULES 2
53*a9d3d7b1SHao Wu 
54b773acf4SHavard Skinnemoen typedef struct NPCM7xxMachine {
55b773acf4SHavard Skinnemoen     MachineState        parent;
56*a9d3d7b1SHao Wu     /*
57*a9d3d7b1SHao Wu      * PWM fan splitter. each splitter connects to one PWM output and
58*a9d3d7b1SHao Wu      * multiple MFT inputs.
59*a9d3d7b1SHao Wu      */
60*a9d3d7b1SHao Wu     SplitIRQ            fan_splitter[NPCM7XX_NR_PWM_MODULES *
61*a9d3d7b1SHao Wu                                      NPCM7XX_PWM_PER_MODULE];
62b773acf4SHavard Skinnemoen } NPCM7xxMachine;
63b773acf4SHavard Skinnemoen 
64b773acf4SHavard Skinnemoen #define TYPE_NPCM7XX_MACHINE MACHINE_TYPE_NAME("npcm7xx")
65b773acf4SHavard Skinnemoen #define NPCM7XX_MACHINE(obj)                                            \
66b773acf4SHavard Skinnemoen     OBJECT_CHECK(NPCM7xxMachine, (obj), TYPE_NPCM7XX_MACHINE)
67b773acf4SHavard Skinnemoen 
68b773acf4SHavard Skinnemoen typedef struct NPCM7xxMachineClass {
69b773acf4SHavard Skinnemoen     MachineClass        parent;
70b773acf4SHavard Skinnemoen 
71b773acf4SHavard Skinnemoen     const char          *soc_type;
72b773acf4SHavard Skinnemoen } NPCM7xxMachineClass;
73b773acf4SHavard Skinnemoen 
74b773acf4SHavard Skinnemoen #define NPCM7XX_MACHINE_CLASS(klass)                                    \
75b773acf4SHavard Skinnemoen     OBJECT_CLASS_CHECK(NPCM7xxMachineClass, (klass), TYPE_NPCM7XX_MACHINE)
76b773acf4SHavard Skinnemoen #define NPCM7XX_MACHINE_GET_CLASS(obj)                                  \
77b773acf4SHavard Skinnemoen     OBJECT_GET_CLASS(NPCM7xxMachineClass, (obj), TYPE_NPCM7XX_MACHINE)
78b773acf4SHavard Skinnemoen 
792d8f048cSHavard Skinnemoen typedef struct NPCM7xxState {
802d8f048cSHavard Skinnemoen     DeviceState         parent;
812d8f048cSHavard Skinnemoen 
822d8f048cSHavard Skinnemoen     ARMCPU              cpu[NPCM7XX_MAX_NUM_CPUS];
832d8f048cSHavard Skinnemoen     A9MPPrivState       a9mpcore;
842d8f048cSHavard Skinnemoen 
852d8f048cSHavard Skinnemoen     MemoryRegion        sram;
862d8f048cSHavard Skinnemoen     MemoryRegion        irom;
872d8f048cSHavard Skinnemoen     MemoryRegion        ram3;
882d8f048cSHavard Skinnemoen     MemoryRegion        *dram;
892d8f048cSHavard Skinnemoen 
902d8f048cSHavard Skinnemoen     NPCM7xxGCRState     gcr;
912d8f048cSHavard Skinnemoen     NPCM7xxCLKState     clk;
922d8f048cSHavard Skinnemoen     NPCM7xxTimerCtrlState tim[3];
9377c05b0bSHao Wu     NPCM7xxADCState     adc;
94*a9d3d7b1SHao Wu     NPCM7xxPWMState     pwm[NPCM7XX_NR_PWM_MODULES];
95fc11115fSHao Wu     NPCM7xxMFTState     mft[8];
96c752bb07SHavard Skinnemoen     NPCM7xxOTPState     key_storage;
97c752bb07SHavard Skinnemoen     NPCM7xxOTPState     fuse_array;
981351f892SHavard Skinnemoen     NPCM7xxMCState      mc;
99326ccfe2SHavard Skinnemoen     NPCM7xxRNGState     rng;
100526dbbe0SHavard Skinnemoen     NPCM7xxGPIOState    gpio[8];
10194e77879SHao Wu     NPCM7xxSMBusState   smbus[16];
102e23e7b12SHavard Skinnemoen     EHCISysBusState     ehci;
103e23e7b12SHavard Skinnemoen     OHCISysBusState     ohci;
104b821242cSHavard Skinnemoen     NPCM7xxFIUState     fiu[2];
10577586436SDoug Evans     NPCM7xxEMCState     emc[2];
1062d8f048cSHavard Skinnemoen } NPCM7xxState;
1072d8f048cSHavard Skinnemoen 
1082d8f048cSHavard Skinnemoen #define TYPE_NPCM7XX    "npcm7xx"
1092d8f048cSHavard Skinnemoen #define NPCM7XX(obj)    OBJECT_CHECK(NPCM7xxState, (obj), TYPE_NPCM7XX)
1102d8f048cSHavard Skinnemoen 
1112d8f048cSHavard Skinnemoen #define TYPE_NPCM730    "npcm730"
1122d8f048cSHavard Skinnemoen #define TYPE_NPCM750    "npcm750"
1132d8f048cSHavard Skinnemoen 
1142d8f048cSHavard Skinnemoen typedef struct NPCM7xxClass {
1152d8f048cSHavard Skinnemoen     DeviceClass         parent;
1162d8f048cSHavard Skinnemoen 
1172d8f048cSHavard Skinnemoen     /* Bitmask of modules that are permanently disabled on this chip. */
1182d8f048cSHavard Skinnemoen     uint32_t            disabled_modules;
1192d8f048cSHavard Skinnemoen     /* Number of CPU cores enabled in this SoC class (may be 1 or 2). */
1202d8f048cSHavard Skinnemoen     uint32_t            num_cpus;
1212d8f048cSHavard Skinnemoen } NPCM7xxClass;
1222d8f048cSHavard Skinnemoen 
1232d8f048cSHavard Skinnemoen #define NPCM7XX_CLASS(klass)                                            \
1242d8f048cSHavard Skinnemoen     OBJECT_CLASS_CHECK(NPCM7xxClass, (klass), TYPE_NPCM7XX)
1252d8f048cSHavard Skinnemoen #define NPCM7XX_GET_CLASS(obj)                                          \
1262d8f048cSHavard Skinnemoen     OBJECT_GET_CLASS(NPCM7xxClass, (obj), TYPE_NPCM7XX)
1272d8f048cSHavard Skinnemoen 
1282d8f048cSHavard Skinnemoen /**
1292d8f048cSHavard Skinnemoen  * npcm7xx_load_kernel - Loads memory with everything needed to boot
1302d8f048cSHavard Skinnemoen  * @machine - The machine containing the SoC to be booted.
1312d8f048cSHavard Skinnemoen  * @soc - The SoC containing the CPU to be booted.
1322d8f048cSHavard Skinnemoen  *
1332d8f048cSHavard Skinnemoen  * This will set up the ARM boot info structure for the specific NPCM7xx
1342d8f048cSHavard Skinnemoen  * derivative and call arm_load_kernel() to set up loading of the kernel, etc.
1352d8f048cSHavard Skinnemoen  * into memory, if requested by the user.
1362d8f048cSHavard Skinnemoen  */
1372d8f048cSHavard Skinnemoen void npcm7xx_load_kernel(MachineState *machine, NPCM7xxState *soc);
1382d8f048cSHavard Skinnemoen 
1392d8f048cSHavard Skinnemoen #endif /* NPCM7XX_H */
140