12d8f048cSHavard Skinnemoen /* 22d8f048cSHavard Skinnemoen * Nuvoton NPCM7xx SoC family. 32d8f048cSHavard Skinnemoen * 42d8f048cSHavard Skinnemoen * Copyright 2020 Google LLC 52d8f048cSHavard Skinnemoen * 62d8f048cSHavard Skinnemoen * This program is free software; you can redistribute it and/or modify it 72d8f048cSHavard Skinnemoen * under the terms of the GNU General Public License as published by the 82d8f048cSHavard Skinnemoen * Free Software Foundation; either version 2 of the License, or 92d8f048cSHavard Skinnemoen * (at your option) any later version. 102d8f048cSHavard Skinnemoen * 112d8f048cSHavard Skinnemoen * This program is distributed in the hope that it will be useful, but WITHOUT 122d8f048cSHavard Skinnemoen * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 132d8f048cSHavard Skinnemoen * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License 142d8f048cSHavard Skinnemoen * for more details. 152d8f048cSHavard Skinnemoen */ 162d8f048cSHavard Skinnemoen #ifndef NPCM7XX_H 172d8f048cSHavard Skinnemoen #define NPCM7XX_H 182d8f048cSHavard Skinnemoen 192d8f048cSHavard Skinnemoen #include "hw/boards.h" 2077c05b0bSHao Wu #include "hw/adc/npcm7xx_adc.h" 212d8f048cSHavard Skinnemoen #include "hw/cpu/a9mpcore.h" 22526dbbe0SHavard Skinnemoen #include "hw/gpio/npcm7xx_gpio.h" 23*94e77879SHao Wu #include "hw/i2c/npcm7xx_smbus.h" 241351f892SHavard Skinnemoen #include "hw/mem/npcm7xx_mc.h" 252d8f048cSHavard Skinnemoen #include "hw/misc/npcm7xx_clk.h" 262d8f048cSHavard Skinnemoen #include "hw/misc/npcm7xx_gcr.h" 271e943c58SHao Wu #include "hw/misc/npcm7xx_pwm.h" 28326ccfe2SHavard Skinnemoen #include "hw/misc/npcm7xx_rng.h" 29c752bb07SHavard Skinnemoen #include "hw/nvram/npcm7xx_otp.h" 302d8f048cSHavard Skinnemoen #include "hw/timer/npcm7xx_timer.h" 31b821242cSHavard Skinnemoen #include "hw/ssi/npcm7xx_fiu.h" 32e23e7b12SHavard Skinnemoen #include "hw/usb/hcd-ehci.h" 33e23e7b12SHavard Skinnemoen #include "hw/usb/hcd-ohci.h" 342d8f048cSHavard Skinnemoen #include "target/arm/cpu.h" 352d8f048cSHavard Skinnemoen 362d8f048cSHavard Skinnemoen #define NPCM7XX_MAX_NUM_CPUS (2) 372d8f048cSHavard Skinnemoen 382d8f048cSHavard Skinnemoen /* The first half of the address space is reserved for DDR4 DRAM. */ 392d8f048cSHavard Skinnemoen #define NPCM7XX_DRAM_BA (0x00000000) 402d8f048cSHavard Skinnemoen #define NPCM7XX_DRAM_SZ (2 * GiB) 412d8f048cSHavard Skinnemoen 422d8f048cSHavard Skinnemoen /* Magic addresses for setting up direct kernel booting and SMP boot stubs. */ 432d8f048cSHavard Skinnemoen #define NPCM7XX_LOADER_START (0x00000000) /* Start of SDRAM */ 442d8f048cSHavard Skinnemoen #define NPCM7XX_SMP_LOADER_START (0xffff0000) /* Boot ROM */ 452d8f048cSHavard Skinnemoen #define NPCM7XX_SMP_BOOTREG_ADDR (0xf080013c) /* GCR.SCRPAD */ 462d8f048cSHavard Skinnemoen #define NPCM7XX_GIC_CPU_IF_ADDR (0xf03fe100) /* GIC within A9 */ 472ddae9ccSHavard Skinnemoen #define NPCM7XX_BOARD_SETUP_ADDR (0xffff1000) /* Boot ROM */ 482d8f048cSHavard Skinnemoen 49b773acf4SHavard Skinnemoen typedef struct NPCM7xxMachine { 50b773acf4SHavard Skinnemoen MachineState parent; 51b773acf4SHavard Skinnemoen } NPCM7xxMachine; 52b773acf4SHavard Skinnemoen 53b773acf4SHavard Skinnemoen #define TYPE_NPCM7XX_MACHINE MACHINE_TYPE_NAME("npcm7xx") 54b773acf4SHavard Skinnemoen #define NPCM7XX_MACHINE(obj) \ 55b773acf4SHavard Skinnemoen OBJECT_CHECK(NPCM7xxMachine, (obj), TYPE_NPCM7XX_MACHINE) 56b773acf4SHavard Skinnemoen 57b773acf4SHavard Skinnemoen typedef struct NPCM7xxMachineClass { 58b773acf4SHavard Skinnemoen MachineClass parent; 59b773acf4SHavard Skinnemoen 60b773acf4SHavard Skinnemoen const char *soc_type; 61b773acf4SHavard Skinnemoen } NPCM7xxMachineClass; 62b773acf4SHavard Skinnemoen 63b773acf4SHavard Skinnemoen #define NPCM7XX_MACHINE_CLASS(klass) \ 64b773acf4SHavard Skinnemoen OBJECT_CLASS_CHECK(NPCM7xxMachineClass, (klass), TYPE_NPCM7XX_MACHINE) 65b773acf4SHavard Skinnemoen #define NPCM7XX_MACHINE_GET_CLASS(obj) \ 66b773acf4SHavard Skinnemoen OBJECT_GET_CLASS(NPCM7xxMachineClass, (obj), TYPE_NPCM7XX_MACHINE) 67b773acf4SHavard Skinnemoen 682d8f048cSHavard Skinnemoen typedef struct NPCM7xxState { 692d8f048cSHavard Skinnemoen DeviceState parent; 702d8f048cSHavard Skinnemoen 712d8f048cSHavard Skinnemoen ARMCPU cpu[NPCM7XX_MAX_NUM_CPUS]; 722d8f048cSHavard Skinnemoen A9MPPrivState a9mpcore; 732d8f048cSHavard Skinnemoen 742d8f048cSHavard Skinnemoen MemoryRegion sram; 752d8f048cSHavard Skinnemoen MemoryRegion irom; 762d8f048cSHavard Skinnemoen MemoryRegion ram3; 772d8f048cSHavard Skinnemoen MemoryRegion *dram; 782d8f048cSHavard Skinnemoen 792d8f048cSHavard Skinnemoen NPCM7xxGCRState gcr; 802d8f048cSHavard Skinnemoen NPCM7xxCLKState clk; 812d8f048cSHavard Skinnemoen NPCM7xxTimerCtrlState tim[3]; 8277c05b0bSHao Wu NPCM7xxADCState adc; 831e943c58SHao Wu NPCM7xxPWMState pwm[2]; 84c752bb07SHavard Skinnemoen NPCM7xxOTPState key_storage; 85c752bb07SHavard Skinnemoen NPCM7xxOTPState fuse_array; 861351f892SHavard Skinnemoen NPCM7xxMCState mc; 87326ccfe2SHavard Skinnemoen NPCM7xxRNGState rng; 88526dbbe0SHavard Skinnemoen NPCM7xxGPIOState gpio[8]; 89*94e77879SHao Wu NPCM7xxSMBusState smbus[16]; 90e23e7b12SHavard Skinnemoen EHCISysBusState ehci; 91e23e7b12SHavard Skinnemoen OHCISysBusState ohci; 92b821242cSHavard Skinnemoen NPCM7xxFIUState fiu[2]; 932d8f048cSHavard Skinnemoen } NPCM7xxState; 942d8f048cSHavard Skinnemoen 952d8f048cSHavard Skinnemoen #define TYPE_NPCM7XX "npcm7xx" 962d8f048cSHavard Skinnemoen #define NPCM7XX(obj) OBJECT_CHECK(NPCM7xxState, (obj), TYPE_NPCM7XX) 972d8f048cSHavard Skinnemoen 982d8f048cSHavard Skinnemoen #define TYPE_NPCM730 "npcm730" 992d8f048cSHavard Skinnemoen #define TYPE_NPCM750 "npcm750" 1002d8f048cSHavard Skinnemoen 1012d8f048cSHavard Skinnemoen typedef struct NPCM7xxClass { 1022d8f048cSHavard Skinnemoen DeviceClass parent; 1032d8f048cSHavard Skinnemoen 1042d8f048cSHavard Skinnemoen /* Bitmask of modules that are permanently disabled on this chip. */ 1052d8f048cSHavard Skinnemoen uint32_t disabled_modules; 1062d8f048cSHavard Skinnemoen /* Number of CPU cores enabled in this SoC class (may be 1 or 2). */ 1072d8f048cSHavard Skinnemoen uint32_t num_cpus; 1082d8f048cSHavard Skinnemoen } NPCM7xxClass; 1092d8f048cSHavard Skinnemoen 1102d8f048cSHavard Skinnemoen #define NPCM7XX_CLASS(klass) \ 1112d8f048cSHavard Skinnemoen OBJECT_CLASS_CHECK(NPCM7xxClass, (klass), TYPE_NPCM7XX) 1122d8f048cSHavard Skinnemoen #define NPCM7XX_GET_CLASS(obj) \ 1132d8f048cSHavard Skinnemoen OBJECT_GET_CLASS(NPCM7xxClass, (obj), TYPE_NPCM7XX) 1142d8f048cSHavard Skinnemoen 1152d8f048cSHavard Skinnemoen /** 1162d8f048cSHavard Skinnemoen * npcm7xx_load_kernel - Loads memory with everything needed to boot 1172d8f048cSHavard Skinnemoen * @machine - The machine containing the SoC to be booted. 1182d8f048cSHavard Skinnemoen * @soc - The SoC containing the CPU to be booted. 1192d8f048cSHavard Skinnemoen * 1202d8f048cSHavard Skinnemoen * This will set up the ARM boot info structure for the specific NPCM7xx 1212d8f048cSHavard Skinnemoen * derivative and call arm_load_kernel() to set up loading of the kernel, etc. 1222d8f048cSHavard Skinnemoen * into memory, if requested by the user. 1232d8f048cSHavard Skinnemoen */ 1242d8f048cSHavard Skinnemoen void npcm7xx_load_kernel(MachineState *machine, NPCM7xxState *soc); 1252d8f048cSHavard Skinnemoen 1262d8f048cSHavard Skinnemoen #endif /* NPCM7XX_H */ 127