1*92dfc8a2SPhilippe Mathieu-Daudé /*
2*92dfc8a2SPhilippe Mathieu-Daudé * Copyright (c) 2007, Neocleus Corporation.
3*92dfc8a2SPhilippe Mathieu-Daudé * Copyright (c) 2007, Intel Corporation.
4*92dfc8a2SPhilippe Mathieu-Daudé *
5*92dfc8a2SPhilippe Mathieu-Daudé * SPDX-License-Identifier: GPL-2.0-only
6*92dfc8a2SPhilippe Mathieu-Daudé *
7*92dfc8a2SPhilippe Mathieu-Daudé * Alex Novik <alex@neocleus.com>
8*92dfc8a2SPhilippe Mathieu-Daudé * Allen Kay <allen.m.kay@intel.com>
9*92dfc8a2SPhilippe Mathieu-Daudé * Guy Zana <guy@neocleus.com>
10*92dfc8a2SPhilippe Mathieu-Daudé */
1147b43a1fSPaolo Bonzini #ifndef XEN_PT_H
1247b43a1fSPaolo Bonzini #define XEN_PT_H
1347b43a1fSPaolo Bonzini
14e2abfe5eSDavid Woodhouse #include "hw/xen/xen_native.h"
1547b43a1fSPaolo Bonzini #include "xen-host-pci-device.h"
16db1015e9SEduardo Habkost #include "qom/object.h"
1747b43a1fSPaolo Bonzini
189edc6313SMarc-André Lureau void xen_pt_log(const PCIDevice *d, const char *f, ...) G_GNUC_PRINTF(2, 3);
1947b43a1fSPaolo Bonzini
2047b43a1fSPaolo Bonzini #define XEN_PT_ERR(d, _f, _a...) xen_pt_log(d, "%s: Error: "_f, __func__, ##_a)
2147b43a1fSPaolo Bonzini
2247b43a1fSPaolo Bonzini #ifdef XEN_PT_LOGGING_ENABLED
2347b43a1fSPaolo Bonzini # define XEN_PT_LOG(d, _f, _a...) xen_pt_log(d, "%s: " _f, __func__, ##_a)
2447b43a1fSPaolo Bonzini # define XEN_PT_WARN(d, _f, _a...) \
2547b43a1fSPaolo Bonzini xen_pt_log(d, "%s: Warning: "_f, __func__, ##_a)
2647b43a1fSPaolo Bonzini #else
2747b43a1fSPaolo Bonzini # define XEN_PT_LOG(d, _f, _a...)
2847b43a1fSPaolo Bonzini # define XEN_PT_WARN(d, _f, _a...)
2947b43a1fSPaolo Bonzini #endif
3047b43a1fSPaolo Bonzini
3147b43a1fSPaolo Bonzini #ifdef XEN_PT_DEBUG_PCI_CONFIG_ACCESS
3247b43a1fSPaolo Bonzini # define XEN_PT_LOG_CONFIG(d, addr, val, len) \
3347b43a1fSPaolo Bonzini xen_pt_log(d, "%s: address=0x%04x val=0x%08x len=%d\n", \
3447b43a1fSPaolo Bonzini __func__, addr, val, len)
3547b43a1fSPaolo Bonzini #else
3647b43a1fSPaolo Bonzini # define XEN_PT_LOG_CONFIG(d, addr, val, len)
3747b43a1fSPaolo Bonzini #endif
3847b43a1fSPaolo Bonzini
3947b43a1fSPaolo Bonzini
4047b43a1fSPaolo Bonzini /* Helper */
4147b43a1fSPaolo Bonzini #define XEN_PFN(x) ((x) >> XC_PAGE_SHIFT)
4247b43a1fSPaolo Bonzini
4374526eb0SJan Beulich typedef const struct XenPTRegInfo XenPTRegInfo;
4447b43a1fSPaolo Bonzini typedef struct XenPTReg XenPTReg;
4547b43a1fSPaolo Bonzini
4647b43a1fSPaolo Bonzini
47f9b9d292SGonglei #define TYPE_XEN_PT_DEVICE "xen-pci-passthrough"
488063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(XenPCIPassthroughState, XEN_PT_DEVICE)
49f9b9d292SGonglei
504f67543bSChuck Zmudzinski #define XEN_PT_DEVICE_CLASS(klass) \
514f67543bSChuck Zmudzinski OBJECT_CLASS_CHECK(XenPTDeviceClass, klass, TYPE_XEN_PT_DEVICE)
524f67543bSChuck Zmudzinski #define XEN_PT_DEVICE_GET_CLASS(obj) \
534f67543bSChuck Zmudzinski OBJECT_GET_CLASS(XenPTDeviceClass, obj, TYPE_XEN_PT_DEVICE)
544f67543bSChuck Zmudzinski
554f67543bSChuck Zmudzinski typedef void (*XenPTQdevRealize)(DeviceState *qdev, Error **errp);
564f67543bSChuck Zmudzinski
574f67543bSChuck Zmudzinski typedef struct XenPTDeviceClass {
584f67543bSChuck Zmudzinski PCIDeviceClass parent_class;
594f67543bSChuck Zmudzinski XenPTQdevRealize pci_qdev_realize;
604f67543bSChuck Zmudzinski } XenPTDeviceClass;
614f67543bSChuck Zmudzinski
6247b43a1fSPaolo Bonzini /* function type for config reg */
6347b43a1fSPaolo Bonzini typedef int (*xen_pt_conf_reg_init)
6447b43a1fSPaolo Bonzini (XenPCIPassthroughState *, XenPTRegInfo *, uint32_t real_offset,
6547b43a1fSPaolo Bonzini uint32_t *data);
6647b43a1fSPaolo Bonzini typedef int (*xen_pt_conf_dword_write)
6747b43a1fSPaolo Bonzini (XenPCIPassthroughState *, XenPTReg *cfg_entry,
6847b43a1fSPaolo Bonzini uint32_t *val, uint32_t dev_value, uint32_t valid_mask);
6947b43a1fSPaolo Bonzini typedef int (*xen_pt_conf_word_write)
7047b43a1fSPaolo Bonzini (XenPCIPassthroughState *, XenPTReg *cfg_entry,
7147b43a1fSPaolo Bonzini uint16_t *val, uint16_t dev_value, uint16_t valid_mask);
7247b43a1fSPaolo Bonzini typedef int (*xen_pt_conf_byte_write)
7347b43a1fSPaolo Bonzini (XenPCIPassthroughState *, XenPTReg *cfg_entry,
7447b43a1fSPaolo Bonzini uint8_t *val, uint8_t dev_value, uint8_t valid_mask);
7547b43a1fSPaolo Bonzini typedef int (*xen_pt_conf_dword_read)
7647b43a1fSPaolo Bonzini (XenPCIPassthroughState *, XenPTReg *cfg_entry,
7747b43a1fSPaolo Bonzini uint32_t *val, uint32_t valid_mask);
7847b43a1fSPaolo Bonzini typedef int (*xen_pt_conf_word_read)
7947b43a1fSPaolo Bonzini (XenPCIPassthroughState *, XenPTReg *cfg_entry,
8047b43a1fSPaolo Bonzini uint16_t *val, uint16_t valid_mask);
8147b43a1fSPaolo Bonzini typedef int (*xen_pt_conf_byte_read)
8247b43a1fSPaolo Bonzini (XenPCIPassthroughState *, XenPTReg *cfg_entry,
8347b43a1fSPaolo Bonzini uint8_t *val, uint8_t valid_mask);
8447b43a1fSPaolo Bonzini
8547b43a1fSPaolo Bonzini #define XEN_PT_BAR_ALLF 0xFFFFFFFF
8647b43a1fSPaolo Bonzini #define XEN_PT_BAR_UNMAPPED (-1)
8747b43a1fSPaolo Bonzini
885cec8aa3STiejun Chen #define XEN_PCI_CAP_MAX 48
8947b43a1fSPaolo Bonzini
905cec8aa3STiejun Chen #define XEN_PCI_INTEL_OPREGION 0xfc
9147b43a1fSPaolo Bonzini
924f67543bSChuck Zmudzinski #define XEN_PCI_IGD_DOMAIN 0
934f67543bSChuck Zmudzinski #define XEN_PCI_IGD_BUS 0
944f67543bSChuck Zmudzinski #define XEN_PCI_IGD_DEV 2
954f67543bSChuck Zmudzinski #define XEN_PCI_IGD_FN 0
964f67543bSChuck Zmudzinski #define XEN_PCI_IGD_SLOT_MASK \
974f67543bSChuck Zmudzinski (1UL << PCI_SLOT(PCI_DEVFN(XEN_PCI_IGD_DEV, XEN_PCI_IGD_FN)))
984f67543bSChuck Zmudzinski
9947b43a1fSPaolo Bonzini typedef enum {
10047b43a1fSPaolo Bonzini XEN_PT_GRP_TYPE_HARDWIRED = 0, /* 0 Hardwired reg group */
10147b43a1fSPaolo Bonzini XEN_PT_GRP_TYPE_EMU, /* emul reg group */
10247b43a1fSPaolo Bonzini } XenPTRegisterGroupType;
10347b43a1fSPaolo Bonzini
10447b43a1fSPaolo Bonzini typedef enum {
10547b43a1fSPaolo Bonzini XEN_PT_BAR_FLAG_MEM = 0, /* Memory type BAR */
10647b43a1fSPaolo Bonzini XEN_PT_BAR_FLAG_IO, /* I/O type BAR */
10747b43a1fSPaolo Bonzini XEN_PT_BAR_FLAG_UPPER, /* upper 64bit BAR */
10847b43a1fSPaolo Bonzini XEN_PT_BAR_FLAG_UNUSED, /* unused BAR */
10947b43a1fSPaolo Bonzini } XenPTBarFlag;
11047b43a1fSPaolo Bonzini
11147b43a1fSPaolo Bonzini
11247b43a1fSPaolo Bonzini typedef struct XenPTRegion {
11347b43a1fSPaolo Bonzini /* BAR flag */
11447b43a1fSPaolo Bonzini XenPTBarFlag bar_flag;
11547b43a1fSPaolo Bonzini /* Translation of the emulated address */
11647b43a1fSPaolo Bonzini union {
11747b43a1fSPaolo Bonzini uint64_t maddr;
11847b43a1fSPaolo Bonzini uint64_t pio_base;
11947b43a1fSPaolo Bonzini uint64_t u;
12047b43a1fSPaolo Bonzini } access;
12147b43a1fSPaolo Bonzini } XenPTRegion;
12247b43a1fSPaolo Bonzini
12347b43a1fSPaolo Bonzini /* XenPTRegInfo declaration
12447b43a1fSPaolo Bonzini * - only for emulated register (either a part or whole bit).
12547b43a1fSPaolo Bonzini * - for passthrough register that need special behavior (like interacting with
12647b43a1fSPaolo Bonzini * other component), set emu_mask to all 0 and specify r/w func properly.
12747b43a1fSPaolo Bonzini * - do NOT use ALL F for init_val, otherwise the tbl will not be registered.
12847b43a1fSPaolo Bonzini */
12947b43a1fSPaolo Bonzini
13047b43a1fSPaolo Bonzini /* emulated register information */
13147b43a1fSPaolo Bonzini struct XenPTRegInfo {
13247b43a1fSPaolo Bonzini uint32_t offset;
13347b43a1fSPaolo Bonzini uint32_t size;
13447b43a1fSPaolo Bonzini uint32_t init_val;
1350ad3393aSJan Beulich /* reg reserved field mask (ON:reserved, OFF:defined) */
1360ad3393aSJan Beulich uint32_t res_mask;
13747b43a1fSPaolo Bonzini /* reg read only field mask (ON:RO/ROS, OFF:other) */
13847b43a1fSPaolo Bonzini uint32_t ro_mask;
13955c8672cSJan Beulich /* reg read/write-1-clear field mask (ON:RW1C/RW1CS, OFF:other) */
14055c8672cSJan Beulich uint32_t rw1c_mask;
14147b43a1fSPaolo Bonzini /* reg emulate field mask (ON:emu, OFF:passthrough) */
14247b43a1fSPaolo Bonzini uint32_t emu_mask;
14347b43a1fSPaolo Bonzini xen_pt_conf_reg_init init;
14447b43a1fSPaolo Bonzini /* read/write function pointer
14547b43a1fSPaolo Bonzini * for double_word/word/byte size */
14647b43a1fSPaolo Bonzini union {
14747b43a1fSPaolo Bonzini struct {
14847b43a1fSPaolo Bonzini xen_pt_conf_dword_write write;
14947b43a1fSPaolo Bonzini xen_pt_conf_dword_read read;
15047b43a1fSPaolo Bonzini } dw;
15147b43a1fSPaolo Bonzini struct {
15247b43a1fSPaolo Bonzini xen_pt_conf_word_write write;
15347b43a1fSPaolo Bonzini xen_pt_conf_word_read read;
15447b43a1fSPaolo Bonzini } w;
15547b43a1fSPaolo Bonzini struct {
15647b43a1fSPaolo Bonzini xen_pt_conf_byte_write write;
15747b43a1fSPaolo Bonzini xen_pt_conf_byte_read read;
15847b43a1fSPaolo Bonzini } b;
15947b43a1fSPaolo Bonzini } u;
16047b43a1fSPaolo Bonzini };
16147b43a1fSPaolo Bonzini
16247b43a1fSPaolo Bonzini /* emulated register management */
16347b43a1fSPaolo Bonzini struct XenPTReg {
16447b43a1fSPaolo Bonzini QLIST_ENTRY(XenPTReg) entries;
16547b43a1fSPaolo Bonzini XenPTRegInfo *reg;
166e2779de0SKonrad Rzeszutek Wilk union {
167e2779de0SKonrad Rzeszutek Wilk uint8_t *byte;
168e2779de0SKonrad Rzeszutek Wilk uint16_t *half_word;
169e2779de0SKonrad Rzeszutek Wilk uint32_t *word;
170e2779de0SKonrad Rzeszutek Wilk } ptr; /* pointer to dev.config. */
17147b43a1fSPaolo Bonzini };
17247b43a1fSPaolo Bonzini
17374526eb0SJan Beulich typedef const struct XenPTRegGroupInfo XenPTRegGroupInfo;
17447b43a1fSPaolo Bonzini
17547b43a1fSPaolo Bonzini /* emul reg group size initialize method */
17647b43a1fSPaolo Bonzini typedef int (*xen_pt_reg_size_init_fn)
17774526eb0SJan Beulich (XenPCIPassthroughState *, XenPTRegGroupInfo *,
17847b43a1fSPaolo Bonzini uint32_t base_offset, uint8_t *size);
17947b43a1fSPaolo Bonzini
18047b43a1fSPaolo Bonzini /* emulated register group information */
18147b43a1fSPaolo Bonzini struct XenPTRegGroupInfo {
18247b43a1fSPaolo Bonzini uint8_t grp_id;
18347b43a1fSPaolo Bonzini XenPTRegisterGroupType grp_type;
18447b43a1fSPaolo Bonzini uint8_t grp_size;
18547b43a1fSPaolo Bonzini xen_pt_reg_size_init_fn size_init;
18647b43a1fSPaolo Bonzini XenPTRegInfo *emu_regs;
18747b43a1fSPaolo Bonzini };
18847b43a1fSPaolo Bonzini
18947b43a1fSPaolo Bonzini /* emul register group management table */
19047b43a1fSPaolo Bonzini typedef struct XenPTRegGroup {
19147b43a1fSPaolo Bonzini QLIST_ENTRY(XenPTRegGroup) entries;
19274526eb0SJan Beulich XenPTRegGroupInfo *reg_grp;
19347b43a1fSPaolo Bonzini uint32_t base_offset;
19447b43a1fSPaolo Bonzini uint8_t size;
19547b43a1fSPaolo Bonzini QLIST_HEAD(, XenPTReg) reg_tbl_list;
19647b43a1fSPaolo Bonzini } XenPTRegGroup;
19747b43a1fSPaolo Bonzini
19847b43a1fSPaolo Bonzini
19947b43a1fSPaolo Bonzini #define XEN_PT_UNASSIGNED_PIRQ (-1)
20047b43a1fSPaolo Bonzini typedef struct XenPTMSI {
20147b43a1fSPaolo Bonzini uint16_t flags;
20247b43a1fSPaolo Bonzini uint32_t addr_lo; /* guest message address */
20347b43a1fSPaolo Bonzini uint32_t addr_hi; /* guest message upper address */
20447b43a1fSPaolo Bonzini uint16_t data; /* guest message data */
20547b43a1fSPaolo Bonzini uint32_t ctrl_offset; /* saved control offset */
206a8036336SRoger Pau Monne uint32_t mask; /* guest mask bits */
20747b43a1fSPaolo Bonzini int pirq; /* guest pirq corresponding */
20847b43a1fSPaolo Bonzini bool initialized; /* when guest MSI is initialized */
20947b43a1fSPaolo Bonzini bool mapped; /* when pirq is mapped */
21047b43a1fSPaolo Bonzini } XenPTMSI;
21147b43a1fSPaolo Bonzini
21247b43a1fSPaolo Bonzini typedef struct XenPTMSIXEntry {
21347b43a1fSPaolo Bonzini int pirq;
21447b43a1fSPaolo Bonzini uint64_t addr;
21547b43a1fSPaolo Bonzini uint32_t data;
216f0ada360SJan Beulich uint32_t latch[4];
21747b43a1fSPaolo Bonzini bool updated; /* indicate whether MSI ADDR or DATA is updated */
21847b43a1fSPaolo Bonzini } XenPTMSIXEntry;
21947b43a1fSPaolo Bonzini typedef struct XenPTMSIX {
22047b43a1fSPaolo Bonzini uint32_t ctrl_offset;
22147b43a1fSPaolo Bonzini bool enabled;
222f0ada360SJan Beulich bool maskall;
22347b43a1fSPaolo Bonzini int total_entries;
22447b43a1fSPaolo Bonzini int bar_index;
22547b43a1fSPaolo Bonzini uint64_t table_base;
22647b43a1fSPaolo Bonzini uint32_t table_offset_adjust; /* page align mmap */
22747b43a1fSPaolo Bonzini uint64_t mmio_base_addr;
22847b43a1fSPaolo Bonzini MemoryRegion mmio;
22947b43a1fSPaolo Bonzini void *phys_iomem_base;
230f7795e40SPhilippe Mathieu-Daudé XenPTMSIXEntry msix_entry[];
23147b43a1fSPaolo Bonzini } XenPTMSIX;
23247b43a1fSPaolo Bonzini
23347b43a1fSPaolo Bonzini struct XenPCIPassthroughState {
23447b43a1fSPaolo Bonzini PCIDevice dev;
23547b43a1fSPaolo Bonzini
23647b43a1fSPaolo Bonzini PCIHostDeviceAddress hostaddr;
23747b43a1fSPaolo Bonzini bool is_virtfn;
238c25bbf15SJan Beulich bool permissive;
239c25bbf15SJan Beulich bool permissive_warned;
24047b43a1fSPaolo Bonzini XenHostPCIDevice real_device;
24147b43a1fSPaolo Bonzini XenPTRegion bases[PCI_NUM_REGIONS]; /* Access regions */
24247b43a1fSPaolo Bonzini QLIST_HEAD(, XenPTRegGroup) reg_grps;
24347b43a1fSPaolo Bonzini
24447b43a1fSPaolo Bonzini uint32_t machine_irq;
24547b43a1fSPaolo Bonzini
24647b43a1fSPaolo Bonzini XenPTMSI *msi;
24747b43a1fSPaolo Bonzini XenPTMSIX *msix;
24847b43a1fSPaolo Bonzini
24947b43a1fSPaolo Bonzini MemoryRegion bar[PCI_NUM_REGIONS - 1];
25047b43a1fSPaolo Bonzini MemoryRegion rom;
25147b43a1fSPaolo Bonzini
25247b43a1fSPaolo Bonzini MemoryListener memory_listener;
25347b43a1fSPaolo Bonzini MemoryListener io_listener;
254bce33948SKonrad Rzeszutek Wilk bool listener_set;
25547b43a1fSPaolo Bonzini };
25647b43a1fSPaolo Bonzini
257d50a6e58SCao jin void xen_pt_config_init(XenPCIPassthroughState *s, Error **errp);
25847b43a1fSPaolo Bonzini void xen_pt_config_delete(XenPCIPassthroughState *s);
25947b43a1fSPaolo Bonzini XenPTRegGroup *xen_pt_find_reg_grp(XenPCIPassthroughState *s, uint32_t address);
26047b43a1fSPaolo Bonzini XenPTReg *xen_pt_find_reg(XenPTRegGroup *reg_grp, uint32_t address);
26147b43a1fSPaolo Bonzini int xen_pt_bar_offset_to_index(uint32_t offset);
26247b43a1fSPaolo Bonzini
xen_pt_get_emul_size(XenPTBarFlag flag,pcibus_t r_size)26347b43a1fSPaolo Bonzini static inline pcibus_t xen_pt_get_emul_size(XenPTBarFlag flag, pcibus_t r_size)
26447b43a1fSPaolo Bonzini {
26547b43a1fSPaolo Bonzini /* align resource size (memory type only) */
26647b43a1fSPaolo Bonzini if (flag == XEN_PT_BAR_FLAG_MEM) {
26747b43a1fSPaolo Bonzini return (r_size + XC_PAGE_SIZE - 1) & XC_PAGE_MASK;
26847b43a1fSPaolo Bonzini } else {
26947b43a1fSPaolo Bonzini return r_size;
27047b43a1fSPaolo Bonzini }
27147b43a1fSPaolo Bonzini }
27247b43a1fSPaolo Bonzini
27347b43a1fSPaolo Bonzini /* INTx */
27447b43a1fSPaolo Bonzini /* The PCI Local Bus Specification, Rev. 3.0,
27547b43a1fSPaolo Bonzini * Section 6.2.4 Miscellaneous Registers, pp 223
27647b43a1fSPaolo Bonzini * outlines 5 valid values for the interrupt pin (intx).
27747b43a1fSPaolo Bonzini * 0: For devices (or device functions) that don't use an interrupt in
27847b43a1fSPaolo Bonzini * 1: INTA#
27947b43a1fSPaolo Bonzini * 2: INTB#
28047b43a1fSPaolo Bonzini * 3: INTC#
28147b43a1fSPaolo Bonzini * 4: INTD#
28247b43a1fSPaolo Bonzini *
28347b43a1fSPaolo Bonzini * Xen uses the following 4 values for intx
28447b43a1fSPaolo Bonzini * 0: INTA#
28547b43a1fSPaolo Bonzini * 1: INTB#
28647b43a1fSPaolo Bonzini * 2: INTC#
28747b43a1fSPaolo Bonzini * 3: INTD#
28847b43a1fSPaolo Bonzini *
28947b43a1fSPaolo Bonzini * Observing that these list of values are not the same, xen_pt_pci_read_intx()
29047b43a1fSPaolo Bonzini * uses the following mapping from hw to xen values.
29147b43a1fSPaolo Bonzini * This seems to reflect the current usage within Xen.
29247b43a1fSPaolo Bonzini *
29347b43a1fSPaolo Bonzini * PCI hardware | Xen | Notes
29447b43a1fSPaolo Bonzini * ----------------+-----+----------------------------------------------------
29547b43a1fSPaolo Bonzini * 0 | 0 | No interrupt
29647b43a1fSPaolo Bonzini * 1 | 0 | INTA#
29747b43a1fSPaolo Bonzini * 2 | 1 | INTB#
29847b43a1fSPaolo Bonzini * 3 | 2 | INTC#
29947b43a1fSPaolo Bonzini * 4 | 3 | INTD#
30047b43a1fSPaolo Bonzini * any other value | 0 | This should never happen, log error message
30147b43a1fSPaolo Bonzini */
30247b43a1fSPaolo Bonzini
xen_pt_pci_read_intx(XenPCIPassthroughState * s)30347b43a1fSPaolo Bonzini static inline uint8_t xen_pt_pci_read_intx(XenPCIPassthroughState *s)
30447b43a1fSPaolo Bonzini {
30547b43a1fSPaolo Bonzini uint8_t v = 0;
30647b43a1fSPaolo Bonzini xen_host_pci_get_byte(&s->real_device, PCI_INTERRUPT_PIN, &v);
30747b43a1fSPaolo Bonzini return v;
30847b43a1fSPaolo Bonzini }
30947b43a1fSPaolo Bonzini
xen_pt_pci_intx(XenPCIPassthroughState * s)31047b43a1fSPaolo Bonzini static inline uint8_t xen_pt_pci_intx(XenPCIPassthroughState *s)
31147b43a1fSPaolo Bonzini {
31247b43a1fSPaolo Bonzini uint8_t r_val = xen_pt_pci_read_intx(s);
31347b43a1fSPaolo Bonzini
31447b43a1fSPaolo Bonzini XEN_PT_LOG(&s->dev, "intx=%i\n", r_val);
31547b43a1fSPaolo Bonzini if (r_val < 1 || r_val > 4) {
31647b43a1fSPaolo Bonzini XEN_PT_LOG(&s->dev, "Interrupt pin read from hardware is out of range:"
31747b43a1fSPaolo Bonzini " value=%i, acceptable range is 1 - 4\n", r_val);
31847b43a1fSPaolo Bonzini r_val = 0;
31947b43a1fSPaolo Bonzini } else {
320bce33948SKonrad Rzeszutek Wilk /* Note that if s.real_device.config_fd is closed we make 0xff. */
32147b43a1fSPaolo Bonzini r_val -= 1;
32247b43a1fSPaolo Bonzini }
32347b43a1fSPaolo Bonzini
32447b43a1fSPaolo Bonzini return r_val;
32547b43a1fSPaolo Bonzini }
32647b43a1fSPaolo Bonzini
32747b43a1fSPaolo Bonzini /* MSI/MSI-X */
32847b43a1fSPaolo Bonzini int xen_pt_msi_setup(XenPCIPassthroughState *s);
32947b43a1fSPaolo Bonzini int xen_pt_msi_update(XenPCIPassthroughState *d);
33047b43a1fSPaolo Bonzini void xen_pt_msi_disable(XenPCIPassthroughState *s);
33147b43a1fSPaolo Bonzini
33247b43a1fSPaolo Bonzini int xen_pt_msix_init(XenPCIPassthroughState *s, uint32_t base);
33347b43a1fSPaolo Bonzini void xen_pt_msix_delete(XenPCIPassthroughState *s);
3344e494de6SLan Tianyu void xen_pt_msix_unmap(XenPCIPassthroughState *s);
33547b43a1fSPaolo Bonzini int xen_pt_msix_update(XenPCIPassthroughState *s);
33647b43a1fSPaolo Bonzini int xen_pt_msix_update_remap(XenPCIPassthroughState *s, int bar_index);
33747b43a1fSPaolo Bonzini void xen_pt_msix_disable(XenPCIPassthroughState *s);
33847b43a1fSPaolo Bonzini
xen_pt_has_msix_mapping(XenPCIPassthroughState * s,int bar)33947b43a1fSPaolo Bonzini static inline bool xen_pt_has_msix_mapping(XenPCIPassthroughState *s, int bar)
34047b43a1fSPaolo Bonzini {
34147b43a1fSPaolo Bonzini return s->msix && s->msix->bar_index == bar;
34247b43a1fSPaolo Bonzini }
34347b43a1fSPaolo Bonzini
344f703f1efSPhilippe Mathieu-Daudé void *pci_assign_dev_load_option_rom(PCIDevice *dev, int *size,
345f703f1efSPhilippe Mathieu-Daudé unsigned int domain, unsigned int bus,
346f703f1efSPhilippe Mathieu-Daudé unsigned int slot, unsigned int function);
34779814179STiejun Chen int xen_pt_register_vga_regions(XenHostPCIDevice *dev);
34879814179STiejun Chen int xen_pt_unregister_vga_regions(XenHostPCIDevice *dev);
3495226bb59SCao jin void xen_pt_setup_vga(XenPCIPassthroughState *s, XenHostPCIDevice *dev,
3505226bb59SCao jin Error **errp);
351175de524SMarkus Armbruster #endif /* XEN_PT_H */
352