xref: /openbmc/qemu/hw/usb/hcd-uhci.c (revision a4f30cd766888e69e1d75cd87d251c04e829688e)
1f1ae32a1SGerd Hoffmann /*
2f1ae32a1SGerd Hoffmann  * USB UHCI controller emulation
3f1ae32a1SGerd Hoffmann  *
4f1ae32a1SGerd Hoffmann  * Copyright (c) 2005 Fabrice Bellard
5f1ae32a1SGerd Hoffmann  *
6f1ae32a1SGerd Hoffmann  * Copyright (c) 2008 Max Krasnyansky
7f1ae32a1SGerd Hoffmann  *     Magor rewrite of the UHCI data structures parser and frame processor
8f1ae32a1SGerd Hoffmann  *     Support for fully async operation and multiple outstanding transactions
9f1ae32a1SGerd Hoffmann  *
10f1ae32a1SGerd Hoffmann  * Permission is hereby granted, free of charge, to any person obtaining a copy
11f1ae32a1SGerd Hoffmann  * of this software and associated documentation files (the "Software"), to deal
12f1ae32a1SGerd Hoffmann  * in the Software without restriction, including without limitation the rights
13f1ae32a1SGerd Hoffmann  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
14f1ae32a1SGerd Hoffmann  * copies of the Software, and to permit persons to whom the Software is
15f1ae32a1SGerd Hoffmann  * furnished to do so, subject to the following conditions:
16f1ae32a1SGerd Hoffmann  *
17f1ae32a1SGerd Hoffmann  * The above copyright notice and this permission notice shall be included in
18f1ae32a1SGerd Hoffmann  * all copies or substantial portions of the Software.
19f1ae32a1SGerd Hoffmann  *
20f1ae32a1SGerd Hoffmann  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
21f1ae32a1SGerd Hoffmann  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
22f1ae32a1SGerd Hoffmann  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
23f1ae32a1SGerd Hoffmann  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
24f1ae32a1SGerd Hoffmann  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
25f1ae32a1SGerd Hoffmann  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
26f1ae32a1SGerd Hoffmann  * THE SOFTWARE.
27f1ae32a1SGerd Hoffmann  */
28f1ae32a1SGerd Hoffmann #include "hw/hw.h"
29f1ae32a1SGerd Hoffmann #include "hw/usb.h"
30f1ae32a1SGerd Hoffmann #include "hw/pci.h"
31f1ae32a1SGerd Hoffmann #include "qemu-timer.h"
32f1ae32a1SGerd Hoffmann #include "iov.h"
33f1ae32a1SGerd Hoffmann #include "dma.h"
3450dcc0f8SGerd Hoffmann #include "trace.h"
35f1ae32a1SGerd Hoffmann 
36f1ae32a1SGerd Hoffmann //#define DEBUG
37f1ae32a1SGerd Hoffmann //#define DEBUG_DUMP_DATA
38f1ae32a1SGerd Hoffmann 
39f1ae32a1SGerd Hoffmann #define UHCI_CMD_FGR      (1 << 4)
40f1ae32a1SGerd Hoffmann #define UHCI_CMD_EGSM     (1 << 3)
41f1ae32a1SGerd Hoffmann #define UHCI_CMD_GRESET   (1 << 2)
42f1ae32a1SGerd Hoffmann #define UHCI_CMD_HCRESET  (1 << 1)
43f1ae32a1SGerd Hoffmann #define UHCI_CMD_RS       (1 << 0)
44f1ae32a1SGerd Hoffmann 
45f1ae32a1SGerd Hoffmann #define UHCI_STS_HCHALTED (1 << 5)
46f1ae32a1SGerd Hoffmann #define UHCI_STS_HCPERR   (1 << 4)
47f1ae32a1SGerd Hoffmann #define UHCI_STS_HSERR    (1 << 3)
48f1ae32a1SGerd Hoffmann #define UHCI_STS_RD       (1 << 2)
49f1ae32a1SGerd Hoffmann #define UHCI_STS_USBERR   (1 << 1)
50f1ae32a1SGerd Hoffmann #define UHCI_STS_USBINT   (1 << 0)
51f1ae32a1SGerd Hoffmann 
52f1ae32a1SGerd Hoffmann #define TD_CTRL_SPD     (1 << 29)
53f1ae32a1SGerd Hoffmann #define TD_CTRL_ERROR_SHIFT  27
54f1ae32a1SGerd Hoffmann #define TD_CTRL_IOS     (1 << 25)
55f1ae32a1SGerd Hoffmann #define TD_CTRL_IOC     (1 << 24)
56f1ae32a1SGerd Hoffmann #define TD_CTRL_ACTIVE  (1 << 23)
57f1ae32a1SGerd Hoffmann #define TD_CTRL_STALL   (1 << 22)
58f1ae32a1SGerd Hoffmann #define TD_CTRL_BABBLE  (1 << 20)
59f1ae32a1SGerd Hoffmann #define TD_CTRL_NAK     (1 << 19)
60f1ae32a1SGerd Hoffmann #define TD_CTRL_TIMEOUT (1 << 18)
61f1ae32a1SGerd Hoffmann 
62f1ae32a1SGerd Hoffmann #define UHCI_PORT_SUSPEND (1 << 12)
63f1ae32a1SGerd Hoffmann #define UHCI_PORT_RESET (1 << 9)
64f1ae32a1SGerd Hoffmann #define UHCI_PORT_LSDA  (1 << 8)
65f1ae32a1SGerd Hoffmann #define UHCI_PORT_RD    (1 << 6)
66f1ae32a1SGerd Hoffmann #define UHCI_PORT_ENC   (1 << 3)
67f1ae32a1SGerd Hoffmann #define UHCI_PORT_EN    (1 << 2)
68f1ae32a1SGerd Hoffmann #define UHCI_PORT_CSC   (1 << 1)
69f1ae32a1SGerd Hoffmann #define UHCI_PORT_CCS   (1 << 0)
70f1ae32a1SGerd Hoffmann 
71f1ae32a1SGerd Hoffmann #define UHCI_PORT_READ_ONLY    (0x1bb)
72f1ae32a1SGerd Hoffmann #define UHCI_PORT_WRITE_CLEAR  (UHCI_PORT_CSC | UHCI_PORT_ENC)
73f1ae32a1SGerd Hoffmann 
74f1ae32a1SGerd Hoffmann #define FRAME_TIMER_FREQ 1000
75f1ae32a1SGerd Hoffmann 
76f1ae32a1SGerd Hoffmann #define FRAME_MAX_LOOPS  256
77f1ae32a1SGerd Hoffmann 
78f1ae32a1SGerd Hoffmann #define NB_PORTS 2
79f1ae32a1SGerd Hoffmann 
8060e1b2a6SGerd Hoffmann enum {
810cd178caSGerd Hoffmann     TD_RESULT_STOP_FRAME = 10,
820cd178caSGerd Hoffmann     TD_RESULT_COMPLETE,
830cd178caSGerd Hoffmann     TD_RESULT_NEXT_QH,
844efe4ef3SGerd Hoffmann     TD_RESULT_ASYNC_START,
854efe4ef3SGerd Hoffmann     TD_RESULT_ASYNC_CONT,
8660e1b2a6SGerd Hoffmann };
8760e1b2a6SGerd Hoffmann 
88f1ae32a1SGerd Hoffmann typedef struct UHCIState UHCIState;
89f1ae32a1SGerd Hoffmann typedef struct UHCIAsync UHCIAsync;
90f1ae32a1SGerd Hoffmann typedef struct UHCIQueue UHCIQueue;
91f1ae32a1SGerd Hoffmann 
92f1ae32a1SGerd Hoffmann /*
93f1ae32a1SGerd Hoffmann  * Pending async transaction.
94f1ae32a1SGerd Hoffmann  * 'packet' must be the first field because completion
95f1ae32a1SGerd Hoffmann  * handler does "(UHCIAsync *) pkt" cast.
96f1ae32a1SGerd Hoffmann  */
97f1ae32a1SGerd Hoffmann 
98f1ae32a1SGerd Hoffmann struct UHCIAsync {
99f1ae32a1SGerd Hoffmann     USBPacket packet;
100f1ae32a1SGerd Hoffmann     QEMUSGList sgl;
101f1ae32a1SGerd Hoffmann     UHCIQueue *queue;
102f1ae32a1SGerd Hoffmann     QTAILQ_ENTRY(UHCIAsync) next;
1031f250cc7SHans de Goede     uint32_t  td_addr;
104f1ae32a1SGerd Hoffmann     uint8_t   done;
105f1ae32a1SGerd Hoffmann };
106f1ae32a1SGerd Hoffmann 
107f1ae32a1SGerd Hoffmann struct UHCIQueue {
108f1ae32a1SGerd Hoffmann     uint32_t  token;
109f1ae32a1SGerd Hoffmann     UHCIState *uhci;
110f1ae32a1SGerd Hoffmann     QTAILQ_ENTRY(UHCIQueue) next;
111f1ae32a1SGerd Hoffmann     QTAILQ_HEAD(, UHCIAsync) asyncs;
112f1ae32a1SGerd Hoffmann     int8_t    valid;
113f1ae32a1SGerd Hoffmann };
114f1ae32a1SGerd Hoffmann 
115f1ae32a1SGerd Hoffmann typedef struct UHCIPort {
116f1ae32a1SGerd Hoffmann     USBPort port;
117f1ae32a1SGerd Hoffmann     uint16_t ctrl;
118f1ae32a1SGerd Hoffmann } UHCIPort;
119f1ae32a1SGerd Hoffmann 
120f1ae32a1SGerd Hoffmann struct UHCIState {
121f1ae32a1SGerd Hoffmann     PCIDevice dev;
122f1ae32a1SGerd Hoffmann     MemoryRegion io_bar;
123f1ae32a1SGerd Hoffmann     USBBus bus; /* Note unused when we're a companion controller */
124f1ae32a1SGerd Hoffmann     uint16_t cmd; /* cmd register */
125f1ae32a1SGerd Hoffmann     uint16_t status;
126f1ae32a1SGerd Hoffmann     uint16_t intr; /* interrupt enable register */
127f1ae32a1SGerd Hoffmann     uint16_t frnum; /* frame number */
128f1ae32a1SGerd Hoffmann     uint32_t fl_base_addr; /* frame list base address */
129f1ae32a1SGerd Hoffmann     uint8_t sof_timing;
130f1ae32a1SGerd Hoffmann     uint8_t status2; /* bit 0 and 1 are used to generate UHCI_STS_USBINT */
131f1ae32a1SGerd Hoffmann     int64_t expire_time;
132f1ae32a1SGerd Hoffmann     QEMUTimer *frame_timer;
1339a16c595SGerd Hoffmann     QEMUBH *bh;
1344aed20e2SGerd Hoffmann     uint32_t frame_bytes;
13540141d12SGerd Hoffmann     uint32_t frame_bandwidth;
136f1ae32a1SGerd Hoffmann     UHCIPort ports[NB_PORTS];
137f1ae32a1SGerd Hoffmann 
138f1ae32a1SGerd Hoffmann     /* Interrupts that should be raised at the end of the current frame.  */
139f1ae32a1SGerd Hoffmann     uint32_t pending_int_mask;
140973002c1SGerd Hoffmann     int irq_pin;
141f1ae32a1SGerd Hoffmann 
142f1ae32a1SGerd Hoffmann     /* Active packets */
143f1ae32a1SGerd Hoffmann     QTAILQ_HEAD(, UHCIQueue) queues;
144f1ae32a1SGerd Hoffmann     uint8_t num_ports_vmstate;
145f1ae32a1SGerd Hoffmann 
146f1ae32a1SGerd Hoffmann     /* Properties */
147f1ae32a1SGerd Hoffmann     char *masterbus;
148f1ae32a1SGerd Hoffmann     uint32_t firstport;
149f1ae32a1SGerd Hoffmann };
150f1ae32a1SGerd Hoffmann 
151f1ae32a1SGerd Hoffmann typedef struct UHCI_TD {
152f1ae32a1SGerd Hoffmann     uint32_t link;
153f1ae32a1SGerd Hoffmann     uint32_t ctrl; /* see TD_CTRL_xxx */
154f1ae32a1SGerd Hoffmann     uint32_t token;
155f1ae32a1SGerd Hoffmann     uint32_t buffer;
156f1ae32a1SGerd Hoffmann } UHCI_TD;
157f1ae32a1SGerd Hoffmann 
158f1ae32a1SGerd Hoffmann typedef struct UHCI_QH {
159f1ae32a1SGerd Hoffmann     uint32_t link;
160f1ae32a1SGerd Hoffmann     uint32_t el_link;
161f1ae32a1SGerd Hoffmann } UHCI_QH;
162f1ae32a1SGerd Hoffmann 
16340507377SHans de Goede static void uhci_async_cancel(UHCIAsync *async);
164*a4f30cd7SHans de Goede static void uhci_queue_fill(UHCIQueue *q, UHCI_TD *td, struct USBEndpoint *ep);
16540507377SHans de Goede 
166f1ae32a1SGerd Hoffmann static inline int32_t uhci_queue_token(UHCI_TD *td)
167f1ae32a1SGerd Hoffmann {
168f1ae32a1SGerd Hoffmann     /* covers ep, dev, pid -> identifies the endpoint */
169f1ae32a1SGerd Hoffmann     return td->token & 0x7ffff;
170f1ae32a1SGerd Hoffmann }
171f1ae32a1SGerd Hoffmann 
172f1ae32a1SGerd Hoffmann static UHCIQueue *uhci_queue_get(UHCIState *s, UHCI_TD *td)
173f1ae32a1SGerd Hoffmann {
174f1ae32a1SGerd Hoffmann     uint32_t token = uhci_queue_token(td);
175f1ae32a1SGerd Hoffmann     UHCIQueue *queue;
176f1ae32a1SGerd Hoffmann 
177f1ae32a1SGerd Hoffmann     QTAILQ_FOREACH(queue, &s->queues, next) {
178f1ae32a1SGerd Hoffmann         if (queue->token == token) {
179f1ae32a1SGerd Hoffmann             return queue;
180f1ae32a1SGerd Hoffmann         }
181f1ae32a1SGerd Hoffmann     }
182f1ae32a1SGerd Hoffmann 
183f1ae32a1SGerd Hoffmann     queue = g_new0(UHCIQueue, 1);
184f1ae32a1SGerd Hoffmann     queue->uhci = s;
185f1ae32a1SGerd Hoffmann     queue->token = token;
186f1ae32a1SGerd Hoffmann     QTAILQ_INIT(&queue->asyncs);
187f1ae32a1SGerd Hoffmann     QTAILQ_INSERT_HEAD(&s->queues, queue, next);
18850dcc0f8SGerd Hoffmann     trace_usb_uhci_queue_add(queue->token);
189f1ae32a1SGerd Hoffmann     return queue;
190f1ae32a1SGerd Hoffmann }
191f1ae32a1SGerd Hoffmann 
192f1ae32a1SGerd Hoffmann static void uhci_queue_free(UHCIQueue *queue)
193f1ae32a1SGerd Hoffmann {
194f1ae32a1SGerd Hoffmann     UHCIState *s = queue->uhci;
19540507377SHans de Goede     UHCIAsync *async;
19640507377SHans de Goede 
19740507377SHans de Goede     while (!QTAILQ_EMPTY(&queue->asyncs)) {
19840507377SHans de Goede         async = QTAILQ_FIRST(&queue->asyncs);
19940507377SHans de Goede         uhci_async_cancel(async);
20040507377SHans de Goede     }
201f1ae32a1SGerd Hoffmann 
20250dcc0f8SGerd Hoffmann     trace_usb_uhci_queue_del(queue->token);
203f1ae32a1SGerd Hoffmann     QTAILQ_REMOVE(&s->queues, queue, next);
204f1ae32a1SGerd Hoffmann     g_free(queue);
205f1ae32a1SGerd Hoffmann }
206f1ae32a1SGerd Hoffmann 
2071f250cc7SHans de Goede static UHCIAsync *uhci_async_alloc(UHCIQueue *queue, uint32_t td_addr)
208f1ae32a1SGerd Hoffmann {
209f1ae32a1SGerd Hoffmann     UHCIAsync *async = g_new0(UHCIAsync, 1);
210f1ae32a1SGerd Hoffmann 
211f1ae32a1SGerd Hoffmann     async->queue = queue;
2121f250cc7SHans de Goede     async->td_addr = td_addr;
213f1ae32a1SGerd Hoffmann     usb_packet_init(&async->packet);
214f1ae32a1SGerd Hoffmann     pci_dma_sglist_init(&async->sgl, &queue->uhci->dev, 1);
2151f250cc7SHans de Goede     trace_usb_uhci_packet_add(async->queue->token, async->td_addr);
216f1ae32a1SGerd Hoffmann 
217f1ae32a1SGerd Hoffmann     return async;
218f1ae32a1SGerd Hoffmann }
219f1ae32a1SGerd Hoffmann 
220f1ae32a1SGerd Hoffmann static void uhci_async_free(UHCIAsync *async)
221f1ae32a1SGerd Hoffmann {
2221f250cc7SHans de Goede     trace_usb_uhci_packet_del(async->queue->token, async->td_addr);
223f1ae32a1SGerd Hoffmann     usb_packet_cleanup(&async->packet);
224f1ae32a1SGerd Hoffmann     qemu_sglist_destroy(&async->sgl);
225f1ae32a1SGerd Hoffmann     g_free(async);
226f1ae32a1SGerd Hoffmann }
227f1ae32a1SGerd Hoffmann 
228f1ae32a1SGerd Hoffmann static void uhci_async_link(UHCIAsync *async)
229f1ae32a1SGerd Hoffmann {
230f1ae32a1SGerd Hoffmann     UHCIQueue *queue = async->queue;
231f1ae32a1SGerd Hoffmann     QTAILQ_INSERT_TAIL(&queue->asyncs, async, next);
2321f250cc7SHans de Goede     trace_usb_uhci_packet_link_async(async->queue->token, async->td_addr);
233f1ae32a1SGerd Hoffmann }
234f1ae32a1SGerd Hoffmann 
235f1ae32a1SGerd Hoffmann static void uhci_async_unlink(UHCIAsync *async)
236f1ae32a1SGerd Hoffmann {
237f1ae32a1SGerd Hoffmann     UHCIQueue *queue = async->queue;
238f1ae32a1SGerd Hoffmann     QTAILQ_REMOVE(&queue->asyncs, async, next);
2391f250cc7SHans de Goede     trace_usb_uhci_packet_unlink_async(async->queue->token, async->td_addr);
240f1ae32a1SGerd Hoffmann }
241f1ae32a1SGerd Hoffmann 
242f1ae32a1SGerd Hoffmann static void uhci_async_cancel(UHCIAsync *async)
243f1ae32a1SGerd Hoffmann {
2442f2ee268SHans de Goede     uhci_async_unlink(async);
2451f250cc7SHans de Goede     trace_usb_uhci_packet_cancel(async->queue->token, async->td_addr,
2461f250cc7SHans de Goede                                  async->done);
247f1ae32a1SGerd Hoffmann     if (!async->done)
248f1ae32a1SGerd Hoffmann         usb_cancel_packet(&async->packet);
24900a0770dSHans de Goede     usb_packet_unmap(&async->packet, &async->sgl);
250f1ae32a1SGerd Hoffmann     uhci_async_free(async);
251f1ae32a1SGerd Hoffmann }
252f1ae32a1SGerd Hoffmann 
253f1ae32a1SGerd Hoffmann /*
254f1ae32a1SGerd Hoffmann  * Mark all outstanding async packets as invalid.
255f1ae32a1SGerd Hoffmann  * This is used for canceling them when TDs are removed by the HCD.
256f1ae32a1SGerd Hoffmann  */
257f1ae32a1SGerd Hoffmann static void uhci_async_validate_begin(UHCIState *s)
258f1ae32a1SGerd Hoffmann {
259f1ae32a1SGerd Hoffmann     UHCIQueue *queue;
260f1ae32a1SGerd Hoffmann 
261f1ae32a1SGerd Hoffmann     QTAILQ_FOREACH(queue, &s->queues, next) {
262f1ae32a1SGerd Hoffmann         queue->valid--;
263f1ae32a1SGerd Hoffmann     }
264f1ae32a1SGerd Hoffmann }
265f1ae32a1SGerd Hoffmann 
266f1ae32a1SGerd Hoffmann /*
267f1ae32a1SGerd Hoffmann  * Cancel async packets that are no longer valid
268f1ae32a1SGerd Hoffmann  */
269f1ae32a1SGerd Hoffmann static void uhci_async_validate_end(UHCIState *s)
270f1ae32a1SGerd Hoffmann {
271f1ae32a1SGerd Hoffmann     UHCIQueue *queue, *n;
272f1ae32a1SGerd Hoffmann 
273f1ae32a1SGerd Hoffmann     QTAILQ_FOREACH_SAFE(queue, &s->queues, next, n) {
27440507377SHans de Goede         if (!queue->valid) {
275f1ae32a1SGerd Hoffmann             uhci_queue_free(queue);
276f1ae32a1SGerd Hoffmann         }
277f1ae32a1SGerd Hoffmann     }
27840507377SHans de Goede }
279f1ae32a1SGerd Hoffmann 
280f1ae32a1SGerd Hoffmann static void uhci_async_cancel_device(UHCIState *s, USBDevice *dev)
281f1ae32a1SGerd Hoffmann {
282f1ae32a1SGerd Hoffmann     UHCIQueue *queue;
283f1ae32a1SGerd Hoffmann     UHCIAsync *curr, *n;
284f1ae32a1SGerd Hoffmann 
285f1ae32a1SGerd Hoffmann     QTAILQ_FOREACH(queue, &s->queues, next) {
286f1ae32a1SGerd Hoffmann         QTAILQ_FOREACH_SAFE(curr, &queue->asyncs, next, n) {
287f1ae32a1SGerd Hoffmann             if (!usb_packet_is_inflight(&curr->packet) ||
288f1ae32a1SGerd Hoffmann                 curr->packet.ep->dev != dev) {
289f1ae32a1SGerd Hoffmann                 continue;
290f1ae32a1SGerd Hoffmann             }
291f1ae32a1SGerd Hoffmann             uhci_async_cancel(curr);
292f1ae32a1SGerd Hoffmann         }
293f1ae32a1SGerd Hoffmann     }
294f1ae32a1SGerd Hoffmann }
295f1ae32a1SGerd Hoffmann 
296f1ae32a1SGerd Hoffmann static void uhci_async_cancel_all(UHCIState *s)
297f1ae32a1SGerd Hoffmann {
29877fa9aeeSGerd Hoffmann     UHCIQueue *queue, *nq;
299f1ae32a1SGerd Hoffmann 
30077fa9aeeSGerd Hoffmann     QTAILQ_FOREACH_SAFE(queue, &s->queues, next, nq) {
30160f8afcbSGerd Hoffmann         uhci_queue_free(queue);
302f1ae32a1SGerd Hoffmann     }
303f1ae32a1SGerd Hoffmann }
304f1ae32a1SGerd Hoffmann 
3051f250cc7SHans de Goede static UHCIAsync *uhci_async_find_td(UHCIState *s, uint32_t td_addr,
3061f250cc7SHans de Goede                                      UHCI_TD *td)
307f1ae32a1SGerd Hoffmann {
308f1ae32a1SGerd Hoffmann     uint32_t token = uhci_queue_token(td);
309f1ae32a1SGerd Hoffmann     UHCIQueue *queue;
310f1ae32a1SGerd Hoffmann     UHCIAsync *async;
311f1ae32a1SGerd Hoffmann 
312f1ae32a1SGerd Hoffmann     QTAILQ_FOREACH(queue, &s->queues, next) {
313f1ae32a1SGerd Hoffmann         if (queue->token == token) {
314f1ae32a1SGerd Hoffmann             break;
315f1ae32a1SGerd Hoffmann         }
316f1ae32a1SGerd Hoffmann     }
317f1ae32a1SGerd Hoffmann     if (queue == NULL) {
318f1ae32a1SGerd Hoffmann         return NULL;
319f1ae32a1SGerd Hoffmann     }
320f1ae32a1SGerd Hoffmann 
321f1ae32a1SGerd Hoffmann     QTAILQ_FOREACH(async, &queue->asyncs, next) {
3221f250cc7SHans de Goede         if (async->td_addr == td_addr) {
323f1ae32a1SGerd Hoffmann             return async;
324f1ae32a1SGerd Hoffmann         }
325f1ae32a1SGerd Hoffmann     }
326f1ae32a1SGerd Hoffmann 
327f1ae32a1SGerd Hoffmann     return NULL;
328f1ae32a1SGerd Hoffmann }
329f1ae32a1SGerd Hoffmann 
330f1ae32a1SGerd Hoffmann static void uhci_update_irq(UHCIState *s)
331f1ae32a1SGerd Hoffmann {
332f1ae32a1SGerd Hoffmann     int level;
333f1ae32a1SGerd Hoffmann     if (((s->status2 & 1) && (s->intr & (1 << 2))) ||
334f1ae32a1SGerd Hoffmann         ((s->status2 & 2) && (s->intr & (1 << 3))) ||
335f1ae32a1SGerd Hoffmann         ((s->status & UHCI_STS_USBERR) && (s->intr & (1 << 0))) ||
336f1ae32a1SGerd Hoffmann         ((s->status & UHCI_STS_RD) && (s->intr & (1 << 1))) ||
337f1ae32a1SGerd Hoffmann         (s->status & UHCI_STS_HSERR) ||
338f1ae32a1SGerd Hoffmann         (s->status & UHCI_STS_HCPERR)) {
339f1ae32a1SGerd Hoffmann         level = 1;
340f1ae32a1SGerd Hoffmann     } else {
341f1ae32a1SGerd Hoffmann         level = 0;
342f1ae32a1SGerd Hoffmann     }
343973002c1SGerd Hoffmann     qemu_set_irq(s->dev.irq[s->irq_pin], level);
344f1ae32a1SGerd Hoffmann }
345f1ae32a1SGerd Hoffmann 
346f1ae32a1SGerd Hoffmann static void uhci_reset(void *opaque)
347f1ae32a1SGerd Hoffmann {
348f1ae32a1SGerd Hoffmann     UHCIState *s = opaque;
349f1ae32a1SGerd Hoffmann     uint8_t *pci_conf;
350f1ae32a1SGerd Hoffmann     int i;
351f1ae32a1SGerd Hoffmann     UHCIPort *port;
352f1ae32a1SGerd Hoffmann 
35350dcc0f8SGerd Hoffmann     trace_usb_uhci_reset();
354f1ae32a1SGerd Hoffmann 
355f1ae32a1SGerd Hoffmann     pci_conf = s->dev.config;
356f1ae32a1SGerd Hoffmann 
357f1ae32a1SGerd Hoffmann     pci_conf[0x6a] = 0x01; /* usb clock */
358f1ae32a1SGerd Hoffmann     pci_conf[0x6b] = 0x00;
359f1ae32a1SGerd Hoffmann     s->cmd = 0;
360f1ae32a1SGerd Hoffmann     s->status = 0;
361f1ae32a1SGerd Hoffmann     s->status2 = 0;
362f1ae32a1SGerd Hoffmann     s->intr = 0;
363f1ae32a1SGerd Hoffmann     s->fl_base_addr = 0;
364f1ae32a1SGerd Hoffmann     s->sof_timing = 64;
365f1ae32a1SGerd Hoffmann 
366f1ae32a1SGerd Hoffmann     for(i = 0; i < NB_PORTS; i++) {
367f1ae32a1SGerd Hoffmann         port = &s->ports[i];
368f1ae32a1SGerd Hoffmann         port->ctrl = 0x0080;
369f1ae32a1SGerd Hoffmann         if (port->port.dev && port->port.dev->attached) {
370f1ae32a1SGerd Hoffmann             usb_port_reset(&port->port);
371f1ae32a1SGerd Hoffmann         }
372f1ae32a1SGerd Hoffmann     }
373f1ae32a1SGerd Hoffmann 
374f1ae32a1SGerd Hoffmann     uhci_async_cancel_all(s);
3759a16c595SGerd Hoffmann     qemu_bh_cancel(s->bh);
376aba1f242SGerd Hoffmann     uhci_update_irq(s);
377f1ae32a1SGerd Hoffmann }
378f1ae32a1SGerd Hoffmann 
379f1ae32a1SGerd Hoffmann static const VMStateDescription vmstate_uhci_port = {
380f1ae32a1SGerd Hoffmann     .name = "uhci port",
381f1ae32a1SGerd Hoffmann     .version_id = 1,
382f1ae32a1SGerd Hoffmann     .minimum_version_id = 1,
383f1ae32a1SGerd Hoffmann     .minimum_version_id_old = 1,
384f1ae32a1SGerd Hoffmann     .fields      = (VMStateField []) {
385f1ae32a1SGerd Hoffmann         VMSTATE_UINT16(ctrl, UHCIPort),
386f1ae32a1SGerd Hoffmann         VMSTATE_END_OF_LIST()
387f1ae32a1SGerd Hoffmann     }
388f1ae32a1SGerd Hoffmann };
389f1ae32a1SGerd Hoffmann 
39075f151cdSGerd Hoffmann static int uhci_post_load(void *opaque, int version_id)
39175f151cdSGerd Hoffmann {
39275f151cdSGerd Hoffmann     UHCIState *s = opaque;
39375f151cdSGerd Hoffmann 
39475f151cdSGerd Hoffmann     if (version_id < 2) {
39575f151cdSGerd Hoffmann         s->expire_time = qemu_get_clock_ns(vm_clock) +
39675f151cdSGerd Hoffmann             (get_ticks_per_sec() / FRAME_TIMER_FREQ);
39775f151cdSGerd Hoffmann     }
39875f151cdSGerd Hoffmann     return 0;
39975f151cdSGerd Hoffmann }
40075f151cdSGerd Hoffmann 
401f1ae32a1SGerd Hoffmann static const VMStateDescription vmstate_uhci = {
402f1ae32a1SGerd Hoffmann     .name = "uhci",
403f1ae32a1SGerd Hoffmann     .version_id = 2,
404f1ae32a1SGerd Hoffmann     .minimum_version_id = 1,
405f1ae32a1SGerd Hoffmann     .minimum_version_id_old = 1,
40675f151cdSGerd Hoffmann     .post_load = uhci_post_load,
407f1ae32a1SGerd Hoffmann     .fields      = (VMStateField []) {
408f1ae32a1SGerd Hoffmann         VMSTATE_PCI_DEVICE(dev, UHCIState),
409f1ae32a1SGerd Hoffmann         VMSTATE_UINT8_EQUAL(num_ports_vmstate, UHCIState),
410f1ae32a1SGerd Hoffmann         VMSTATE_STRUCT_ARRAY(ports, UHCIState, NB_PORTS, 1,
411f1ae32a1SGerd Hoffmann                              vmstate_uhci_port, UHCIPort),
412f1ae32a1SGerd Hoffmann         VMSTATE_UINT16(cmd, UHCIState),
413f1ae32a1SGerd Hoffmann         VMSTATE_UINT16(status, UHCIState),
414f1ae32a1SGerd Hoffmann         VMSTATE_UINT16(intr, UHCIState),
415f1ae32a1SGerd Hoffmann         VMSTATE_UINT16(frnum, UHCIState),
416f1ae32a1SGerd Hoffmann         VMSTATE_UINT32(fl_base_addr, UHCIState),
417f1ae32a1SGerd Hoffmann         VMSTATE_UINT8(sof_timing, UHCIState),
418f1ae32a1SGerd Hoffmann         VMSTATE_UINT8(status2, UHCIState),
419f1ae32a1SGerd Hoffmann         VMSTATE_TIMER(frame_timer, UHCIState),
420f1ae32a1SGerd Hoffmann         VMSTATE_INT64_V(expire_time, UHCIState, 2),
421f1ae32a1SGerd Hoffmann         VMSTATE_END_OF_LIST()
422f1ae32a1SGerd Hoffmann     }
423f1ae32a1SGerd Hoffmann };
424f1ae32a1SGerd Hoffmann 
425f1ae32a1SGerd Hoffmann static void uhci_ioport_writeb(void *opaque, uint32_t addr, uint32_t val)
426f1ae32a1SGerd Hoffmann {
427f1ae32a1SGerd Hoffmann     UHCIState *s = opaque;
428f1ae32a1SGerd Hoffmann 
429f1ae32a1SGerd Hoffmann     addr &= 0x1f;
430f1ae32a1SGerd Hoffmann     switch(addr) {
431f1ae32a1SGerd Hoffmann     case 0x0c:
432f1ae32a1SGerd Hoffmann         s->sof_timing = val;
433f1ae32a1SGerd Hoffmann         break;
434f1ae32a1SGerd Hoffmann     }
435f1ae32a1SGerd Hoffmann }
436f1ae32a1SGerd Hoffmann 
437f1ae32a1SGerd Hoffmann static uint32_t uhci_ioport_readb(void *opaque, uint32_t addr)
438f1ae32a1SGerd Hoffmann {
439f1ae32a1SGerd Hoffmann     UHCIState *s = opaque;
440f1ae32a1SGerd Hoffmann     uint32_t val;
441f1ae32a1SGerd Hoffmann 
442f1ae32a1SGerd Hoffmann     addr &= 0x1f;
443f1ae32a1SGerd Hoffmann     switch(addr) {
444f1ae32a1SGerd Hoffmann     case 0x0c:
445f1ae32a1SGerd Hoffmann         val = s->sof_timing;
446f1ae32a1SGerd Hoffmann         break;
447f1ae32a1SGerd Hoffmann     default:
448f1ae32a1SGerd Hoffmann         val = 0xff;
449f1ae32a1SGerd Hoffmann         break;
450f1ae32a1SGerd Hoffmann     }
451f1ae32a1SGerd Hoffmann     return val;
452f1ae32a1SGerd Hoffmann }
453f1ae32a1SGerd Hoffmann 
454f1ae32a1SGerd Hoffmann static void uhci_ioport_writew(void *opaque, uint32_t addr, uint32_t val)
455f1ae32a1SGerd Hoffmann {
456f1ae32a1SGerd Hoffmann     UHCIState *s = opaque;
457f1ae32a1SGerd Hoffmann 
458f1ae32a1SGerd Hoffmann     addr &= 0x1f;
45950dcc0f8SGerd Hoffmann     trace_usb_uhci_mmio_writew(addr, val);
460f1ae32a1SGerd Hoffmann 
461f1ae32a1SGerd Hoffmann     switch(addr) {
462f1ae32a1SGerd Hoffmann     case 0x00:
463f1ae32a1SGerd Hoffmann         if ((val & UHCI_CMD_RS) && !(s->cmd & UHCI_CMD_RS)) {
464f1ae32a1SGerd Hoffmann             /* start frame processing */
46550dcc0f8SGerd Hoffmann             trace_usb_uhci_schedule_start();
466f1ae32a1SGerd Hoffmann             s->expire_time = qemu_get_clock_ns(vm_clock) +
467f1ae32a1SGerd Hoffmann                 (get_ticks_per_sec() / FRAME_TIMER_FREQ);
468f1ae32a1SGerd Hoffmann             qemu_mod_timer(s->frame_timer, qemu_get_clock_ns(vm_clock));
469f1ae32a1SGerd Hoffmann             s->status &= ~UHCI_STS_HCHALTED;
470f1ae32a1SGerd Hoffmann         } else if (!(val & UHCI_CMD_RS)) {
471f1ae32a1SGerd Hoffmann             s->status |= UHCI_STS_HCHALTED;
472f1ae32a1SGerd Hoffmann         }
473f1ae32a1SGerd Hoffmann         if (val & UHCI_CMD_GRESET) {
474f1ae32a1SGerd Hoffmann             UHCIPort *port;
475f1ae32a1SGerd Hoffmann             int i;
476f1ae32a1SGerd Hoffmann 
477f1ae32a1SGerd Hoffmann             /* send reset on the USB bus */
478f1ae32a1SGerd Hoffmann             for(i = 0; i < NB_PORTS; i++) {
479f1ae32a1SGerd Hoffmann                 port = &s->ports[i];
480f1ae32a1SGerd Hoffmann                 usb_device_reset(port->port.dev);
481f1ae32a1SGerd Hoffmann             }
482f1ae32a1SGerd Hoffmann             uhci_reset(s);
483f1ae32a1SGerd Hoffmann             return;
484f1ae32a1SGerd Hoffmann         }
485f1ae32a1SGerd Hoffmann         if (val & UHCI_CMD_HCRESET) {
486f1ae32a1SGerd Hoffmann             uhci_reset(s);
487f1ae32a1SGerd Hoffmann             return;
488f1ae32a1SGerd Hoffmann         }
489f1ae32a1SGerd Hoffmann         s->cmd = val;
490f1ae32a1SGerd Hoffmann         break;
491f1ae32a1SGerd Hoffmann     case 0x02:
492f1ae32a1SGerd Hoffmann         s->status &= ~val;
493f1ae32a1SGerd Hoffmann         /* XXX: the chip spec is not coherent, so we add a hidden
494f1ae32a1SGerd Hoffmann            register to distinguish between IOC and SPD */
495f1ae32a1SGerd Hoffmann         if (val & UHCI_STS_USBINT)
496f1ae32a1SGerd Hoffmann             s->status2 = 0;
497f1ae32a1SGerd Hoffmann         uhci_update_irq(s);
498f1ae32a1SGerd Hoffmann         break;
499f1ae32a1SGerd Hoffmann     case 0x04:
500f1ae32a1SGerd Hoffmann         s->intr = val;
501f1ae32a1SGerd Hoffmann         uhci_update_irq(s);
502f1ae32a1SGerd Hoffmann         break;
503f1ae32a1SGerd Hoffmann     case 0x06:
504f1ae32a1SGerd Hoffmann         if (s->status & UHCI_STS_HCHALTED)
505f1ae32a1SGerd Hoffmann             s->frnum = val & 0x7ff;
506f1ae32a1SGerd Hoffmann         break;
507f1ae32a1SGerd Hoffmann     case 0x10 ... 0x1f:
508f1ae32a1SGerd Hoffmann         {
509f1ae32a1SGerd Hoffmann             UHCIPort *port;
510f1ae32a1SGerd Hoffmann             USBDevice *dev;
511f1ae32a1SGerd Hoffmann             int n;
512f1ae32a1SGerd Hoffmann 
513f1ae32a1SGerd Hoffmann             n = (addr >> 1) & 7;
514f1ae32a1SGerd Hoffmann             if (n >= NB_PORTS)
515f1ae32a1SGerd Hoffmann                 return;
516f1ae32a1SGerd Hoffmann             port = &s->ports[n];
517f1ae32a1SGerd Hoffmann             dev = port->port.dev;
518f1ae32a1SGerd Hoffmann             if (dev && dev->attached) {
519f1ae32a1SGerd Hoffmann                 /* port reset */
520f1ae32a1SGerd Hoffmann                 if ( (val & UHCI_PORT_RESET) &&
521f1ae32a1SGerd Hoffmann                      !(port->ctrl & UHCI_PORT_RESET) ) {
522f1ae32a1SGerd Hoffmann                     usb_device_reset(dev);
523f1ae32a1SGerd Hoffmann                 }
524f1ae32a1SGerd Hoffmann             }
525f1ae32a1SGerd Hoffmann             port->ctrl &= UHCI_PORT_READ_ONLY;
526f1ae32a1SGerd Hoffmann             port->ctrl |= (val & ~UHCI_PORT_READ_ONLY);
527f1ae32a1SGerd Hoffmann             /* some bits are reset when a '1' is written to them */
528f1ae32a1SGerd Hoffmann             port->ctrl &= ~(val & UHCI_PORT_WRITE_CLEAR);
529f1ae32a1SGerd Hoffmann         }
530f1ae32a1SGerd Hoffmann         break;
531f1ae32a1SGerd Hoffmann     }
532f1ae32a1SGerd Hoffmann }
533f1ae32a1SGerd Hoffmann 
534f1ae32a1SGerd Hoffmann static uint32_t uhci_ioport_readw(void *opaque, uint32_t addr)
535f1ae32a1SGerd Hoffmann {
536f1ae32a1SGerd Hoffmann     UHCIState *s = opaque;
537f1ae32a1SGerd Hoffmann     uint32_t val;
538f1ae32a1SGerd Hoffmann 
539f1ae32a1SGerd Hoffmann     addr &= 0x1f;
540f1ae32a1SGerd Hoffmann     switch(addr) {
541f1ae32a1SGerd Hoffmann     case 0x00:
542f1ae32a1SGerd Hoffmann         val = s->cmd;
543f1ae32a1SGerd Hoffmann         break;
544f1ae32a1SGerd Hoffmann     case 0x02:
545f1ae32a1SGerd Hoffmann         val = s->status;
546f1ae32a1SGerd Hoffmann         break;
547f1ae32a1SGerd Hoffmann     case 0x04:
548f1ae32a1SGerd Hoffmann         val = s->intr;
549f1ae32a1SGerd Hoffmann         break;
550f1ae32a1SGerd Hoffmann     case 0x06:
551f1ae32a1SGerd Hoffmann         val = s->frnum;
552f1ae32a1SGerd Hoffmann         break;
553f1ae32a1SGerd Hoffmann     case 0x10 ... 0x1f:
554f1ae32a1SGerd Hoffmann         {
555f1ae32a1SGerd Hoffmann             UHCIPort *port;
556f1ae32a1SGerd Hoffmann             int n;
557f1ae32a1SGerd Hoffmann             n = (addr >> 1) & 7;
558f1ae32a1SGerd Hoffmann             if (n >= NB_PORTS)
559f1ae32a1SGerd Hoffmann                 goto read_default;
560f1ae32a1SGerd Hoffmann             port = &s->ports[n];
561f1ae32a1SGerd Hoffmann             val = port->ctrl;
562f1ae32a1SGerd Hoffmann         }
563f1ae32a1SGerd Hoffmann         break;
564f1ae32a1SGerd Hoffmann     default:
565f1ae32a1SGerd Hoffmann     read_default:
566f1ae32a1SGerd Hoffmann         val = 0xff7f; /* disabled port */
567f1ae32a1SGerd Hoffmann         break;
568f1ae32a1SGerd Hoffmann     }
569f1ae32a1SGerd Hoffmann 
57050dcc0f8SGerd Hoffmann     trace_usb_uhci_mmio_readw(addr, val);
571f1ae32a1SGerd Hoffmann 
572f1ae32a1SGerd Hoffmann     return val;
573f1ae32a1SGerd Hoffmann }
574f1ae32a1SGerd Hoffmann 
575f1ae32a1SGerd Hoffmann static void uhci_ioport_writel(void *opaque, uint32_t addr, uint32_t val)
576f1ae32a1SGerd Hoffmann {
577f1ae32a1SGerd Hoffmann     UHCIState *s = opaque;
578f1ae32a1SGerd Hoffmann 
579f1ae32a1SGerd Hoffmann     addr &= 0x1f;
58050dcc0f8SGerd Hoffmann     trace_usb_uhci_mmio_writel(addr, val);
581f1ae32a1SGerd Hoffmann 
582f1ae32a1SGerd Hoffmann     switch(addr) {
583f1ae32a1SGerd Hoffmann     case 0x08:
584f1ae32a1SGerd Hoffmann         s->fl_base_addr = val & ~0xfff;
585f1ae32a1SGerd Hoffmann         break;
586f1ae32a1SGerd Hoffmann     }
587f1ae32a1SGerd Hoffmann }
588f1ae32a1SGerd Hoffmann 
589f1ae32a1SGerd Hoffmann static uint32_t uhci_ioport_readl(void *opaque, uint32_t addr)
590f1ae32a1SGerd Hoffmann {
591f1ae32a1SGerd Hoffmann     UHCIState *s = opaque;
592f1ae32a1SGerd Hoffmann     uint32_t val;
593f1ae32a1SGerd Hoffmann 
594f1ae32a1SGerd Hoffmann     addr &= 0x1f;
595f1ae32a1SGerd Hoffmann     switch(addr) {
596f1ae32a1SGerd Hoffmann     case 0x08:
597f1ae32a1SGerd Hoffmann         val = s->fl_base_addr;
598f1ae32a1SGerd Hoffmann         break;
599f1ae32a1SGerd Hoffmann     default:
600f1ae32a1SGerd Hoffmann         val = 0xffffffff;
601f1ae32a1SGerd Hoffmann         break;
602f1ae32a1SGerd Hoffmann     }
60350dcc0f8SGerd Hoffmann     trace_usb_uhci_mmio_readl(addr, val);
604f1ae32a1SGerd Hoffmann     return val;
605f1ae32a1SGerd Hoffmann }
606f1ae32a1SGerd Hoffmann 
607f1ae32a1SGerd Hoffmann /* signal resume if controller suspended */
608f1ae32a1SGerd Hoffmann static void uhci_resume (void *opaque)
609f1ae32a1SGerd Hoffmann {
610f1ae32a1SGerd Hoffmann     UHCIState *s = (UHCIState *)opaque;
611f1ae32a1SGerd Hoffmann 
612f1ae32a1SGerd Hoffmann     if (!s)
613f1ae32a1SGerd Hoffmann         return;
614f1ae32a1SGerd Hoffmann 
615f1ae32a1SGerd Hoffmann     if (s->cmd & UHCI_CMD_EGSM) {
616f1ae32a1SGerd Hoffmann         s->cmd |= UHCI_CMD_FGR;
617f1ae32a1SGerd Hoffmann         s->status |= UHCI_STS_RD;
618f1ae32a1SGerd Hoffmann         uhci_update_irq(s);
619f1ae32a1SGerd Hoffmann     }
620f1ae32a1SGerd Hoffmann }
621f1ae32a1SGerd Hoffmann 
622f1ae32a1SGerd Hoffmann static void uhci_attach(USBPort *port1)
623f1ae32a1SGerd Hoffmann {
624f1ae32a1SGerd Hoffmann     UHCIState *s = port1->opaque;
625f1ae32a1SGerd Hoffmann     UHCIPort *port = &s->ports[port1->index];
626f1ae32a1SGerd Hoffmann 
627f1ae32a1SGerd Hoffmann     /* set connect status */
628f1ae32a1SGerd Hoffmann     port->ctrl |= UHCI_PORT_CCS | UHCI_PORT_CSC;
629f1ae32a1SGerd Hoffmann 
630f1ae32a1SGerd Hoffmann     /* update speed */
631f1ae32a1SGerd Hoffmann     if (port->port.dev->speed == USB_SPEED_LOW) {
632f1ae32a1SGerd Hoffmann         port->ctrl |= UHCI_PORT_LSDA;
633f1ae32a1SGerd Hoffmann     } else {
634f1ae32a1SGerd Hoffmann         port->ctrl &= ~UHCI_PORT_LSDA;
635f1ae32a1SGerd Hoffmann     }
636f1ae32a1SGerd Hoffmann 
637f1ae32a1SGerd Hoffmann     uhci_resume(s);
638f1ae32a1SGerd Hoffmann }
639f1ae32a1SGerd Hoffmann 
640f1ae32a1SGerd Hoffmann static void uhci_detach(USBPort *port1)
641f1ae32a1SGerd Hoffmann {
642f1ae32a1SGerd Hoffmann     UHCIState *s = port1->opaque;
643f1ae32a1SGerd Hoffmann     UHCIPort *port = &s->ports[port1->index];
644f1ae32a1SGerd Hoffmann 
645f1ae32a1SGerd Hoffmann     uhci_async_cancel_device(s, port1->dev);
646f1ae32a1SGerd Hoffmann 
647f1ae32a1SGerd Hoffmann     /* set connect status */
648f1ae32a1SGerd Hoffmann     if (port->ctrl & UHCI_PORT_CCS) {
649f1ae32a1SGerd Hoffmann         port->ctrl &= ~UHCI_PORT_CCS;
650f1ae32a1SGerd Hoffmann         port->ctrl |= UHCI_PORT_CSC;
651f1ae32a1SGerd Hoffmann     }
652f1ae32a1SGerd Hoffmann     /* disable port */
653f1ae32a1SGerd Hoffmann     if (port->ctrl & UHCI_PORT_EN) {
654f1ae32a1SGerd Hoffmann         port->ctrl &= ~UHCI_PORT_EN;
655f1ae32a1SGerd Hoffmann         port->ctrl |= UHCI_PORT_ENC;
656f1ae32a1SGerd Hoffmann     }
657f1ae32a1SGerd Hoffmann 
658f1ae32a1SGerd Hoffmann     uhci_resume(s);
659f1ae32a1SGerd Hoffmann }
660f1ae32a1SGerd Hoffmann 
661f1ae32a1SGerd Hoffmann static void uhci_child_detach(USBPort *port1, USBDevice *child)
662f1ae32a1SGerd Hoffmann {
663f1ae32a1SGerd Hoffmann     UHCIState *s = port1->opaque;
664f1ae32a1SGerd Hoffmann 
665f1ae32a1SGerd Hoffmann     uhci_async_cancel_device(s, child);
666f1ae32a1SGerd Hoffmann }
667f1ae32a1SGerd Hoffmann 
668f1ae32a1SGerd Hoffmann static void uhci_wakeup(USBPort *port1)
669f1ae32a1SGerd Hoffmann {
670f1ae32a1SGerd Hoffmann     UHCIState *s = port1->opaque;
671f1ae32a1SGerd Hoffmann     UHCIPort *port = &s->ports[port1->index];
672f1ae32a1SGerd Hoffmann 
673f1ae32a1SGerd Hoffmann     if (port->ctrl & UHCI_PORT_SUSPEND && !(port->ctrl & UHCI_PORT_RD)) {
674f1ae32a1SGerd Hoffmann         port->ctrl |= UHCI_PORT_RD;
675f1ae32a1SGerd Hoffmann         uhci_resume(s);
676f1ae32a1SGerd Hoffmann     }
677f1ae32a1SGerd Hoffmann }
678f1ae32a1SGerd Hoffmann 
679f1ae32a1SGerd Hoffmann static USBDevice *uhci_find_device(UHCIState *s, uint8_t addr)
680f1ae32a1SGerd Hoffmann {
681f1ae32a1SGerd Hoffmann     USBDevice *dev;
682f1ae32a1SGerd Hoffmann     int i;
683f1ae32a1SGerd Hoffmann 
684f1ae32a1SGerd Hoffmann     for (i = 0; i < NB_PORTS; i++) {
685f1ae32a1SGerd Hoffmann         UHCIPort *port = &s->ports[i];
686f1ae32a1SGerd Hoffmann         if (!(port->ctrl & UHCI_PORT_EN)) {
687f1ae32a1SGerd Hoffmann             continue;
688f1ae32a1SGerd Hoffmann         }
689f1ae32a1SGerd Hoffmann         dev = usb_find_device(&port->port, addr);
690f1ae32a1SGerd Hoffmann         if (dev != NULL) {
691f1ae32a1SGerd Hoffmann             return dev;
692f1ae32a1SGerd Hoffmann         }
693f1ae32a1SGerd Hoffmann     }
694f1ae32a1SGerd Hoffmann     return NULL;
695f1ae32a1SGerd Hoffmann }
696f1ae32a1SGerd Hoffmann 
697963a68b5SHans de Goede static void uhci_read_td(UHCIState *s, UHCI_TD *td, uint32_t link)
698963a68b5SHans de Goede {
699963a68b5SHans de Goede     pci_dma_read(&s->dev, link & ~0xf, td, sizeof(*td));
700963a68b5SHans de Goede     le32_to_cpus(&td->link);
701963a68b5SHans de Goede     le32_to_cpus(&td->ctrl);
702963a68b5SHans de Goede     le32_to_cpus(&td->token);
703963a68b5SHans de Goede     le32_to_cpus(&td->buffer);
704963a68b5SHans de Goede }
705963a68b5SHans de Goede 
706f1ae32a1SGerd Hoffmann static int uhci_complete_td(UHCIState *s, UHCI_TD *td, UHCIAsync *async, uint32_t *int_mask)
707f1ae32a1SGerd Hoffmann {
708f1ae32a1SGerd Hoffmann     int len = 0, max_len, err, ret;
709f1ae32a1SGerd Hoffmann     uint8_t pid;
710f1ae32a1SGerd Hoffmann 
711f1ae32a1SGerd Hoffmann     max_len = ((td->token >> 21) + 1) & 0x7ff;
712f1ae32a1SGerd Hoffmann     pid = td->token & 0xff;
713f1ae32a1SGerd Hoffmann 
714f1ae32a1SGerd Hoffmann     ret = async->packet.result;
715f1ae32a1SGerd Hoffmann 
716f1ae32a1SGerd Hoffmann     if (td->ctrl & TD_CTRL_IOS)
717f1ae32a1SGerd Hoffmann         td->ctrl &= ~TD_CTRL_ACTIVE;
718f1ae32a1SGerd Hoffmann 
719f1ae32a1SGerd Hoffmann     if (ret < 0)
720f1ae32a1SGerd Hoffmann         goto out;
721f1ae32a1SGerd Hoffmann 
722f1ae32a1SGerd Hoffmann     len = async->packet.result;
723f1ae32a1SGerd Hoffmann     td->ctrl = (td->ctrl & ~0x7ff) | ((len - 1) & 0x7ff);
724f1ae32a1SGerd Hoffmann 
725f1ae32a1SGerd Hoffmann     /* The NAK bit may have been set by a previous frame, so clear it
726f1ae32a1SGerd Hoffmann        here.  The docs are somewhat unclear, but win2k relies on this
727f1ae32a1SGerd Hoffmann        behavior.  */
728f1ae32a1SGerd Hoffmann     td->ctrl &= ~(TD_CTRL_ACTIVE | TD_CTRL_NAK);
729f1ae32a1SGerd Hoffmann     if (td->ctrl & TD_CTRL_IOC)
730f1ae32a1SGerd Hoffmann         *int_mask |= 0x01;
731f1ae32a1SGerd Hoffmann 
732f1ae32a1SGerd Hoffmann     if (pid == USB_TOKEN_IN) {
733f1ae32a1SGerd Hoffmann         if ((td->ctrl & TD_CTRL_SPD) && len < max_len) {
734f1ae32a1SGerd Hoffmann             *int_mask |= 0x02;
735f1ae32a1SGerd Hoffmann             /* short packet: do not update QH */
73650dcc0f8SGerd Hoffmann             trace_usb_uhci_packet_complete_shortxfer(async->queue->token,
7371f250cc7SHans de Goede                                                      async->td_addr);
73860e1b2a6SGerd Hoffmann             return TD_RESULT_NEXT_QH;
739f1ae32a1SGerd Hoffmann         }
740f1ae32a1SGerd Hoffmann     }
741f1ae32a1SGerd Hoffmann 
742f1ae32a1SGerd Hoffmann     /* success */
7431f250cc7SHans de Goede     trace_usb_uhci_packet_complete_success(async->queue->token,
7441f250cc7SHans de Goede                                            async->td_addr);
74560e1b2a6SGerd Hoffmann     return TD_RESULT_COMPLETE;
746f1ae32a1SGerd Hoffmann 
747f1ae32a1SGerd Hoffmann out:
748f1ae32a1SGerd Hoffmann     switch(ret) {
749a89e255bSHans de Goede     case USB_RET_NAK:
750a89e255bSHans de Goede         td->ctrl |= TD_CTRL_NAK;
751a89e255bSHans de Goede         return TD_RESULT_NEXT_QH;
752a89e255bSHans de Goede 
753f1ae32a1SGerd Hoffmann     case USB_RET_STALL:
754f1ae32a1SGerd Hoffmann         td->ctrl |= TD_CTRL_STALL;
7551f250cc7SHans de Goede         trace_usb_uhci_packet_complete_stall(async->queue->token,
7561f250cc7SHans de Goede                                              async->td_addr);
757a89e255bSHans de Goede         err = TD_RESULT_NEXT_QH;
758a89e255bSHans de Goede         break;
759f1ae32a1SGerd Hoffmann 
760f1ae32a1SGerd Hoffmann     case USB_RET_BABBLE:
761f1ae32a1SGerd Hoffmann         td->ctrl |= TD_CTRL_BABBLE | TD_CTRL_STALL;
762f1ae32a1SGerd Hoffmann         /* frame interrupted */
7631f250cc7SHans de Goede         trace_usb_uhci_packet_complete_babble(async->queue->token,
7641f250cc7SHans de Goede                                               async->td_addr);
765a89e255bSHans de Goede         err = TD_RESULT_STOP_FRAME;
766f1ae32a1SGerd Hoffmann         break;
767f1ae32a1SGerd Hoffmann 
768f1ae32a1SGerd Hoffmann     case USB_RET_IOERROR:
769f1ae32a1SGerd Hoffmann     case USB_RET_NODEV:
770f1ae32a1SGerd Hoffmann     default:
771a89e255bSHans de Goede         td->ctrl |= TD_CTRL_TIMEOUT;
772a89e255bSHans de Goede         td->ctrl &= ~(3 << TD_CTRL_ERROR_SHIFT);
7731f250cc7SHans de Goede         trace_usb_uhci_packet_complete_error(async->queue->token,
7741f250cc7SHans de Goede                                              async->td_addr);
775a89e255bSHans de Goede         err = TD_RESULT_NEXT_QH;
776f1ae32a1SGerd Hoffmann         break;
777f1ae32a1SGerd Hoffmann     }
778f1ae32a1SGerd Hoffmann 
779f1ae32a1SGerd Hoffmann     td->ctrl &= ~TD_CTRL_ACTIVE;
780f1ae32a1SGerd Hoffmann     s->status |= UHCI_STS_USBERR;
781a89e255bSHans de Goede     if (td->ctrl & TD_CTRL_IOC) {
782f1ae32a1SGerd Hoffmann         *int_mask |= 0x01;
783a89e255bSHans de Goede     }
784f1ae32a1SGerd Hoffmann     uhci_update_irq(s);
785a89e255bSHans de Goede     return err;
786f1ae32a1SGerd Hoffmann }
787f1ae32a1SGerd Hoffmann 
788*a4f30cd7SHans de Goede static int uhci_handle_td(UHCIState *s, UHCIQueue *q,
789*a4f30cd7SHans de Goede                           UHCI_TD *td, uint32_t td_addr, uint32_t *int_mask)
790f1ae32a1SGerd Hoffmann {
791f1ae32a1SGerd Hoffmann     UHCIAsync *async;
792f1ae32a1SGerd Hoffmann     int len = 0, max_len;
793f1ae32a1SGerd Hoffmann     uint8_t pid;
7946ba43f1fSHans de Goede     bool spd;
795f1ae32a1SGerd Hoffmann     USBDevice *dev;
796f1ae32a1SGerd Hoffmann     USBEndpoint *ep;
797*a4f30cd7SHans de Goede     bool queuing = (q != NULL);
798f1ae32a1SGerd Hoffmann 
799f1ae32a1SGerd Hoffmann     /* Is active ? */
800883bca77SHans de Goede     if (!(td->ctrl & TD_CTRL_ACTIVE)) {
801883bca77SHans de Goede         /*
802883bca77SHans de Goede          * ehci11d spec page 22: "Even if the Active bit in the TD is already
803883bca77SHans de Goede          * cleared when the TD is fetched ... an IOC interrupt is generated"
804883bca77SHans de Goede          */
805883bca77SHans de Goede         if (td->ctrl & TD_CTRL_IOC) {
806883bca77SHans de Goede                 *int_mask |= 0x01;
807883bca77SHans de Goede         }
80860e1b2a6SGerd Hoffmann         return TD_RESULT_NEXT_QH;
809883bca77SHans de Goede     }
810f1ae32a1SGerd Hoffmann 
8111f250cc7SHans de Goede     async = uhci_async_find_td(s, td_addr, td);
812f1ae32a1SGerd Hoffmann     if (async) {
813f1ae32a1SGerd Hoffmann         /* Already submitted */
814f1ae32a1SGerd Hoffmann         async->queue->valid = 32;
815f1ae32a1SGerd Hoffmann 
816f1ae32a1SGerd Hoffmann         if (!async->done)
8174efe4ef3SGerd Hoffmann             return TD_RESULT_ASYNC_CONT;
818ee008ba6SGerd Hoffmann         if (queuing) {
819ee008ba6SGerd Hoffmann             /* we are busy filling the queue, we are not prepared
820ee008ba6SGerd Hoffmann                to consume completed packages then, just leave them
821ee008ba6SGerd Hoffmann                in async state */
822ee008ba6SGerd Hoffmann             return TD_RESULT_ASYNC_CONT;
823ee008ba6SGerd Hoffmann         }
824f1ae32a1SGerd Hoffmann 
825f1ae32a1SGerd Hoffmann         uhci_async_unlink(async);
826f1ae32a1SGerd Hoffmann         goto done;
827f1ae32a1SGerd Hoffmann     }
828f1ae32a1SGerd Hoffmann 
829f1ae32a1SGerd Hoffmann     /* Allocate new packet */
830*a4f30cd7SHans de Goede     if (q == NULL) {
831*a4f30cd7SHans de Goede         q = uhci_queue_get(s, td);
832*a4f30cd7SHans de Goede     }
833*a4f30cd7SHans de Goede     async = uhci_async_alloc(q, td_addr);
834f1ae32a1SGerd Hoffmann 
835f1ae32a1SGerd Hoffmann     /* valid needs to be large enough to handle 10 frame delay
836f1ae32a1SGerd Hoffmann      * for initial isochronous requests
837f1ae32a1SGerd Hoffmann      */
838f1ae32a1SGerd Hoffmann     async->queue->valid = 32;
839f1ae32a1SGerd Hoffmann 
840f1ae32a1SGerd Hoffmann     max_len = ((td->token >> 21) + 1) & 0x7ff;
841f1ae32a1SGerd Hoffmann     pid = td->token & 0xff;
8426ba43f1fSHans de Goede     spd = (pid == USB_TOKEN_IN && (td->ctrl & TD_CTRL_SPD) != 0);
843f1ae32a1SGerd Hoffmann 
844f1ae32a1SGerd Hoffmann     dev = uhci_find_device(s, (td->token >> 8) & 0x7f);
845f1ae32a1SGerd Hoffmann     ep = usb_ep_get(dev, pid, (td->token >> 15) & 0xf);
8461f250cc7SHans de Goede     usb_packet_setup(&async->packet, pid, ep, td_addr, spd,
847a6fb2ddbSHans de Goede                      (td->ctrl & TD_CTRL_IOC) != 0);
848f1ae32a1SGerd Hoffmann     qemu_sglist_add(&async->sgl, td->buffer, max_len);
849f1ae32a1SGerd Hoffmann     usb_packet_map(&async->packet, &async->sgl);
850f1ae32a1SGerd Hoffmann 
851f1ae32a1SGerd Hoffmann     switch(pid) {
852f1ae32a1SGerd Hoffmann     case USB_TOKEN_OUT:
853f1ae32a1SGerd Hoffmann     case USB_TOKEN_SETUP:
854f1ae32a1SGerd Hoffmann         len = usb_handle_packet(dev, &async->packet);
855f1ae32a1SGerd Hoffmann         if (len >= 0)
856f1ae32a1SGerd Hoffmann             len = max_len;
857f1ae32a1SGerd Hoffmann         break;
858f1ae32a1SGerd Hoffmann 
859f1ae32a1SGerd Hoffmann     case USB_TOKEN_IN:
860f1ae32a1SGerd Hoffmann         len = usb_handle_packet(dev, &async->packet);
861f1ae32a1SGerd Hoffmann         break;
862f1ae32a1SGerd Hoffmann 
863f1ae32a1SGerd Hoffmann     default:
864f1ae32a1SGerd Hoffmann         /* invalid pid : frame interrupted */
86500a0770dSHans de Goede         usb_packet_unmap(&async->packet, &async->sgl);
866f1ae32a1SGerd Hoffmann         uhci_async_free(async);
867f1ae32a1SGerd Hoffmann         s->status |= UHCI_STS_HCPERR;
868f1ae32a1SGerd Hoffmann         uhci_update_irq(s);
86960e1b2a6SGerd Hoffmann         return TD_RESULT_STOP_FRAME;
870f1ae32a1SGerd Hoffmann     }
871f1ae32a1SGerd Hoffmann 
872f1ae32a1SGerd Hoffmann     if (len == USB_RET_ASYNC) {
873f1ae32a1SGerd Hoffmann         uhci_async_link(async);
874*a4f30cd7SHans de Goede         if (!queuing) {
875*a4f30cd7SHans de Goede             uhci_queue_fill(q, td, ep);
876*a4f30cd7SHans de Goede         }
8774efe4ef3SGerd Hoffmann         return TD_RESULT_ASYNC_START;
878f1ae32a1SGerd Hoffmann     }
879f1ae32a1SGerd Hoffmann 
880f1ae32a1SGerd Hoffmann     async->packet.result = len;
881f1ae32a1SGerd Hoffmann 
882f1ae32a1SGerd Hoffmann done:
883f1ae32a1SGerd Hoffmann     len = uhci_complete_td(s, td, async, int_mask);
884e2f89926SDavid Gibson     usb_packet_unmap(&async->packet, &async->sgl);
885f1ae32a1SGerd Hoffmann     uhci_async_free(async);
886f1ae32a1SGerd Hoffmann     return len;
887f1ae32a1SGerd Hoffmann }
888f1ae32a1SGerd Hoffmann 
889f1ae32a1SGerd Hoffmann static void uhci_async_complete(USBPort *port, USBPacket *packet)
890f1ae32a1SGerd Hoffmann {
891f1ae32a1SGerd Hoffmann     UHCIAsync *async = container_of(packet, UHCIAsync, packet);
892f1ae32a1SGerd Hoffmann     UHCIState *s = async->queue->uhci;
893f1ae32a1SGerd Hoffmann 
8940cae7b1aSHans de Goede     if (packet->result == USB_RET_REMOVE_FROM_QUEUE) {
8950cae7b1aSHans de Goede         uhci_async_unlink(async);
8960cae7b1aSHans de Goede         uhci_async_cancel(async);
8970cae7b1aSHans de Goede         return;
8980cae7b1aSHans de Goede     }
8990cae7b1aSHans de Goede 
900f1ae32a1SGerd Hoffmann     async->done = 1;
90140141d12SGerd Hoffmann     if (s->frame_bytes < s->frame_bandwidth) {
9029a16c595SGerd Hoffmann         qemu_bh_schedule(s->bh);
9039a16c595SGerd Hoffmann     }
904f1ae32a1SGerd Hoffmann }
905f1ae32a1SGerd Hoffmann 
906f1ae32a1SGerd Hoffmann static int is_valid(uint32_t link)
907f1ae32a1SGerd Hoffmann {
908f1ae32a1SGerd Hoffmann     return (link & 1) == 0;
909f1ae32a1SGerd Hoffmann }
910f1ae32a1SGerd Hoffmann 
911f1ae32a1SGerd Hoffmann static int is_qh(uint32_t link)
912f1ae32a1SGerd Hoffmann {
913f1ae32a1SGerd Hoffmann     return (link & 2) != 0;
914f1ae32a1SGerd Hoffmann }
915f1ae32a1SGerd Hoffmann 
916f1ae32a1SGerd Hoffmann static int depth_first(uint32_t link)
917f1ae32a1SGerd Hoffmann {
918f1ae32a1SGerd Hoffmann     return (link & 4) != 0;
919f1ae32a1SGerd Hoffmann }
920f1ae32a1SGerd Hoffmann 
921f1ae32a1SGerd Hoffmann /* QH DB used for detecting QH loops */
922f1ae32a1SGerd Hoffmann #define UHCI_MAX_QUEUES 128
923f1ae32a1SGerd Hoffmann typedef struct {
924f1ae32a1SGerd Hoffmann     uint32_t addr[UHCI_MAX_QUEUES];
925f1ae32a1SGerd Hoffmann     int      count;
926f1ae32a1SGerd Hoffmann } QhDb;
927f1ae32a1SGerd Hoffmann 
928f1ae32a1SGerd Hoffmann static void qhdb_reset(QhDb *db)
929f1ae32a1SGerd Hoffmann {
930f1ae32a1SGerd Hoffmann     db->count = 0;
931f1ae32a1SGerd Hoffmann }
932f1ae32a1SGerd Hoffmann 
933f1ae32a1SGerd Hoffmann /* Add QH to DB. Returns 1 if already present or DB is full. */
934f1ae32a1SGerd Hoffmann static int qhdb_insert(QhDb *db, uint32_t addr)
935f1ae32a1SGerd Hoffmann {
936f1ae32a1SGerd Hoffmann     int i;
937f1ae32a1SGerd Hoffmann     for (i = 0; i < db->count; i++)
938f1ae32a1SGerd Hoffmann         if (db->addr[i] == addr)
939f1ae32a1SGerd Hoffmann             return 1;
940f1ae32a1SGerd Hoffmann 
941f1ae32a1SGerd Hoffmann     if (db->count >= UHCI_MAX_QUEUES)
942f1ae32a1SGerd Hoffmann         return 1;
943f1ae32a1SGerd Hoffmann 
944f1ae32a1SGerd Hoffmann     db->addr[db->count++] = addr;
945f1ae32a1SGerd Hoffmann     return 0;
946f1ae32a1SGerd Hoffmann }
947f1ae32a1SGerd Hoffmann 
948*a4f30cd7SHans de Goede static void uhci_queue_fill(UHCIQueue *q, UHCI_TD *td, struct USBEndpoint *ep)
949f1ae32a1SGerd Hoffmann {
950f1ae32a1SGerd Hoffmann     uint32_t int_mask = 0;
951f1ae32a1SGerd Hoffmann     uint32_t plink = td->link;
952f1ae32a1SGerd Hoffmann     UHCI_TD ptd;
953f1ae32a1SGerd Hoffmann     int ret;
954f1ae32a1SGerd Hoffmann 
9556ba43f1fSHans de Goede     while (is_valid(plink)) {
956*a4f30cd7SHans de Goede         uhci_read_td(q->uhci, &ptd, plink);
957f1ae32a1SGerd Hoffmann         if (!(ptd.ctrl & TD_CTRL_ACTIVE)) {
958f1ae32a1SGerd Hoffmann             break;
959f1ae32a1SGerd Hoffmann         }
960*a4f30cd7SHans de Goede         if (uhci_queue_token(&ptd) != q->token) {
961f1ae32a1SGerd Hoffmann             break;
962f1ae32a1SGerd Hoffmann         }
96350dcc0f8SGerd Hoffmann         trace_usb_uhci_td_queue(plink & ~0xf, ptd.ctrl, ptd.token);
964*a4f30cd7SHans de Goede         ret = uhci_handle_td(q->uhci, q, &ptd, plink, &int_mask);
96552b0fecdSGerd Hoffmann         if (ret == TD_RESULT_ASYNC_CONT) {
96652b0fecdSGerd Hoffmann             break;
96752b0fecdSGerd Hoffmann         }
9684efe4ef3SGerd Hoffmann         assert(ret == TD_RESULT_ASYNC_START);
969f1ae32a1SGerd Hoffmann         assert(int_mask == 0);
970f1ae32a1SGerd Hoffmann         plink = ptd.link;
971f1ae32a1SGerd Hoffmann     }
97236dfe324SHans de Goede     usb_device_flush_ep_queue(ep->dev, ep);
973f1ae32a1SGerd Hoffmann }
974f1ae32a1SGerd Hoffmann 
975f1ae32a1SGerd Hoffmann static void uhci_process_frame(UHCIState *s)
976f1ae32a1SGerd Hoffmann {
977f1ae32a1SGerd Hoffmann     uint32_t frame_addr, link, old_td_ctrl, val, int_mask;
9784aed20e2SGerd Hoffmann     uint32_t curr_qh, td_count = 0;
979f1ae32a1SGerd Hoffmann     int cnt, ret;
980f1ae32a1SGerd Hoffmann     UHCI_TD td;
981f1ae32a1SGerd Hoffmann     UHCI_QH qh;
982f1ae32a1SGerd Hoffmann     QhDb qhdb;
983f1ae32a1SGerd Hoffmann 
984f1ae32a1SGerd Hoffmann     frame_addr = s->fl_base_addr + ((s->frnum & 0x3ff) << 2);
985f1ae32a1SGerd Hoffmann 
986f1ae32a1SGerd Hoffmann     pci_dma_read(&s->dev, frame_addr, &link, 4);
987f1ae32a1SGerd Hoffmann     le32_to_cpus(&link);
988f1ae32a1SGerd Hoffmann 
989f1ae32a1SGerd Hoffmann     int_mask = 0;
990f1ae32a1SGerd Hoffmann     curr_qh  = 0;
991f1ae32a1SGerd Hoffmann 
992f1ae32a1SGerd Hoffmann     qhdb_reset(&qhdb);
993f1ae32a1SGerd Hoffmann 
994f1ae32a1SGerd Hoffmann     for (cnt = FRAME_MAX_LOOPS; is_valid(link) && cnt; cnt--) {
99540141d12SGerd Hoffmann         if (s->frame_bytes >= s->frame_bandwidth) {
9964aed20e2SGerd Hoffmann             /* We've reached the usb 1.1 bandwidth, which is
9974aed20e2SGerd Hoffmann                1280 bytes/frame, stop processing */
9984aed20e2SGerd Hoffmann             trace_usb_uhci_frame_stop_bandwidth();
9994aed20e2SGerd Hoffmann             break;
10004aed20e2SGerd Hoffmann         }
1001f1ae32a1SGerd Hoffmann         if (is_qh(link)) {
1002f1ae32a1SGerd Hoffmann             /* QH */
100350dcc0f8SGerd Hoffmann             trace_usb_uhci_qh_load(link & ~0xf);
1004f1ae32a1SGerd Hoffmann 
1005f1ae32a1SGerd Hoffmann             if (qhdb_insert(&qhdb, link)) {
1006f1ae32a1SGerd Hoffmann                 /*
1007f1ae32a1SGerd Hoffmann                  * We're going in circles. Which is not a bug because
1008f1ae32a1SGerd Hoffmann                  * HCD is allowed to do that as part of the BW management.
1009f1ae32a1SGerd Hoffmann                  *
10104aed20e2SGerd Hoffmann                  * Stop processing here if no transaction has been done
10114aed20e2SGerd Hoffmann                  * since we've been here last time.
1012f1ae32a1SGerd Hoffmann                  */
1013f1ae32a1SGerd Hoffmann                 if (td_count == 0) {
101450dcc0f8SGerd Hoffmann                     trace_usb_uhci_frame_loop_stop_idle();
1015f1ae32a1SGerd Hoffmann                     break;
1016f1ae32a1SGerd Hoffmann                 } else {
101750dcc0f8SGerd Hoffmann                     trace_usb_uhci_frame_loop_continue();
1018f1ae32a1SGerd Hoffmann                     td_count = 0;
1019f1ae32a1SGerd Hoffmann                     qhdb_reset(&qhdb);
1020f1ae32a1SGerd Hoffmann                     qhdb_insert(&qhdb, link);
1021f1ae32a1SGerd Hoffmann                 }
1022f1ae32a1SGerd Hoffmann             }
1023f1ae32a1SGerd Hoffmann 
1024f1ae32a1SGerd Hoffmann             pci_dma_read(&s->dev, link & ~0xf, &qh, sizeof(qh));
1025f1ae32a1SGerd Hoffmann             le32_to_cpus(&qh.link);
1026f1ae32a1SGerd Hoffmann             le32_to_cpus(&qh.el_link);
1027f1ae32a1SGerd Hoffmann 
1028f1ae32a1SGerd Hoffmann             if (!is_valid(qh.el_link)) {
1029f1ae32a1SGerd Hoffmann                 /* QH w/o elements */
1030f1ae32a1SGerd Hoffmann                 curr_qh = 0;
1031f1ae32a1SGerd Hoffmann                 link = qh.link;
1032f1ae32a1SGerd Hoffmann             } else {
1033f1ae32a1SGerd Hoffmann                 /* QH with elements */
1034f1ae32a1SGerd Hoffmann             	curr_qh = link;
1035f1ae32a1SGerd Hoffmann             	link = qh.el_link;
1036f1ae32a1SGerd Hoffmann             }
1037f1ae32a1SGerd Hoffmann             continue;
1038f1ae32a1SGerd Hoffmann         }
1039f1ae32a1SGerd Hoffmann 
1040f1ae32a1SGerd Hoffmann         /* TD */
1041963a68b5SHans de Goede         uhci_read_td(s, &td, link);
104250dcc0f8SGerd Hoffmann         trace_usb_uhci_td_load(curr_qh & ~0xf, link & ~0xf, td.ctrl, td.token);
1043f1ae32a1SGerd Hoffmann 
1044f1ae32a1SGerd Hoffmann         old_td_ctrl = td.ctrl;
1045*a4f30cd7SHans de Goede         ret = uhci_handle_td(s, NULL, &td, link, &int_mask);
1046f1ae32a1SGerd Hoffmann         if (old_td_ctrl != td.ctrl) {
1047f1ae32a1SGerd Hoffmann             /* update the status bits of the TD */
1048f1ae32a1SGerd Hoffmann             val = cpu_to_le32(td.ctrl);
1049f1ae32a1SGerd Hoffmann             pci_dma_write(&s->dev, (link & ~0xf) + 4, &val, sizeof(val));
1050f1ae32a1SGerd Hoffmann         }
1051f1ae32a1SGerd Hoffmann 
1052f1ae32a1SGerd Hoffmann         switch (ret) {
105360e1b2a6SGerd Hoffmann         case TD_RESULT_STOP_FRAME: /* interrupted frame */
1054f1ae32a1SGerd Hoffmann             goto out;
1055f1ae32a1SGerd Hoffmann 
105660e1b2a6SGerd Hoffmann         case TD_RESULT_NEXT_QH:
10574efe4ef3SGerd Hoffmann         case TD_RESULT_ASYNC_CONT:
105850dcc0f8SGerd Hoffmann             trace_usb_uhci_td_nextqh(curr_qh & ~0xf, link & ~0xf);
1059f1ae32a1SGerd Hoffmann             link = curr_qh ? qh.link : td.link;
1060f1ae32a1SGerd Hoffmann             continue;
1061f1ae32a1SGerd Hoffmann 
10624efe4ef3SGerd Hoffmann         case TD_RESULT_ASYNC_START:
106350dcc0f8SGerd Hoffmann             trace_usb_uhci_td_async(curr_qh & ~0xf, link & ~0xf);
1064f1ae32a1SGerd Hoffmann             link = curr_qh ? qh.link : td.link;
1065f1ae32a1SGerd Hoffmann             continue;
1066f1ae32a1SGerd Hoffmann 
106760e1b2a6SGerd Hoffmann         case TD_RESULT_COMPLETE:
106850dcc0f8SGerd Hoffmann             trace_usb_uhci_td_complete(curr_qh & ~0xf, link & ~0xf);
1069f1ae32a1SGerd Hoffmann             link = td.link;
1070f1ae32a1SGerd Hoffmann             td_count++;
10714aed20e2SGerd Hoffmann             s->frame_bytes += (td.ctrl & 0x7ff) + 1;
1072f1ae32a1SGerd Hoffmann 
1073f1ae32a1SGerd Hoffmann             if (curr_qh) {
1074f1ae32a1SGerd Hoffmann                 /* update QH element link */
1075f1ae32a1SGerd Hoffmann                 qh.el_link = link;
1076f1ae32a1SGerd Hoffmann                 val = cpu_to_le32(qh.el_link);
1077f1ae32a1SGerd Hoffmann                 pci_dma_write(&s->dev, (curr_qh & ~0xf) + 4, &val, sizeof(val));
1078f1ae32a1SGerd Hoffmann 
1079f1ae32a1SGerd Hoffmann                 if (!depth_first(link)) {
1080f1ae32a1SGerd Hoffmann                     /* done with this QH */
1081f1ae32a1SGerd Hoffmann                     curr_qh = 0;
1082f1ae32a1SGerd Hoffmann                     link    = qh.link;
1083f1ae32a1SGerd Hoffmann                 }
1084f1ae32a1SGerd Hoffmann             }
1085f1ae32a1SGerd Hoffmann             break;
1086f1ae32a1SGerd Hoffmann 
1087f1ae32a1SGerd Hoffmann         default:
1088f1ae32a1SGerd Hoffmann             assert(!"unknown return code");
1089f1ae32a1SGerd Hoffmann         }
1090f1ae32a1SGerd Hoffmann 
1091f1ae32a1SGerd Hoffmann         /* go to the next entry */
1092f1ae32a1SGerd Hoffmann     }
1093f1ae32a1SGerd Hoffmann 
1094f1ae32a1SGerd Hoffmann out:
1095f1ae32a1SGerd Hoffmann     s->pending_int_mask |= int_mask;
1096f1ae32a1SGerd Hoffmann }
1097f1ae32a1SGerd Hoffmann 
10989a16c595SGerd Hoffmann static void uhci_bh(void *opaque)
10999a16c595SGerd Hoffmann {
11009a16c595SGerd Hoffmann     UHCIState *s = opaque;
11019a16c595SGerd Hoffmann     uhci_process_frame(s);
11029a16c595SGerd Hoffmann }
11039a16c595SGerd Hoffmann 
1104f1ae32a1SGerd Hoffmann static void uhci_frame_timer(void *opaque)
1105f1ae32a1SGerd Hoffmann {
1106f1ae32a1SGerd Hoffmann     UHCIState *s = opaque;
1107f1ae32a1SGerd Hoffmann 
1108f1ae32a1SGerd Hoffmann     /* prepare the timer for the next frame */
1109f1ae32a1SGerd Hoffmann     s->expire_time += (get_ticks_per_sec() / FRAME_TIMER_FREQ);
11104aed20e2SGerd Hoffmann     s->frame_bytes = 0;
11119a16c595SGerd Hoffmann     qemu_bh_cancel(s->bh);
1112f1ae32a1SGerd Hoffmann 
1113f1ae32a1SGerd Hoffmann     if (!(s->cmd & UHCI_CMD_RS)) {
1114f1ae32a1SGerd Hoffmann         /* Full stop */
111550dcc0f8SGerd Hoffmann         trace_usb_uhci_schedule_stop();
1116f1ae32a1SGerd Hoffmann         qemu_del_timer(s->frame_timer);
1117d9a528dbSGerd Hoffmann         uhci_async_cancel_all(s);
1118f1ae32a1SGerd Hoffmann         /* set hchalted bit in status - UHCI11D 2.1.2 */
1119f1ae32a1SGerd Hoffmann         s->status |= UHCI_STS_HCHALTED;
1120f1ae32a1SGerd Hoffmann         return;
1121f1ae32a1SGerd Hoffmann     }
1122f1ae32a1SGerd Hoffmann 
1123f1ae32a1SGerd Hoffmann     /* Complete the previous frame */
1124f1ae32a1SGerd Hoffmann     if (s->pending_int_mask) {
1125f1ae32a1SGerd Hoffmann         s->status2 |= s->pending_int_mask;
1126f1ae32a1SGerd Hoffmann         s->status  |= UHCI_STS_USBINT;
1127f1ae32a1SGerd Hoffmann         uhci_update_irq(s);
1128f1ae32a1SGerd Hoffmann     }
1129f1ae32a1SGerd Hoffmann     s->pending_int_mask = 0;
1130f1ae32a1SGerd Hoffmann 
1131f1ae32a1SGerd Hoffmann     /* Start new frame */
1132f1ae32a1SGerd Hoffmann     s->frnum = (s->frnum + 1) & 0x7ff;
1133f1ae32a1SGerd Hoffmann 
113450dcc0f8SGerd Hoffmann     trace_usb_uhci_frame_start(s->frnum);
1135f1ae32a1SGerd Hoffmann 
1136f1ae32a1SGerd Hoffmann     uhci_async_validate_begin(s);
1137f1ae32a1SGerd Hoffmann 
1138f1ae32a1SGerd Hoffmann     uhci_process_frame(s);
1139f1ae32a1SGerd Hoffmann 
1140f1ae32a1SGerd Hoffmann     uhci_async_validate_end(s);
1141f1ae32a1SGerd Hoffmann 
1142f1ae32a1SGerd Hoffmann     qemu_mod_timer(s->frame_timer, s->expire_time);
1143f1ae32a1SGerd Hoffmann }
1144f1ae32a1SGerd Hoffmann 
1145f1ae32a1SGerd Hoffmann static const MemoryRegionPortio uhci_portio[] = {
1146f1ae32a1SGerd Hoffmann     { 0, 32, 2, .write = uhci_ioport_writew, },
1147f1ae32a1SGerd Hoffmann     { 0, 32, 2, .read = uhci_ioport_readw, },
1148f1ae32a1SGerd Hoffmann     { 0, 32, 4, .write = uhci_ioport_writel, },
1149f1ae32a1SGerd Hoffmann     { 0, 32, 4, .read = uhci_ioport_readl, },
1150f1ae32a1SGerd Hoffmann     { 0, 32, 1, .write = uhci_ioport_writeb, },
1151f1ae32a1SGerd Hoffmann     { 0, 32, 1, .read = uhci_ioport_readb, },
1152f1ae32a1SGerd Hoffmann     PORTIO_END_OF_LIST()
1153f1ae32a1SGerd Hoffmann };
1154f1ae32a1SGerd Hoffmann 
1155f1ae32a1SGerd Hoffmann static const MemoryRegionOps uhci_ioport_ops = {
1156f1ae32a1SGerd Hoffmann     .old_portio = uhci_portio,
1157f1ae32a1SGerd Hoffmann };
1158f1ae32a1SGerd Hoffmann 
1159f1ae32a1SGerd Hoffmann static USBPortOps uhci_port_ops = {
1160f1ae32a1SGerd Hoffmann     .attach = uhci_attach,
1161f1ae32a1SGerd Hoffmann     .detach = uhci_detach,
1162f1ae32a1SGerd Hoffmann     .child_detach = uhci_child_detach,
1163f1ae32a1SGerd Hoffmann     .wakeup = uhci_wakeup,
1164f1ae32a1SGerd Hoffmann     .complete = uhci_async_complete,
1165f1ae32a1SGerd Hoffmann };
1166f1ae32a1SGerd Hoffmann 
1167f1ae32a1SGerd Hoffmann static USBBusOps uhci_bus_ops = {
1168f1ae32a1SGerd Hoffmann };
1169f1ae32a1SGerd Hoffmann 
1170f1ae32a1SGerd Hoffmann static int usb_uhci_common_initfn(PCIDevice *dev)
1171f1ae32a1SGerd Hoffmann {
1172973002c1SGerd Hoffmann     PCIDeviceClass *pc = PCI_DEVICE_GET_CLASS(dev);
1173f1ae32a1SGerd Hoffmann     UHCIState *s = DO_UPCAST(UHCIState, dev, dev);
1174f1ae32a1SGerd Hoffmann     uint8_t *pci_conf = s->dev.config;
1175f1ae32a1SGerd Hoffmann     int i;
1176f1ae32a1SGerd Hoffmann 
1177f1ae32a1SGerd Hoffmann     pci_conf[PCI_CLASS_PROG] = 0x00;
1178f1ae32a1SGerd Hoffmann     /* TODO: reset value should be 0. */
1179f1ae32a1SGerd Hoffmann     pci_conf[USB_SBRN] = USB_RELEASE_1; // release number
1180f1ae32a1SGerd Hoffmann 
1181973002c1SGerd Hoffmann     switch (pc->device_id) {
1182973002c1SGerd Hoffmann     case PCI_DEVICE_ID_INTEL_82801I_UHCI1:
1183973002c1SGerd Hoffmann         s->irq_pin = 0;  /* A */
1184973002c1SGerd Hoffmann         break;
1185973002c1SGerd Hoffmann     case PCI_DEVICE_ID_INTEL_82801I_UHCI2:
1186973002c1SGerd Hoffmann         s->irq_pin = 1;  /* B */
1187973002c1SGerd Hoffmann         break;
1188973002c1SGerd Hoffmann     case PCI_DEVICE_ID_INTEL_82801I_UHCI3:
1189973002c1SGerd Hoffmann         s->irq_pin = 2;  /* C */
1190973002c1SGerd Hoffmann         break;
1191973002c1SGerd Hoffmann     default:
1192973002c1SGerd Hoffmann         s->irq_pin = 3;  /* D */
1193973002c1SGerd Hoffmann         break;
1194973002c1SGerd Hoffmann     }
1195973002c1SGerd Hoffmann     pci_config_set_interrupt_pin(pci_conf, s->irq_pin + 1);
1196973002c1SGerd Hoffmann 
1197f1ae32a1SGerd Hoffmann     if (s->masterbus) {
1198f1ae32a1SGerd Hoffmann         USBPort *ports[NB_PORTS];
1199f1ae32a1SGerd Hoffmann         for(i = 0; i < NB_PORTS; i++) {
1200f1ae32a1SGerd Hoffmann             ports[i] = &s->ports[i].port;
1201f1ae32a1SGerd Hoffmann         }
1202f1ae32a1SGerd Hoffmann         if (usb_register_companion(s->masterbus, ports, NB_PORTS,
1203f1ae32a1SGerd Hoffmann                 s->firstport, s, &uhci_port_ops,
1204f1ae32a1SGerd Hoffmann                 USB_SPEED_MASK_LOW | USB_SPEED_MASK_FULL) != 0) {
1205f1ae32a1SGerd Hoffmann             return -1;
1206f1ae32a1SGerd Hoffmann         }
1207f1ae32a1SGerd Hoffmann     } else {
1208f1ae32a1SGerd Hoffmann         usb_bus_new(&s->bus, &uhci_bus_ops, &s->dev.qdev);
1209f1ae32a1SGerd Hoffmann         for (i = 0; i < NB_PORTS; i++) {
1210f1ae32a1SGerd Hoffmann             usb_register_port(&s->bus, &s->ports[i].port, s, i, &uhci_port_ops,
1211f1ae32a1SGerd Hoffmann                               USB_SPEED_MASK_LOW | USB_SPEED_MASK_FULL);
1212f1ae32a1SGerd Hoffmann         }
1213f1ae32a1SGerd Hoffmann     }
12149a16c595SGerd Hoffmann     s->bh = qemu_bh_new(uhci_bh, s);
1215f1ae32a1SGerd Hoffmann     s->frame_timer = qemu_new_timer_ns(vm_clock, uhci_frame_timer, s);
1216f1ae32a1SGerd Hoffmann     s->num_ports_vmstate = NB_PORTS;
1217f1ae32a1SGerd Hoffmann     QTAILQ_INIT(&s->queues);
1218f1ae32a1SGerd Hoffmann 
1219f1ae32a1SGerd Hoffmann     qemu_register_reset(uhci_reset, s);
1220f1ae32a1SGerd Hoffmann 
1221f1ae32a1SGerd Hoffmann     memory_region_init_io(&s->io_bar, &uhci_ioport_ops, s, "uhci", 0x20);
1222f1ae32a1SGerd Hoffmann     /* Use region 4 for consistency with real hardware.  BSD guests seem
1223f1ae32a1SGerd Hoffmann        to rely on this.  */
1224f1ae32a1SGerd Hoffmann     pci_register_bar(&s->dev, 4, PCI_BASE_ADDRESS_SPACE_IO, &s->io_bar);
1225f1ae32a1SGerd Hoffmann 
1226f1ae32a1SGerd Hoffmann     return 0;
1227f1ae32a1SGerd Hoffmann }
1228f1ae32a1SGerd Hoffmann 
1229f1ae32a1SGerd Hoffmann static int usb_uhci_vt82c686b_initfn(PCIDevice *dev)
1230f1ae32a1SGerd Hoffmann {
1231f1ae32a1SGerd Hoffmann     UHCIState *s = DO_UPCAST(UHCIState, dev, dev);
1232f1ae32a1SGerd Hoffmann     uint8_t *pci_conf = s->dev.config;
1233f1ae32a1SGerd Hoffmann 
1234f1ae32a1SGerd Hoffmann     /* USB misc control 1/2 */
1235f1ae32a1SGerd Hoffmann     pci_set_long(pci_conf + 0x40,0x00001000);
1236f1ae32a1SGerd Hoffmann     /* PM capability */
1237f1ae32a1SGerd Hoffmann     pci_set_long(pci_conf + 0x80,0x00020001);
1238f1ae32a1SGerd Hoffmann     /* USB legacy support  */
1239f1ae32a1SGerd Hoffmann     pci_set_long(pci_conf + 0xc0,0x00002000);
1240f1ae32a1SGerd Hoffmann 
1241f1ae32a1SGerd Hoffmann     return usb_uhci_common_initfn(dev);
1242f1ae32a1SGerd Hoffmann }
1243f1ae32a1SGerd Hoffmann 
1244f90c2bcdSAlex Williamson static void usb_uhci_exit(PCIDevice *dev)
1245f1ae32a1SGerd Hoffmann {
1246f1ae32a1SGerd Hoffmann     UHCIState *s = DO_UPCAST(UHCIState, dev, dev);
1247f1ae32a1SGerd Hoffmann 
1248f1ae32a1SGerd Hoffmann     memory_region_destroy(&s->io_bar);
1249f1ae32a1SGerd Hoffmann }
1250f1ae32a1SGerd Hoffmann 
1251f1ae32a1SGerd Hoffmann static Property uhci_properties[] = {
1252f1ae32a1SGerd Hoffmann     DEFINE_PROP_STRING("masterbus", UHCIState, masterbus),
1253f1ae32a1SGerd Hoffmann     DEFINE_PROP_UINT32("firstport", UHCIState, firstport, 0),
125440141d12SGerd Hoffmann     DEFINE_PROP_UINT32("bandwidth", UHCIState, frame_bandwidth, 1280),
1255f1ae32a1SGerd Hoffmann     DEFINE_PROP_END_OF_LIST(),
1256f1ae32a1SGerd Hoffmann };
1257f1ae32a1SGerd Hoffmann 
1258f1ae32a1SGerd Hoffmann static void piix3_uhci_class_init(ObjectClass *klass, void *data)
1259f1ae32a1SGerd Hoffmann {
1260f1ae32a1SGerd Hoffmann     DeviceClass *dc = DEVICE_CLASS(klass);
1261f1ae32a1SGerd Hoffmann     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
1262f1ae32a1SGerd Hoffmann 
1263f1ae32a1SGerd Hoffmann     k->init = usb_uhci_common_initfn;
1264f1ae32a1SGerd Hoffmann     k->exit = usb_uhci_exit;
1265f1ae32a1SGerd Hoffmann     k->vendor_id = PCI_VENDOR_ID_INTEL;
1266f1ae32a1SGerd Hoffmann     k->device_id = PCI_DEVICE_ID_INTEL_82371SB_2;
1267f1ae32a1SGerd Hoffmann     k->revision = 0x01;
1268f1ae32a1SGerd Hoffmann     k->class_id = PCI_CLASS_SERIAL_USB;
1269f1ae32a1SGerd Hoffmann     dc->vmsd = &vmstate_uhci;
1270f1ae32a1SGerd Hoffmann     dc->props = uhci_properties;
1271f1ae32a1SGerd Hoffmann }
1272f1ae32a1SGerd Hoffmann 
1273f1ae32a1SGerd Hoffmann static TypeInfo piix3_uhci_info = {
1274f1ae32a1SGerd Hoffmann     .name          = "piix3-usb-uhci",
1275f1ae32a1SGerd Hoffmann     .parent        = TYPE_PCI_DEVICE,
1276f1ae32a1SGerd Hoffmann     .instance_size = sizeof(UHCIState),
1277f1ae32a1SGerd Hoffmann     .class_init    = piix3_uhci_class_init,
1278f1ae32a1SGerd Hoffmann };
1279f1ae32a1SGerd Hoffmann 
1280f1ae32a1SGerd Hoffmann static void piix4_uhci_class_init(ObjectClass *klass, void *data)
1281f1ae32a1SGerd Hoffmann {
1282f1ae32a1SGerd Hoffmann     DeviceClass *dc = DEVICE_CLASS(klass);
1283f1ae32a1SGerd Hoffmann     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
1284f1ae32a1SGerd Hoffmann 
1285f1ae32a1SGerd Hoffmann     k->init = usb_uhci_common_initfn;
1286f1ae32a1SGerd Hoffmann     k->exit = usb_uhci_exit;
1287f1ae32a1SGerd Hoffmann     k->vendor_id = PCI_VENDOR_ID_INTEL;
1288f1ae32a1SGerd Hoffmann     k->device_id = PCI_DEVICE_ID_INTEL_82371AB_2;
1289f1ae32a1SGerd Hoffmann     k->revision = 0x01;
1290f1ae32a1SGerd Hoffmann     k->class_id = PCI_CLASS_SERIAL_USB;
1291f1ae32a1SGerd Hoffmann     dc->vmsd = &vmstate_uhci;
1292f1ae32a1SGerd Hoffmann     dc->props = uhci_properties;
1293f1ae32a1SGerd Hoffmann }
1294f1ae32a1SGerd Hoffmann 
1295f1ae32a1SGerd Hoffmann static TypeInfo piix4_uhci_info = {
1296f1ae32a1SGerd Hoffmann     .name          = "piix4-usb-uhci",
1297f1ae32a1SGerd Hoffmann     .parent        = TYPE_PCI_DEVICE,
1298f1ae32a1SGerd Hoffmann     .instance_size = sizeof(UHCIState),
1299f1ae32a1SGerd Hoffmann     .class_init    = piix4_uhci_class_init,
1300f1ae32a1SGerd Hoffmann };
1301f1ae32a1SGerd Hoffmann 
1302f1ae32a1SGerd Hoffmann static void vt82c686b_uhci_class_init(ObjectClass *klass, void *data)
1303f1ae32a1SGerd Hoffmann {
1304f1ae32a1SGerd Hoffmann     DeviceClass *dc = DEVICE_CLASS(klass);
1305f1ae32a1SGerd Hoffmann     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
1306f1ae32a1SGerd Hoffmann 
1307f1ae32a1SGerd Hoffmann     k->init = usb_uhci_vt82c686b_initfn;
1308f1ae32a1SGerd Hoffmann     k->exit = usb_uhci_exit;
1309f1ae32a1SGerd Hoffmann     k->vendor_id = PCI_VENDOR_ID_VIA;
1310f1ae32a1SGerd Hoffmann     k->device_id = PCI_DEVICE_ID_VIA_UHCI;
1311f1ae32a1SGerd Hoffmann     k->revision = 0x01;
1312f1ae32a1SGerd Hoffmann     k->class_id = PCI_CLASS_SERIAL_USB;
1313f1ae32a1SGerd Hoffmann     dc->vmsd = &vmstate_uhci;
1314f1ae32a1SGerd Hoffmann     dc->props = uhci_properties;
1315f1ae32a1SGerd Hoffmann }
1316f1ae32a1SGerd Hoffmann 
1317f1ae32a1SGerd Hoffmann static TypeInfo vt82c686b_uhci_info = {
1318f1ae32a1SGerd Hoffmann     .name          = "vt82c686b-usb-uhci",
1319f1ae32a1SGerd Hoffmann     .parent        = TYPE_PCI_DEVICE,
1320f1ae32a1SGerd Hoffmann     .instance_size = sizeof(UHCIState),
1321f1ae32a1SGerd Hoffmann     .class_init    = vt82c686b_uhci_class_init,
1322f1ae32a1SGerd Hoffmann };
1323f1ae32a1SGerd Hoffmann 
1324f1ae32a1SGerd Hoffmann static void ich9_uhci1_class_init(ObjectClass *klass, void *data)
1325f1ae32a1SGerd Hoffmann {
1326f1ae32a1SGerd Hoffmann     DeviceClass *dc = DEVICE_CLASS(klass);
1327f1ae32a1SGerd Hoffmann     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
1328f1ae32a1SGerd Hoffmann 
1329f1ae32a1SGerd Hoffmann     k->init = usb_uhci_common_initfn;
1330f1ae32a1SGerd Hoffmann     k->vendor_id = PCI_VENDOR_ID_INTEL;
1331f1ae32a1SGerd Hoffmann     k->device_id = PCI_DEVICE_ID_INTEL_82801I_UHCI1;
1332f1ae32a1SGerd Hoffmann     k->revision = 0x03;
1333f1ae32a1SGerd Hoffmann     k->class_id = PCI_CLASS_SERIAL_USB;
1334f1ae32a1SGerd Hoffmann     dc->vmsd = &vmstate_uhci;
1335f1ae32a1SGerd Hoffmann     dc->props = uhci_properties;
1336f1ae32a1SGerd Hoffmann }
1337f1ae32a1SGerd Hoffmann 
1338f1ae32a1SGerd Hoffmann static TypeInfo ich9_uhci1_info = {
1339f1ae32a1SGerd Hoffmann     .name          = "ich9-usb-uhci1",
1340f1ae32a1SGerd Hoffmann     .parent        = TYPE_PCI_DEVICE,
1341f1ae32a1SGerd Hoffmann     .instance_size = sizeof(UHCIState),
1342f1ae32a1SGerd Hoffmann     .class_init    = ich9_uhci1_class_init,
1343f1ae32a1SGerd Hoffmann };
1344f1ae32a1SGerd Hoffmann 
1345f1ae32a1SGerd Hoffmann static void ich9_uhci2_class_init(ObjectClass *klass, void *data)
1346f1ae32a1SGerd Hoffmann {
1347f1ae32a1SGerd Hoffmann     DeviceClass *dc = DEVICE_CLASS(klass);
1348f1ae32a1SGerd Hoffmann     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
1349f1ae32a1SGerd Hoffmann 
1350f1ae32a1SGerd Hoffmann     k->init = usb_uhci_common_initfn;
1351f1ae32a1SGerd Hoffmann     k->vendor_id = PCI_VENDOR_ID_INTEL;
1352f1ae32a1SGerd Hoffmann     k->device_id = PCI_DEVICE_ID_INTEL_82801I_UHCI2;
1353f1ae32a1SGerd Hoffmann     k->revision = 0x03;
1354f1ae32a1SGerd Hoffmann     k->class_id = PCI_CLASS_SERIAL_USB;
1355f1ae32a1SGerd Hoffmann     dc->vmsd = &vmstate_uhci;
1356f1ae32a1SGerd Hoffmann     dc->props = uhci_properties;
1357f1ae32a1SGerd Hoffmann }
1358f1ae32a1SGerd Hoffmann 
1359f1ae32a1SGerd Hoffmann static TypeInfo ich9_uhci2_info = {
1360f1ae32a1SGerd Hoffmann     .name          = "ich9-usb-uhci2",
1361f1ae32a1SGerd Hoffmann     .parent        = TYPE_PCI_DEVICE,
1362f1ae32a1SGerd Hoffmann     .instance_size = sizeof(UHCIState),
1363f1ae32a1SGerd Hoffmann     .class_init    = ich9_uhci2_class_init,
1364f1ae32a1SGerd Hoffmann };
1365f1ae32a1SGerd Hoffmann 
1366f1ae32a1SGerd Hoffmann static void ich9_uhci3_class_init(ObjectClass *klass, void *data)
1367f1ae32a1SGerd Hoffmann {
1368f1ae32a1SGerd Hoffmann     DeviceClass *dc = DEVICE_CLASS(klass);
1369f1ae32a1SGerd Hoffmann     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
1370f1ae32a1SGerd Hoffmann 
1371f1ae32a1SGerd Hoffmann     k->init = usb_uhci_common_initfn;
1372f1ae32a1SGerd Hoffmann     k->vendor_id = PCI_VENDOR_ID_INTEL;
1373f1ae32a1SGerd Hoffmann     k->device_id = PCI_DEVICE_ID_INTEL_82801I_UHCI3;
1374f1ae32a1SGerd Hoffmann     k->revision = 0x03;
1375f1ae32a1SGerd Hoffmann     k->class_id = PCI_CLASS_SERIAL_USB;
1376f1ae32a1SGerd Hoffmann     dc->vmsd = &vmstate_uhci;
1377f1ae32a1SGerd Hoffmann     dc->props = uhci_properties;
1378f1ae32a1SGerd Hoffmann }
1379f1ae32a1SGerd Hoffmann 
1380f1ae32a1SGerd Hoffmann static TypeInfo ich9_uhci3_info = {
1381f1ae32a1SGerd Hoffmann     .name          = "ich9-usb-uhci3",
1382f1ae32a1SGerd Hoffmann     .parent        = TYPE_PCI_DEVICE,
1383f1ae32a1SGerd Hoffmann     .instance_size = sizeof(UHCIState),
1384f1ae32a1SGerd Hoffmann     .class_init    = ich9_uhci3_class_init,
1385f1ae32a1SGerd Hoffmann };
1386f1ae32a1SGerd Hoffmann 
1387f1ae32a1SGerd Hoffmann static void uhci_register_types(void)
1388f1ae32a1SGerd Hoffmann {
1389f1ae32a1SGerd Hoffmann     type_register_static(&piix3_uhci_info);
1390f1ae32a1SGerd Hoffmann     type_register_static(&piix4_uhci_info);
1391f1ae32a1SGerd Hoffmann     type_register_static(&vt82c686b_uhci_info);
1392f1ae32a1SGerd Hoffmann     type_register_static(&ich9_uhci1_info);
1393f1ae32a1SGerd Hoffmann     type_register_static(&ich9_uhci2_info);
1394f1ae32a1SGerd Hoffmann     type_register_static(&ich9_uhci3_info);
1395f1ae32a1SGerd Hoffmann }
1396f1ae32a1SGerd Hoffmann 
1397f1ae32a1SGerd Hoffmann type_init(uhci_register_types)
1398