1f1ae32a1SGerd Hoffmann /* 2f1ae32a1SGerd Hoffmann * USB UHCI controller emulation 3f1ae32a1SGerd Hoffmann * 4f1ae32a1SGerd Hoffmann * Copyright (c) 2005 Fabrice Bellard 5f1ae32a1SGerd Hoffmann * 6f1ae32a1SGerd Hoffmann * Copyright (c) 2008 Max Krasnyansky 7f1ae32a1SGerd Hoffmann * Magor rewrite of the UHCI data structures parser and frame processor 8f1ae32a1SGerd Hoffmann * Support for fully async operation and multiple outstanding transactions 9f1ae32a1SGerd Hoffmann * 10f1ae32a1SGerd Hoffmann * Permission is hereby granted, free of charge, to any person obtaining a copy 11f1ae32a1SGerd Hoffmann * of this software and associated documentation files (the "Software"), to deal 12f1ae32a1SGerd Hoffmann * in the Software without restriction, including without limitation the rights 13f1ae32a1SGerd Hoffmann * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 14f1ae32a1SGerd Hoffmann * copies of the Software, and to permit persons to whom the Software is 15f1ae32a1SGerd Hoffmann * furnished to do so, subject to the following conditions: 16f1ae32a1SGerd Hoffmann * 17f1ae32a1SGerd Hoffmann * The above copyright notice and this permission notice shall be included in 18f1ae32a1SGerd Hoffmann * all copies or substantial portions of the Software. 19f1ae32a1SGerd Hoffmann * 20f1ae32a1SGerd Hoffmann * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 21f1ae32a1SGerd Hoffmann * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 22f1ae32a1SGerd Hoffmann * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 23f1ae32a1SGerd Hoffmann * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 24f1ae32a1SGerd Hoffmann * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 25f1ae32a1SGerd Hoffmann * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 26f1ae32a1SGerd Hoffmann * THE SOFTWARE. 27f1ae32a1SGerd Hoffmann */ 28f1ae32a1SGerd Hoffmann #include "hw/hw.h" 29f1ae32a1SGerd Hoffmann #include "hw/usb.h" 30f1ae32a1SGerd Hoffmann #include "hw/pci.h" 31f1ae32a1SGerd Hoffmann #include "qemu-timer.h" 32f1ae32a1SGerd Hoffmann #include "iov.h" 33f1ae32a1SGerd Hoffmann #include "dma.h" 3450dcc0f8SGerd Hoffmann #include "trace.h" 35f1ae32a1SGerd Hoffmann 36f1ae32a1SGerd Hoffmann //#define DEBUG 37f1ae32a1SGerd Hoffmann //#define DEBUG_DUMP_DATA 38f1ae32a1SGerd Hoffmann 39f1ae32a1SGerd Hoffmann #define UHCI_CMD_FGR (1 << 4) 40f1ae32a1SGerd Hoffmann #define UHCI_CMD_EGSM (1 << 3) 41f1ae32a1SGerd Hoffmann #define UHCI_CMD_GRESET (1 << 2) 42f1ae32a1SGerd Hoffmann #define UHCI_CMD_HCRESET (1 << 1) 43f1ae32a1SGerd Hoffmann #define UHCI_CMD_RS (1 << 0) 44f1ae32a1SGerd Hoffmann 45f1ae32a1SGerd Hoffmann #define UHCI_STS_HCHALTED (1 << 5) 46f1ae32a1SGerd Hoffmann #define UHCI_STS_HCPERR (1 << 4) 47f1ae32a1SGerd Hoffmann #define UHCI_STS_HSERR (1 << 3) 48f1ae32a1SGerd Hoffmann #define UHCI_STS_RD (1 << 2) 49f1ae32a1SGerd Hoffmann #define UHCI_STS_USBERR (1 << 1) 50f1ae32a1SGerd Hoffmann #define UHCI_STS_USBINT (1 << 0) 51f1ae32a1SGerd Hoffmann 52f1ae32a1SGerd Hoffmann #define TD_CTRL_SPD (1 << 29) 53f1ae32a1SGerd Hoffmann #define TD_CTRL_ERROR_SHIFT 27 54f1ae32a1SGerd Hoffmann #define TD_CTRL_IOS (1 << 25) 55f1ae32a1SGerd Hoffmann #define TD_CTRL_IOC (1 << 24) 56f1ae32a1SGerd Hoffmann #define TD_CTRL_ACTIVE (1 << 23) 57f1ae32a1SGerd Hoffmann #define TD_CTRL_STALL (1 << 22) 58f1ae32a1SGerd Hoffmann #define TD_CTRL_BABBLE (1 << 20) 59f1ae32a1SGerd Hoffmann #define TD_CTRL_NAK (1 << 19) 60f1ae32a1SGerd Hoffmann #define TD_CTRL_TIMEOUT (1 << 18) 61f1ae32a1SGerd Hoffmann 62f1ae32a1SGerd Hoffmann #define UHCI_PORT_SUSPEND (1 << 12) 63f1ae32a1SGerd Hoffmann #define UHCI_PORT_RESET (1 << 9) 64f1ae32a1SGerd Hoffmann #define UHCI_PORT_LSDA (1 << 8) 65f1ae32a1SGerd Hoffmann #define UHCI_PORT_RD (1 << 6) 66f1ae32a1SGerd Hoffmann #define UHCI_PORT_ENC (1 << 3) 67f1ae32a1SGerd Hoffmann #define UHCI_PORT_EN (1 << 2) 68f1ae32a1SGerd Hoffmann #define UHCI_PORT_CSC (1 << 1) 69f1ae32a1SGerd Hoffmann #define UHCI_PORT_CCS (1 << 0) 70f1ae32a1SGerd Hoffmann 71f1ae32a1SGerd Hoffmann #define UHCI_PORT_READ_ONLY (0x1bb) 72f1ae32a1SGerd Hoffmann #define UHCI_PORT_WRITE_CLEAR (UHCI_PORT_CSC | UHCI_PORT_ENC) 73f1ae32a1SGerd Hoffmann 74f1ae32a1SGerd Hoffmann #define FRAME_TIMER_FREQ 1000 75f1ae32a1SGerd Hoffmann 76f1ae32a1SGerd Hoffmann #define FRAME_MAX_LOOPS 256 77f1ae32a1SGerd Hoffmann 78f1ae32a1SGerd Hoffmann #define NB_PORTS 2 79f1ae32a1SGerd Hoffmann 8060e1b2a6SGerd Hoffmann enum { 810cd178caSGerd Hoffmann TD_RESULT_STOP_FRAME = 10, 820cd178caSGerd Hoffmann TD_RESULT_COMPLETE, 830cd178caSGerd Hoffmann TD_RESULT_NEXT_QH, 844efe4ef3SGerd Hoffmann TD_RESULT_ASYNC_START, 854efe4ef3SGerd Hoffmann TD_RESULT_ASYNC_CONT, 8660e1b2a6SGerd Hoffmann }; 8760e1b2a6SGerd Hoffmann 88f1ae32a1SGerd Hoffmann typedef struct UHCIState UHCIState; 89f1ae32a1SGerd Hoffmann typedef struct UHCIAsync UHCIAsync; 90f1ae32a1SGerd Hoffmann typedef struct UHCIQueue UHCIQueue; 91f1ae32a1SGerd Hoffmann 92f1ae32a1SGerd Hoffmann /* 93f1ae32a1SGerd Hoffmann * Pending async transaction. 94f1ae32a1SGerd Hoffmann * 'packet' must be the first field because completion 95f1ae32a1SGerd Hoffmann * handler does "(UHCIAsync *) pkt" cast. 96f1ae32a1SGerd Hoffmann */ 97f1ae32a1SGerd Hoffmann 98f1ae32a1SGerd Hoffmann struct UHCIAsync { 99f1ae32a1SGerd Hoffmann USBPacket packet; 100f1ae32a1SGerd Hoffmann QEMUSGList sgl; 101f1ae32a1SGerd Hoffmann UHCIQueue *queue; 102f1ae32a1SGerd Hoffmann QTAILQ_ENTRY(UHCIAsync) next; 103f1ae32a1SGerd Hoffmann uint32_t td; 104f1ae32a1SGerd Hoffmann uint8_t isoc; 105f1ae32a1SGerd Hoffmann uint8_t done; 106f1ae32a1SGerd Hoffmann }; 107f1ae32a1SGerd Hoffmann 108f1ae32a1SGerd Hoffmann struct UHCIQueue { 109f1ae32a1SGerd Hoffmann uint32_t token; 110f1ae32a1SGerd Hoffmann UHCIState *uhci; 111f1ae32a1SGerd Hoffmann QTAILQ_ENTRY(UHCIQueue) next; 112f1ae32a1SGerd Hoffmann QTAILQ_HEAD(, UHCIAsync) asyncs; 113f1ae32a1SGerd Hoffmann int8_t valid; 114f1ae32a1SGerd Hoffmann }; 115f1ae32a1SGerd Hoffmann 116f1ae32a1SGerd Hoffmann typedef struct UHCIPort { 117f1ae32a1SGerd Hoffmann USBPort port; 118f1ae32a1SGerd Hoffmann uint16_t ctrl; 119f1ae32a1SGerd Hoffmann } UHCIPort; 120f1ae32a1SGerd Hoffmann 121f1ae32a1SGerd Hoffmann struct UHCIState { 122f1ae32a1SGerd Hoffmann PCIDevice dev; 123f1ae32a1SGerd Hoffmann MemoryRegion io_bar; 124f1ae32a1SGerd Hoffmann USBBus bus; /* Note unused when we're a companion controller */ 125f1ae32a1SGerd Hoffmann uint16_t cmd; /* cmd register */ 126f1ae32a1SGerd Hoffmann uint16_t status; 127f1ae32a1SGerd Hoffmann uint16_t intr; /* interrupt enable register */ 128f1ae32a1SGerd Hoffmann uint16_t frnum; /* frame number */ 129f1ae32a1SGerd Hoffmann uint32_t fl_base_addr; /* frame list base address */ 130f1ae32a1SGerd Hoffmann uint8_t sof_timing; 131f1ae32a1SGerd Hoffmann uint8_t status2; /* bit 0 and 1 are used to generate UHCI_STS_USBINT */ 132f1ae32a1SGerd Hoffmann int64_t expire_time; 133f1ae32a1SGerd Hoffmann QEMUTimer *frame_timer; 1349a16c595SGerd Hoffmann QEMUBH *bh; 1354aed20e2SGerd Hoffmann uint32_t frame_bytes; 13640141d12SGerd Hoffmann uint32_t frame_bandwidth; 137f1ae32a1SGerd Hoffmann UHCIPort ports[NB_PORTS]; 138f1ae32a1SGerd Hoffmann 139f1ae32a1SGerd Hoffmann /* Interrupts that should be raised at the end of the current frame. */ 140f1ae32a1SGerd Hoffmann uint32_t pending_int_mask; 141973002c1SGerd Hoffmann int irq_pin; 142f1ae32a1SGerd Hoffmann 143f1ae32a1SGerd Hoffmann /* Active packets */ 144f1ae32a1SGerd Hoffmann QTAILQ_HEAD(, UHCIQueue) queues; 145f1ae32a1SGerd Hoffmann uint8_t num_ports_vmstate; 146f1ae32a1SGerd Hoffmann 147f1ae32a1SGerd Hoffmann /* Properties */ 148f1ae32a1SGerd Hoffmann char *masterbus; 149f1ae32a1SGerd Hoffmann uint32_t firstport; 150f1ae32a1SGerd Hoffmann }; 151f1ae32a1SGerd Hoffmann 152f1ae32a1SGerd Hoffmann typedef struct UHCI_TD { 153f1ae32a1SGerd Hoffmann uint32_t link; 154f1ae32a1SGerd Hoffmann uint32_t ctrl; /* see TD_CTRL_xxx */ 155f1ae32a1SGerd Hoffmann uint32_t token; 156f1ae32a1SGerd Hoffmann uint32_t buffer; 157f1ae32a1SGerd Hoffmann } UHCI_TD; 158f1ae32a1SGerd Hoffmann 159f1ae32a1SGerd Hoffmann typedef struct UHCI_QH { 160f1ae32a1SGerd Hoffmann uint32_t link; 161f1ae32a1SGerd Hoffmann uint32_t el_link; 162f1ae32a1SGerd Hoffmann } UHCI_QH; 163f1ae32a1SGerd Hoffmann 164f1ae32a1SGerd Hoffmann static inline int32_t uhci_queue_token(UHCI_TD *td) 165f1ae32a1SGerd Hoffmann { 166f1ae32a1SGerd Hoffmann /* covers ep, dev, pid -> identifies the endpoint */ 167f1ae32a1SGerd Hoffmann return td->token & 0x7ffff; 168f1ae32a1SGerd Hoffmann } 169f1ae32a1SGerd Hoffmann 170f1ae32a1SGerd Hoffmann static UHCIQueue *uhci_queue_get(UHCIState *s, UHCI_TD *td) 171f1ae32a1SGerd Hoffmann { 172f1ae32a1SGerd Hoffmann uint32_t token = uhci_queue_token(td); 173f1ae32a1SGerd Hoffmann UHCIQueue *queue; 174f1ae32a1SGerd Hoffmann 175f1ae32a1SGerd Hoffmann QTAILQ_FOREACH(queue, &s->queues, next) { 176f1ae32a1SGerd Hoffmann if (queue->token == token) { 177f1ae32a1SGerd Hoffmann return queue; 178f1ae32a1SGerd Hoffmann } 179f1ae32a1SGerd Hoffmann } 180f1ae32a1SGerd Hoffmann 181f1ae32a1SGerd Hoffmann queue = g_new0(UHCIQueue, 1); 182f1ae32a1SGerd Hoffmann queue->uhci = s; 183f1ae32a1SGerd Hoffmann queue->token = token; 184f1ae32a1SGerd Hoffmann QTAILQ_INIT(&queue->asyncs); 185f1ae32a1SGerd Hoffmann QTAILQ_INSERT_HEAD(&s->queues, queue, next); 18650dcc0f8SGerd Hoffmann trace_usb_uhci_queue_add(queue->token); 187f1ae32a1SGerd Hoffmann return queue; 188f1ae32a1SGerd Hoffmann } 189f1ae32a1SGerd Hoffmann 190f1ae32a1SGerd Hoffmann static void uhci_queue_free(UHCIQueue *queue) 191f1ae32a1SGerd Hoffmann { 192f1ae32a1SGerd Hoffmann UHCIState *s = queue->uhci; 193f1ae32a1SGerd Hoffmann 19450dcc0f8SGerd Hoffmann trace_usb_uhci_queue_del(queue->token); 195f1ae32a1SGerd Hoffmann QTAILQ_REMOVE(&s->queues, queue, next); 196f1ae32a1SGerd Hoffmann g_free(queue); 197f1ae32a1SGerd Hoffmann } 198f1ae32a1SGerd Hoffmann 19916ce543eSGerd Hoffmann static UHCIAsync *uhci_async_alloc(UHCIQueue *queue, uint32_t addr) 200f1ae32a1SGerd Hoffmann { 201f1ae32a1SGerd Hoffmann UHCIAsync *async = g_new0(UHCIAsync, 1); 202f1ae32a1SGerd Hoffmann 203f1ae32a1SGerd Hoffmann async->queue = queue; 20416ce543eSGerd Hoffmann async->td = addr; 205f1ae32a1SGerd Hoffmann usb_packet_init(&async->packet); 206f1ae32a1SGerd Hoffmann pci_dma_sglist_init(&async->sgl, &queue->uhci->dev, 1); 20750dcc0f8SGerd Hoffmann trace_usb_uhci_packet_add(async->queue->token, async->td); 208f1ae32a1SGerd Hoffmann 209f1ae32a1SGerd Hoffmann return async; 210f1ae32a1SGerd Hoffmann } 211f1ae32a1SGerd Hoffmann 212f1ae32a1SGerd Hoffmann static void uhci_async_free(UHCIAsync *async) 213f1ae32a1SGerd Hoffmann { 21450dcc0f8SGerd Hoffmann trace_usb_uhci_packet_del(async->queue->token, async->td); 215f1ae32a1SGerd Hoffmann usb_packet_cleanup(&async->packet); 216f1ae32a1SGerd Hoffmann qemu_sglist_destroy(&async->sgl); 217f1ae32a1SGerd Hoffmann g_free(async); 218f1ae32a1SGerd Hoffmann } 219f1ae32a1SGerd Hoffmann 220f1ae32a1SGerd Hoffmann static void uhci_async_link(UHCIAsync *async) 221f1ae32a1SGerd Hoffmann { 222f1ae32a1SGerd Hoffmann UHCIQueue *queue = async->queue; 223f1ae32a1SGerd Hoffmann QTAILQ_INSERT_TAIL(&queue->asyncs, async, next); 22450dcc0f8SGerd Hoffmann trace_usb_uhci_packet_link_async(async->queue->token, async->td); 225f1ae32a1SGerd Hoffmann } 226f1ae32a1SGerd Hoffmann 227f1ae32a1SGerd Hoffmann static void uhci_async_unlink(UHCIAsync *async) 228f1ae32a1SGerd Hoffmann { 229f1ae32a1SGerd Hoffmann UHCIQueue *queue = async->queue; 230f1ae32a1SGerd Hoffmann QTAILQ_REMOVE(&queue->asyncs, async, next); 23150dcc0f8SGerd Hoffmann trace_usb_uhci_packet_unlink_async(async->queue->token, async->td); 232f1ae32a1SGerd Hoffmann } 233f1ae32a1SGerd Hoffmann 234f1ae32a1SGerd Hoffmann static void uhci_async_cancel(UHCIAsync *async) 235f1ae32a1SGerd Hoffmann { 23650dcc0f8SGerd Hoffmann trace_usb_uhci_packet_cancel(async->queue->token, async->td, async->done); 237f1ae32a1SGerd Hoffmann if (!async->done) 238f1ae32a1SGerd Hoffmann usb_cancel_packet(&async->packet); 23900a0770dSHans de Goede usb_packet_unmap(&async->packet, &async->sgl); 240f1ae32a1SGerd Hoffmann uhci_async_free(async); 241f1ae32a1SGerd Hoffmann } 242f1ae32a1SGerd Hoffmann 243f1ae32a1SGerd Hoffmann /* 244f1ae32a1SGerd Hoffmann * Mark all outstanding async packets as invalid. 245f1ae32a1SGerd Hoffmann * This is used for canceling them when TDs are removed by the HCD. 246f1ae32a1SGerd Hoffmann */ 247f1ae32a1SGerd Hoffmann static void uhci_async_validate_begin(UHCIState *s) 248f1ae32a1SGerd Hoffmann { 249f1ae32a1SGerd Hoffmann UHCIQueue *queue; 250f1ae32a1SGerd Hoffmann 251f1ae32a1SGerd Hoffmann QTAILQ_FOREACH(queue, &s->queues, next) { 252f1ae32a1SGerd Hoffmann queue->valid--; 253f1ae32a1SGerd Hoffmann } 254f1ae32a1SGerd Hoffmann } 255f1ae32a1SGerd Hoffmann 256f1ae32a1SGerd Hoffmann /* 257f1ae32a1SGerd Hoffmann * Cancel async packets that are no longer valid 258f1ae32a1SGerd Hoffmann */ 259f1ae32a1SGerd Hoffmann static void uhci_async_validate_end(UHCIState *s) 260f1ae32a1SGerd Hoffmann { 261f1ae32a1SGerd Hoffmann UHCIQueue *queue, *n; 262f1ae32a1SGerd Hoffmann UHCIAsync *async; 263f1ae32a1SGerd Hoffmann 264f1ae32a1SGerd Hoffmann QTAILQ_FOREACH_SAFE(queue, &s->queues, next, n) { 265f1ae32a1SGerd Hoffmann if (queue->valid > 0) { 266f1ae32a1SGerd Hoffmann continue; 267f1ae32a1SGerd Hoffmann } 268f1ae32a1SGerd Hoffmann while (!QTAILQ_EMPTY(&queue->asyncs)) { 269f1ae32a1SGerd Hoffmann async = QTAILQ_FIRST(&queue->asyncs); 270f1ae32a1SGerd Hoffmann uhci_async_unlink(async); 271f1ae32a1SGerd Hoffmann uhci_async_cancel(async); 272f1ae32a1SGerd Hoffmann } 273f1ae32a1SGerd Hoffmann uhci_queue_free(queue); 274f1ae32a1SGerd Hoffmann } 275f1ae32a1SGerd Hoffmann } 276f1ae32a1SGerd Hoffmann 277f1ae32a1SGerd Hoffmann static void uhci_async_cancel_device(UHCIState *s, USBDevice *dev) 278f1ae32a1SGerd Hoffmann { 279f1ae32a1SGerd Hoffmann UHCIQueue *queue; 280f1ae32a1SGerd Hoffmann UHCIAsync *curr, *n; 281f1ae32a1SGerd Hoffmann 282f1ae32a1SGerd Hoffmann QTAILQ_FOREACH(queue, &s->queues, next) { 283f1ae32a1SGerd Hoffmann QTAILQ_FOREACH_SAFE(curr, &queue->asyncs, next, n) { 284f1ae32a1SGerd Hoffmann if (!usb_packet_is_inflight(&curr->packet) || 285f1ae32a1SGerd Hoffmann curr->packet.ep->dev != dev) { 286f1ae32a1SGerd Hoffmann continue; 287f1ae32a1SGerd Hoffmann } 288f1ae32a1SGerd Hoffmann uhci_async_unlink(curr); 289f1ae32a1SGerd Hoffmann uhci_async_cancel(curr); 290f1ae32a1SGerd Hoffmann } 291f1ae32a1SGerd Hoffmann } 292f1ae32a1SGerd Hoffmann } 293f1ae32a1SGerd Hoffmann 294f1ae32a1SGerd Hoffmann static void uhci_async_cancel_all(UHCIState *s) 295f1ae32a1SGerd Hoffmann { 29677fa9aeeSGerd Hoffmann UHCIQueue *queue, *nq; 297f1ae32a1SGerd Hoffmann UHCIAsync *curr, *n; 298f1ae32a1SGerd Hoffmann 29977fa9aeeSGerd Hoffmann QTAILQ_FOREACH_SAFE(queue, &s->queues, next, nq) { 300f1ae32a1SGerd Hoffmann QTAILQ_FOREACH_SAFE(curr, &queue->asyncs, next, n) { 301f1ae32a1SGerd Hoffmann uhci_async_unlink(curr); 302f1ae32a1SGerd Hoffmann uhci_async_cancel(curr); 303f1ae32a1SGerd Hoffmann } 30460f8afcbSGerd Hoffmann uhci_queue_free(queue); 305f1ae32a1SGerd Hoffmann } 306f1ae32a1SGerd Hoffmann } 307f1ae32a1SGerd Hoffmann 308f1ae32a1SGerd Hoffmann static UHCIAsync *uhci_async_find_td(UHCIState *s, uint32_t addr, UHCI_TD *td) 309f1ae32a1SGerd Hoffmann { 310f1ae32a1SGerd Hoffmann uint32_t token = uhci_queue_token(td); 311f1ae32a1SGerd Hoffmann UHCIQueue *queue; 312f1ae32a1SGerd Hoffmann UHCIAsync *async; 313f1ae32a1SGerd Hoffmann 314f1ae32a1SGerd Hoffmann QTAILQ_FOREACH(queue, &s->queues, next) { 315f1ae32a1SGerd Hoffmann if (queue->token == token) { 316f1ae32a1SGerd Hoffmann break; 317f1ae32a1SGerd Hoffmann } 318f1ae32a1SGerd Hoffmann } 319f1ae32a1SGerd Hoffmann if (queue == NULL) { 320f1ae32a1SGerd Hoffmann return NULL; 321f1ae32a1SGerd Hoffmann } 322f1ae32a1SGerd Hoffmann 323f1ae32a1SGerd Hoffmann QTAILQ_FOREACH(async, &queue->asyncs, next) { 324f1ae32a1SGerd Hoffmann if (async->td == addr) { 325f1ae32a1SGerd Hoffmann return async; 326f1ae32a1SGerd Hoffmann } 327f1ae32a1SGerd Hoffmann } 328f1ae32a1SGerd Hoffmann 329f1ae32a1SGerd Hoffmann return NULL; 330f1ae32a1SGerd Hoffmann } 331f1ae32a1SGerd Hoffmann 332f1ae32a1SGerd Hoffmann static void uhci_update_irq(UHCIState *s) 333f1ae32a1SGerd Hoffmann { 334f1ae32a1SGerd Hoffmann int level; 335f1ae32a1SGerd Hoffmann if (((s->status2 & 1) && (s->intr & (1 << 2))) || 336f1ae32a1SGerd Hoffmann ((s->status2 & 2) && (s->intr & (1 << 3))) || 337f1ae32a1SGerd Hoffmann ((s->status & UHCI_STS_USBERR) && (s->intr & (1 << 0))) || 338f1ae32a1SGerd Hoffmann ((s->status & UHCI_STS_RD) && (s->intr & (1 << 1))) || 339f1ae32a1SGerd Hoffmann (s->status & UHCI_STS_HSERR) || 340f1ae32a1SGerd Hoffmann (s->status & UHCI_STS_HCPERR)) { 341f1ae32a1SGerd Hoffmann level = 1; 342f1ae32a1SGerd Hoffmann } else { 343f1ae32a1SGerd Hoffmann level = 0; 344f1ae32a1SGerd Hoffmann } 345973002c1SGerd Hoffmann qemu_set_irq(s->dev.irq[s->irq_pin], level); 346f1ae32a1SGerd Hoffmann } 347f1ae32a1SGerd Hoffmann 348f1ae32a1SGerd Hoffmann static void uhci_reset(void *opaque) 349f1ae32a1SGerd Hoffmann { 350f1ae32a1SGerd Hoffmann UHCIState *s = opaque; 351f1ae32a1SGerd Hoffmann uint8_t *pci_conf; 352f1ae32a1SGerd Hoffmann int i; 353f1ae32a1SGerd Hoffmann UHCIPort *port; 354f1ae32a1SGerd Hoffmann 35550dcc0f8SGerd Hoffmann trace_usb_uhci_reset(); 356f1ae32a1SGerd Hoffmann 357f1ae32a1SGerd Hoffmann pci_conf = s->dev.config; 358f1ae32a1SGerd Hoffmann 359f1ae32a1SGerd Hoffmann pci_conf[0x6a] = 0x01; /* usb clock */ 360f1ae32a1SGerd Hoffmann pci_conf[0x6b] = 0x00; 361f1ae32a1SGerd Hoffmann s->cmd = 0; 362f1ae32a1SGerd Hoffmann s->status = 0; 363f1ae32a1SGerd Hoffmann s->status2 = 0; 364f1ae32a1SGerd Hoffmann s->intr = 0; 365f1ae32a1SGerd Hoffmann s->fl_base_addr = 0; 366f1ae32a1SGerd Hoffmann s->sof_timing = 64; 367f1ae32a1SGerd Hoffmann 368f1ae32a1SGerd Hoffmann for(i = 0; i < NB_PORTS; i++) { 369f1ae32a1SGerd Hoffmann port = &s->ports[i]; 370f1ae32a1SGerd Hoffmann port->ctrl = 0x0080; 371f1ae32a1SGerd Hoffmann if (port->port.dev && port->port.dev->attached) { 372f1ae32a1SGerd Hoffmann usb_port_reset(&port->port); 373f1ae32a1SGerd Hoffmann } 374f1ae32a1SGerd Hoffmann } 375f1ae32a1SGerd Hoffmann 376f1ae32a1SGerd Hoffmann uhci_async_cancel_all(s); 3779a16c595SGerd Hoffmann qemu_bh_cancel(s->bh); 378aba1f242SGerd Hoffmann uhci_update_irq(s); 379f1ae32a1SGerd Hoffmann } 380f1ae32a1SGerd Hoffmann 381f1ae32a1SGerd Hoffmann static const VMStateDescription vmstate_uhci_port = { 382f1ae32a1SGerd Hoffmann .name = "uhci port", 383f1ae32a1SGerd Hoffmann .version_id = 1, 384f1ae32a1SGerd Hoffmann .minimum_version_id = 1, 385f1ae32a1SGerd Hoffmann .minimum_version_id_old = 1, 386f1ae32a1SGerd Hoffmann .fields = (VMStateField []) { 387f1ae32a1SGerd Hoffmann VMSTATE_UINT16(ctrl, UHCIPort), 388f1ae32a1SGerd Hoffmann VMSTATE_END_OF_LIST() 389f1ae32a1SGerd Hoffmann } 390f1ae32a1SGerd Hoffmann }; 391f1ae32a1SGerd Hoffmann 39275f151cdSGerd Hoffmann static int uhci_post_load(void *opaque, int version_id) 39375f151cdSGerd Hoffmann { 39475f151cdSGerd Hoffmann UHCIState *s = opaque; 39575f151cdSGerd Hoffmann 39675f151cdSGerd Hoffmann if (version_id < 2) { 39775f151cdSGerd Hoffmann s->expire_time = qemu_get_clock_ns(vm_clock) + 39875f151cdSGerd Hoffmann (get_ticks_per_sec() / FRAME_TIMER_FREQ); 39975f151cdSGerd Hoffmann } 40075f151cdSGerd Hoffmann return 0; 40175f151cdSGerd Hoffmann } 40275f151cdSGerd Hoffmann 403f1ae32a1SGerd Hoffmann static const VMStateDescription vmstate_uhci = { 404f1ae32a1SGerd Hoffmann .name = "uhci", 405f1ae32a1SGerd Hoffmann .version_id = 2, 406f1ae32a1SGerd Hoffmann .minimum_version_id = 1, 407f1ae32a1SGerd Hoffmann .minimum_version_id_old = 1, 40875f151cdSGerd Hoffmann .post_load = uhci_post_load, 409f1ae32a1SGerd Hoffmann .fields = (VMStateField []) { 410f1ae32a1SGerd Hoffmann VMSTATE_PCI_DEVICE(dev, UHCIState), 411f1ae32a1SGerd Hoffmann VMSTATE_UINT8_EQUAL(num_ports_vmstate, UHCIState), 412f1ae32a1SGerd Hoffmann VMSTATE_STRUCT_ARRAY(ports, UHCIState, NB_PORTS, 1, 413f1ae32a1SGerd Hoffmann vmstate_uhci_port, UHCIPort), 414f1ae32a1SGerd Hoffmann VMSTATE_UINT16(cmd, UHCIState), 415f1ae32a1SGerd Hoffmann VMSTATE_UINT16(status, UHCIState), 416f1ae32a1SGerd Hoffmann VMSTATE_UINT16(intr, UHCIState), 417f1ae32a1SGerd Hoffmann VMSTATE_UINT16(frnum, UHCIState), 418f1ae32a1SGerd Hoffmann VMSTATE_UINT32(fl_base_addr, UHCIState), 419f1ae32a1SGerd Hoffmann VMSTATE_UINT8(sof_timing, UHCIState), 420f1ae32a1SGerd Hoffmann VMSTATE_UINT8(status2, UHCIState), 421f1ae32a1SGerd Hoffmann VMSTATE_TIMER(frame_timer, UHCIState), 422f1ae32a1SGerd Hoffmann VMSTATE_INT64_V(expire_time, UHCIState, 2), 423f1ae32a1SGerd Hoffmann VMSTATE_END_OF_LIST() 424f1ae32a1SGerd Hoffmann } 425f1ae32a1SGerd Hoffmann }; 426f1ae32a1SGerd Hoffmann 427f1ae32a1SGerd Hoffmann static void uhci_ioport_writeb(void *opaque, uint32_t addr, uint32_t val) 428f1ae32a1SGerd Hoffmann { 429f1ae32a1SGerd Hoffmann UHCIState *s = opaque; 430f1ae32a1SGerd Hoffmann 431f1ae32a1SGerd Hoffmann addr &= 0x1f; 432f1ae32a1SGerd Hoffmann switch(addr) { 433f1ae32a1SGerd Hoffmann case 0x0c: 434f1ae32a1SGerd Hoffmann s->sof_timing = val; 435f1ae32a1SGerd Hoffmann break; 436f1ae32a1SGerd Hoffmann } 437f1ae32a1SGerd Hoffmann } 438f1ae32a1SGerd Hoffmann 439f1ae32a1SGerd Hoffmann static uint32_t uhci_ioport_readb(void *opaque, uint32_t addr) 440f1ae32a1SGerd Hoffmann { 441f1ae32a1SGerd Hoffmann UHCIState *s = opaque; 442f1ae32a1SGerd Hoffmann uint32_t val; 443f1ae32a1SGerd Hoffmann 444f1ae32a1SGerd Hoffmann addr &= 0x1f; 445f1ae32a1SGerd Hoffmann switch(addr) { 446f1ae32a1SGerd Hoffmann case 0x0c: 447f1ae32a1SGerd Hoffmann val = s->sof_timing; 448f1ae32a1SGerd Hoffmann break; 449f1ae32a1SGerd Hoffmann default: 450f1ae32a1SGerd Hoffmann val = 0xff; 451f1ae32a1SGerd Hoffmann break; 452f1ae32a1SGerd Hoffmann } 453f1ae32a1SGerd Hoffmann return val; 454f1ae32a1SGerd Hoffmann } 455f1ae32a1SGerd Hoffmann 456f1ae32a1SGerd Hoffmann static void uhci_ioport_writew(void *opaque, uint32_t addr, uint32_t val) 457f1ae32a1SGerd Hoffmann { 458f1ae32a1SGerd Hoffmann UHCIState *s = opaque; 459f1ae32a1SGerd Hoffmann 460f1ae32a1SGerd Hoffmann addr &= 0x1f; 46150dcc0f8SGerd Hoffmann trace_usb_uhci_mmio_writew(addr, val); 462f1ae32a1SGerd Hoffmann 463f1ae32a1SGerd Hoffmann switch(addr) { 464f1ae32a1SGerd Hoffmann case 0x00: 465f1ae32a1SGerd Hoffmann if ((val & UHCI_CMD_RS) && !(s->cmd & UHCI_CMD_RS)) { 466f1ae32a1SGerd Hoffmann /* start frame processing */ 46750dcc0f8SGerd Hoffmann trace_usb_uhci_schedule_start(); 468f1ae32a1SGerd Hoffmann s->expire_time = qemu_get_clock_ns(vm_clock) + 469f1ae32a1SGerd Hoffmann (get_ticks_per_sec() / FRAME_TIMER_FREQ); 470f1ae32a1SGerd Hoffmann qemu_mod_timer(s->frame_timer, qemu_get_clock_ns(vm_clock)); 471f1ae32a1SGerd Hoffmann s->status &= ~UHCI_STS_HCHALTED; 472f1ae32a1SGerd Hoffmann } else if (!(val & UHCI_CMD_RS)) { 473f1ae32a1SGerd Hoffmann s->status |= UHCI_STS_HCHALTED; 474f1ae32a1SGerd Hoffmann } 475f1ae32a1SGerd Hoffmann if (val & UHCI_CMD_GRESET) { 476f1ae32a1SGerd Hoffmann UHCIPort *port; 477f1ae32a1SGerd Hoffmann int i; 478f1ae32a1SGerd Hoffmann 479f1ae32a1SGerd Hoffmann /* send reset on the USB bus */ 480f1ae32a1SGerd Hoffmann for(i = 0; i < NB_PORTS; i++) { 481f1ae32a1SGerd Hoffmann port = &s->ports[i]; 482f1ae32a1SGerd Hoffmann usb_device_reset(port->port.dev); 483f1ae32a1SGerd Hoffmann } 484f1ae32a1SGerd Hoffmann uhci_reset(s); 485f1ae32a1SGerd Hoffmann return; 486f1ae32a1SGerd Hoffmann } 487f1ae32a1SGerd Hoffmann if (val & UHCI_CMD_HCRESET) { 488f1ae32a1SGerd Hoffmann uhci_reset(s); 489f1ae32a1SGerd Hoffmann return; 490f1ae32a1SGerd Hoffmann } 491f1ae32a1SGerd Hoffmann s->cmd = val; 492f1ae32a1SGerd Hoffmann break; 493f1ae32a1SGerd Hoffmann case 0x02: 494f1ae32a1SGerd Hoffmann s->status &= ~val; 495f1ae32a1SGerd Hoffmann /* XXX: the chip spec is not coherent, so we add a hidden 496f1ae32a1SGerd Hoffmann register to distinguish between IOC and SPD */ 497f1ae32a1SGerd Hoffmann if (val & UHCI_STS_USBINT) 498f1ae32a1SGerd Hoffmann s->status2 = 0; 499f1ae32a1SGerd Hoffmann uhci_update_irq(s); 500f1ae32a1SGerd Hoffmann break; 501f1ae32a1SGerd Hoffmann case 0x04: 502f1ae32a1SGerd Hoffmann s->intr = val; 503f1ae32a1SGerd Hoffmann uhci_update_irq(s); 504f1ae32a1SGerd Hoffmann break; 505f1ae32a1SGerd Hoffmann case 0x06: 506f1ae32a1SGerd Hoffmann if (s->status & UHCI_STS_HCHALTED) 507f1ae32a1SGerd Hoffmann s->frnum = val & 0x7ff; 508f1ae32a1SGerd Hoffmann break; 509f1ae32a1SGerd Hoffmann case 0x10 ... 0x1f: 510f1ae32a1SGerd Hoffmann { 511f1ae32a1SGerd Hoffmann UHCIPort *port; 512f1ae32a1SGerd Hoffmann USBDevice *dev; 513f1ae32a1SGerd Hoffmann int n; 514f1ae32a1SGerd Hoffmann 515f1ae32a1SGerd Hoffmann n = (addr >> 1) & 7; 516f1ae32a1SGerd Hoffmann if (n >= NB_PORTS) 517f1ae32a1SGerd Hoffmann return; 518f1ae32a1SGerd Hoffmann port = &s->ports[n]; 519f1ae32a1SGerd Hoffmann dev = port->port.dev; 520f1ae32a1SGerd Hoffmann if (dev && dev->attached) { 521f1ae32a1SGerd Hoffmann /* port reset */ 522f1ae32a1SGerd Hoffmann if ( (val & UHCI_PORT_RESET) && 523f1ae32a1SGerd Hoffmann !(port->ctrl & UHCI_PORT_RESET) ) { 524f1ae32a1SGerd Hoffmann usb_device_reset(dev); 525f1ae32a1SGerd Hoffmann } 526f1ae32a1SGerd Hoffmann } 527f1ae32a1SGerd Hoffmann port->ctrl &= UHCI_PORT_READ_ONLY; 528f1ae32a1SGerd Hoffmann port->ctrl |= (val & ~UHCI_PORT_READ_ONLY); 529f1ae32a1SGerd Hoffmann /* some bits are reset when a '1' is written to them */ 530f1ae32a1SGerd Hoffmann port->ctrl &= ~(val & UHCI_PORT_WRITE_CLEAR); 531f1ae32a1SGerd Hoffmann } 532f1ae32a1SGerd Hoffmann break; 533f1ae32a1SGerd Hoffmann } 534f1ae32a1SGerd Hoffmann } 535f1ae32a1SGerd Hoffmann 536f1ae32a1SGerd Hoffmann static uint32_t uhci_ioport_readw(void *opaque, uint32_t addr) 537f1ae32a1SGerd Hoffmann { 538f1ae32a1SGerd Hoffmann UHCIState *s = opaque; 539f1ae32a1SGerd Hoffmann uint32_t val; 540f1ae32a1SGerd Hoffmann 541f1ae32a1SGerd Hoffmann addr &= 0x1f; 542f1ae32a1SGerd Hoffmann switch(addr) { 543f1ae32a1SGerd Hoffmann case 0x00: 544f1ae32a1SGerd Hoffmann val = s->cmd; 545f1ae32a1SGerd Hoffmann break; 546f1ae32a1SGerd Hoffmann case 0x02: 547f1ae32a1SGerd Hoffmann val = s->status; 548f1ae32a1SGerd Hoffmann break; 549f1ae32a1SGerd Hoffmann case 0x04: 550f1ae32a1SGerd Hoffmann val = s->intr; 551f1ae32a1SGerd Hoffmann break; 552f1ae32a1SGerd Hoffmann case 0x06: 553f1ae32a1SGerd Hoffmann val = s->frnum; 554f1ae32a1SGerd Hoffmann break; 555f1ae32a1SGerd Hoffmann case 0x10 ... 0x1f: 556f1ae32a1SGerd Hoffmann { 557f1ae32a1SGerd Hoffmann UHCIPort *port; 558f1ae32a1SGerd Hoffmann int n; 559f1ae32a1SGerd Hoffmann n = (addr >> 1) & 7; 560f1ae32a1SGerd Hoffmann if (n >= NB_PORTS) 561f1ae32a1SGerd Hoffmann goto read_default; 562f1ae32a1SGerd Hoffmann port = &s->ports[n]; 563f1ae32a1SGerd Hoffmann val = port->ctrl; 564f1ae32a1SGerd Hoffmann } 565f1ae32a1SGerd Hoffmann break; 566f1ae32a1SGerd Hoffmann default: 567f1ae32a1SGerd Hoffmann read_default: 568f1ae32a1SGerd Hoffmann val = 0xff7f; /* disabled port */ 569f1ae32a1SGerd Hoffmann break; 570f1ae32a1SGerd Hoffmann } 571f1ae32a1SGerd Hoffmann 57250dcc0f8SGerd Hoffmann trace_usb_uhci_mmio_readw(addr, val); 573f1ae32a1SGerd Hoffmann 574f1ae32a1SGerd Hoffmann return val; 575f1ae32a1SGerd Hoffmann } 576f1ae32a1SGerd Hoffmann 577f1ae32a1SGerd Hoffmann static void uhci_ioport_writel(void *opaque, uint32_t addr, uint32_t val) 578f1ae32a1SGerd Hoffmann { 579f1ae32a1SGerd Hoffmann UHCIState *s = opaque; 580f1ae32a1SGerd Hoffmann 581f1ae32a1SGerd Hoffmann addr &= 0x1f; 58250dcc0f8SGerd Hoffmann trace_usb_uhci_mmio_writel(addr, val); 583f1ae32a1SGerd Hoffmann 584f1ae32a1SGerd Hoffmann switch(addr) { 585f1ae32a1SGerd Hoffmann case 0x08: 586f1ae32a1SGerd Hoffmann s->fl_base_addr = val & ~0xfff; 587f1ae32a1SGerd Hoffmann break; 588f1ae32a1SGerd Hoffmann } 589f1ae32a1SGerd Hoffmann } 590f1ae32a1SGerd Hoffmann 591f1ae32a1SGerd Hoffmann static uint32_t uhci_ioport_readl(void *opaque, uint32_t addr) 592f1ae32a1SGerd Hoffmann { 593f1ae32a1SGerd Hoffmann UHCIState *s = opaque; 594f1ae32a1SGerd Hoffmann uint32_t val; 595f1ae32a1SGerd Hoffmann 596f1ae32a1SGerd Hoffmann addr &= 0x1f; 597f1ae32a1SGerd Hoffmann switch(addr) { 598f1ae32a1SGerd Hoffmann case 0x08: 599f1ae32a1SGerd Hoffmann val = s->fl_base_addr; 600f1ae32a1SGerd Hoffmann break; 601f1ae32a1SGerd Hoffmann default: 602f1ae32a1SGerd Hoffmann val = 0xffffffff; 603f1ae32a1SGerd Hoffmann break; 604f1ae32a1SGerd Hoffmann } 60550dcc0f8SGerd Hoffmann trace_usb_uhci_mmio_readl(addr, val); 606f1ae32a1SGerd Hoffmann return val; 607f1ae32a1SGerd Hoffmann } 608f1ae32a1SGerd Hoffmann 609f1ae32a1SGerd Hoffmann /* signal resume if controller suspended */ 610f1ae32a1SGerd Hoffmann static void uhci_resume (void *opaque) 611f1ae32a1SGerd Hoffmann { 612f1ae32a1SGerd Hoffmann UHCIState *s = (UHCIState *)opaque; 613f1ae32a1SGerd Hoffmann 614f1ae32a1SGerd Hoffmann if (!s) 615f1ae32a1SGerd Hoffmann return; 616f1ae32a1SGerd Hoffmann 617f1ae32a1SGerd Hoffmann if (s->cmd & UHCI_CMD_EGSM) { 618f1ae32a1SGerd Hoffmann s->cmd |= UHCI_CMD_FGR; 619f1ae32a1SGerd Hoffmann s->status |= UHCI_STS_RD; 620f1ae32a1SGerd Hoffmann uhci_update_irq(s); 621f1ae32a1SGerd Hoffmann } 622f1ae32a1SGerd Hoffmann } 623f1ae32a1SGerd Hoffmann 624f1ae32a1SGerd Hoffmann static void uhci_attach(USBPort *port1) 625f1ae32a1SGerd Hoffmann { 626f1ae32a1SGerd Hoffmann UHCIState *s = port1->opaque; 627f1ae32a1SGerd Hoffmann UHCIPort *port = &s->ports[port1->index]; 628f1ae32a1SGerd Hoffmann 629f1ae32a1SGerd Hoffmann /* set connect status */ 630f1ae32a1SGerd Hoffmann port->ctrl |= UHCI_PORT_CCS | UHCI_PORT_CSC; 631f1ae32a1SGerd Hoffmann 632f1ae32a1SGerd Hoffmann /* update speed */ 633f1ae32a1SGerd Hoffmann if (port->port.dev->speed == USB_SPEED_LOW) { 634f1ae32a1SGerd Hoffmann port->ctrl |= UHCI_PORT_LSDA; 635f1ae32a1SGerd Hoffmann } else { 636f1ae32a1SGerd Hoffmann port->ctrl &= ~UHCI_PORT_LSDA; 637f1ae32a1SGerd Hoffmann } 638f1ae32a1SGerd Hoffmann 639f1ae32a1SGerd Hoffmann uhci_resume(s); 640f1ae32a1SGerd Hoffmann } 641f1ae32a1SGerd Hoffmann 642f1ae32a1SGerd Hoffmann static void uhci_detach(USBPort *port1) 643f1ae32a1SGerd Hoffmann { 644f1ae32a1SGerd Hoffmann UHCIState *s = port1->opaque; 645f1ae32a1SGerd Hoffmann UHCIPort *port = &s->ports[port1->index]; 646f1ae32a1SGerd Hoffmann 647f1ae32a1SGerd Hoffmann uhci_async_cancel_device(s, port1->dev); 648f1ae32a1SGerd Hoffmann 649f1ae32a1SGerd Hoffmann /* set connect status */ 650f1ae32a1SGerd Hoffmann if (port->ctrl & UHCI_PORT_CCS) { 651f1ae32a1SGerd Hoffmann port->ctrl &= ~UHCI_PORT_CCS; 652f1ae32a1SGerd Hoffmann port->ctrl |= UHCI_PORT_CSC; 653f1ae32a1SGerd Hoffmann } 654f1ae32a1SGerd Hoffmann /* disable port */ 655f1ae32a1SGerd Hoffmann if (port->ctrl & UHCI_PORT_EN) { 656f1ae32a1SGerd Hoffmann port->ctrl &= ~UHCI_PORT_EN; 657f1ae32a1SGerd Hoffmann port->ctrl |= UHCI_PORT_ENC; 658f1ae32a1SGerd Hoffmann } 659f1ae32a1SGerd Hoffmann 660f1ae32a1SGerd Hoffmann uhci_resume(s); 661f1ae32a1SGerd Hoffmann } 662f1ae32a1SGerd Hoffmann 663f1ae32a1SGerd Hoffmann static void uhci_child_detach(USBPort *port1, USBDevice *child) 664f1ae32a1SGerd Hoffmann { 665f1ae32a1SGerd Hoffmann UHCIState *s = port1->opaque; 666f1ae32a1SGerd Hoffmann 667f1ae32a1SGerd Hoffmann uhci_async_cancel_device(s, child); 668f1ae32a1SGerd Hoffmann } 669f1ae32a1SGerd Hoffmann 670f1ae32a1SGerd Hoffmann static void uhci_wakeup(USBPort *port1) 671f1ae32a1SGerd Hoffmann { 672f1ae32a1SGerd Hoffmann UHCIState *s = port1->opaque; 673f1ae32a1SGerd Hoffmann UHCIPort *port = &s->ports[port1->index]; 674f1ae32a1SGerd Hoffmann 675f1ae32a1SGerd Hoffmann if (port->ctrl & UHCI_PORT_SUSPEND && !(port->ctrl & UHCI_PORT_RD)) { 676f1ae32a1SGerd Hoffmann port->ctrl |= UHCI_PORT_RD; 677f1ae32a1SGerd Hoffmann uhci_resume(s); 678f1ae32a1SGerd Hoffmann } 679f1ae32a1SGerd Hoffmann } 680f1ae32a1SGerd Hoffmann 681f1ae32a1SGerd Hoffmann static USBDevice *uhci_find_device(UHCIState *s, uint8_t addr) 682f1ae32a1SGerd Hoffmann { 683f1ae32a1SGerd Hoffmann USBDevice *dev; 684f1ae32a1SGerd Hoffmann int i; 685f1ae32a1SGerd Hoffmann 686f1ae32a1SGerd Hoffmann for (i = 0; i < NB_PORTS; i++) { 687f1ae32a1SGerd Hoffmann UHCIPort *port = &s->ports[i]; 688f1ae32a1SGerd Hoffmann if (!(port->ctrl & UHCI_PORT_EN)) { 689f1ae32a1SGerd Hoffmann continue; 690f1ae32a1SGerd Hoffmann } 691f1ae32a1SGerd Hoffmann dev = usb_find_device(&port->port, addr); 692f1ae32a1SGerd Hoffmann if (dev != NULL) { 693f1ae32a1SGerd Hoffmann return dev; 694f1ae32a1SGerd Hoffmann } 695f1ae32a1SGerd Hoffmann } 696f1ae32a1SGerd Hoffmann return NULL; 697f1ae32a1SGerd Hoffmann } 698f1ae32a1SGerd Hoffmann 699f1ae32a1SGerd Hoffmann static void uhci_async_complete(USBPort *port, USBPacket *packet); 700f1ae32a1SGerd Hoffmann static void uhci_process_frame(UHCIState *s); 701f1ae32a1SGerd Hoffmann 702f1ae32a1SGerd Hoffmann /* return -1 if fatal error (frame must be stopped) 703f1ae32a1SGerd Hoffmann 0 if TD successful 704f1ae32a1SGerd Hoffmann 1 if TD unsuccessful or inactive 705f1ae32a1SGerd Hoffmann */ 706f1ae32a1SGerd Hoffmann static int uhci_complete_td(UHCIState *s, UHCI_TD *td, UHCIAsync *async, uint32_t *int_mask) 707f1ae32a1SGerd Hoffmann { 708f1ae32a1SGerd Hoffmann int len = 0, max_len, err, ret; 709f1ae32a1SGerd Hoffmann uint8_t pid; 710f1ae32a1SGerd Hoffmann 711f1ae32a1SGerd Hoffmann max_len = ((td->token >> 21) + 1) & 0x7ff; 712f1ae32a1SGerd Hoffmann pid = td->token & 0xff; 713f1ae32a1SGerd Hoffmann 714f1ae32a1SGerd Hoffmann ret = async->packet.result; 715f1ae32a1SGerd Hoffmann 716f1ae32a1SGerd Hoffmann if (td->ctrl & TD_CTRL_IOS) 717f1ae32a1SGerd Hoffmann td->ctrl &= ~TD_CTRL_ACTIVE; 718f1ae32a1SGerd Hoffmann 719f1ae32a1SGerd Hoffmann if (ret < 0) 720f1ae32a1SGerd Hoffmann goto out; 721f1ae32a1SGerd Hoffmann 722f1ae32a1SGerd Hoffmann len = async->packet.result; 723f1ae32a1SGerd Hoffmann td->ctrl = (td->ctrl & ~0x7ff) | ((len - 1) & 0x7ff); 724f1ae32a1SGerd Hoffmann 725f1ae32a1SGerd Hoffmann /* The NAK bit may have been set by a previous frame, so clear it 726f1ae32a1SGerd Hoffmann here. The docs are somewhat unclear, but win2k relies on this 727f1ae32a1SGerd Hoffmann behavior. */ 728f1ae32a1SGerd Hoffmann td->ctrl &= ~(TD_CTRL_ACTIVE | TD_CTRL_NAK); 729f1ae32a1SGerd Hoffmann if (td->ctrl & TD_CTRL_IOC) 730f1ae32a1SGerd Hoffmann *int_mask |= 0x01; 731f1ae32a1SGerd Hoffmann 732f1ae32a1SGerd Hoffmann if (pid == USB_TOKEN_IN) { 733f1ae32a1SGerd Hoffmann if ((td->ctrl & TD_CTRL_SPD) && len < max_len) { 734f1ae32a1SGerd Hoffmann *int_mask |= 0x02; 735f1ae32a1SGerd Hoffmann /* short packet: do not update QH */ 73650dcc0f8SGerd Hoffmann trace_usb_uhci_packet_complete_shortxfer(async->queue->token, 73750dcc0f8SGerd Hoffmann async->td); 73860e1b2a6SGerd Hoffmann return TD_RESULT_NEXT_QH; 739f1ae32a1SGerd Hoffmann } 740f1ae32a1SGerd Hoffmann } 741f1ae32a1SGerd Hoffmann 742f1ae32a1SGerd Hoffmann /* success */ 74350dcc0f8SGerd Hoffmann trace_usb_uhci_packet_complete_success(async->queue->token, async->td); 74460e1b2a6SGerd Hoffmann return TD_RESULT_COMPLETE; 745f1ae32a1SGerd Hoffmann 746f1ae32a1SGerd Hoffmann out: 747f1ae32a1SGerd Hoffmann switch(ret) { 748f1ae32a1SGerd Hoffmann case USB_RET_STALL: 749f1ae32a1SGerd Hoffmann td->ctrl |= TD_CTRL_STALL; 750f1ae32a1SGerd Hoffmann td->ctrl &= ~TD_CTRL_ACTIVE; 751f1ae32a1SGerd Hoffmann s->status |= UHCI_STS_USBERR; 752f1ae32a1SGerd Hoffmann if (td->ctrl & TD_CTRL_IOC) { 753f1ae32a1SGerd Hoffmann *int_mask |= 0x01; 754f1ae32a1SGerd Hoffmann } 755f1ae32a1SGerd Hoffmann uhci_update_irq(s); 75650dcc0f8SGerd Hoffmann trace_usb_uhci_packet_complete_stall(async->queue->token, async->td); 75760e1b2a6SGerd Hoffmann return TD_RESULT_NEXT_QH; 758f1ae32a1SGerd Hoffmann 759f1ae32a1SGerd Hoffmann case USB_RET_BABBLE: 760f1ae32a1SGerd Hoffmann td->ctrl |= TD_CTRL_BABBLE | TD_CTRL_STALL; 761f1ae32a1SGerd Hoffmann td->ctrl &= ~TD_CTRL_ACTIVE; 762f1ae32a1SGerd Hoffmann s->status |= UHCI_STS_USBERR; 763f1ae32a1SGerd Hoffmann if (td->ctrl & TD_CTRL_IOC) { 764f1ae32a1SGerd Hoffmann *int_mask |= 0x01; 765f1ae32a1SGerd Hoffmann } 766f1ae32a1SGerd Hoffmann uhci_update_irq(s); 767f1ae32a1SGerd Hoffmann /* frame interrupted */ 76850dcc0f8SGerd Hoffmann trace_usb_uhci_packet_complete_babble(async->queue->token, async->td); 76960e1b2a6SGerd Hoffmann return TD_RESULT_STOP_FRAME; 770f1ae32a1SGerd Hoffmann 771f1ae32a1SGerd Hoffmann case USB_RET_NAK: 772f1ae32a1SGerd Hoffmann td->ctrl |= TD_CTRL_NAK; 773f1ae32a1SGerd Hoffmann if (pid == USB_TOKEN_SETUP) 774f1ae32a1SGerd Hoffmann break; 77560e1b2a6SGerd Hoffmann return TD_RESULT_NEXT_QH; 776f1ae32a1SGerd Hoffmann 777f1ae32a1SGerd Hoffmann case USB_RET_IOERROR: 778f1ae32a1SGerd Hoffmann case USB_RET_NODEV: 779f1ae32a1SGerd Hoffmann default: 780f1ae32a1SGerd Hoffmann break; 781f1ae32a1SGerd Hoffmann } 782f1ae32a1SGerd Hoffmann 783f1ae32a1SGerd Hoffmann /* Retry the TD if error count is not zero */ 784f1ae32a1SGerd Hoffmann 785f1ae32a1SGerd Hoffmann td->ctrl |= TD_CTRL_TIMEOUT; 786f1ae32a1SGerd Hoffmann err = (td->ctrl >> TD_CTRL_ERROR_SHIFT) & 3; 787f1ae32a1SGerd Hoffmann if (err != 0) { 788f1ae32a1SGerd Hoffmann err--; 789f1ae32a1SGerd Hoffmann if (err == 0) { 790f1ae32a1SGerd Hoffmann td->ctrl &= ~TD_CTRL_ACTIVE; 791f1ae32a1SGerd Hoffmann s->status |= UHCI_STS_USBERR; 792f1ae32a1SGerd Hoffmann if (td->ctrl & TD_CTRL_IOC) 793f1ae32a1SGerd Hoffmann *int_mask |= 0x01; 794f1ae32a1SGerd Hoffmann uhci_update_irq(s); 79550dcc0f8SGerd Hoffmann trace_usb_uhci_packet_complete_error(async->queue->token, 79650dcc0f8SGerd Hoffmann async->td); 797f1ae32a1SGerd Hoffmann } 798f1ae32a1SGerd Hoffmann } 799f1ae32a1SGerd Hoffmann td->ctrl = (td->ctrl & ~(3 << TD_CTRL_ERROR_SHIFT)) | 800f1ae32a1SGerd Hoffmann (err << TD_CTRL_ERROR_SHIFT); 80160e1b2a6SGerd Hoffmann return TD_RESULT_NEXT_QH; 802f1ae32a1SGerd Hoffmann } 803f1ae32a1SGerd Hoffmann 804ee008ba6SGerd Hoffmann static int uhci_handle_td(UHCIState *s, uint32_t addr, UHCI_TD *td, 80536dfe324SHans de Goede uint32_t *int_mask, bool queuing, 80636dfe324SHans de Goede struct USBEndpoint **ep_ret) 807f1ae32a1SGerd Hoffmann { 808f1ae32a1SGerd Hoffmann UHCIAsync *async; 809f1ae32a1SGerd Hoffmann int len = 0, max_len; 810f1ae32a1SGerd Hoffmann uint8_t pid; 811*6ba43f1fSHans de Goede bool spd; 812f1ae32a1SGerd Hoffmann USBDevice *dev; 813f1ae32a1SGerd Hoffmann USBEndpoint *ep; 814f1ae32a1SGerd Hoffmann 815f1ae32a1SGerd Hoffmann /* Is active ? */ 816883bca77SHans de Goede if (!(td->ctrl & TD_CTRL_ACTIVE)) { 817883bca77SHans de Goede /* 818883bca77SHans de Goede * ehci11d spec page 22: "Even if the Active bit in the TD is already 819883bca77SHans de Goede * cleared when the TD is fetched ... an IOC interrupt is generated" 820883bca77SHans de Goede */ 821883bca77SHans de Goede if (td->ctrl & TD_CTRL_IOC) { 822883bca77SHans de Goede *int_mask |= 0x01; 823883bca77SHans de Goede } 82460e1b2a6SGerd Hoffmann return TD_RESULT_NEXT_QH; 825883bca77SHans de Goede } 826f1ae32a1SGerd Hoffmann 827f1ae32a1SGerd Hoffmann async = uhci_async_find_td(s, addr, td); 828f1ae32a1SGerd Hoffmann if (async) { 829f1ae32a1SGerd Hoffmann /* Already submitted */ 830f1ae32a1SGerd Hoffmann async->queue->valid = 32; 831f1ae32a1SGerd Hoffmann 832f1ae32a1SGerd Hoffmann if (!async->done) 8334efe4ef3SGerd Hoffmann return TD_RESULT_ASYNC_CONT; 834ee008ba6SGerd Hoffmann if (queuing) { 835ee008ba6SGerd Hoffmann /* we are busy filling the queue, we are not prepared 836ee008ba6SGerd Hoffmann to consume completed packages then, just leave them 837ee008ba6SGerd Hoffmann in async state */ 838ee008ba6SGerd Hoffmann return TD_RESULT_ASYNC_CONT; 839ee008ba6SGerd Hoffmann } 840f1ae32a1SGerd Hoffmann 841f1ae32a1SGerd Hoffmann uhci_async_unlink(async); 842f1ae32a1SGerd Hoffmann goto done; 843f1ae32a1SGerd Hoffmann } 844f1ae32a1SGerd Hoffmann 845f1ae32a1SGerd Hoffmann /* Allocate new packet */ 84616ce543eSGerd Hoffmann async = uhci_async_alloc(uhci_queue_get(s, td), addr); 847f1ae32a1SGerd Hoffmann 848f1ae32a1SGerd Hoffmann /* valid needs to be large enough to handle 10 frame delay 849f1ae32a1SGerd Hoffmann * for initial isochronous requests 850f1ae32a1SGerd Hoffmann */ 851f1ae32a1SGerd Hoffmann async->queue->valid = 32; 852f1ae32a1SGerd Hoffmann async->isoc = td->ctrl & TD_CTRL_IOS; 853f1ae32a1SGerd Hoffmann 854f1ae32a1SGerd Hoffmann max_len = ((td->token >> 21) + 1) & 0x7ff; 855f1ae32a1SGerd Hoffmann pid = td->token & 0xff; 856*6ba43f1fSHans de Goede spd = (pid == USB_TOKEN_IN && (td->ctrl & TD_CTRL_SPD) != 0); 857f1ae32a1SGerd Hoffmann 858f1ae32a1SGerd Hoffmann dev = uhci_find_device(s, (td->token >> 8) & 0x7f); 859f1ae32a1SGerd Hoffmann ep = usb_ep_get(dev, pid, (td->token >> 15) & 0xf); 86036dfe324SHans de Goede if (ep_ret) { 86136dfe324SHans de Goede *ep_ret = ep; 86236dfe324SHans de Goede } 863*6ba43f1fSHans de Goede usb_packet_setup(&async->packet, pid, ep, addr, spd); 864f1ae32a1SGerd Hoffmann qemu_sglist_add(&async->sgl, td->buffer, max_len); 865f1ae32a1SGerd Hoffmann usb_packet_map(&async->packet, &async->sgl); 866f1ae32a1SGerd Hoffmann 867f1ae32a1SGerd Hoffmann switch(pid) { 868f1ae32a1SGerd Hoffmann case USB_TOKEN_OUT: 869f1ae32a1SGerd Hoffmann case USB_TOKEN_SETUP: 870f1ae32a1SGerd Hoffmann len = usb_handle_packet(dev, &async->packet); 871f1ae32a1SGerd Hoffmann if (len >= 0) 872f1ae32a1SGerd Hoffmann len = max_len; 873f1ae32a1SGerd Hoffmann break; 874f1ae32a1SGerd Hoffmann 875f1ae32a1SGerd Hoffmann case USB_TOKEN_IN: 876f1ae32a1SGerd Hoffmann len = usb_handle_packet(dev, &async->packet); 877f1ae32a1SGerd Hoffmann break; 878f1ae32a1SGerd Hoffmann 879f1ae32a1SGerd Hoffmann default: 880f1ae32a1SGerd Hoffmann /* invalid pid : frame interrupted */ 88100a0770dSHans de Goede usb_packet_unmap(&async->packet, &async->sgl); 882f1ae32a1SGerd Hoffmann uhci_async_free(async); 883f1ae32a1SGerd Hoffmann s->status |= UHCI_STS_HCPERR; 884f1ae32a1SGerd Hoffmann uhci_update_irq(s); 88560e1b2a6SGerd Hoffmann return TD_RESULT_STOP_FRAME; 886f1ae32a1SGerd Hoffmann } 887f1ae32a1SGerd Hoffmann 888f1ae32a1SGerd Hoffmann if (len == USB_RET_ASYNC) { 889f1ae32a1SGerd Hoffmann uhci_async_link(async); 8904efe4ef3SGerd Hoffmann return TD_RESULT_ASYNC_START; 891f1ae32a1SGerd Hoffmann } 892f1ae32a1SGerd Hoffmann 893f1ae32a1SGerd Hoffmann async->packet.result = len; 894f1ae32a1SGerd Hoffmann 895f1ae32a1SGerd Hoffmann done: 896f1ae32a1SGerd Hoffmann len = uhci_complete_td(s, td, async, int_mask); 897e2f89926SDavid Gibson usb_packet_unmap(&async->packet, &async->sgl); 898f1ae32a1SGerd Hoffmann uhci_async_free(async); 899f1ae32a1SGerd Hoffmann return len; 900f1ae32a1SGerd Hoffmann } 901f1ae32a1SGerd Hoffmann 902f1ae32a1SGerd Hoffmann static void uhci_async_complete(USBPort *port, USBPacket *packet) 903f1ae32a1SGerd Hoffmann { 904f1ae32a1SGerd Hoffmann UHCIAsync *async = container_of(packet, UHCIAsync, packet); 905f1ae32a1SGerd Hoffmann UHCIState *s = async->queue->uhci; 906f1ae32a1SGerd Hoffmann 9070cae7b1aSHans de Goede if (packet->result == USB_RET_REMOVE_FROM_QUEUE) { 9080cae7b1aSHans de Goede uhci_async_unlink(async); 9090cae7b1aSHans de Goede uhci_async_cancel(async); 9100cae7b1aSHans de Goede return; 9110cae7b1aSHans de Goede } 9120cae7b1aSHans de Goede 913f1ae32a1SGerd Hoffmann if (async->isoc) { 914f1ae32a1SGerd Hoffmann UHCI_TD td; 915f1ae32a1SGerd Hoffmann uint32_t link = async->td; 916f1ae32a1SGerd Hoffmann uint32_t int_mask = 0, val; 917f1ae32a1SGerd Hoffmann 918f1ae32a1SGerd Hoffmann pci_dma_read(&s->dev, link & ~0xf, &td, sizeof(td)); 919f1ae32a1SGerd Hoffmann le32_to_cpus(&td.link); 920f1ae32a1SGerd Hoffmann le32_to_cpus(&td.ctrl); 921f1ae32a1SGerd Hoffmann le32_to_cpus(&td.token); 922f1ae32a1SGerd Hoffmann le32_to_cpus(&td.buffer); 923f1ae32a1SGerd Hoffmann 924f1ae32a1SGerd Hoffmann uhci_async_unlink(async); 925f1ae32a1SGerd Hoffmann uhci_complete_td(s, &td, async, &int_mask); 926f1ae32a1SGerd Hoffmann s->pending_int_mask |= int_mask; 927f1ae32a1SGerd Hoffmann 928f1ae32a1SGerd Hoffmann /* update the status bits of the TD */ 929f1ae32a1SGerd Hoffmann val = cpu_to_le32(td.ctrl); 930f1ae32a1SGerd Hoffmann pci_dma_write(&s->dev, (link & ~0xf) + 4, &val, sizeof(val)); 931f1ae32a1SGerd Hoffmann uhci_async_free(async); 932f1ae32a1SGerd Hoffmann } else { 933f1ae32a1SGerd Hoffmann async->done = 1; 93440141d12SGerd Hoffmann if (s->frame_bytes < s->frame_bandwidth) { 9359a16c595SGerd Hoffmann qemu_bh_schedule(s->bh); 9369a16c595SGerd Hoffmann } 937f1ae32a1SGerd Hoffmann } 938f1ae32a1SGerd Hoffmann } 939f1ae32a1SGerd Hoffmann 940f1ae32a1SGerd Hoffmann static int is_valid(uint32_t link) 941f1ae32a1SGerd Hoffmann { 942f1ae32a1SGerd Hoffmann return (link & 1) == 0; 943f1ae32a1SGerd Hoffmann } 944f1ae32a1SGerd Hoffmann 945f1ae32a1SGerd Hoffmann static int is_qh(uint32_t link) 946f1ae32a1SGerd Hoffmann { 947f1ae32a1SGerd Hoffmann return (link & 2) != 0; 948f1ae32a1SGerd Hoffmann } 949f1ae32a1SGerd Hoffmann 950f1ae32a1SGerd Hoffmann static int depth_first(uint32_t link) 951f1ae32a1SGerd Hoffmann { 952f1ae32a1SGerd Hoffmann return (link & 4) != 0; 953f1ae32a1SGerd Hoffmann } 954f1ae32a1SGerd Hoffmann 955f1ae32a1SGerd Hoffmann /* QH DB used for detecting QH loops */ 956f1ae32a1SGerd Hoffmann #define UHCI_MAX_QUEUES 128 957f1ae32a1SGerd Hoffmann typedef struct { 958f1ae32a1SGerd Hoffmann uint32_t addr[UHCI_MAX_QUEUES]; 959f1ae32a1SGerd Hoffmann int count; 960f1ae32a1SGerd Hoffmann } QhDb; 961f1ae32a1SGerd Hoffmann 962f1ae32a1SGerd Hoffmann static void qhdb_reset(QhDb *db) 963f1ae32a1SGerd Hoffmann { 964f1ae32a1SGerd Hoffmann db->count = 0; 965f1ae32a1SGerd Hoffmann } 966f1ae32a1SGerd Hoffmann 967f1ae32a1SGerd Hoffmann /* Add QH to DB. Returns 1 if already present or DB is full. */ 968f1ae32a1SGerd Hoffmann static int qhdb_insert(QhDb *db, uint32_t addr) 969f1ae32a1SGerd Hoffmann { 970f1ae32a1SGerd Hoffmann int i; 971f1ae32a1SGerd Hoffmann for (i = 0; i < db->count; i++) 972f1ae32a1SGerd Hoffmann if (db->addr[i] == addr) 973f1ae32a1SGerd Hoffmann return 1; 974f1ae32a1SGerd Hoffmann 975f1ae32a1SGerd Hoffmann if (db->count >= UHCI_MAX_QUEUES) 976f1ae32a1SGerd Hoffmann return 1; 977f1ae32a1SGerd Hoffmann 978f1ae32a1SGerd Hoffmann db->addr[db->count++] = addr; 979f1ae32a1SGerd Hoffmann return 0; 980f1ae32a1SGerd Hoffmann } 981f1ae32a1SGerd Hoffmann 98236dfe324SHans de Goede static void uhci_fill_queue(UHCIState *s, UHCI_TD *td, struct USBEndpoint *ep) 983f1ae32a1SGerd Hoffmann { 984f1ae32a1SGerd Hoffmann uint32_t int_mask = 0; 985f1ae32a1SGerd Hoffmann uint32_t plink = td->link; 986f1ae32a1SGerd Hoffmann uint32_t token = uhci_queue_token(td); 987f1ae32a1SGerd Hoffmann UHCI_TD ptd; 988f1ae32a1SGerd Hoffmann int ret; 989f1ae32a1SGerd Hoffmann 990*6ba43f1fSHans de Goede while (is_valid(plink)) { 991f1ae32a1SGerd Hoffmann pci_dma_read(&s->dev, plink & ~0xf, &ptd, sizeof(ptd)); 992f1ae32a1SGerd Hoffmann le32_to_cpus(&ptd.link); 993f1ae32a1SGerd Hoffmann le32_to_cpus(&ptd.ctrl); 994f1ae32a1SGerd Hoffmann le32_to_cpus(&ptd.token); 995f1ae32a1SGerd Hoffmann le32_to_cpus(&ptd.buffer); 996f1ae32a1SGerd Hoffmann if (!(ptd.ctrl & TD_CTRL_ACTIVE)) { 997f1ae32a1SGerd Hoffmann break; 998f1ae32a1SGerd Hoffmann } 999f1ae32a1SGerd Hoffmann if (uhci_queue_token(&ptd) != token) { 1000f1ae32a1SGerd Hoffmann break; 1001f1ae32a1SGerd Hoffmann } 100250dcc0f8SGerd Hoffmann trace_usb_uhci_td_queue(plink & ~0xf, ptd.ctrl, ptd.token); 100336dfe324SHans de Goede ret = uhci_handle_td(s, plink, &ptd, &int_mask, true, NULL); 100452b0fecdSGerd Hoffmann if (ret == TD_RESULT_ASYNC_CONT) { 100552b0fecdSGerd Hoffmann break; 100652b0fecdSGerd Hoffmann } 10074efe4ef3SGerd Hoffmann assert(ret == TD_RESULT_ASYNC_START); 1008f1ae32a1SGerd Hoffmann assert(int_mask == 0); 1009f1ae32a1SGerd Hoffmann plink = ptd.link; 1010f1ae32a1SGerd Hoffmann } 101136dfe324SHans de Goede usb_device_flush_ep_queue(ep->dev, ep); 1012f1ae32a1SGerd Hoffmann } 1013f1ae32a1SGerd Hoffmann 1014f1ae32a1SGerd Hoffmann static void uhci_process_frame(UHCIState *s) 1015f1ae32a1SGerd Hoffmann { 1016f1ae32a1SGerd Hoffmann uint32_t frame_addr, link, old_td_ctrl, val, int_mask; 10174aed20e2SGerd Hoffmann uint32_t curr_qh, td_count = 0; 101836dfe324SHans de Goede struct USBEndpoint *curr_ep; 1019f1ae32a1SGerd Hoffmann int cnt, ret; 1020f1ae32a1SGerd Hoffmann UHCI_TD td; 1021f1ae32a1SGerd Hoffmann UHCI_QH qh; 1022f1ae32a1SGerd Hoffmann QhDb qhdb; 1023f1ae32a1SGerd Hoffmann 1024f1ae32a1SGerd Hoffmann frame_addr = s->fl_base_addr + ((s->frnum & 0x3ff) << 2); 1025f1ae32a1SGerd Hoffmann 1026f1ae32a1SGerd Hoffmann pci_dma_read(&s->dev, frame_addr, &link, 4); 1027f1ae32a1SGerd Hoffmann le32_to_cpus(&link); 1028f1ae32a1SGerd Hoffmann 1029f1ae32a1SGerd Hoffmann int_mask = 0; 1030f1ae32a1SGerd Hoffmann curr_qh = 0; 1031f1ae32a1SGerd Hoffmann 1032f1ae32a1SGerd Hoffmann qhdb_reset(&qhdb); 1033f1ae32a1SGerd Hoffmann 1034f1ae32a1SGerd Hoffmann for (cnt = FRAME_MAX_LOOPS; is_valid(link) && cnt; cnt--) { 103540141d12SGerd Hoffmann if (s->frame_bytes >= s->frame_bandwidth) { 10364aed20e2SGerd Hoffmann /* We've reached the usb 1.1 bandwidth, which is 10374aed20e2SGerd Hoffmann 1280 bytes/frame, stop processing */ 10384aed20e2SGerd Hoffmann trace_usb_uhci_frame_stop_bandwidth(); 10394aed20e2SGerd Hoffmann break; 10404aed20e2SGerd Hoffmann } 1041f1ae32a1SGerd Hoffmann if (is_qh(link)) { 1042f1ae32a1SGerd Hoffmann /* QH */ 104350dcc0f8SGerd Hoffmann trace_usb_uhci_qh_load(link & ~0xf); 1044f1ae32a1SGerd Hoffmann 1045f1ae32a1SGerd Hoffmann if (qhdb_insert(&qhdb, link)) { 1046f1ae32a1SGerd Hoffmann /* 1047f1ae32a1SGerd Hoffmann * We're going in circles. Which is not a bug because 1048f1ae32a1SGerd Hoffmann * HCD is allowed to do that as part of the BW management. 1049f1ae32a1SGerd Hoffmann * 10504aed20e2SGerd Hoffmann * Stop processing here if no transaction has been done 10514aed20e2SGerd Hoffmann * since we've been here last time. 1052f1ae32a1SGerd Hoffmann */ 1053f1ae32a1SGerd Hoffmann if (td_count == 0) { 105450dcc0f8SGerd Hoffmann trace_usb_uhci_frame_loop_stop_idle(); 1055f1ae32a1SGerd Hoffmann break; 1056f1ae32a1SGerd Hoffmann } else { 105750dcc0f8SGerd Hoffmann trace_usb_uhci_frame_loop_continue(); 1058f1ae32a1SGerd Hoffmann td_count = 0; 1059f1ae32a1SGerd Hoffmann qhdb_reset(&qhdb); 1060f1ae32a1SGerd Hoffmann qhdb_insert(&qhdb, link); 1061f1ae32a1SGerd Hoffmann } 1062f1ae32a1SGerd Hoffmann } 1063f1ae32a1SGerd Hoffmann 1064f1ae32a1SGerd Hoffmann pci_dma_read(&s->dev, link & ~0xf, &qh, sizeof(qh)); 1065f1ae32a1SGerd Hoffmann le32_to_cpus(&qh.link); 1066f1ae32a1SGerd Hoffmann le32_to_cpus(&qh.el_link); 1067f1ae32a1SGerd Hoffmann 1068f1ae32a1SGerd Hoffmann if (!is_valid(qh.el_link)) { 1069f1ae32a1SGerd Hoffmann /* QH w/o elements */ 1070f1ae32a1SGerd Hoffmann curr_qh = 0; 1071f1ae32a1SGerd Hoffmann link = qh.link; 1072f1ae32a1SGerd Hoffmann } else { 1073f1ae32a1SGerd Hoffmann /* QH with elements */ 1074f1ae32a1SGerd Hoffmann curr_qh = link; 1075f1ae32a1SGerd Hoffmann link = qh.el_link; 1076f1ae32a1SGerd Hoffmann } 1077f1ae32a1SGerd Hoffmann continue; 1078f1ae32a1SGerd Hoffmann } 1079f1ae32a1SGerd Hoffmann 1080f1ae32a1SGerd Hoffmann /* TD */ 1081f1ae32a1SGerd Hoffmann pci_dma_read(&s->dev, link & ~0xf, &td, sizeof(td)); 1082f1ae32a1SGerd Hoffmann le32_to_cpus(&td.link); 1083f1ae32a1SGerd Hoffmann le32_to_cpus(&td.ctrl); 1084f1ae32a1SGerd Hoffmann le32_to_cpus(&td.token); 1085f1ae32a1SGerd Hoffmann le32_to_cpus(&td.buffer); 108650dcc0f8SGerd Hoffmann trace_usb_uhci_td_load(curr_qh & ~0xf, link & ~0xf, td.ctrl, td.token); 1087f1ae32a1SGerd Hoffmann 1088f1ae32a1SGerd Hoffmann old_td_ctrl = td.ctrl; 108936dfe324SHans de Goede ret = uhci_handle_td(s, link, &td, &int_mask, false, &curr_ep); 1090f1ae32a1SGerd Hoffmann if (old_td_ctrl != td.ctrl) { 1091f1ae32a1SGerd Hoffmann /* update the status bits of the TD */ 1092f1ae32a1SGerd Hoffmann val = cpu_to_le32(td.ctrl); 1093f1ae32a1SGerd Hoffmann pci_dma_write(&s->dev, (link & ~0xf) + 4, &val, sizeof(val)); 1094f1ae32a1SGerd Hoffmann } 1095f1ae32a1SGerd Hoffmann 1096f1ae32a1SGerd Hoffmann switch (ret) { 109760e1b2a6SGerd Hoffmann case TD_RESULT_STOP_FRAME: /* interrupted frame */ 1098f1ae32a1SGerd Hoffmann goto out; 1099f1ae32a1SGerd Hoffmann 110060e1b2a6SGerd Hoffmann case TD_RESULT_NEXT_QH: 11014efe4ef3SGerd Hoffmann case TD_RESULT_ASYNC_CONT: 110250dcc0f8SGerd Hoffmann trace_usb_uhci_td_nextqh(curr_qh & ~0xf, link & ~0xf); 1103f1ae32a1SGerd Hoffmann link = curr_qh ? qh.link : td.link; 1104f1ae32a1SGerd Hoffmann continue; 1105f1ae32a1SGerd Hoffmann 11064efe4ef3SGerd Hoffmann case TD_RESULT_ASYNC_START: 110750dcc0f8SGerd Hoffmann trace_usb_uhci_td_async(curr_qh & ~0xf, link & ~0xf); 110836dfe324SHans de Goede uhci_fill_queue(s, &td, curr_ep); 1109f1ae32a1SGerd Hoffmann link = curr_qh ? qh.link : td.link; 1110f1ae32a1SGerd Hoffmann continue; 1111f1ae32a1SGerd Hoffmann 111260e1b2a6SGerd Hoffmann case TD_RESULT_COMPLETE: 111350dcc0f8SGerd Hoffmann trace_usb_uhci_td_complete(curr_qh & ~0xf, link & ~0xf); 1114f1ae32a1SGerd Hoffmann link = td.link; 1115f1ae32a1SGerd Hoffmann td_count++; 11164aed20e2SGerd Hoffmann s->frame_bytes += (td.ctrl & 0x7ff) + 1; 1117f1ae32a1SGerd Hoffmann 1118f1ae32a1SGerd Hoffmann if (curr_qh) { 1119f1ae32a1SGerd Hoffmann /* update QH element link */ 1120f1ae32a1SGerd Hoffmann qh.el_link = link; 1121f1ae32a1SGerd Hoffmann val = cpu_to_le32(qh.el_link); 1122f1ae32a1SGerd Hoffmann pci_dma_write(&s->dev, (curr_qh & ~0xf) + 4, &val, sizeof(val)); 1123f1ae32a1SGerd Hoffmann 1124f1ae32a1SGerd Hoffmann if (!depth_first(link)) { 1125f1ae32a1SGerd Hoffmann /* done with this QH */ 1126f1ae32a1SGerd Hoffmann curr_qh = 0; 1127f1ae32a1SGerd Hoffmann link = qh.link; 1128f1ae32a1SGerd Hoffmann } 1129f1ae32a1SGerd Hoffmann } 1130f1ae32a1SGerd Hoffmann break; 1131f1ae32a1SGerd Hoffmann 1132f1ae32a1SGerd Hoffmann default: 1133f1ae32a1SGerd Hoffmann assert(!"unknown return code"); 1134f1ae32a1SGerd Hoffmann } 1135f1ae32a1SGerd Hoffmann 1136f1ae32a1SGerd Hoffmann /* go to the next entry */ 1137f1ae32a1SGerd Hoffmann } 1138f1ae32a1SGerd Hoffmann 1139f1ae32a1SGerd Hoffmann out: 1140f1ae32a1SGerd Hoffmann s->pending_int_mask |= int_mask; 1141f1ae32a1SGerd Hoffmann } 1142f1ae32a1SGerd Hoffmann 11439a16c595SGerd Hoffmann static void uhci_bh(void *opaque) 11449a16c595SGerd Hoffmann { 11459a16c595SGerd Hoffmann UHCIState *s = opaque; 11469a16c595SGerd Hoffmann uhci_process_frame(s); 11479a16c595SGerd Hoffmann } 11489a16c595SGerd Hoffmann 1149f1ae32a1SGerd Hoffmann static void uhci_frame_timer(void *opaque) 1150f1ae32a1SGerd Hoffmann { 1151f1ae32a1SGerd Hoffmann UHCIState *s = opaque; 1152f1ae32a1SGerd Hoffmann 1153f1ae32a1SGerd Hoffmann /* prepare the timer for the next frame */ 1154f1ae32a1SGerd Hoffmann s->expire_time += (get_ticks_per_sec() / FRAME_TIMER_FREQ); 11554aed20e2SGerd Hoffmann s->frame_bytes = 0; 11569a16c595SGerd Hoffmann qemu_bh_cancel(s->bh); 1157f1ae32a1SGerd Hoffmann 1158f1ae32a1SGerd Hoffmann if (!(s->cmd & UHCI_CMD_RS)) { 1159f1ae32a1SGerd Hoffmann /* Full stop */ 116050dcc0f8SGerd Hoffmann trace_usb_uhci_schedule_stop(); 1161f1ae32a1SGerd Hoffmann qemu_del_timer(s->frame_timer); 1162d9a528dbSGerd Hoffmann uhci_async_cancel_all(s); 1163f1ae32a1SGerd Hoffmann /* set hchalted bit in status - UHCI11D 2.1.2 */ 1164f1ae32a1SGerd Hoffmann s->status |= UHCI_STS_HCHALTED; 1165f1ae32a1SGerd Hoffmann return; 1166f1ae32a1SGerd Hoffmann } 1167f1ae32a1SGerd Hoffmann 1168f1ae32a1SGerd Hoffmann /* Complete the previous frame */ 1169f1ae32a1SGerd Hoffmann if (s->pending_int_mask) { 1170f1ae32a1SGerd Hoffmann s->status2 |= s->pending_int_mask; 1171f1ae32a1SGerd Hoffmann s->status |= UHCI_STS_USBINT; 1172f1ae32a1SGerd Hoffmann uhci_update_irq(s); 1173f1ae32a1SGerd Hoffmann } 1174f1ae32a1SGerd Hoffmann s->pending_int_mask = 0; 1175f1ae32a1SGerd Hoffmann 1176f1ae32a1SGerd Hoffmann /* Start new frame */ 1177f1ae32a1SGerd Hoffmann s->frnum = (s->frnum + 1) & 0x7ff; 1178f1ae32a1SGerd Hoffmann 117950dcc0f8SGerd Hoffmann trace_usb_uhci_frame_start(s->frnum); 1180f1ae32a1SGerd Hoffmann 1181f1ae32a1SGerd Hoffmann uhci_async_validate_begin(s); 1182f1ae32a1SGerd Hoffmann 1183f1ae32a1SGerd Hoffmann uhci_process_frame(s); 1184f1ae32a1SGerd Hoffmann 1185f1ae32a1SGerd Hoffmann uhci_async_validate_end(s); 1186f1ae32a1SGerd Hoffmann 1187f1ae32a1SGerd Hoffmann qemu_mod_timer(s->frame_timer, s->expire_time); 1188f1ae32a1SGerd Hoffmann } 1189f1ae32a1SGerd Hoffmann 1190f1ae32a1SGerd Hoffmann static const MemoryRegionPortio uhci_portio[] = { 1191f1ae32a1SGerd Hoffmann { 0, 32, 2, .write = uhci_ioport_writew, }, 1192f1ae32a1SGerd Hoffmann { 0, 32, 2, .read = uhci_ioport_readw, }, 1193f1ae32a1SGerd Hoffmann { 0, 32, 4, .write = uhci_ioport_writel, }, 1194f1ae32a1SGerd Hoffmann { 0, 32, 4, .read = uhci_ioport_readl, }, 1195f1ae32a1SGerd Hoffmann { 0, 32, 1, .write = uhci_ioport_writeb, }, 1196f1ae32a1SGerd Hoffmann { 0, 32, 1, .read = uhci_ioport_readb, }, 1197f1ae32a1SGerd Hoffmann PORTIO_END_OF_LIST() 1198f1ae32a1SGerd Hoffmann }; 1199f1ae32a1SGerd Hoffmann 1200f1ae32a1SGerd Hoffmann static const MemoryRegionOps uhci_ioport_ops = { 1201f1ae32a1SGerd Hoffmann .old_portio = uhci_portio, 1202f1ae32a1SGerd Hoffmann }; 1203f1ae32a1SGerd Hoffmann 1204f1ae32a1SGerd Hoffmann static USBPortOps uhci_port_ops = { 1205f1ae32a1SGerd Hoffmann .attach = uhci_attach, 1206f1ae32a1SGerd Hoffmann .detach = uhci_detach, 1207f1ae32a1SGerd Hoffmann .child_detach = uhci_child_detach, 1208f1ae32a1SGerd Hoffmann .wakeup = uhci_wakeup, 1209f1ae32a1SGerd Hoffmann .complete = uhci_async_complete, 1210f1ae32a1SGerd Hoffmann }; 1211f1ae32a1SGerd Hoffmann 1212f1ae32a1SGerd Hoffmann static USBBusOps uhci_bus_ops = { 1213f1ae32a1SGerd Hoffmann }; 1214f1ae32a1SGerd Hoffmann 1215f1ae32a1SGerd Hoffmann static int usb_uhci_common_initfn(PCIDevice *dev) 1216f1ae32a1SGerd Hoffmann { 1217973002c1SGerd Hoffmann PCIDeviceClass *pc = PCI_DEVICE_GET_CLASS(dev); 1218f1ae32a1SGerd Hoffmann UHCIState *s = DO_UPCAST(UHCIState, dev, dev); 1219f1ae32a1SGerd Hoffmann uint8_t *pci_conf = s->dev.config; 1220f1ae32a1SGerd Hoffmann int i; 1221f1ae32a1SGerd Hoffmann 1222f1ae32a1SGerd Hoffmann pci_conf[PCI_CLASS_PROG] = 0x00; 1223f1ae32a1SGerd Hoffmann /* TODO: reset value should be 0. */ 1224f1ae32a1SGerd Hoffmann pci_conf[USB_SBRN] = USB_RELEASE_1; // release number 1225f1ae32a1SGerd Hoffmann 1226973002c1SGerd Hoffmann switch (pc->device_id) { 1227973002c1SGerd Hoffmann case PCI_DEVICE_ID_INTEL_82801I_UHCI1: 1228973002c1SGerd Hoffmann s->irq_pin = 0; /* A */ 1229973002c1SGerd Hoffmann break; 1230973002c1SGerd Hoffmann case PCI_DEVICE_ID_INTEL_82801I_UHCI2: 1231973002c1SGerd Hoffmann s->irq_pin = 1; /* B */ 1232973002c1SGerd Hoffmann break; 1233973002c1SGerd Hoffmann case PCI_DEVICE_ID_INTEL_82801I_UHCI3: 1234973002c1SGerd Hoffmann s->irq_pin = 2; /* C */ 1235973002c1SGerd Hoffmann break; 1236973002c1SGerd Hoffmann default: 1237973002c1SGerd Hoffmann s->irq_pin = 3; /* D */ 1238973002c1SGerd Hoffmann break; 1239973002c1SGerd Hoffmann } 1240973002c1SGerd Hoffmann pci_config_set_interrupt_pin(pci_conf, s->irq_pin + 1); 1241973002c1SGerd Hoffmann 1242f1ae32a1SGerd Hoffmann if (s->masterbus) { 1243f1ae32a1SGerd Hoffmann USBPort *ports[NB_PORTS]; 1244f1ae32a1SGerd Hoffmann for(i = 0; i < NB_PORTS; i++) { 1245f1ae32a1SGerd Hoffmann ports[i] = &s->ports[i].port; 1246f1ae32a1SGerd Hoffmann } 1247f1ae32a1SGerd Hoffmann if (usb_register_companion(s->masterbus, ports, NB_PORTS, 1248f1ae32a1SGerd Hoffmann s->firstport, s, &uhci_port_ops, 1249f1ae32a1SGerd Hoffmann USB_SPEED_MASK_LOW | USB_SPEED_MASK_FULL) != 0) { 1250f1ae32a1SGerd Hoffmann return -1; 1251f1ae32a1SGerd Hoffmann } 1252f1ae32a1SGerd Hoffmann } else { 1253f1ae32a1SGerd Hoffmann usb_bus_new(&s->bus, &uhci_bus_ops, &s->dev.qdev); 1254f1ae32a1SGerd Hoffmann for (i = 0; i < NB_PORTS; i++) { 1255f1ae32a1SGerd Hoffmann usb_register_port(&s->bus, &s->ports[i].port, s, i, &uhci_port_ops, 1256f1ae32a1SGerd Hoffmann USB_SPEED_MASK_LOW | USB_SPEED_MASK_FULL); 1257f1ae32a1SGerd Hoffmann } 1258f1ae32a1SGerd Hoffmann } 12599a16c595SGerd Hoffmann s->bh = qemu_bh_new(uhci_bh, s); 1260f1ae32a1SGerd Hoffmann s->frame_timer = qemu_new_timer_ns(vm_clock, uhci_frame_timer, s); 1261f1ae32a1SGerd Hoffmann s->num_ports_vmstate = NB_PORTS; 1262f1ae32a1SGerd Hoffmann QTAILQ_INIT(&s->queues); 1263f1ae32a1SGerd Hoffmann 1264f1ae32a1SGerd Hoffmann qemu_register_reset(uhci_reset, s); 1265f1ae32a1SGerd Hoffmann 1266f1ae32a1SGerd Hoffmann memory_region_init_io(&s->io_bar, &uhci_ioport_ops, s, "uhci", 0x20); 1267f1ae32a1SGerd Hoffmann /* Use region 4 for consistency with real hardware. BSD guests seem 1268f1ae32a1SGerd Hoffmann to rely on this. */ 1269f1ae32a1SGerd Hoffmann pci_register_bar(&s->dev, 4, PCI_BASE_ADDRESS_SPACE_IO, &s->io_bar); 1270f1ae32a1SGerd Hoffmann 1271f1ae32a1SGerd Hoffmann return 0; 1272f1ae32a1SGerd Hoffmann } 1273f1ae32a1SGerd Hoffmann 1274f1ae32a1SGerd Hoffmann static int usb_uhci_vt82c686b_initfn(PCIDevice *dev) 1275f1ae32a1SGerd Hoffmann { 1276f1ae32a1SGerd Hoffmann UHCIState *s = DO_UPCAST(UHCIState, dev, dev); 1277f1ae32a1SGerd Hoffmann uint8_t *pci_conf = s->dev.config; 1278f1ae32a1SGerd Hoffmann 1279f1ae32a1SGerd Hoffmann /* USB misc control 1/2 */ 1280f1ae32a1SGerd Hoffmann pci_set_long(pci_conf + 0x40,0x00001000); 1281f1ae32a1SGerd Hoffmann /* PM capability */ 1282f1ae32a1SGerd Hoffmann pci_set_long(pci_conf + 0x80,0x00020001); 1283f1ae32a1SGerd Hoffmann /* USB legacy support */ 1284f1ae32a1SGerd Hoffmann pci_set_long(pci_conf + 0xc0,0x00002000); 1285f1ae32a1SGerd Hoffmann 1286f1ae32a1SGerd Hoffmann return usb_uhci_common_initfn(dev); 1287f1ae32a1SGerd Hoffmann } 1288f1ae32a1SGerd Hoffmann 1289f90c2bcdSAlex Williamson static void usb_uhci_exit(PCIDevice *dev) 1290f1ae32a1SGerd Hoffmann { 1291f1ae32a1SGerd Hoffmann UHCIState *s = DO_UPCAST(UHCIState, dev, dev); 1292f1ae32a1SGerd Hoffmann 1293f1ae32a1SGerd Hoffmann memory_region_destroy(&s->io_bar); 1294f1ae32a1SGerd Hoffmann } 1295f1ae32a1SGerd Hoffmann 1296f1ae32a1SGerd Hoffmann static Property uhci_properties[] = { 1297f1ae32a1SGerd Hoffmann DEFINE_PROP_STRING("masterbus", UHCIState, masterbus), 1298f1ae32a1SGerd Hoffmann DEFINE_PROP_UINT32("firstport", UHCIState, firstport, 0), 129940141d12SGerd Hoffmann DEFINE_PROP_UINT32("bandwidth", UHCIState, frame_bandwidth, 1280), 1300f1ae32a1SGerd Hoffmann DEFINE_PROP_END_OF_LIST(), 1301f1ae32a1SGerd Hoffmann }; 1302f1ae32a1SGerd Hoffmann 1303f1ae32a1SGerd Hoffmann static void piix3_uhci_class_init(ObjectClass *klass, void *data) 1304f1ae32a1SGerd Hoffmann { 1305f1ae32a1SGerd Hoffmann DeviceClass *dc = DEVICE_CLASS(klass); 1306f1ae32a1SGerd Hoffmann PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 1307f1ae32a1SGerd Hoffmann 1308f1ae32a1SGerd Hoffmann k->init = usb_uhci_common_initfn; 1309f1ae32a1SGerd Hoffmann k->exit = usb_uhci_exit; 1310f1ae32a1SGerd Hoffmann k->vendor_id = PCI_VENDOR_ID_INTEL; 1311f1ae32a1SGerd Hoffmann k->device_id = PCI_DEVICE_ID_INTEL_82371SB_2; 1312f1ae32a1SGerd Hoffmann k->revision = 0x01; 1313f1ae32a1SGerd Hoffmann k->class_id = PCI_CLASS_SERIAL_USB; 1314f1ae32a1SGerd Hoffmann dc->vmsd = &vmstate_uhci; 1315f1ae32a1SGerd Hoffmann dc->props = uhci_properties; 1316f1ae32a1SGerd Hoffmann } 1317f1ae32a1SGerd Hoffmann 1318f1ae32a1SGerd Hoffmann static TypeInfo piix3_uhci_info = { 1319f1ae32a1SGerd Hoffmann .name = "piix3-usb-uhci", 1320f1ae32a1SGerd Hoffmann .parent = TYPE_PCI_DEVICE, 1321f1ae32a1SGerd Hoffmann .instance_size = sizeof(UHCIState), 1322f1ae32a1SGerd Hoffmann .class_init = piix3_uhci_class_init, 1323f1ae32a1SGerd Hoffmann }; 1324f1ae32a1SGerd Hoffmann 1325f1ae32a1SGerd Hoffmann static void piix4_uhci_class_init(ObjectClass *klass, void *data) 1326f1ae32a1SGerd Hoffmann { 1327f1ae32a1SGerd Hoffmann DeviceClass *dc = DEVICE_CLASS(klass); 1328f1ae32a1SGerd Hoffmann PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 1329f1ae32a1SGerd Hoffmann 1330f1ae32a1SGerd Hoffmann k->init = usb_uhci_common_initfn; 1331f1ae32a1SGerd Hoffmann k->exit = usb_uhci_exit; 1332f1ae32a1SGerd Hoffmann k->vendor_id = PCI_VENDOR_ID_INTEL; 1333f1ae32a1SGerd Hoffmann k->device_id = PCI_DEVICE_ID_INTEL_82371AB_2; 1334f1ae32a1SGerd Hoffmann k->revision = 0x01; 1335f1ae32a1SGerd Hoffmann k->class_id = PCI_CLASS_SERIAL_USB; 1336f1ae32a1SGerd Hoffmann dc->vmsd = &vmstate_uhci; 1337f1ae32a1SGerd Hoffmann dc->props = uhci_properties; 1338f1ae32a1SGerd Hoffmann } 1339f1ae32a1SGerd Hoffmann 1340f1ae32a1SGerd Hoffmann static TypeInfo piix4_uhci_info = { 1341f1ae32a1SGerd Hoffmann .name = "piix4-usb-uhci", 1342f1ae32a1SGerd Hoffmann .parent = TYPE_PCI_DEVICE, 1343f1ae32a1SGerd Hoffmann .instance_size = sizeof(UHCIState), 1344f1ae32a1SGerd Hoffmann .class_init = piix4_uhci_class_init, 1345f1ae32a1SGerd Hoffmann }; 1346f1ae32a1SGerd Hoffmann 1347f1ae32a1SGerd Hoffmann static void vt82c686b_uhci_class_init(ObjectClass *klass, void *data) 1348f1ae32a1SGerd Hoffmann { 1349f1ae32a1SGerd Hoffmann DeviceClass *dc = DEVICE_CLASS(klass); 1350f1ae32a1SGerd Hoffmann PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 1351f1ae32a1SGerd Hoffmann 1352f1ae32a1SGerd Hoffmann k->init = usb_uhci_vt82c686b_initfn; 1353f1ae32a1SGerd Hoffmann k->exit = usb_uhci_exit; 1354f1ae32a1SGerd Hoffmann k->vendor_id = PCI_VENDOR_ID_VIA; 1355f1ae32a1SGerd Hoffmann k->device_id = PCI_DEVICE_ID_VIA_UHCI; 1356f1ae32a1SGerd Hoffmann k->revision = 0x01; 1357f1ae32a1SGerd Hoffmann k->class_id = PCI_CLASS_SERIAL_USB; 1358f1ae32a1SGerd Hoffmann dc->vmsd = &vmstate_uhci; 1359f1ae32a1SGerd Hoffmann dc->props = uhci_properties; 1360f1ae32a1SGerd Hoffmann } 1361f1ae32a1SGerd Hoffmann 1362f1ae32a1SGerd Hoffmann static TypeInfo vt82c686b_uhci_info = { 1363f1ae32a1SGerd Hoffmann .name = "vt82c686b-usb-uhci", 1364f1ae32a1SGerd Hoffmann .parent = TYPE_PCI_DEVICE, 1365f1ae32a1SGerd Hoffmann .instance_size = sizeof(UHCIState), 1366f1ae32a1SGerd Hoffmann .class_init = vt82c686b_uhci_class_init, 1367f1ae32a1SGerd Hoffmann }; 1368f1ae32a1SGerd Hoffmann 1369f1ae32a1SGerd Hoffmann static void ich9_uhci1_class_init(ObjectClass *klass, void *data) 1370f1ae32a1SGerd Hoffmann { 1371f1ae32a1SGerd Hoffmann DeviceClass *dc = DEVICE_CLASS(klass); 1372f1ae32a1SGerd Hoffmann PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 1373f1ae32a1SGerd Hoffmann 1374f1ae32a1SGerd Hoffmann k->init = usb_uhci_common_initfn; 1375f1ae32a1SGerd Hoffmann k->vendor_id = PCI_VENDOR_ID_INTEL; 1376f1ae32a1SGerd Hoffmann k->device_id = PCI_DEVICE_ID_INTEL_82801I_UHCI1; 1377f1ae32a1SGerd Hoffmann k->revision = 0x03; 1378f1ae32a1SGerd Hoffmann k->class_id = PCI_CLASS_SERIAL_USB; 1379f1ae32a1SGerd Hoffmann dc->vmsd = &vmstate_uhci; 1380f1ae32a1SGerd Hoffmann dc->props = uhci_properties; 1381f1ae32a1SGerd Hoffmann } 1382f1ae32a1SGerd Hoffmann 1383f1ae32a1SGerd Hoffmann static TypeInfo ich9_uhci1_info = { 1384f1ae32a1SGerd Hoffmann .name = "ich9-usb-uhci1", 1385f1ae32a1SGerd Hoffmann .parent = TYPE_PCI_DEVICE, 1386f1ae32a1SGerd Hoffmann .instance_size = sizeof(UHCIState), 1387f1ae32a1SGerd Hoffmann .class_init = ich9_uhci1_class_init, 1388f1ae32a1SGerd Hoffmann }; 1389f1ae32a1SGerd Hoffmann 1390f1ae32a1SGerd Hoffmann static void ich9_uhci2_class_init(ObjectClass *klass, void *data) 1391f1ae32a1SGerd Hoffmann { 1392f1ae32a1SGerd Hoffmann DeviceClass *dc = DEVICE_CLASS(klass); 1393f1ae32a1SGerd Hoffmann PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 1394f1ae32a1SGerd Hoffmann 1395f1ae32a1SGerd Hoffmann k->init = usb_uhci_common_initfn; 1396f1ae32a1SGerd Hoffmann k->vendor_id = PCI_VENDOR_ID_INTEL; 1397f1ae32a1SGerd Hoffmann k->device_id = PCI_DEVICE_ID_INTEL_82801I_UHCI2; 1398f1ae32a1SGerd Hoffmann k->revision = 0x03; 1399f1ae32a1SGerd Hoffmann k->class_id = PCI_CLASS_SERIAL_USB; 1400f1ae32a1SGerd Hoffmann dc->vmsd = &vmstate_uhci; 1401f1ae32a1SGerd Hoffmann dc->props = uhci_properties; 1402f1ae32a1SGerd Hoffmann } 1403f1ae32a1SGerd Hoffmann 1404f1ae32a1SGerd Hoffmann static TypeInfo ich9_uhci2_info = { 1405f1ae32a1SGerd Hoffmann .name = "ich9-usb-uhci2", 1406f1ae32a1SGerd Hoffmann .parent = TYPE_PCI_DEVICE, 1407f1ae32a1SGerd Hoffmann .instance_size = sizeof(UHCIState), 1408f1ae32a1SGerd Hoffmann .class_init = ich9_uhci2_class_init, 1409f1ae32a1SGerd Hoffmann }; 1410f1ae32a1SGerd Hoffmann 1411f1ae32a1SGerd Hoffmann static void ich9_uhci3_class_init(ObjectClass *klass, void *data) 1412f1ae32a1SGerd Hoffmann { 1413f1ae32a1SGerd Hoffmann DeviceClass *dc = DEVICE_CLASS(klass); 1414f1ae32a1SGerd Hoffmann PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 1415f1ae32a1SGerd Hoffmann 1416f1ae32a1SGerd Hoffmann k->init = usb_uhci_common_initfn; 1417f1ae32a1SGerd Hoffmann k->vendor_id = PCI_VENDOR_ID_INTEL; 1418f1ae32a1SGerd Hoffmann k->device_id = PCI_DEVICE_ID_INTEL_82801I_UHCI3; 1419f1ae32a1SGerd Hoffmann k->revision = 0x03; 1420f1ae32a1SGerd Hoffmann k->class_id = PCI_CLASS_SERIAL_USB; 1421f1ae32a1SGerd Hoffmann dc->vmsd = &vmstate_uhci; 1422f1ae32a1SGerd Hoffmann dc->props = uhci_properties; 1423f1ae32a1SGerd Hoffmann } 1424f1ae32a1SGerd Hoffmann 1425f1ae32a1SGerd Hoffmann static TypeInfo ich9_uhci3_info = { 1426f1ae32a1SGerd Hoffmann .name = "ich9-usb-uhci3", 1427f1ae32a1SGerd Hoffmann .parent = TYPE_PCI_DEVICE, 1428f1ae32a1SGerd Hoffmann .instance_size = sizeof(UHCIState), 1429f1ae32a1SGerd Hoffmann .class_init = ich9_uhci3_class_init, 1430f1ae32a1SGerd Hoffmann }; 1431f1ae32a1SGerd Hoffmann 1432f1ae32a1SGerd Hoffmann static void uhci_register_types(void) 1433f1ae32a1SGerd Hoffmann { 1434f1ae32a1SGerd Hoffmann type_register_static(&piix3_uhci_info); 1435f1ae32a1SGerd Hoffmann type_register_static(&piix4_uhci_info); 1436f1ae32a1SGerd Hoffmann type_register_static(&vt82c686b_uhci_info); 1437f1ae32a1SGerd Hoffmann type_register_static(&ich9_uhci1_info); 1438f1ae32a1SGerd Hoffmann type_register_static(&ich9_uhci2_info); 1439f1ae32a1SGerd Hoffmann type_register_static(&ich9_uhci3_info); 1440f1ae32a1SGerd Hoffmann } 1441f1ae32a1SGerd Hoffmann 1442f1ae32a1SGerd Hoffmann type_init(uhci_register_types) 1443