1f1ae32a1SGerd Hoffmann /* 2f1ae32a1SGerd Hoffmann * USB UHCI controller emulation 3f1ae32a1SGerd Hoffmann * 4f1ae32a1SGerd Hoffmann * Copyright (c) 2005 Fabrice Bellard 5f1ae32a1SGerd Hoffmann * 6f1ae32a1SGerd Hoffmann * Copyright (c) 2008 Max Krasnyansky 7f1ae32a1SGerd Hoffmann * Magor rewrite of the UHCI data structures parser and frame processor 8f1ae32a1SGerd Hoffmann * Support for fully async operation and multiple outstanding transactions 9f1ae32a1SGerd Hoffmann * 10f1ae32a1SGerd Hoffmann * Permission is hereby granted, free of charge, to any person obtaining a copy 11f1ae32a1SGerd Hoffmann * of this software and associated documentation files (the "Software"), to deal 12f1ae32a1SGerd Hoffmann * in the Software without restriction, including without limitation the rights 13f1ae32a1SGerd Hoffmann * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 14f1ae32a1SGerd Hoffmann * copies of the Software, and to permit persons to whom the Software is 15f1ae32a1SGerd Hoffmann * furnished to do so, subject to the following conditions: 16f1ae32a1SGerd Hoffmann * 17f1ae32a1SGerd Hoffmann * The above copyright notice and this permission notice shall be included in 18f1ae32a1SGerd Hoffmann * all copies or substantial portions of the Software. 19f1ae32a1SGerd Hoffmann * 20f1ae32a1SGerd Hoffmann * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 21f1ae32a1SGerd Hoffmann * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 22f1ae32a1SGerd Hoffmann * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 23f1ae32a1SGerd Hoffmann * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 24f1ae32a1SGerd Hoffmann * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 25f1ae32a1SGerd Hoffmann * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 26f1ae32a1SGerd Hoffmann * THE SOFTWARE. 27f1ae32a1SGerd Hoffmann */ 280b8fa32fSMarkus Armbruster 29e532b2e0SPeter Maydell #include "qemu/osdep.h" 30f1ae32a1SGerd Hoffmann #include "hw/usb.h" 319a1d111eSGerd Hoffmann #include "hw/usb/uhci-regs.h" 32d6454270SMarkus Armbruster #include "migration/vmstate.h" 33a2cb15b0SMichael S. Tsirkin #include "hw/pci/pci.h" 34e4f5b939SBALATON Zoltan #include "hw/irq.h" 35a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h" 36da34e65cSMarkus Armbruster #include "qapi/error.h" 371de7afc9SPaolo Bonzini #include "qemu/timer.h" 381de7afc9SPaolo Bonzini #include "qemu/iov.h" 399c17d615SPaolo Bonzini #include "sysemu/dma.h" 4050dcc0f8SGerd Hoffmann #include "trace.h" 416a1751b7SAlex Bligh #include "qemu/main-loop.h" 420b8fa32fSMarkus Armbruster #include "qemu/module.h" 43db1015e9SEduardo Habkost #include "qom/object.h" 449a4e12a6SPhilippe Mathieu-Daudé #include "hcd-uhci.h" 45f1ae32a1SGerd Hoffmann 46f1ae32a1SGerd Hoffmann #define FRAME_TIMER_FREQ 1000 47f1ae32a1SGerd Hoffmann 48f1ae32a1SGerd Hoffmann #define FRAME_MAX_LOOPS 256 49f1ae32a1SGerd Hoffmann 50475443cfSHans de Goede /* Must be large enough to handle 10 frame delay for initial isoc requests */ 51475443cfSHans de Goede #define QH_VALID 32 52475443cfSHans de Goede 53f8f48b69SHans de Goede #define MAX_FRAMES_PER_TICK (QH_VALID / 2) 54f8f48b69SHans de Goede 5560e1b2a6SGerd Hoffmann enum { 560cd178caSGerd Hoffmann TD_RESULT_STOP_FRAME = 10, 570cd178caSGerd Hoffmann TD_RESULT_COMPLETE, 580cd178caSGerd Hoffmann TD_RESULT_NEXT_QH, 594efe4ef3SGerd Hoffmann TD_RESULT_ASYNC_START, 604efe4ef3SGerd Hoffmann TD_RESULT_ASYNC_CONT, 6160e1b2a6SGerd Hoffmann }; 6260e1b2a6SGerd Hoffmann 63f1ae32a1SGerd Hoffmann typedef struct UHCIAsync UHCIAsync; 642c2e8525SGerd Hoffmann 658f3f90b0SGerd Hoffmann struct UHCIPCIDeviceClass { 668f3f90b0SGerd Hoffmann PCIDeviceClass parent_class; 678f3f90b0SGerd Hoffmann UHCIInfo info; 688f3f90b0SGerd Hoffmann }; 698f3f90b0SGerd Hoffmann 70f1ae32a1SGerd Hoffmann /* 71f1ae32a1SGerd Hoffmann * Pending async transaction. 72f1ae32a1SGerd Hoffmann * 'packet' must be the first field because completion 73f1ae32a1SGerd Hoffmann * handler does "(UHCIAsync *) pkt" cast. 74f1ae32a1SGerd Hoffmann */ 75f1ae32a1SGerd Hoffmann 76f1ae32a1SGerd Hoffmann struct UHCIAsync { 77f1ae32a1SGerd Hoffmann USBPacket packet; 789822261cSHans de Goede uint8_t static_buf[64]; /* 64 bytes is enough, except for isoc packets */ 799822261cSHans de Goede uint8_t *buf; 80f1ae32a1SGerd Hoffmann UHCIQueue *queue; 81f1ae32a1SGerd Hoffmann QTAILQ_ENTRY(UHCIAsync) next; 821f250cc7SHans de Goede uint32_t td_addr; 83f1ae32a1SGerd Hoffmann uint8_t done; 84f1ae32a1SGerd Hoffmann }; 85f1ae32a1SGerd Hoffmann 86f1ae32a1SGerd Hoffmann struct UHCIQueue { 8766a08cbeSHans de Goede uint32_t qh_addr; 88f1ae32a1SGerd Hoffmann uint32_t token; 89f1ae32a1SGerd Hoffmann UHCIState *uhci; 9011d15e40SHans de Goede USBEndpoint *ep; 91f1ae32a1SGerd Hoffmann QTAILQ_ENTRY(UHCIQueue) next; 92eae3eb3eSPaolo Bonzini QTAILQ_HEAD(, UHCIAsync) asyncs; 93f1ae32a1SGerd Hoffmann int8_t valid; 94f1ae32a1SGerd Hoffmann }; 95f1ae32a1SGerd Hoffmann 96f1ae32a1SGerd Hoffmann typedef struct UHCI_TD { 97f1ae32a1SGerd Hoffmann uint32_t link; 98f1ae32a1SGerd Hoffmann uint32_t ctrl; /* see TD_CTRL_xxx */ 99f1ae32a1SGerd Hoffmann uint32_t token; 100f1ae32a1SGerd Hoffmann uint32_t buffer; 101f1ae32a1SGerd Hoffmann } UHCI_TD; 102f1ae32a1SGerd Hoffmann 103f1ae32a1SGerd Hoffmann typedef struct UHCI_QH { 104f1ae32a1SGerd Hoffmann uint32_t link; 105f1ae32a1SGerd Hoffmann uint32_t el_link; 106f1ae32a1SGerd Hoffmann } UHCI_QH; 107f1ae32a1SGerd Hoffmann 10840507377SHans de Goede static void uhci_async_cancel(UHCIAsync *async); 10911d15e40SHans de Goede static void uhci_queue_fill(UHCIQueue *q, UHCI_TD *td); 1109f0f1a0cSGerd Hoffmann static void uhci_resume(void *opaque); 11140507377SHans de Goede 112f1ae32a1SGerd Hoffmann static inline int32_t uhci_queue_token(UHCI_TD *td) 113f1ae32a1SGerd Hoffmann { 1146fe30910SHans de Goede if ((td->token & (0xf << 15)) == 0) { 1156fe30910SHans de Goede /* ctrl ep, cover ep and dev, not pid! */ 1166fe30910SHans de Goede return td->token & 0x7ff00; 1176fe30910SHans de Goede } else { 118f1ae32a1SGerd Hoffmann /* covers ep, dev, pid -> identifies the endpoint */ 119f1ae32a1SGerd Hoffmann return td->token & 0x7ffff; 120f1ae32a1SGerd Hoffmann } 1216fe30910SHans de Goede } 122f1ae32a1SGerd Hoffmann 12366a08cbeSHans de Goede static UHCIQueue *uhci_queue_new(UHCIState *s, uint32_t qh_addr, UHCI_TD *td, 12466a08cbeSHans de Goede USBEndpoint *ep) 125f1ae32a1SGerd Hoffmann { 126f1ae32a1SGerd Hoffmann UHCIQueue *queue; 127f1ae32a1SGerd Hoffmann 128f1ae32a1SGerd Hoffmann queue = g_new0(UHCIQueue, 1); 129f1ae32a1SGerd Hoffmann queue->uhci = s; 13066a08cbeSHans de Goede queue->qh_addr = qh_addr; 13166a08cbeSHans de Goede queue->token = uhci_queue_token(td); 13211d15e40SHans de Goede queue->ep = ep; 133f1ae32a1SGerd Hoffmann QTAILQ_INIT(&queue->asyncs); 134f1ae32a1SGerd Hoffmann QTAILQ_INSERT_HEAD(&s->queues, queue, next); 135475443cfSHans de Goede queue->valid = QH_VALID; 13650dcc0f8SGerd Hoffmann trace_usb_uhci_queue_add(queue->token); 137f1ae32a1SGerd Hoffmann return queue; 138f1ae32a1SGerd Hoffmann } 139f1ae32a1SGerd Hoffmann 14066a08cbeSHans de Goede static void uhci_queue_free(UHCIQueue *queue, const char *reason) 141f1ae32a1SGerd Hoffmann { 142f1ae32a1SGerd Hoffmann UHCIState *s = queue->uhci; 14340507377SHans de Goede UHCIAsync *async; 14440507377SHans de Goede 14540507377SHans de Goede while (!QTAILQ_EMPTY(&queue->asyncs)) { 14640507377SHans de Goede async = QTAILQ_FIRST(&queue->asyncs); 14740507377SHans de Goede uhci_async_cancel(async); 14840507377SHans de Goede } 149f79738b0SHans de Goede usb_device_ep_stopped(queue->ep->dev, queue->ep); 150f1ae32a1SGerd Hoffmann 15166a08cbeSHans de Goede trace_usb_uhci_queue_del(queue->token, reason); 152f1ae32a1SGerd Hoffmann QTAILQ_REMOVE(&s->queues, queue, next); 153f1ae32a1SGerd Hoffmann g_free(queue); 154f1ae32a1SGerd Hoffmann } 155f1ae32a1SGerd Hoffmann 15666a08cbeSHans de Goede static UHCIQueue *uhci_queue_find(UHCIState *s, UHCI_TD *td) 15766a08cbeSHans de Goede { 15866a08cbeSHans de Goede uint32_t token = uhci_queue_token(td); 15966a08cbeSHans de Goede UHCIQueue *queue; 16066a08cbeSHans de Goede 16166a08cbeSHans de Goede QTAILQ_FOREACH(queue, &s->queues, next) { 16266a08cbeSHans de Goede if (queue->token == token) { 16366a08cbeSHans de Goede return queue; 16466a08cbeSHans de Goede } 16566a08cbeSHans de Goede } 16666a08cbeSHans de Goede return NULL; 16766a08cbeSHans de Goede } 16866a08cbeSHans de Goede 16966a08cbeSHans de Goede static bool uhci_queue_verify(UHCIQueue *queue, uint32_t qh_addr, UHCI_TD *td, 17066a08cbeSHans de Goede uint32_t td_addr, bool queuing) 17166a08cbeSHans de Goede { 17266a08cbeSHans de Goede UHCIAsync *first = QTAILQ_FIRST(&queue->asyncs); 173c348e481SGerd Hoffmann uint32_t queue_token_addr = (queue->token >> 8) & 0x7f; 17466a08cbeSHans de Goede 17566a08cbeSHans de Goede return queue->qh_addr == qh_addr && 17666a08cbeSHans de Goede queue->token == uhci_queue_token(td) && 177c348e481SGerd Hoffmann queue_token_addr == queue->ep->dev->addr && 17866a08cbeSHans de Goede (queuing || !(td->ctrl & TD_CTRL_ACTIVE) || first == NULL || 17966a08cbeSHans de Goede first->td_addr == td_addr); 18066a08cbeSHans de Goede } 18166a08cbeSHans de Goede 1821f250cc7SHans de Goede static UHCIAsync *uhci_async_alloc(UHCIQueue *queue, uint32_t td_addr) 183f1ae32a1SGerd Hoffmann { 184f1ae32a1SGerd Hoffmann UHCIAsync *async = g_new0(UHCIAsync, 1); 185f1ae32a1SGerd Hoffmann 186f1ae32a1SGerd Hoffmann async->queue = queue; 1871f250cc7SHans de Goede async->td_addr = td_addr; 188f1ae32a1SGerd Hoffmann usb_packet_init(&async->packet); 1891f250cc7SHans de Goede trace_usb_uhci_packet_add(async->queue->token, async->td_addr); 190f1ae32a1SGerd Hoffmann 191f1ae32a1SGerd Hoffmann return async; 192f1ae32a1SGerd Hoffmann } 193f1ae32a1SGerd Hoffmann 194f1ae32a1SGerd Hoffmann static void uhci_async_free(UHCIAsync *async) 195f1ae32a1SGerd Hoffmann { 1961f250cc7SHans de Goede trace_usb_uhci_packet_del(async->queue->token, async->td_addr); 197f1ae32a1SGerd Hoffmann usb_packet_cleanup(&async->packet); 1989822261cSHans de Goede if (async->buf != async->static_buf) { 1999822261cSHans de Goede g_free(async->buf); 2009822261cSHans de Goede } 201f1ae32a1SGerd Hoffmann g_free(async); 202f1ae32a1SGerd Hoffmann } 203f1ae32a1SGerd Hoffmann 204f1ae32a1SGerd Hoffmann static void uhci_async_link(UHCIAsync *async) 205f1ae32a1SGerd Hoffmann { 206f1ae32a1SGerd Hoffmann UHCIQueue *queue = async->queue; 207f1ae32a1SGerd Hoffmann QTAILQ_INSERT_TAIL(&queue->asyncs, async, next); 2081f250cc7SHans de Goede trace_usb_uhci_packet_link_async(async->queue->token, async->td_addr); 209f1ae32a1SGerd Hoffmann } 210f1ae32a1SGerd Hoffmann 211f1ae32a1SGerd Hoffmann static void uhci_async_unlink(UHCIAsync *async) 212f1ae32a1SGerd Hoffmann { 213f1ae32a1SGerd Hoffmann UHCIQueue *queue = async->queue; 214f1ae32a1SGerd Hoffmann QTAILQ_REMOVE(&queue->asyncs, async, next); 2151f250cc7SHans de Goede trace_usb_uhci_packet_unlink_async(async->queue->token, async->td_addr); 216f1ae32a1SGerd Hoffmann } 217f1ae32a1SGerd Hoffmann 218f1ae32a1SGerd Hoffmann static void uhci_async_cancel(UHCIAsync *async) 219f1ae32a1SGerd Hoffmann { 2202f2ee268SHans de Goede uhci_async_unlink(async); 2211f250cc7SHans de Goede trace_usb_uhci_packet_cancel(async->queue->token, async->td_addr, 2221f250cc7SHans de Goede async->done); 223f1ae32a1SGerd Hoffmann if (!async->done) 224f1ae32a1SGerd Hoffmann usb_cancel_packet(&async->packet); 225f1ae32a1SGerd Hoffmann uhci_async_free(async); 226f1ae32a1SGerd Hoffmann } 227f1ae32a1SGerd Hoffmann 228f1ae32a1SGerd Hoffmann /* 229f1ae32a1SGerd Hoffmann * Mark all outstanding async packets as invalid. 230f1ae32a1SGerd Hoffmann * This is used for canceling them when TDs are removed by the HCD. 231f1ae32a1SGerd Hoffmann */ 232f1ae32a1SGerd Hoffmann static void uhci_async_validate_begin(UHCIState *s) 233f1ae32a1SGerd Hoffmann { 234f1ae32a1SGerd Hoffmann UHCIQueue *queue; 235f1ae32a1SGerd Hoffmann 236f1ae32a1SGerd Hoffmann QTAILQ_FOREACH(queue, &s->queues, next) { 237f1ae32a1SGerd Hoffmann queue->valid--; 238f1ae32a1SGerd Hoffmann } 239f1ae32a1SGerd Hoffmann } 240f1ae32a1SGerd Hoffmann 241f1ae32a1SGerd Hoffmann /* 242f1ae32a1SGerd Hoffmann * Cancel async packets that are no longer valid 243f1ae32a1SGerd Hoffmann */ 244f1ae32a1SGerd Hoffmann static void uhci_async_validate_end(UHCIState *s) 245f1ae32a1SGerd Hoffmann { 246f1ae32a1SGerd Hoffmann UHCIQueue *queue, *n; 247f1ae32a1SGerd Hoffmann 248f1ae32a1SGerd Hoffmann QTAILQ_FOREACH_SAFE(queue, &s->queues, next, n) { 24940507377SHans de Goede if (!queue->valid) { 25066a08cbeSHans de Goede uhci_queue_free(queue, "validate-end"); 251f1ae32a1SGerd Hoffmann } 252f1ae32a1SGerd Hoffmann } 25340507377SHans de Goede } 254f1ae32a1SGerd Hoffmann 255f1ae32a1SGerd Hoffmann static void uhci_async_cancel_device(UHCIState *s, USBDevice *dev) 256f1ae32a1SGerd Hoffmann { 2575ad23e87SHans de Goede UHCIQueue *queue, *n; 258f1ae32a1SGerd Hoffmann 2595ad23e87SHans de Goede QTAILQ_FOREACH_SAFE(queue, &s->queues, next, n) { 2605ad23e87SHans de Goede if (queue->ep->dev == dev) { 2615ad23e87SHans de Goede uhci_queue_free(queue, "cancel-device"); 262f1ae32a1SGerd Hoffmann } 263f1ae32a1SGerd Hoffmann } 264f1ae32a1SGerd Hoffmann } 265f1ae32a1SGerd Hoffmann 266f1ae32a1SGerd Hoffmann static void uhci_async_cancel_all(UHCIState *s) 267f1ae32a1SGerd Hoffmann { 26877fa9aeeSGerd Hoffmann UHCIQueue *queue, *nq; 269f1ae32a1SGerd Hoffmann 27077fa9aeeSGerd Hoffmann QTAILQ_FOREACH_SAFE(queue, &s->queues, next, nq) { 27166a08cbeSHans de Goede uhci_queue_free(queue, "cancel-all"); 272f1ae32a1SGerd Hoffmann } 273f1ae32a1SGerd Hoffmann } 274f1ae32a1SGerd Hoffmann 2758c75a899SHans de Goede static UHCIAsync *uhci_async_find_td(UHCIState *s, uint32_t td_addr) 276f1ae32a1SGerd Hoffmann { 277f1ae32a1SGerd Hoffmann UHCIQueue *queue; 278f1ae32a1SGerd Hoffmann UHCIAsync *async; 279f1ae32a1SGerd Hoffmann 280f1ae32a1SGerd Hoffmann QTAILQ_FOREACH(queue, &s->queues, next) { 281f1ae32a1SGerd Hoffmann QTAILQ_FOREACH(async, &queue->asyncs, next) { 2821f250cc7SHans de Goede if (async->td_addr == td_addr) { 283f1ae32a1SGerd Hoffmann return async; 284f1ae32a1SGerd Hoffmann } 285f1ae32a1SGerd Hoffmann } 2868c75a899SHans de Goede } 287f1ae32a1SGerd Hoffmann return NULL; 288f1ae32a1SGerd Hoffmann } 289f1ae32a1SGerd Hoffmann 290f1ae32a1SGerd Hoffmann static void uhci_update_irq(UHCIState *s) 291f1ae32a1SGerd Hoffmann { 292d3647ef1SBALATON Zoltan int level = 0; 293f1ae32a1SGerd Hoffmann if (((s->status2 & 1) && (s->intr & (1 << 2))) || 294f1ae32a1SGerd Hoffmann ((s->status2 & 2) && (s->intr & (1 << 3))) || 295f1ae32a1SGerd Hoffmann ((s->status & UHCI_STS_USBERR) && (s->intr & (1 << 0))) || 296f1ae32a1SGerd Hoffmann ((s->status & UHCI_STS_RD) && (s->intr & (1 << 1))) || 297f1ae32a1SGerd Hoffmann (s->status & UHCI_STS_HSERR) || 298f1ae32a1SGerd Hoffmann (s->status & UHCI_STS_HCPERR)) { 299f1ae32a1SGerd Hoffmann level = 1; 300f1ae32a1SGerd Hoffmann } 301e4f5b939SBALATON Zoltan qemu_set_irq(s->irq, level); 302f1ae32a1SGerd Hoffmann } 303f1ae32a1SGerd Hoffmann 304537e572aSGonglei static void uhci_reset(DeviceState *dev) 305f1ae32a1SGerd Hoffmann { 306537e572aSGonglei PCIDevice *d = PCI_DEVICE(dev); 30749184b62SGonglei UHCIState *s = UHCI(d); 308f1ae32a1SGerd Hoffmann uint8_t *pci_conf; 309f1ae32a1SGerd Hoffmann int i; 310f1ae32a1SGerd Hoffmann UHCIPort *port; 311f1ae32a1SGerd Hoffmann 31250dcc0f8SGerd Hoffmann trace_usb_uhci_reset(); 313f1ae32a1SGerd Hoffmann 314f1ae32a1SGerd Hoffmann pci_conf = s->dev.config; 315f1ae32a1SGerd Hoffmann 316f1ae32a1SGerd Hoffmann pci_conf[0x6a] = 0x01; /* usb clock */ 317f1ae32a1SGerd Hoffmann pci_conf[0x6b] = 0x00; 318f1ae32a1SGerd Hoffmann s->cmd = 0; 319ca5a21c4SGerd Hoffmann s->status = UHCI_STS_HCHALTED; 320f1ae32a1SGerd Hoffmann s->status2 = 0; 321f1ae32a1SGerd Hoffmann s->intr = 0; 322f1ae32a1SGerd Hoffmann s->fl_base_addr = 0; 323f1ae32a1SGerd Hoffmann s->sof_timing = 64; 324f1ae32a1SGerd Hoffmann 325f1ae32a1SGerd Hoffmann for(i = 0; i < NB_PORTS; i++) { 326f1ae32a1SGerd Hoffmann port = &s->ports[i]; 327f1ae32a1SGerd Hoffmann port->ctrl = 0x0080; 328f1ae32a1SGerd Hoffmann if (port->port.dev && port->port.dev->attached) { 329f1ae32a1SGerd Hoffmann usb_port_reset(&port->port); 330f1ae32a1SGerd Hoffmann } 331f1ae32a1SGerd Hoffmann } 332f1ae32a1SGerd Hoffmann 333f1ae32a1SGerd Hoffmann uhci_async_cancel_all(s); 3349a16c595SGerd Hoffmann qemu_bh_cancel(s->bh); 335aba1f242SGerd Hoffmann uhci_update_irq(s); 336f1ae32a1SGerd Hoffmann } 337f1ae32a1SGerd Hoffmann 338f1ae32a1SGerd Hoffmann static const VMStateDescription vmstate_uhci_port = { 339f1ae32a1SGerd Hoffmann .name = "uhci port", 340f1ae32a1SGerd Hoffmann .version_id = 1, 341f1ae32a1SGerd Hoffmann .minimum_version_id = 1, 342*3abedf29SRichard Henderson .fields = (const VMStateField[]) { 343f1ae32a1SGerd Hoffmann VMSTATE_UINT16(ctrl, UHCIPort), 344f1ae32a1SGerd Hoffmann VMSTATE_END_OF_LIST() 345f1ae32a1SGerd Hoffmann } 346f1ae32a1SGerd Hoffmann }; 347f1ae32a1SGerd Hoffmann 34875f151cdSGerd Hoffmann static int uhci_post_load(void *opaque, int version_id) 34975f151cdSGerd Hoffmann { 35075f151cdSGerd Hoffmann UHCIState *s = opaque; 35175f151cdSGerd Hoffmann 35275f151cdSGerd Hoffmann if (version_id < 2) { 353bc72ad67SAlex Bligh s->expire_time = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + 35473bcb24dSRutuja Shah (NANOSECONDS_PER_SECOND / FRAME_TIMER_FREQ); 35575f151cdSGerd Hoffmann } 35675f151cdSGerd Hoffmann return 0; 35775f151cdSGerd Hoffmann } 35875f151cdSGerd Hoffmann 359f1ae32a1SGerd Hoffmann static const VMStateDescription vmstate_uhci = { 360f1ae32a1SGerd Hoffmann .name = "uhci", 361ecfdc15fSHans de Goede .version_id = 3, 362f1ae32a1SGerd Hoffmann .minimum_version_id = 1, 36375f151cdSGerd Hoffmann .post_load = uhci_post_load, 364*3abedf29SRichard Henderson .fields = (const VMStateField[]) { 365f1ae32a1SGerd Hoffmann VMSTATE_PCI_DEVICE(dev, UHCIState), 366d2164ad3SHalil Pasic VMSTATE_UINT8_EQUAL(num_ports_vmstate, UHCIState, NULL), 367f1ae32a1SGerd Hoffmann VMSTATE_STRUCT_ARRAY(ports, UHCIState, NB_PORTS, 1, 368f1ae32a1SGerd Hoffmann vmstate_uhci_port, UHCIPort), 369f1ae32a1SGerd Hoffmann VMSTATE_UINT16(cmd, UHCIState), 370f1ae32a1SGerd Hoffmann VMSTATE_UINT16(status, UHCIState), 371f1ae32a1SGerd Hoffmann VMSTATE_UINT16(intr, UHCIState), 372f1ae32a1SGerd Hoffmann VMSTATE_UINT16(frnum, UHCIState), 373f1ae32a1SGerd Hoffmann VMSTATE_UINT32(fl_base_addr, UHCIState), 374f1ae32a1SGerd Hoffmann VMSTATE_UINT8(sof_timing, UHCIState), 375f1ae32a1SGerd Hoffmann VMSTATE_UINT8(status2, UHCIState), 376e720677eSPaolo Bonzini VMSTATE_TIMER_PTR(frame_timer, UHCIState), 377f1ae32a1SGerd Hoffmann VMSTATE_INT64_V(expire_time, UHCIState, 2), 378ecfdc15fSHans de Goede VMSTATE_UINT32_V(pending_int_mask, UHCIState, 3), 379f1ae32a1SGerd Hoffmann VMSTATE_END_OF_LIST() 380f1ae32a1SGerd Hoffmann } 381f1ae32a1SGerd Hoffmann }; 382f1ae32a1SGerd Hoffmann 38389eb147cSGerd Hoffmann static void uhci_port_write(void *opaque, hwaddr addr, 38489eb147cSGerd Hoffmann uint64_t val, unsigned size) 385f1ae32a1SGerd Hoffmann { 386f1ae32a1SGerd Hoffmann UHCIState *s = opaque; 387f1ae32a1SGerd Hoffmann 38850dcc0f8SGerd Hoffmann trace_usb_uhci_mmio_writew(addr, val); 389f1ae32a1SGerd Hoffmann 390f1ae32a1SGerd Hoffmann switch(addr) { 391f1ae32a1SGerd Hoffmann case 0x00: 392f1ae32a1SGerd Hoffmann if ((val & UHCI_CMD_RS) && !(s->cmd & UHCI_CMD_RS)) { 393f1ae32a1SGerd Hoffmann /* start frame processing */ 39450dcc0f8SGerd Hoffmann trace_usb_uhci_schedule_start(); 395bc72ad67SAlex Bligh s->expire_time = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + 39673bcb24dSRutuja Shah (NANOSECONDS_PER_SECOND / FRAME_TIMER_FREQ); 397bc72ad67SAlex Bligh timer_mod(s->frame_timer, s->expire_time); 398f1ae32a1SGerd Hoffmann s->status &= ~UHCI_STS_HCHALTED; 399f1ae32a1SGerd Hoffmann } else if (!(val & UHCI_CMD_RS)) { 400f1ae32a1SGerd Hoffmann s->status |= UHCI_STS_HCHALTED; 401f1ae32a1SGerd Hoffmann } 402f1ae32a1SGerd Hoffmann if (val & UHCI_CMD_GRESET) { 403f1ae32a1SGerd Hoffmann UHCIPort *port; 404f1ae32a1SGerd Hoffmann int i; 405f1ae32a1SGerd Hoffmann 406f1ae32a1SGerd Hoffmann /* send reset on the USB bus */ 407f1ae32a1SGerd Hoffmann for(i = 0; i < NB_PORTS; i++) { 408f1ae32a1SGerd Hoffmann port = &s->ports[i]; 409f1ae32a1SGerd Hoffmann usb_device_reset(port->port.dev); 410f1ae32a1SGerd Hoffmann } 411537e572aSGonglei uhci_reset(DEVICE(s)); 412f1ae32a1SGerd Hoffmann return; 413f1ae32a1SGerd Hoffmann } 414f1ae32a1SGerd Hoffmann if (val & UHCI_CMD_HCRESET) { 415537e572aSGonglei uhci_reset(DEVICE(s)); 416f1ae32a1SGerd Hoffmann return; 417f1ae32a1SGerd Hoffmann } 418f1ae32a1SGerd Hoffmann s->cmd = val; 4199f0f1a0cSGerd Hoffmann if (val & UHCI_CMD_EGSM) { 4209f0f1a0cSGerd Hoffmann if ((s->ports[0].ctrl & UHCI_PORT_RD) || 4219f0f1a0cSGerd Hoffmann (s->ports[1].ctrl & UHCI_PORT_RD)) { 4229f0f1a0cSGerd Hoffmann uhci_resume(s); 4239f0f1a0cSGerd Hoffmann } 4249f0f1a0cSGerd Hoffmann } 425f1ae32a1SGerd Hoffmann break; 426f1ae32a1SGerd Hoffmann case 0x02: 427f1ae32a1SGerd Hoffmann s->status &= ~val; 428f1ae32a1SGerd Hoffmann /* XXX: the chip spec is not coherent, so we add a hidden 429f1ae32a1SGerd Hoffmann register to distinguish between IOC and SPD */ 430f1ae32a1SGerd Hoffmann if (val & UHCI_STS_USBINT) 431f1ae32a1SGerd Hoffmann s->status2 = 0; 432f1ae32a1SGerd Hoffmann uhci_update_irq(s); 433f1ae32a1SGerd Hoffmann break; 434f1ae32a1SGerd Hoffmann case 0x04: 435f1ae32a1SGerd Hoffmann s->intr = val; 436f1ae32a1SGerd Hoffmann uhci_update_irq(s); 437f1ae32a1SGerd Hoffmann break; 438f1ae32a1SGerd Hoffmann case 0x06: 439f1ae32a1SGerd Hoffmann if (s->status & UHCI_STS_HCHALTED) 440f1ae32a1SGerd Hoffmann s->frnum = val & 0x7ff; 441f1ae32a1SGerd Hoffmann break; 44289eb147cSGerd Hoffmann case 0x08: 44389eb147cSGerd Hoffmann s->fl_base_addr &= 0xffff0000; 44489eb147cSGerd Hoffmann s->fl_base_addr |= val & ~0xfff; 44589eb147cSGerd Hoffmann break; 44689eb147cSGerd Hoffmann case 0x0a: 44789eb147cSGerd Hoffmann s->fl_base_addr &= 0x0000ffff; 44889eb147cSGerd Hoffmann s->fl_base_addr |= (val << 16); 44989eb147cSGerd Hoffmann break; 45089eb147cSGerd Hoffmann case 0x0c: 45189eb147cSGerd Hoffmann s->sof_timing = val & 0xff; 45289eb147cSGerd Hoffmann break; 453f1ae32a1SGerd Hoffmann case 0x10 ... 0x1f: 454f1ae32a1SGerd Hoffmann { 455f1ae32a1SGerd Hoffmann UHCIPort *port; 456f1ae32a1SGerd Hoffmann USBDevice *dev; 457f1ae32a1SGerd Hoffmann int n; 458f1ae32a1SGerd Hoffmann 459f1ae32a1SGerd Hoffmann n = (addr >> 1) & 7; 460f1ae32a1SGerd Hoffmann if (n >= NB_PORTS) 461f1ae32a1SGerd Hoffmann return; 462f1ae32a1SGerd Hoffmann port = &s->ports[n]; 463f1ae32a1SGerd Hoffmann dev = port->port.dev; 464f1ae32a1SGerd Hoffmann if (dev && dev->attached) { 465f1ae32a1SGerd Hoffmann /* port reset */ 466f1ae32a1SGerd Hoffmann if ( (val & UHCI_PORT_RESET) && 467f1ae32a1SGerd Hoffmann !(port->ctrl & UHCI_PORT_RESET) ) { 468f1ae32a1SGerd Hoffmann usb_device_reset(dev); 469f1ae32a1SGerd Hoffmann } 470f1ae32a1SGerd Hoffmann } 471f1ae32a1SGerd Hoffmann port->ctrl &= UHCI_PORT_READ_ONLY; 4721cbdde90SHans de Goede /* enabled may only be set if a device is connected */ 4731cbdde90SHans de Goede if (!(port->ctrl & UHCI_PORT_CCS)) { 4741cbdde90SHans de Goede val &= ~UHCI_PORT_EN; 4751cbdde90SHans de Goede } 476f1ae32a1SGerd Hoffmann port->ctrl |= (val & ~UHCI_PORT_READ_ONLY); 477f1ae32a1SGerd Hoffmann /* some bits are reset when a '1' is written to them */ 478f1ae32a1SGerd Hoffmann port->ctrl &= ~(val & UHCI_PORT_WRITE_CLEAR); 479f1ae32a1SGerd Hoffmann } 480f1ae32a1SGerd Hoffmann break; 481f1ae32a1SGerd Hoffmann } 482f1ae32a1SGerd Hoffmann } 483f1ae32a1SGerd Hoffmann 48489eb147cSGerd Hoffmann static uint64_t uhci_port_read(void *opaque, hwaddr addr, unsigned size) 485f1ae32a1SGerd Hoffmann { 486f1ae32a1SGerd Hoffmann UHCIState *s = opaque; 487f1ae32a1SGerd Hoffmann uint32_t val; 488f1ae32a1SGerd Hoffmann 489f1ae32a1SGerd Hoffmann switch(addr) { 490f1ae32a1SGerd Hoffmann case 0x00: 491f1ae32a1SGerd Hoffmann val = s->cmd; 492f1ae32a1SGerd Hoffmann break; 493f1ae32a1SGerd Hoffmann case 0x02: 494f1ae32a1SGerd Hoffmann val = s->status; 495f1ae32a1SGerd Hoffmann break; 496f1ae32a1SGerd Hoffmann case 0x04: 497f1ae32a1SGerd Hoffmann val = s->intr; 498f1ae32a1SGerd Hoffmann break; 499f1ae32a1SGerd Hoffmann case 0x06: 500f1ae32a1SGerd Hoffmann val = s->frnum; 501f1ae32a1SGerd Hoffmann break; 50289eb147cSGerd Hoffmann case 0x08: 50389eb147cSGerd Hoffmann val = s->fl_base_addr & 0xffff; 50489eb147cSGerd Hoffmann break; 50589eb147cSGerd Hoffmann case 0x0a: 50689eb147cSGerd Hoffmann val = (s->fl_base_addr >> 16) & 0xffff; 50789eb147cSGerd Hoffmann break; 50889eb147cSGerd Hoffmann case 0x0c: 50989eb147cSGerd Hoffmann val = s->sof_timing; 51089eb147cSGerd Hoffmann break; 511f1ae32a1SGerd Hoffmann case 0x10 ... 0x1f: 512f1ae32a1SGerd Hoffmann { 513f1ae32a1SGerd Hoffmann UHCIPort *port; 514f1ae32a1SGerd Hoffmann int n; 515f1ae32a1SGerd Hoffmann n = (addr >> 1) & 7; 516f1ae32a1SGerd Hoffmann if (n >= NB_PORTS) 517f1ae32a1SGerd Hoffmann goto read_default; 518f1ae32a1SGerd Hoffmann port = &s->ports[n]; 519f1ae32a1SGerd Hoffmann val = port->ctrl; 520f1ae32a1SGerd Hoffmann } 521f1ae32a1SGerd Hoffmann break; 522f1ae32a1SGerd Hoffmann default: 523f1ae32a1SGerd Hoffmann read_default: 524f1ae32a1SGerd Hoffmann val = 0xff7f; /* disabled port */ 525f1ae32a1SGerd Hoffmann break; 526f1ae32a1SGerd Hoffmann } 527f1ae32a1SGerd Hoffmann 52850dcc0f8SGerd Hoffmann trace_usb_uhci_mmio_readw(addr, val); 529f1ae32a1SGerd Hoffmann 530f1ae32a1SGerd Hoffmann return val; 531f1ae32a1SGerd Hoffmann } 532f1ae32a1SGerd Hoffmann 533f1ae32a1SGerd Hoffmann /* signal resume if controller suspended */ 534f1ae32a1SGerd Hoffmann static void uhci_resume (void *opaque) 535f1ae32a1SGerd Hoffmann { 536f1ae32a1SGerd Hoffmann UHCIState *s = (UHCIState *)opaque; 537f1ae32a1SGerd Hoffmann 538f1ae32a1SGerd Hoffmann if (!s) 539f1ae32a1SGerd Hoffmann return; 540f1ae32a1SGerd Hoffmann 541f1ae32a1SGerd Hoffmann if (s->cmd & UHCI_CMD_EGSM) { 542f1ae32a1SGerd Hoffmann s->cmd |= UHCI_CMD_FGR; 543f1ae32a1SGerd Hoffmann s->status |= UHCI_STS_RD; 544f1ae32a1SGerd Hoffmann uhci_update_irq(s); 545f1ae32a1SGerd Hoffmann } 546f1ae32a1SGerd Hoffmann } 547f1ae32a1SGerd Hoffmann 548f1ae32a1SGerd Hoffmann static void uhci_attach(USBPort *port1) 549f1ae32a1SGerd Hoffmann { 550f1ae32a1SGerd Hoffmann UHCIState *s = port1->opaque; 551f1ae32a1SGerd Hoffmann UHCIPort *port = &s->ports[port1->index]; 552f1ae32a1SGerd Hoffmann 553f1ae32a1SGerd Hoffmann /* set connect status */ 554f1ae32a1SGerd Hoffmann port->ctrl |= UHCI_PORT_CCS | UHCI_PORT_CSC; 555f1ae32a1SGerd Hoffmann 556f1ae32a1SGerd Hoffmann /* update speed */ 557f1ae32a1SGerd Hoffmann if (port->port.dev->speed == USB_SPEED_LOW) { 558f1ae32a1SGerd Hoffmann port->ctrl |= UHCI_PORT_LSDA; 559f1ae32a1SGerd Hoffmann } else { 560f1ae32a1SGerd Hoffmann port->ctrl &= ~UHCI_PORT_LSDA; 561f1ae32a1SGerd Hoffmann } 562f1ae32a1SGerd Hoffmann 563f1ae32a1SGerd Hoffmann uhci_resume(s); 564f1ae32a1SGerd Hoffmann } 565f1ae32a1SGerd Hoffmann 566f1ae32a1SGerd Hoffmann static void uhci_detach(USBPort *port1) 567f1ae32a1SGerd Hoffmann { 568f1ae32a1SGerd Hoffmann UHCIState *s = port1->opaque; 569f1ae32a1SGerd Hoffmann UHCIPort *port = &s->ports[port1->index]; 570f1ae32a1SGerd Hoffmann 571f1ae32a1SGerd Hoffmann uhci_async_cancel_device(s, port1->dev); 572f1ae32a1SGerd Hoffmann 573f1ae32a1SGerd Hoffmann /* set connect status */ 574f1ae32a1SGerd Hoffmann if (port->ctrl & UHCI_PORT_CCS) { 575f1ae32a1SGerd Hoffmann port->ctrl &= ~UHCI_PORT_CCS; 576f1ae32a1SGerd Hoffmann port->ctrl |= UHCI_PORT_CSC; 577f1ae32a1SGerd Hoffmann } 578f1ae32a1SGerd Hoffmann /* disable port */ 579f1ae32a1SGerd Hoffmann if (port->ctrl & UHCI_PORT_EN) { 580f1ae32a1SGerd Hoffmann port->ctrl &= ~UHCI_PORT_EN; 581f1ae32a1SGerd Hoffmann port->ctrl |= UHCI_PORT_ENC; 582f1ae32a1SGerd Hoffmann } 583f1ae32a1SGerd Hoffmann 584f1ae32a1SGerd Hoffmann uhci_resume(s); 585f1ae32a1SGerd Hoffmann } 586f1ae32a1SGerd Hoffmann 587f1ae32a1SGerd Hoffmann static void uhci_child_detach(USBPort *port1, USBDevice *child) 588f1ae32a1SGerd Hoffmann { 589f1ae32a1SGerd Hoffmann UHCIState *s = port1->opaque; 590f1ae32a1SGerd Hoffmann 591f1ae32a1SGerd Hoffmann uhci_async_cancel_device(s, child); 592f1ae32a1SGerd Hoffmann } 593f1ae32a1SGerd Hoffmann 594f1ae32a1SGerd Hoffmann static void uhci_wakeup(USBPort *port1) 595f1ae32a1SGerd Hoffmann { 596f1ae32a1SGerd Hoffmann UHCIState *s = port1->opaque; 597f1ae32a1SGerd Hoffmann UHCIPort *port = &s->ports[port1->index]; 598f1ae32a1SGerd Hoffmann 599f1ae32a1SGerd Hoffmann if (port->ctrl & UHCI_PORT_SUSPEND && !(port->ctrl & UHCI_PORT_RD)) { 600f1ae32a1SGerd Hoffmann port->ctrl |= UHCI_PORT_RD; 601f1ae32a1SGerd Hoffmann uhci_resume(s); 602f1ae32a1SGerd Hoffmann } 603f1ae32a1SGerd Hoffmann } 604f1ae32a1SGerd Hoffmann 605f1ae32a1SGerd Hoffmann static USBDevice *uhci_find_device(UHCIState *s, uint8_t addr) 606f1ae32a1SGerd Hoffmann { 607f1ae32a1SGerd Hoffmann USBDevice *dev; 608f1ae32a1SGerd Hoffmann int i; 609f1ae32a1SGerd Hoffmann 610f1ae32a1SGerd Hoffmann for (i = 0; i < NB_PORTS; i++) { 611f1ae32a1SGerd Hoffmann UHCIPort *port = &s->ports[i]; 612f1ae32a1SGerd Hoffmann if (!(port->ctrl & UHCI_PORT_EN)) { 613f1ae32a1SGerd Hoffmann continue; 614f1ae32a1SGerd Hoffmann } 615f1ae32a1SGerd Hoffmann dev = usb_find_device(&port->port, addr); 616f1ae32a1SGerd Hoffmann if (dev != NULL) { 617f1ae32a1SGerd Hoffmann return dev; 618f1ae32a1SGerd Hoffmann } 619f1ae32a1SGerd Hoffmann } 620f1ae32a1SGerd Hoffmann return NULL; 621f1ae32a1SGerd Hoffmann } 622f1ae32a1SGerd Hoffmann 623963a68b5SHans de Goede static void uhci_read_td(UHCIState *s, UHCI_TD *td, uint32_t link) 624963a68b5SHans de Goede { 625963a68b5SHans de Goede pci_dma_read(&s->dev, link & ~0xf, td, sizeof(*td)); 626963a68b5SHans de Goede le32_to_cpus(&td->link); 627963a68b5SHans de Goede le32_to_cpus(&td->ctrl); 628963a68b5SHans de Goede le32_to_cpus(&td->token); 629963a68b5SHans de Goede le32_to_cpus(&td->buffer); 630963a68b5SHans de Goede } 631963a68b5SHans de Goede 632faccca00SHans de Goede static int uhci_handle_td_error(UHCIState *s, UHCI_TD *td, uint32_t td_addr, 633faccca00SHans de Goede int status, uint32_t *int_mask) 634faccca00SHans de Goede { 635faccca00SHans de Goede uint32_t queue_token = uhci_queue_token(td); 636faccca00SHans de Goede int ret; 637faccca00SHans de Goede 638faccca00SHans de Goede switch (status) { 639faccca00SHans de Goede case USB_RET_NAK: 640faccca00SHans de Goede td->ctrl |= TD_CTRL_NAK; 641faccca00SHans de Goede return TD_RESULT_NEXT_QH; 642faccca00SHans de Goede 643faccca00SHans de Goede case USB_RET_STALL: 644faccca00SHans de Goede td->ctrl |= TD_CTRL_STALL; 645faccca00SHans de Goede trace_usb_uhci_packet_complete_stall(queue_token, td_addr); 646faccca00SHans de Goede ret = TD_RESULT_NEXT_QH; 647faccca00SHans de Goede break; 648faccca00SHans de Goede 649faccca00SHans de Goede case USB_RET_BABBLE: 650faccca00SHans de Goede td->ctrl |= TD_CTRL_BABBLE | TD_CTRL_STALL; 651faccca00SHans de Goede /* frame interrupted */ 652faccca00SHans de Goede trace_usb_uhci_packet_complete_babble(queue_token, td_addr); 653faccca00SHans de Goede ret = TD_RESULT_STOP_FRAME; 654faccca00SHans de Goede break; 655faccca00SHans de Goede 656faccca00SHans de Goede case USB_RET_IOERROR: 657faccca00SHans de Goede case USB_RET_NODEV: 658faccca00SHans de Goede default: 659faccca00SHans de Goede td->ctrl |= TD_CTRL_TIMEOUT; 660faccca00SHans de Goede td->ctrl &= ~(3 << TD_CTRL_ERROR_SHIFT); 661faccca00SHans de Goede trace_usb_uhci_packet_complete_error(queue_token, td_addr); 662faccca00SHans de Goede ret = TD_RESULT_NEXT_QH; 663faccca00SHans de Goede break; 664faccca00SHans de Goede } 665faccca00SHans de Goede 666faccca00SHans de Goede td->ctrl &= ~TD_CTRL_ACTIVE; 667faccca00SHans de Goede s->status |= UHCI_STS_USBERR; 668faccca00SHans de Goede if (td->ctrl & TD_CTRL_IOC) { 669faccca00SHans de Goede *int_mask |= 0x01; 670faccca00SHans de Goede } 671faccca00SHans de Goede uhci_update_irq(s); 672faccca00SHans de Goede return ret; 673faccca00SHans de Goede } 674faccca00SHans de Goede 675f1ae32a1SGerd Hoffmann static int uhci_complete_td(UHCIState *s, UHCI_TD *td, UHCIAsync *async, uint32_t *int_mask) 676f1ae32a1SGerd Hoffmann { 6779a77a0f5SHans de Goede int len = 0, max_len; 678f1ae32a1SGerd Hoffmann uint8_t pid; 679f1ae32a1SGerd Hoffmann 680f1ae32a1SGerd Hoffmann max_len = ((td->token >> 21) + 1) & 0x7ff; 681f1ae32a1SGerd Hoffmann pid = td->token & 0xff; 682f1ae32a1SGerd Hoffmann 683f1ae32a1SGerd Hoffmann if (td->ctrl & TD_CTRL_IOS) 684f1ae32a1SGerd Hoffmann td->ctrl &= ~TD_CTRL_ACTIVE; 685f1ae32a1SGerd Hoffmann 6869a77a0f5SHans de Goede if (async->packet.status != USB_RET_SUCCESS) { 6879a77a0f5SHans de Goede return uhci_handle_td_error(s, td, async->td_addr, 6889a77a0f5SHans de Goede async->packet.status, int_mask); 689faccca00SHans de Goede } 690f1ae32a1SGerd Hoffmann 6919a77a0f5SHans de Goede len = async->packet.actual_length; 692f1ae32a1SGerd Hoffmann td->ctrl = (td->ctrl & ~0x7ff) | ((len - 1) & 0x7ff); 693f1ae32a1SGerd Hoffmann 694f1ae32a1SGerd Hoffmann /* The NAK bit may have been set by a previous frame, so clear it 695f1ae32a1SGerd Hoffmann here. The docs are somewhat unclear, but win2k relies on this 696f1ae32a1SGerd Hoffmann behavior. */ 697f1ae32a1SGerd Hoffmann td->ctrl &= ~(TD_CTRL_ACTIVE | TD_CTRL_NAK); 698f1ae32a1SGerd Hoffmann if (td->ctrl & TD_CTRL_IOC) 699f1ae32a1SGerd Hoffmann *int_mask |= 0x01; 700f1ae32a1SGerd Hoffmann 701f1ae32a1SGerd Hoffmann if (pid == USB_TOKEN_IN) { 7029822261cSHans de Goede pci_dma_write(&s->dev, td->buffer, async->buf, len); 703f1ae32a1SGerd Hoffmann if ((td->ctrl & TD_CTRL_SPD) && len < max_len) { 704f1ae32a1SGerd Hoffmann *int_mask |= 0x02; 705f1ae32a1SGerd Hoffmann /* short packet: do not update QH */ 70650dcc0f8SGerd Hoffmann trace_usb_uhci_packet_complete_shortxfer(async->queue->token, 7071f250cc7SHans de Goede async->td_addr); 70860e1b2a6SGerd Hoffmann return TD_RESULT_NEXT_QH; 709f1ae32a1SGerd Hoffmann } 710f1ae32a1SGerd Hoffmann } 711f1ae32a1SGerd Hoffmann 712f1ae32a1SGerd Hoffmann /* success */ 7131f250cc7SHans de Goede trace_usb_uhci_packet_complete_success(async->queue->token, 7141f250cc7SHans de Goede async->td_addr); 71560e1b2a6SGerd Hoffmann return TD_RESULT_COMPLETE; 716f1ae32a1SGerd Hoffmann } 717f1ae32a1SGerd Hoffmann 71866a08cbeSHans de Goede static int uhci_handle_td(UHCIState *s, UHCIQueue *q, uint32_t qh_addr, 719a4f30cd7SHans de Goede UHCI_TD *td, uint32_t td_addr, uint32_t *int_mask) 720f1ae32a1SGerd Hoffmann { 7219a77a0f5SHans de Goede int ret, max_len; 7226ba43f1fSHans de Goede bool spd; 723a4f30cd7SHans de Goede bool queuing = (q != NULL); 72411d15e40SHans de Goede uint8_t pid = td->token & 0xff; 7255f77e06bSGonglei UHCIAsync *async; 7268c75a899SHans de Goede 7275f77e06bSGonglei async = uhci_async_find_td(s, td_addr); 7288c75a899SHans de Goede if (async) { 7298c75a899SHans de Goede if (uhci_queue_verify(async->queue, qh_addr, td, td_addr, queuing)) { 7308c75a899SHans de Goede assert(q == NULL || q == async->queue); 7318c75a899SHans de Goede q = async->queue; 7328c75a899SHans de Goede } else { 7338c75a899SHans de Goede uhci_queue_free(async->queue, "guest re-used pending td"); 7348c75a899SHans de Goede async = NULL; 7358c75a899SHans de Goede } 7368c75a899SHans de Goede } 737f1ae32a1SGerd Hoffmann 73866a08cbeSHans de Goede if (q == NULL) { 73966a08cbeSHans de Goede q = uhci_queue_find(s, td); 74066a08cbeSHans de Goede if (q && !uhci_queue_verify(q, qh_addr, td, td_addr, queuing)) { 74166a08cbeSHans de Goede uhci_queue_free(q, "guest re-used qh"); 74266a08cbeSHans de Goede q = NULL; 74366a08cbeSHans de Goede } 74466a08cbeSHans de Goede } 74566a08cbeSHans de Goede 7463905097eSHans de Goede if (q) { 747475443cfSHans de Goede q->valid = QH_VALID; 7483905097eSHans de Goede } 7493905097eSHans de Goede 750f1ae32a1SGerd Hoffmann /* Is active ? */ 751883bca77SHans de Goede if (!(td->ctrl & TD_CTRL_ACTIVE)) { 752420ca987SHans de Goede if (async) { 753420ca987SHans de Goede /* Guest marked a pending td non-active, cancel the queue */ 754420ca987SHans de Goede uhci_queue_free(async->queue, "pending td non-active"); 755420ca987SHans de Goede } 756883bca77SHans de Goede /* 757883bca77SHans de Goede * ehci11d spec page 22: "Even if the Active bit in the TD is already 758883bca77SHans de Goede * cleared when the TD is fetched ... an IOC interrupt is generated" 759883bca77SHans de Goede */ 760883bca77SHans de Goede if (td->ctrl & TD_CTRL_IOC) { 761883bca77SHans de Goede *int_mask |= 0x01; 762883bca77SHans de Goede } 76360e1b2a6SGerd Hoffmann return TD_RESULT_NEXT_QH; 764883bca77SHans de Goede } 765f1ae32a1SGerd Hoffmann 766f419a626SGerd Hoffmann switch (pid) { 767f419a626SGerd Hoffmann case USB_TOKEN_OUT: 768f419a626SGerd Hoffmann case USB_TOKEN_SETUP: 769f419a626SGerd Hoffmann case USB_TOKEN_IN: 770f419a626SGerd Hoffmann break; 771f419a626SGerd Hoffmann default: 772f419a626SGerd Hoffmann /* invalid pid : frame interrupted */ 773f419a626SGerd Hoffmann s->status |= UHCI_STS_HCPERR; 774f419a626SGerd Hoffmann s->cmd &= ~UHCI_CMD_RS; 775f419a626SGerd Hoffmann uhci_update_irq(s); 776f419a626SGerd Hoffmann return TD_RESULT_STOP_FRAME; 777f419a626SGerd Hoffmann } 778f419a626SGerd Hoffmann 779f1ae32a1SGerd Hoffmann if (async) { 780ee008ba6SGerd Hoffmann if (queuing) { 781ee008ba6SGerd Hoffmann /* we are busy filling the queue, we are not prepared 782ee008ba6SGerd Hoffmann to consume completed packages then, just leave them 783ee008ba6SGerd Hoffmann in async state */ 784ee008ba6SGerd Hoffmann return TD_RESULT_ASYNC_CONT; 785ee008ba6SGerd Hoffmann } 7868928c9c4SHans de Goede if (!async->done) { 7878928c9c4SHans de Goede UHCI_TD last_td; 788eae3eb3eSPaolo Bonzini UHCIAsync *last = QTAILQ_LAST(&async->queue->asyncs); 7898928c9c4SHans de Goede /* 7908928c9c4SHans de Goede * While we are waiting for the current td to complete, the guest 7918928c9c4SHans de Goede * may have added more tds to the queue. Note we re-read the td 7928928c9c4SHans de Goede * rather then caching it, as we want to see guest made changes! 7938928c9c4SHans de Goede */ 7948928c9c4SHans de Goede uhci_read_td(s, &last_td, last->td_addr); 7958928c9c4SHans de Goede uhci_queue_fill(async->queue, &last_td); 796f1ae32a1SGerd Hoffmann 7978928c9c4SHans de Goede return TD_RESULT_ASYNC_CONT; 7988928c9c4SHans de Goede } 799f1ae32a1SGerd Hoffmann uhci_async_unlink(async); 800f1ae32a1SGerd Hoffmann goto done; 801f1ae32a1SGerd Hoffmann } 802f1ae32a1SGerd Hoffmann 80388793816SHans de Goede if (s->completions_only) { 80488793816SHans de Goede return TD_RESULT_ASYNC_CONT; 80588793816SHans de Goede } 80688793816SHans de Goede 807f1ae32a1SGerd Hoffmann /* Allocate new packet */ 808a4f30cd7SHans de Goede if (q == NULL) { 809ff668537SLiam Merwick USBDevice *dev; 810ff668537SLiam Merwick USBEndpoint *ep; 8117f102ebeSHans de Goede 812ff668537SLiam Merwick dev = uhci_find_device(s, (td->token >> 8) & 0x7f); 813ff668537SLiam Merwick if (dev == NULL) { 8147f102ebeSHans de Goede return uhci_handle_td_error(s, td, td_addr, USB_RET_NODEV, 8157f102ebeSHans de Goede int_mask); 8167f102ebeSHans de Goede } 817ff668537SLiam Merwick ep = usb_ep_get(dev, pid, (td->token >> 15) & 0xf); 81866a08cbeSHans de Goede q = uhci_queue_new(s, qh_addr, td, ep); 819a4f30cd7SHans de Goede } 820a4f30cd7SHans de Goede async = uhci_async_alloc(q, td_addr); 821f1ae32a1SGerd Hoffmann 822f1ae32a1SGerd Hoffmann max_len = ((td->token >> 21) + 1) & 0x7ff; 8236ba43f1fSHans de Goede spd = (pid == USB_TOKEN_IN && (td->ctrl & TD_CTRL_SPD) != 0); 8248550a02dSGerd Hoffmann usb_packet_setup(&async->packet, pid, q->ep, 0, td_addr, spd, 825a6fb2ddbSHans de Goede (td->ctrl & TD_CTRL_IOC) != 0); 8269822261cSHans de Goede if (max_len <= sizeof(async->static_buf)) { 8279822261cSHans de Goede async->buf = async->static_buf; 8289822261cSHans de Goede } else { 8299822261cSHans de Goede async->buf = g_malloc(max_len); 8309822261cSHans de Goede } 8319822261cSHans de Goede usb_packet_addbuf(&async->packet, async->buf, max_len); 832f1ae32a1SGerd Hoffmann 833f1ae32a1SGerd Hoffmann switch(pid) { 834f1ae32a1SGerd Hoffmann case USB_TOKEN_OUT: 835f1ae32a1SGerd Hoffmann case USB_TOKEN_SETUP: 8369822261cSHans de Goede pci_dma_read(&s->dev, td->buffer, async->buf, max_len); 8379a77a0f5SHans de Goede usb_handle_packet(q->ep->dev, &async->packet); 8389a77a0f5SHans de Goede if (async->packet.status == USB_RET_SUCCESS) { 8399a77a0f5SHans de Goede async->packet.actual_length = max_len; 8409a77a0f5SHans de Goede } 841f1ae32a1SGerd Hoffmann break; 842f1ae32a1SGerd Hoffmann 843f1ae32a1SGerd Hoffmann case USB_TOKEN_IN: 8449a77a0f5SHans de Goede usb_handle_packet(q->ep->dev, &async->packet); 845f1ae32a1SGerd Hoffmann break; 846f1ae32a1SGerd Hoffmann 847f1ae32a1SGerd Hoffmann default: 8485f77e06bSGonglei abort(); /* Never to execute */ 849f1ae32a1SGerd Hoffmann } 850f1ae32a1SGerd Hoffmann 8519a77a0f5SHans de Goede if (async->packet.status == USB_RET_ASYNC) { 852f1ae32a1SGerd Hoffmann uhci_async_link(async); 853a4f30cd7SHans de Goede if (!queuing) { 85411d15e40SHans de Goede uhci_queue_fill(q, td); 855a4f30cd7SHans de Goede } 8564efe4ef3SGerd Hoffmann return TD_RESULT_ASYNC_START; 857f1ae32a1SGerd Hoffmann } 858f1ae32a1SGerd Hoffmann 859f1ae32a1SGerd Hoffmann done: 8609a77a0f5SHans de Goede ret = uhci_complete_td(s, td, async, int_mask); 861f1ae32a1SGerd Hoffmann uhci_async_free(async); 8629a77a0f5SHans de Goede return ret; 863f1ae32a1SGerd Hoffmann } 864f1ae32a1SGerd Hoffmann 865f1ae32a1SGerd Hoffmann static void uhci_async_complete(USBPort *port, USBPacket *packet) 866f1ae32a1SGerd Hoffmann { 867f1ae32a1SGerd Hoffmann UHCIAsync *async = container_of(packet, UHCIAsync, packet); 868f1ae32a1SGerd Hoffmann UHCIState *s = async->queue->uhci; 869f1ae32a1SGerd Hoffmann 8709a77a0f5SHans de Goede if (packet->status == USB_RET_REMOVE_FROM_QUEUE) { 8710cae7b1aSHans de Goede uhci_async_cancel(async); 8720cae7b1aSHans de Goede return; 8730cae7b1aSHans de Goede } 8740cae7b1aSHans de Goede 875f1ae32a1SGerd Hoffmann async->done = 1; 87688793816SHans de Goede /* Force processing of this packet *now*, needed for migration */ 87788793816SHans de Goede s->completions_only = true; 8789a16c595SGerd Hoffmann qemu_bh_schedule(s->bh); 8799a16c595SGerd Hoffmann } 880f1ae32a1SGerd Hoffmann 881f1ae32a1SGerd Hoffmann static int is_valid(uint32_t link) 882f1ae32a1SGerd Hoffmann { 883f1ae32a1SGerd Hoffmann return (link & 1) == 0; 884f1ae32a1SGerd Hoffmann } 885f1ae32a1SGerd Hoffmann 886f1ae32a1SGerd Hoffmann static int is_qh(uint32_t link) 887f1ae32a1SGerd Hoffmann { 888f1ae32a1SGerd Hoffmann return (link & 2) != 0; 889f1ae32a1SGerd Hoffmann } 890f1ae32a1SGerd Hoffmann 891f1ae32a1SGerd Hoffmann static int depth_first(uint32_t link) 892f1ae32a1SGerd Hoffmann { 893f1ae32a1SGerd Hoffmann return (link & 4) != 0; 894f1ae32a1SGerd Hoffmann } 895f1ae32a1SGerd Hoffmann 896f1ae32a1SGerd Hoffmann /* QH DB used for detecting QH loops */ 897f1ae32a1SGerd Hoffmann #define UHCI_MAX_QUEUES 128 898f1ae32a1SGerd Hoffmann typedef struct { 899f1ae32a1SGerd Hoffmann uint32_t addr[UHCI_MAX_QUEUES]; 900f1ae32a1SGerd Hoffmann int count; 901f1ae32a1SGerd Hoffmann } QhDb; 902f1ae32a1SGerd Hoffmann 903f1ae32a1SGerd Hoffmann static void qhdb_reset(QhDb *db) 904f1ae32a1SGerd Hoffmann { 905f1ae32a1SGerd Hoffmann db->count = 0; 906f1ae32a1SGerd Hoffmann } 907f1ae32a1SGerd Hoffmann 908f1ae32a1SGerd Hoffmann /* Add QH to DB. Returns 1 if already present or DB is full. */ 909f1ae32a1SGerd Hoffmann static int qhdb_insert(QhDb *db, uint32_t addr) 910f1ae32a1SGerd Hoffmann { 911f1ae32a1SGerd Hoffmann int i; 912f1ae32a1SGerd Hoffmann for (i = 0; i < db->count; i++) 913f1ae32a1SGerd Hoffmann if (db->addr[i] == addr) 914f1ae32a1SGerd Hoffmann return 1; 915f1ae32a1SGerd Hoffmann 916f1ae32a1SGerd Hoffmann if (db->count >= UHCI_MAX_QUEUES) 917f1ae32a1SGerd Hoffmann return 1; 918f1ae32a1SGerd Hoffmann 919f1ae32a1SGerd Hoffmann db->addr[db->count++] = addr; 920f1ae32a1SGerd Hoffmann return 0; 921f1ae32a1SGerd Hoffmann } 922f1ae32a1SGerd Hoffmann 92311d15e40SHans de Goede static void uhci_queue_fill(UHCIQueue *q, UHCI_TD *td) 924f1ae32a1SGerd Hoffmann { 925f1ae32a1SGerd Hoffmann uint32_t int_mask = 0; 926f1ae32a1SGerd Hoffmann uint32_t plink = td->link; 927f1ae32a1SGerd Hoffmann UHCI_TD ptd; 928f1ae32a1SGerd Hoffmann int ret; 929f1ae32a1SGerd Hoffmann 9306ba43f1fSHans de Goede while (is_valid(plink)) { 931a4f30cd7SHans de Goede uhci_read_td(q->uhci, &ptd, plink); 932f1ae32a1SGerd Hoffmann if (!(ptd.ctrl & TD_CTRL_ACTIVE)) { 933f1ae32a1SGerd Hoffmann break; 934f1ae32a1SGerd Hoffmann } 935a4f30cd7SHans de Goede if (uhci_queue_token(&ptd) != q->token) { 936f1ae32a1SGerd Hoffmann break; 937f1ae32a1SGerd Hoffmann } 93850dcc0f8SGerd Hoffmann trace_usb_uhci_td_queue(plink & ~0xf, ptd.ctrl, ptd.token); 93966a08cbeSHans de Goede ret = uhci_handle_td(q->uhci, q, q->qh_addr, &ptd, plink, &int_mask); 94052b0fecdSGerd Hoffmann if (ret == TD_RESULT_ASYNC_CONT) { 94152b0fecdSGerd Hoffmann break; 94252b0fecdSGerd Hoffmann } 9434efe4ef3SGerd Hoffmann assert(ret == TD_RESULT_ASYNC_START); 944f1ae32a1SGerd Hoffmann assert(int_mask == 0); 945f1ae32a1SGerd Hoffmann plink = ptd.link; 946f1ae32a1SGerd Hoffmann } 94711d15e40SHans de Goede usb_device_flush_ep_queue(q->ep->dev, q->ep); 948f1ae32a1SGerd Hoffmann } 949f1ae32a1SGerd Hoffmann 950f1ae32a1SGerd Hoffmann static void uhci_process_frame(UHCIState *s) 951f1ae32a1SGerd Hoffmann { 952f1ae32a1SGerd Hoffmann uint32_t frame_addr, link, old_td_ctrl, val, int_mask; 9534aed20e2SGerd Hoffmann uint32_t curr_qh, td_count = 0; 954f1ae32a1SGerd Hoffmann int cnt, ret; 955f1ae32a1SGerd Hoffmann UHCI_TD td; 956f1ae32a1SGerd Hoffmann UHCI_QH qh; 957f1ae32a1SGerd Hoffmann QhDb qhdb; 958f1ae32a1SGerd Hoffmann 959f1ae32a1SGerd Hoffmann frame_addr = s->fl_base_addr + ((s->frnum & 0x3ff) << 2); 960f1ae32a1SGerd Hoffmann 961f1ae32a1SGerd Hoffmann pci_dma_read(&s->dev, frame_addr, &link, 4); 962f1ae32a1SGerd Hoffmann le32_to_cpus(&link); 963f1ae32a1SGerd Hoffmann 964f1ae32a1SGerd Hoffmann int_mask = 0; 965f1ae32a1SGerd Hoffmann curr_qh = 0; 966f1ae32a1SGerd Hoffmann 967f1ae32a1SGerd Hoffmann qhdb_reset(&qhdb); 968f1ae32a1SGerd Hoffmann 969f1ae32a1SGerd Hoffmann for (cnt = FRAME_MAX_LOOPS; is_valid(link) && cnt; cnt--) { 97088793816SHans de Goede if (!s->completions_only && s->frame_bytes >= s->frame_bandwidth) { 9714aed20e2SGerd Hoffmann /* We've reached the usb 1.1 bandwidth, which is 9724aed20e2SGerd Hoffmann 1280 bytes/frame, stop processing */ 9734aed20e2SGerd Hoffmann trace_usb_uhci_frame_stop_bandwidth(); 9744aed20e2SGerd Hoffmann break; 9754aed20e2SGerd Hoffmann } 976f1ae32a1SGerd Hoffmann if (is_qh(link)) { 977f1ae32a1SGerd Hoffmann /* QH */ 97850dcc0f8SGerd Hoffmann trace_usb_uhci_qh_load(link & ~0xf); 979f1ae32a1SGerd Hoffmann 980f1ae32a1SGerd Hoffmann if (qhdb_insert(&qhdb, link)) { 981f1ae32a1SGerd Hoffmann /* 982f1ae32a1SGerd Hoffmann * We're going in circles. Which is not a bug because 983f1ae32a1SGerd Hoffmann * HCD is allowed to do that as part of the BW management. 984f1ae32a1SGerd Hoffmann * 9854aed20e2SGerd Hoffmann * Stop processing here if no transaction has been done 9864aed20e2SGerd Hoffmann * since we've been here last time. 987f1ae32a1SGerd Hoffmann */ 988f1ae32a1SGerd Hoffmann if (td_count == 0) { 98950dcc0f8SGerd Hoffmann trace_usb_uhci_frame_loop_stop_idle(); 990f1ae32a1SGerd Hoffmann break; 991f1ae32a1SGerd Hoffmann } else { 99250dcc0f8SGerd Hoffmann trace_usb_uhci_frame_loop_continue(); 993f1ae32a1SGerd Hoffmann td_count = 0; 994f1ae32a1SGerd Hoffmann qhdb_reset(&qhdb); 995f1ae32a1SGerd Hoffmann qhdb_insert(&qhdb, link); 996f1ae32a1SGerd Hoffmann } 997f1ae32a1SGerd Hoffmann } 998f1ae32a1SGerd Hoffmann 999f1ae32a1SGerd Hoffmann pci_dma_read(&s->dev, link & ~0xf, &qh, sizeof(qh)); 1000f1ae32a1SGerd Hoffmann le32_to_cpus(&qh.link); 1001f1ae32a1SGerd Hoffmann le32_to_cpus(&qh.el_link); 1002f1ae32a1SGerd Hoffmann 1003f1ae32a1SGerd Hoffmann if (!is_valid(qh.el_link)) { 1004f1ae32a1SGerd Hoffmann /* QH w/o elements */ 1005f1ae32a1SGerd Hoffmann curr_qh = 0; 1006f1ae32a1SGerd Hoffmann link = qh.link; 1007f1ae32a1SGerd Hoffmann } else { 1008f1ae32a1SGerd Hoffmann /* QH with elements */ 1009f1ae32a1SGerd Hoffmann curr_qh = link; 1010f1ae32a1SGerd Hoffmann link = qh.el_link; 1011f1ae32a1SGerd Hoffmann } 1012f1ae32a1SGerd Hoffmann continue; 1013f1ae32a1SGerd Hoffmann } 1014f1ae32a1SGerd Hoffmann 1015f1ae32a1SGerd Hoffmann /* TD */ 1016963a68b5SHans de Goede uhci_read_td(s, &td, link); 101750dcc0f8SGerd Hoffmann trace_usb_uhci_td_load(curr_qh & ~0xf, link & ~0xf, td.ctrl, td.token); 1018f1ae32a1SGerd Hoffmann 1019f1ae32a1SGerd Hoffmann old_td_ctrl = td.ctrl; 102066a08cbeSHans de Goede ret = uhci_handle_td(s, NULL, curr_qh, &td, link, &int_mask); 1021f1ae32a1SGerd Hoffmann if (old_td_ctrl != td.ctrl) { 1022f1ae32a1SGerd Hoffmann /* update the status bits of the TD */ 1023f1ae32a1SGerd Hoffmann val = cpu_to_le32(td.ctrl); 1024f1ae32a1SGerd Hoffmann pci_dma_write(&s->dev, (link & ~0xf) + 4, &val, sizeof(val)); 1025f1ae32a1SGerd Hoffmann } 1026f1ae32a1SGerd Hoffmann 1027f1ae32a1SGerd Hoffmann switch (ret) { 102860e1b2a6SGerd Hoffmann case TD_RESULT_STOP_FRAME: /* interrupted frame */ 1029f1ae32a1SGerd Hoffmann goto out; 1030f1ae32a1SGerd Hoffmann 103160e1b2a6SGerd Hoffmann case TD_RESULT_NEXT_QH: 10324efe4ef3SGerd Hoffmann case TD_RESULT_ASYNC_CONT: 103350dcc0f8SGerd Hoffmann trace_usb_uhci_td_nextqh(curr_qh & ~0xf, link & ~0xf); 1034f1ae32a1SGerd Hoffmann link = curr_qh ? qh.link : td.link; 1035f1ae32a1SGerd Hoffmann continue; 1036f1ae32a1SGerd Hoffmann 10374efe4ef3SGerd Hoffmann case TD_RESULT_ASYNC_START: 103850dcc0f8SGerd Hoffmann trace_usb_uhci_td_async(curr_qh & ~0xf, link & ~0xf); 1039f1ae32a1SGerd Hoffmann link = curr_qh ? qh.link : td.link; 1040f1ae32a1SGerd Hoffmann continue; 1041f1ae32a1SGerd Hoffmann 104260e1b2a6SGerd Hoffmann case TD_RESULT_COMPLETE: 104350dcc0f8SGerd Hoffmann trace_usb_uhci_td_complete(curr_qh & ~0xf, link & ~0xf); 1044f1ae32a1SGerd Hoffmann link = td.link; 1045f1ae32a1SGerd Hoffmann td_count++; 10464aed20e2SGerd Hoffmann s->frame_bytes += (td.ctrl & 0x7ff) + 1; 1047f1ae32a1SGerd Hoffmann 1048f1ae32a1SGerd Hoffmann if (curr_qh) { 1049f1ae32a1SGerd Hoffmann /* update QH element link */ 1050f1ae32a1SGerd Hoffmann qh.el_link = link; 1051f1ae32a1SGerd Hoffmann val = cpu_to_le32(qh.el_link); 1052f1ae32a1SGerd Hoffmann pci_dma_write(&s->dev, (curr_qh & ~0xf) + 4, &val, sizeof(val)); 1053f1ae32a1SGerd Hoffmann 1054f1ae32a1SGerd Hoffmann if (!depth_first(link)) { 1055f1ae32a1SGerd Hoffmann /* done with this QH */ 1056f1ae32a1SGerd Hoffmann curr_qh = 0; 1057f1ae32a1SGerd Hoffmann link = qh.link; 1058f1ae32a1SGerd Hoffmann } 1059f1ae32a1SGerd Hoffmann } 1060f1ae32a1SGerd Hoffmann break; 1061f1ae32a1SGerd Hoffmann 1062f1ae32a1SGerd Hoffmann default: 1063f1ae32a1SGerd Hoffmann assert(!"unknown return code"); 1064f1ae32a1SGerd Hoffmann } 1065f1ae32a1SGerd Hoffmann 1066f1ae32a1SGerd Hoffmann /* go to the next entry */ 1067f1ae32a1SGerd Hoffmann } 1068f1ae32a1SGerd Hoffmann 1069f1ae32a1SGerd Hoffmann out: 1070f1ae32a1SGerd Hoffmann s->pending_int_mask |= int_mask; 1071f1ae32a1SGerd Hoffmann } 1072f1ae32a1SGerd Hoffmann 10739a16c595SGerd Hoffmann static void uhci_bh(void *opaque) 10749a16c595SGerd Hoffmann { 10759a16c595SGerd Hoffmann UHCIState *s = opaque; 10769a16c595SGerd Hoffmann uhci_process_frame(s); 10779a16c595SGerd Hoffmann } 10789a16c595SGerd Hoffmann 1079f1ae32a1SGerd Hoffmann static void uhci_frame_timer(void *opaque) 1080f1ae32a1SGerd Hoffmann { 1081f1ae32a1SGerd Hoffmann UHCIState *s = opaque; 1082f8f48b69SHans de Goede uint64_t t_now, t_last_run; 1083f8f48b69SHans de Goede int i, frames; 108473bcb24dSRutuja Shah const uint64_t frame_t = NANOSECONDS_PER_SECOND / FRAME_TIMER_FREQ; 1085f1ae32a1SGerd Hoffmann 108688793816SHans de Goede s->completions_only = false; 10879a16c595SGerd Hoffmann qemu_bh_cancel(s->bh); 1088f1ae32a1SGerd Hoffmann 1089f1ae32a1SGerd Hoffmann if (!(s->cmd & UHCI_CMD_RS)) { 1090f1ae32a1SGerd Hoffmann /* Full stop */ 109150dcc0f8SGerd Hoffmann trace_usb_uhci_schedule_stop(); 1092bc72ad67SAlex Bligh timer_del(s->frame_timer); 1093d9a528dbSGerd Hoffmann uhci_async_cancel_all(s); 1094f1ae32a1SGerd Hoffmann /* set hchalted bit in status - UHCI11D 2.1.2 */ 1095f1ae32a1SGerd Hoffmann s->status |= UHCI_STS_HCHALTED; 1096f1ae32a1SGerd Hoffmann return; 1097f1ae32a1SGerd Hoffmann } 1098f1ae32a1SGerd Hoffmann 1099f8f48b69SHans de Goede /* We still store expire_time in our state, for migration */ 1100f8f48b69SHans de Goede t_last_run = s->expire_time - frame_t; 1101bc72ad67SAlex Bligh t_now = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); 1102f8f48b69SHans de Goede 1103f8f48b69SHans de Goede /* Process up to MAX_FRAMES_PER_TICK frames */ 1104f8f48b69SHans de Goede frames = (t_now - t_last_run) / frame_t; 11059fdf7027SHans de Goede if (frames > s->maxframes) { 11069fdf7027SHans de Goede int skipped = frames - s->maxframes; 11079fdf7027SHans de Goede s->expire_time += skipped * frame_t; 11089fdf7027SHans de Goede s->frnum = (s->frnum + skipped) & 0x7ff; 11099fdf7027SHans de Goede frames -= skipped; 11109fdf7027SHans de Goede } 1111f8f48b69SHans de Goede if (frames > MAX_FRAMES_PER_TICK) { 1112f8f48b69SHans de Goede frames = MAX_FRAMES_PER_TICK; 1113f8f48b69SHans de Goede } 1114f8f48b69SHans de Goede 1115f8f48b69SHans de Goede for (i = 0; i < frames; i++) { 1116f8f48b69SHans de Goede s->frame_bytes = 0; 111750dcc0f8SGerd Hoffmann trace_usb_uhci_frame_start(s->frnum); 1118f1ae32a1SGerd Hoffmann uhci_async_validate_begin(s); 1119f1ae32a1SGerd Hoffmann uhci_process_frame(s); 1120f1ae32a1SGerd Hoffmann uhci_async_validate_end(s); 1121f8f48b69SHans de Goede /* The spec says frnum is the frame currently being processed, and 1122f8f48b69SHans de Goede * the guest must look at frnum - 1 on interrupt, so inc frnum now */ 1123719c130dSHans de Goede s->frnum = (s->frnum + 1) & 0x7ff; 1124f8f48b69SHans de Goede s->expire_time += frame_t; 1125f8f48b69SHans de Goede } 1126719c130dSHans de Goede 1127f8f48b69SHans de Goede /* Complete the previous frame(s) */ 1128719c130dSHans de Goede if (s->pending_int_mask) { 1129719c130dSHans de Goede s->status2 |= s->pending_int_mask; 1130719c130dSHans de Goede s->status |= UHCI_STS_USBINT; 1131719c130dSHans de Goede uhci_update_irq(s); 1132719c130dSHans de Goede } 1133719c130dSHans de Goede s->pending_int_mask = 0; 1134719c130dSHans de Goede 1135bc72ad67SAlex Bligh timer_mod(s->frame_timer, t_now + frame_t); 1136f1ae32a1SGerd Hoffmann } 1137f1ae32a1SGerd Hoffmann 1138f1ae32a1SGerd Hoffmann static const MemoryRegionOps uhci_ioport_ops = { 113989eb147cSGerd Hoffmann .read = uhci_port_read, 114089eb147cSGerd Hoffmann .write = uhci_port_write, 114189eb147cSGerd Hoffmann .valid.min_access_size = 1, 114289eb147cSGerd Hoffmann .valid.max_access_size = 4, 114389eb147cSGerd Hoffmann .impl.min_access_size = 2, 114489eb147cSGerd Hoffmann .impl.max_access_size = 2, 114589eb147cSGerd Hoffmann .endianness = DEVICE_LITTLE_ENDIAN, 1146f1ae32a1SGerd Hoffmann }; 1147f1ae32a1SGerd Hoffmann 1148f1ae32a1SGerd Hoffmann static USBPortOps uhci_port_ops = { 1149f1ae32a1SGerd Hoffmann .attach = uhci_attach, 1150f1ae32a1SGerd Hoffmann .detach = uhci_detach, 1151f1ae32a1SGerd Hoffmann .child_detach = uhci_child_detach, 1152f1ae32a1SGerd Hoffmann .wakeup = uhci_wakeup, 1153f1ae32a1SGerd Hoffmann .complete = uhci_async_complete, 1154f1ae32a1SGerd Hoffmann }; 1155f1ae32a1SGerd Hoffmann 1156f1ae32a1SGerd Hoffmann static USBBusOps uhci_bus_ops = { 1157f1ae32a1SGerd Hoffmann }; 1158f1ae32a1SGerd Hoffmann 11599a4e12a6SPhilippe Mathieu-Daudé void usb_uhci_common_realize(PCIDevice *dev, Error **errp) 1160f1ae32a1SGerd Hoffmann { 1161f4bbaaf5SMarkus Armbruster Error *err = NULL; 1162ce6ffeaeSPhilippe Mathieu-Daudé UHCIPCIDeviceClass *u = UHCI_GET_CLASS(dev); 116349184b62SGonglei UHCIState *s = UHCI(dev); 1164f1ae32a1SGerd Hoffmann uint8_t *pci_conf = s->dev.config; 1165f1ae32a1SGerd Hoffmann int i; 1166f1ae32a1SGerd Hoffmann 1167f1ae32a1SGerd Hoffmann pci_conf[PCI_CLASS_PROG] = 0x00; 1168f1ae32a1SGerd Hoffmann /* TODO: reset value should be 0. */ 1169d3647ef1SBALATON Zoltan pci_conf[USB_SBRN] = USB_RELEASE_1; /* release number */ 11709e64f8a3SMarcel Apfelbaum pci_config_set_interrupt_pin(pci_conf, u->info.irq_pin + 1); 1171e4f5b939SBALATON Zoltan s->irq = pci_allocate_irq(dev); 1172973002c1SGerd Hoffmann 1173f1ae32a1SGerd Hoffmann if (s->masterbus) { 1174f1ae32a1SGerd Hoffmann USBPort *ports[NB_PORTS]; 1175f1ae32a1SGerd Hoffmann for(i = 0; i < NB_PORTS; i++) { 1176f1ae32a1SGerd Hoffmann ports[i] = &s->ports[i].port; 1177f1ae32a1SGerd Hoffmann } 1178f4bbaaf5SMarkus Armbruster usb_register_companion(s->masterbus, ports, NB_PORTS, 1179f1ae32a1SGerd Hoffmann s->firstport, s, &uhci_port_ops, 1180f4bbaaf5SMarkus Armbruster USB_SPEED_MASK_LOW | USB_SPEED_MASK_FULL, 1181f4bbaaf5SMarkus Armbruster &err); 1182f4bbaaf5SMarkus Armbruster if (err) { 118363216dc7SMarkus Armbruster error_propagate(errp, err); 118463216dc7SMarkus Armbruster return; 1185f1ae32a1SGerd Hoffmann } 1186f1ae32a1SGerd Hoffmann } else { 1187c889b3a5SAndreas Färber usb_bus_new(&s->bus, sizeof(s->bus), &uhci_bus_ops, DEVICE(dev)); 1188f1ae32a1SGerd Hoffmann for (i = 0; i < NB_PORTS; i++) { 1189f1ae32a1SGerd Hoffmann usb_register_port(&s->bus, &s->ports[i].port, s, i, &uhci_port_ops, 1190f1ae32a1SGerd Hoffmann USB_SPEED_MASK_LOW | USB_SPEED_MASK_FULL); 1191f1ae32a1SGerd Hoffmann } 1192f1ae32a1SGerd Hoffmann } 1193f63192b0SAlexander Bulekov s->bh = qemu_bh_new_guarded(uhci_bh, s, &DEVICE(dev)->mem_reentrancy_guard); 1194bc72ad67SAlex Bligh s->frame_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, uhci_frame_timer, s); 1195f1ae32a1SGerd Hoffmann s->num_ports_vmstate = NB_PORTS; 1196f1ae32a1SGerd Hoffmann QTAILQ_INIT(&s->queues); 1197f1ae32a1SGerd Hoffmann 119822fc860bSPaolo Bonzini memory_region_init_io(&s->io_bar, OBJECT(s), &uhci_ioport_ops, s, 119922fc860bSPaolo Bonzini "uhci", 0x20); 120022fc860bSPaolo Bonzini 1201f1ae32a1SGerd Hoffmann /* Use region 4 for consistency with real hardware. BSD guests seem 1202f1ae32a1SGerd Hoffmann to rely on this. */ 1203f1ae32a1SGerd Hoffmann pci_register_bar(&s->dev, 4, PCI_BASE_ADDRESS_SPACE_IO, &s->io_bar); 1204f1ae32a1SGerd Hoffmann } 1205f1ae32a1SGerd Hoffmann 12063a3464b0SGonglei static void usb_uhci_exit(PCIDevice *dev) 12073a3464b0SGonglei { 120849184b62SGonglei UHCIState *s = UHCI(dev); 12093a3464b0SGonglei 1210d733f74cSGonglei trace_usb_uhci_exit(); 1211d733f74cSGonglei 12123a3464b0SGonglei if (s->frame_timer) { 12133a3464b0SGonglei timer_free(s->frame_timer); 12143a3464b0SGonglei s->frame_timer = NULL; 12153a3464b0SGonglei } 12163a3464b0SGonglei 12173a3464b0SGonglei if (s->bh) { 12183a3464b0SGonglei qemu_bh_delete(s->bh); 12193a3464b0SGonglei } 12203a3464b0SGonglei 12213a3464b0SGonglei uhci_async_cancel_all(s); 12223a3464b0SGonglei 12233a3464b0SGonglei if (!s->masterbus) { 12243a3464b0SGonglei usb_bus_release(&s->bus); 12253a3464b0SGonglei } 12263a3464b0SGonglei } 12273a3464b0SGonglei 1228638ca939SGerd Hoffmann static Property uhci_properties_companion[] = { 1229f1ae32a1SGerd Hoffmann DEFINE_PROP_STRING("masterbus", UHCIState, masterbus), 1230f1ae32a1SGerd Hoffmann DEFINE_PROP_UINT32("firstport", UHCIState, firstport, 0), 123140141d12SGerd Hoffmann DEFINE_PROP_UINT32("bandwidth", UHCIState, frame_bandwidth, 1280), 12329fdf7027SHans de Goede DEFINE_PROP_UINT32("maxframes", UHCIState, maxframes, 128), 1233f1ae32a1SGerd Hoffmann DEFINE_PROP_END_OF_LIST(), 1234f1ae32a1SGerd Hoffmann }; 1235638ca939SGerd Hoffmann static Property uhci_properties_standalone[] = { 1236638ca939SGerd Hoffmann DEFINE_PROP_UINT32("bandwidth", UHCIState, frame_bandwidth, 1280), 1237638ca939SGerd Hoffmann DEFINE_PROP_UINT32("maxframes", UHCIState, maxframes, 128), 1238638ca939SGerd Hoffmann DEFINE_PROP_END_OF_LIST(), 1239638ca939SGerd Hoffmann }; 1240f1ae32a1SGerd Hoffmann 12412c2e8525SGerd Hoffmann static void uhci_class_init(ObjectClass *klass, void *data) 1242f1ae32a1SGerd Hoffmann { 1243f1ae32a1SGerd Hoffmann DeviceClass *dc = DEVICE_CLASS(klass); 1244f1ae32a1SGerd Hoffmann PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 124549184b62SGonglei 124649184b62SGonglei k->class_id = PCI_CLASS_SERIAL_USB; 124749184b62SGonglei dc->vmsd = &vmstate_uhci; 124849184b62SGonglei dc->reset = uhci_reset; 124949184b62SGonglei set_bit(DEVICE_CATEGORY_USB, dc->categories); 125049184b62SGonglei } 125149184b62SGonglei 125249184b62SGonglei static const TypeInfo uhci_pci_type_info = { 125349184b62SGonglei .name = TYPE_UHCI, 125449184b62SGonglei .parent = TYPE_PCI_DEVICE, 125549184b62SGonglei .instance_size = sizeof(UHCIState), 125649184b62SGonglei .class_size = sizeof(UHCIPCIDeviceClass), 125749184b62SGonglei .abstract = true, 125849184b62SGonglei .class_init = uhci_class_init, 1259fd3b02c8SEduardo Habkost .interfaces = (InterfaceInfo[]) { 1260fd3b02c8SEduardo Habkost { INTERFACE_CONVENTIONAL_PCI_DEVICE }, 1261fd3b02c8SEduardo Habkost { }, 1262fd3b02c8SEduardo Habkost }, 126349184b62SGonglei }; 126449184b62SGonglei 12659a4e12a6SPhilippe Mathieu-Daudé void uhci_data_class_init(ObjectClass *klass, void *data) 126649184b62SGonglei { 126749184b62SGonglei PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 126849184b62SGonglei DeviceClass *dc = DEVICE_CLASS(klass); 1269ce6ffeaeSPhilippe Mathieu-Daudé UHCIPCIDeviceClass *u = UHCI_CLASS(klass); 12702c2e8525SGerd Hoffmann UHCIInfo *info = data; 1271f1ae32a1SGerd Hoffmann 127263216dc7SMarkus Armbruster k->realize = info->realize ? info->realize : usb_uhci_common_realize; 12733a3464b0SGonglei k->exit = info->unplug ? usb_uhci_exit : NULL; 12742c2e8525SGerd Hoffmann k->vendor_id = info->vendor_id; 12752c2e8525SGerd Hoffmann k->device_id = info->device_id; 12762c2e8525SGerd Hoffmann k->revision = info->revision; 1277638ca939SGerd Hoffmann if (!info->unplug) { 1278638ca939SGerd Hoffmann /* uhci controllers in companion setups can't be hotplugged */ 1279638ca939SGerd Hoffmann dc->hotpluggable = false; 12804f67d30bSMarc-André Lureau device_class_set_props(dc, uhci_properties_companion); 1281638ca939SGerd Hoffmann } else { 12824f67d30bSMarc-André Lureau device_class_set_props(dc, uhci_properties_standalone); 1283638ca939SGerd Hoffmann } 1284ece29df3SBALATON Zoltan if (info->notuser) { 1285ece29df3SBALATON Zoltan dc->user_creatable = false; 1286ece29df3SBALATON Zoltan } 12878f3f90b0SGerd Hoffmann u->info = *info; 1288f1ae32a1SGerd Hoffmann } 1289f1ae32a1SGerd Hoffmann 12902c2e8525SGerd Hoffmann static UHCIInfo uhci_info[] = { 12912c2e8525SGerd Hoffmann { 1292f0712099SBernhard Beschow .name = TYPE_PIIX3_USB_UHCI, 12932c2e8525SGerd Hoffmann .vendor_id = PCI_VENDOR_ID_INTEL, 12942c2e8525SGerd Hoffmann .device_id = PCI_DEVICE_ID_INTEL_82371SB_2, 12952c2e8525SGerd Hoffmann .revision = 0x01, 12968f3f90b0SGerd Hoffmann .irq_pin = 3, 12972c2e8525SGerd Hoffmann .unplug = true, 12982c2e8525SGerd Hoffmann },{ 1299f0712099SBernhard Beschow .name = TYPE_PIIX4_USB_UHCI, 13002c2e8525SGerd Hoffmann .vendor_id = PCI_VENDOR_ID_INTEL, 13012c2e8525SGerd Hoffmann .device_id = PCI_DEVICE_ID_INTEL_82371AB_2, 13022c2e8525SGerd Hoffmann .revision = 0x01, 13038f3f90b0SGerd Hoffmann .irq_pin = 3, 13042c2e8525SGerd Hoffmann .unplug = true, 13052c2e8525SGerd Hoffmann },{ 1306f0712099SBernhard Beschow .name = TYPE_ICH9_USB_UHCI(1), /* 00:1d.0 */ 13072c2e8525SGerd Hoffmann .vendor_id = PCI_VENDOR_ID_INTEL, 13082c2e8525SGerd Hoffmann .device_id = PCI_DEVICE_ID_INTEL_82801I_UHCI1, 13092c2e8525SGerd Hoffmann .revision = 0x03, 13108f3f90b0SGerd Hoffmann .irq_pin = 0, 13112c2e8525SGerd Hoffmann .unplug = false, 13122c2e8525SGerd Hoffmann },{ 1313f0712099SBernhard Beschow .name = TYPE_ICH9_USB_UHCI(2), /* 00:1d.1 */ 13142c2e8525SGerd Hoffmann .vendor_id = PCI_VENDOR_ID_INTEL, 13152c2e8525SGerd Hoffmann .device_id = PCI_DEVICE_ID_INTEL_82801I_UHCI2, 13162c2e8525SGerd Hoffmann .revision = 0x03, 13178f3f90b0SGerd Hoffmann .irq_pin = 1, 13182c2e8525SGerd Hoffmann .unplug = false, 13192c2e8525SGerd Hoffmann },{ 1320f0712099SBernhard Beschow .name = TYPE_ICH9_USB_UHCI(3), /* 00:1d.2 */ 13212c2e8525SGerd Hoffmann .vendor_id = PCI_VENDOR_ID_INTEL, 13222c2e8525SGerd Hoffmann .device_id = PCI_DEVICE_ID_INTEL_82801I_UHCI3, 13232c2e8525SGerd Hoffmann .revision = 0x03, 13248f3f90b0SGerd Hoffmann .irq_pin = 2, 13252c2e8525SGerd Hoffmann .unplug = false, 132674625ea2SGerd Hoffmann },{ 1327f0712099SBernhard Beschow .name = TYPE_ICH9_USB_UHCI(4), /* 00:1a.0 */ 132874625ea2SGerd Hoffmann .vendor_id = PCI_VENDOR_ID_INTEL, 132974625ea2SGerd Hoffmann .device_id = PCI_DEVICE_ID_INTEL_82801I_UHCI4, 133074625ea2SGerd Hoffmann .revision = 0x03, 133174625ea2SGerd Hoffmann .irq_pin = 0, 133274625ea2SGerd Hoffmann .unplug = false, 133374625ea2SGerd Hoffmann },{ 1334f0712099SBernhard Beschow .name = TYPE_ICH9_USB_UHCI(5), /* 00:1a.1 */ 133574625ea2SGerd Hoffmann .vendor_id = PCI_VENDOR_ID_INTEL, 133674625ea2SGerd Hoffmann .device_id = PCI_DEVICE_ID_INTEL_82801I_UHCI5, 133774625ea2SGerd Hoffmann .revision = 0x03, 133874625ea2SGerd Hoffmann .irq_pin = 1, 133974625ea2SGerd Hoffmann .unplug = false, 134074625ea2SGerd Hoffmann },{ 1341f0712099SBernhard Beschow .name = TYPE_ICH9_USB_UHCI(6), /* 00:1a.2 */ 134274625ea2SGerd Hoffmann .vendor_id = PCI_VENDOR_ID_INTEL, 134374625ea2SGerd Hoffmann .device_id = PCI_DEVICE_ID_INTEL_82801I_UHCI6, 134474625ea2SGerd Hoffmann .revision = 0x03, 134574625ea2SGerd Hoffmann .irq_pin = 2, 134674625ea2SGerd Hoffmann .unplug = false, 13472c2e8525SGerd Hoffmann } 1348f1ae32a1SGerd Hoffmann }; 1349f1ae32a1SGerd Hoffmann 1350f1ae32a1SGerd Hoffmann static void uhci_register_types(void) 1351f1ae32a1SGerd Hoffmann { 13522c2e8525SGerd Hoffmann TypeInfo uhci_type_info = { 135349184b62SGonglei .parent = TYPE_UHCI, 135449184b62SGonglei .class_init = uhci_data_class_init, 13552c2e8525SGerd Hoffmann }; 13562c2e8525SGerd Hoffmann int i; 13572c2e8525SGerd Hoffmann 135849184b62SGonglei type_register_static(&uhci_pci_type_info); 135949184b62SGonglei 13602c2e8525SGerd Hoffmann for (i = 0; i < ARRAY_SIZE(uhci_info); i++) { 13612c2e8525SGerd Hoffmann uhci_type_info.name = uhci_info[i].name; 13622c2e8525SGerd Hoffmann uhci_type_info.class_data = uhci_info + i; 13632c2e8525SGerd Hoffmann type_register(&uhci_type_info); 13642c2e8525SGerd Hoffmann } 1365f1ae32a1SGerd Hoffmann } 1366f1ae32a1SGerd Hoffmann 1367f1ae32a1SGerd Hoffmann type_init(uhci_register_types) 1368