149ab747fSPaolo Bonzini /*
249ab747fSPaolo Bonzini * ARM PrimeCell Timer modules.
349ab747fSPaolo Bonzini *
449ab747fSPaolo Bonzini * Copyright (c) 2005-2006 CodeSourcery.
549ab747fSPaolo Bonzini * Written by Paul Brook
649ab747fSPaolo Bonzini *
749ab747fSPaolo Bonzini * This code is licensed under the GPL.
849ab747fSPaolo Bonzini */
949ab747fSPaolo Bonzini
108ef94f0bSPeter Maydell #include "qemu/osdep.h"
1149ab747fSPaolo Bonzini #include "hw/sysbus.h"
12d6454270SMarkus Armbruster #include "migration/vmstate.h"
1349ab747fSPaolo Bonzini #include "qemu/timer.h"
1464552b6bSMarkus Armbruster #include "hw/irq.h"
1549ab747fSPaolo Bonzini #include "hw/ptimer.h"
16a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h"
170b8fa32fSMarkus Armbruster #include "qemu/module.h"
1803dd024fSPaolo Bonzini #include "qemu/log.h"
19db1015e9SEduardo Habkost #include "qom/object.h"
2049ab747fSPaolo Bonzini
2149ab747fSPaolo Bonzini /* Common timer implementation. */
2249ab747fSPaolo Bonzini
2349ab747fSPaolo Bonzini #define TIMER_CTRL_ONESHOT (1 << 0)
2449ab747fSPaolo Bonzini #define TIMER_CTRL_32BIT (1 << 1)
2549ab747fSPaolo Bonzini #define TIMER_CTRL_DIV1 (0 << 2)
2649ab747fSPaolo Bonzini #define TIMER_CTRL_DIV16 (1 << 2)
2749ab747fSPaolo Bonzini #define TIMER_CTRL_DIV256 (2 << 2)
2849ab747fSPaolo Bonzini #define TIMER_CTRL_IE (1 << 5)
2949ab747fSPaolo Bonzini #define TIMER_CTRL_PERIODIC (1 << 6)
3049ab747fSPaolo Bonzini #define TIMER_CTRL_ENABLE (1 << 7)
3149ab747fSPaolo Bonzini
3249ab747fSPaolo Bonzini typedef struct {
3349ab747fSPaolo Bonzini ptimer_state *timer;
3449ab747fSPaolo Bonzini uint32_t control;
3549ab747fSPaolo Bonzini uint32_t limit;
3649ab747fSPaolo Bonzini int freq;
3749ab747fSPaolo Bonzini int int_level;
3849ab747fSPaolo Bonzini qemu_irq irq;
3949ab747fSPaolo Bonzini } arm_timer_state;
4049ab747fSPaolo Bonzini
4149ab747fSPaolo Bonzini /* Check all active timers, and schedule the next timer interrupt. */
4249ab747fSPaolo Bonzini
arm_timer_update(arm_timer_state * s)4349ab747fSPaolo Bonzini static void arm_timer_update(arm_timer_state *s)
4449ab747fSPaolo Bonzini {
4549ab747fSPaolo Bonzini /* Update interrupts. */
4649ab747fSPaolo Bonzini if (s->int_level && (s->control & TIMER_CTRL_IE)) {
4749ab747fSPaolo Bonzini qemu_irq_raise(s->irq);
4849ab747fSPaolo Bonzini } else {
4949ab747fSPaolo Bonzini qemu_irq_lower(s->irq);
5049ab747fSPaolo Bonzini }
5149ab747fSPaolo Bonzini }
5249ab747fSPaolo Bonzini
arm_timer_read(void * opaque,hwaddr offset)5349ab747fSPaolo Bonzini static uint32_t arm_timer_read(void *opaque, hwaddr offset)
5449ab747fSPaolo Bonzini {
5549ab747fSPaolo Bonzini arm_timer_state *s = (arm_timer_state *)opaque;
5649ab747fSPaolo Bonzini
5749ab747fSPaolo Bonzini switch (offset >> 2) {
5849ab747fSPaolo Bonzini case 0: /* TimerLoad */
5949ab747fSPaolo Bonzini case 6: /* TimerBGLoad */
6049ab747fSPaolo Bonzini return s->limit;
6149ab747fSPaolo Bonzini case 1: /* TimerValue */
6249ab747fSPaolo Bonzini return ptimer_get_count(s->timer);
6349ab747fSPaolo Bonzini case 2: /* TimerControl */
6449ab747fSPaolo Bonzini return s->control;
6549ab747fSPaolo Bonzini case 4: /* TimerRIS */
6649ab747fSPaolo Bonzini return s->int_level;
6749ab747fSPaolo Bonzini case 5: /* TimerMIS */
6849ab747fSPaolo Bonzini if ((s->control & TIMER_CTRL_IE) == 0)
6949ab747fSPaolo Bonzini return 0;
7049ab747fSPaolo Bonzini return s->int_level;
7149ab747fSPaolo Bonzini default:
7249ab747fSPaolo Bonzini qemu_log_mask(LOG_GUEST_ERROR,
7349ab747fSPaolo Bonzini "%s: Bad offset %x\n", __func__, (int)offset);
7449ab747fSPaolo Bonzini return 0;
7549ab747fSPaolo Bonzini }
7649ab747fSPaolo Bonzini }
7749ab747fSPaolo Bonzini
785a65f7b5SPeter Maydell /*
795a65f7b5SPeter Maydell * Reset the timer limit after settings have changed.
805a65f7b5SPeter Maydell * May only be called from inside a ptimer transaction block.
815a65f7b5SPeter Maydell */
arm_timer_recalibrate(arm_timer_state * s,int reload)8249ab747fSPaolo Bonzini static void arm_timer_recalibrate(arm_timer_state *s, int reload)
8349ab747fSPaolo Bonzini {
8449ab747fSPaolo Bonzini uint32_t limit;
8549ab747fSPaolo Bonzini
8649ab747fSPaolo Bonzini if ((s->control & (TIMER_CTRL_PERIODIC | TIMER_CTRL_ONESHOT)) == 0) {
8749ab747fSPaolo Bonzini /* Free running. */
8849ab747fSPaolo Bonzini if (s->control & TIMER_CTRL_32BIT)
8949ab747fSPaolo Bonzini limit = 0xffffffff;
9049ab747fSPaolo Bonzini else
9149ab747fSPaolo Bonzini limit = 0xffff;
9249ab747fSPaolo Bonzini } else {
9349ab747fSPaolo Bonzini /* Periodic. */
9449ab747fSPaolo Bonzini limit = s->limit;
9549ab747fSPaolo Bonzini }
9649ab747fSPaolo Bonzini ptimer_set_limit(s->timer, limit, reload);
9749ab747fSPaolo Bonzini }
9849ab747fSPaolo Bonzini
arm_timer_write(void * opaque,hwaddr offset,uint32_t value)9949ab747fSPaolo Bonzini static void arm_timer_write(void *opaque, hwaddr offset,
10049ab747fSPaolo Bonzini uint32_t value)
10149ab747fSPaolo Bonzini {
10249ab747fSPaolo Bonzini arm_timer_state *s = (arm_timer_state *)opaque;
10349ab747fSPaolo Bonzini int freq;
10449ab747fSPaolo Bonzini
10549ab747fSPaolo Bonzini switch (offset >> 2) {
10649ab747fSPaolo Bonzini case 0: /* TimerLoad */
10749ab747fSPaolo Bonzini s->limit = value;
1085a65f7b5SPeter Maydell ptimer_transaction_begin(s->timer);
10949ab747fSPaolo Bonzini arm_timer_recalibrate(s, 1);
1105a65f7b5SPeter Maydell ptimer_transaction_commit(s->timer);
11149ab747fSPaolo Bonzini break;
11249ab747fSPaolo Bonzini case 1: /* TimerValue */
11349ab747fSPaolo Bonzini /* ??? Linux seems to want to write to this readonly register.
11449ab747fSPaolo Bonzini Ignore it. */
11549ab747fSPaolo Bonzini break;
11649ab747fSPaolo Bonzini case 2: /* TimerControl */
1175a65f7b5SPeter Maydell ptimer_transaction_begin(s->timer);
11849ab747fSPaolo Bonzini if (s->control & TIMER_CTRL_ENABLE) {
11949ab747fSPaolo Bonzini /* Pause the timer if it is running. This may cause some
12049ab747fSPaolo Bonzini inaccuracy dure to rounding, but avoids a whole lot of other
12149ab747fSPaolo Bonzini messyness. */
12249ab747fSPaolo Bonzini ptimer_stop(s->timer);
12349ab747fSPaolo Bonzini }
12449ab747fSPaolo Bonzini s->control = value;
12549ab747fSPaolo Bonzini freq = s->freq;
12649ab747fSPaolo Bonzini /* ??? Need to recalculate expiry time after changing divisor. */
12749ab747fSPaolo Bonzini switch ((value >> 2) & 3) {
12849ab747fSPaolo Bonzini case 1: freq >>= 4; break;
12949ab747fSPaolo Bonzini case 2: freq >>= 8; break;
13049ab747fSPaolo Bonzini }
13149ab747fSPaolo Bonzini arm_timer_recalibrate(s, s->control & TIMER_CTRL_ENABLE);
13249ab747fSPaolo Bonzini ptimer_set_freq(s->timer, freq);
13349ab747fSPaolo Bonzini if (s->control & TIMER_CTRL_ENABLE) {
13449ab747fSPaolo Bonzini /* Restart the timer if still enabled. */
13549ab747fSPaolo Bonzini ptimer_run(s->timer, (s->control & TIMER_CTRL_ONESHOT) != 0);
13649ab747fSPaolo Bonzini }
1375a65f7b5SPeter Maydell ptimer_transaction_commit(s->timer);
13849ab747fSPaolo Bonzini break;
13949ab747fSPaolo Bonzini case 3: /* TimerIntClr */
14049ab747fSPaolo Bonzini s->int_level = 0;
14149ab747fSPaolo Bonzini break;
14249ab747fSPaolo Bonzini case 6: /* TimerBGLoad */
14349ab747fSPaolo Bonzini s->limit = value;
1445a65f7b5SPeter Maydell ptimer_transaction_begin(s->timer);
14549ab747fSPaolo Bonzini arm_timer_recalibrate(s, 0);
1465a65f7b5SPeter Maydell ptimer_transaction_commit(s->timer);
14749ab747fSPaolo Bonzini break;
14849ab747fSPaolo Bonzini default:
14949ab747fSPaolo Bonzini qemu_log_mask(LOG_GUEST_ERROR,
15049ab747fSPaolo Bonzini "%s: Bad offset %x\n", __func__, (int)offset);
15149ab747fSPaolo Bonzini }
15249ab747fSPaolo Bonzini arm_timer_update(s);
15349ab747fSPaolo Bonzini }
15449ab747fSPaolo Bonzini
arm_timer_tick(void * opaque)15549ab747fSPaolo Bonzini static void arm_timer_tick(void *opaque)
15649ab747fSPaolo Bonzini {
15749ab747fSPaolo Bonzini arm_timer_state *s = (arm_timer_state *)opaque;
15849ab747fSPaolo Bonzini s->int_level = 1;
15949ab747fSPaolo Bonzini arm_timer_update(s);
16049ab747fSPaolo Bonzini }
16149ab747fSPaolo Bonzini
16249ab747fSPaolo Bonzini static const VMStateDescription vmstate_arm_timer = {
16349ab747fSPaolo Bonzini .name = "arm_timer",
16449ab747fSPaolo Bonzini .version_id = 1,
16549ab747fSPaolo Bonzini .minimum_version_id = 1,
166*ba324b3fSRichard Henderson .fields = (const VMStateField[]) {
16749ab747fSPaolo Bonzini VMSTATE_UINT32(control, arm_timer_state),
16849ab747fSPaolo Bonzini VMSTATE_UINT32(limit, arm_timer_state),
16949ab747fSPaolo Bonzini VMSTATE_INT32(int_level, arm_timer_state),
17049ab747fSPaolo Bonzini VMSTATE_PTIMER(timer, arm_timer_state),
17149ab747fSPaolo Bonzini VMSTATE_END_OF_LIST()
17249ab747fSPaolo Bonzini }
17349ab747fSPaolo Bonzini };
17449ab747fSPaolo Bonzini
arm_timer_init(uint32_t freq)17549ab747fSPaolo Bonzini static arm_timer_state *arm_timer_init(uint32_t freq)
17649ab747fSPaolo Bonzini {
17749ab747fSPaolo Bonzini arm_timer_state *s;
17849ab747fSPaolo Bonzini
179b21e2380SMarkus Armbruster s = g_new0(arm_timer_state, 1);
18049ab747fSPaolo Bonzini s->freq = freq;
18149ab747fSPaolo Bonzini s->control = TIMER_CTRL_IE;
18249ab747fSPaolo Bonzini
1839598c1bbSPeter Maydell s->timer = ptimer_init(arm_timer_tick, s, PTIMER_POLICY_LEGACY);
18499b16e8eSJuan Quintela vmstate_register_any(NULL, &vmstate_arm_timer, s);
18549ab747fSPaolo Bonzini return s;
18649ab747fSPaolo Bonzini }
18749ab747fSPaolo Bonzini
188932a8d1fSPeter Maydell /*
189932a8d1fSPeter Maydell * ARM PrimeCell SP804 dual timer module.
19049ab747fSPaolo Bonzini * Docs at
191932a8d1fSPeter Maydell * https://developer.arm.com/documentation/ddi0271/latest/
19249ab747fSPaolo Bonzini */
19349ab747fSPaolo Bonzini
1940c88dea5SAndreas Färber #define TYPE_SP804 "sp804"
1958063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(SP804State, SP804)
1960c88dea5SAndreas Färber
197db1015e9SEduardo Habkost struct SP804State {
1980c88dea5SAndreas Färber SysBusDevice parent_obj;
1990c88dea5SAndreas Färber
20049ab747fSPaolo Bonzini MemoryRegion iomem;
20149ab747fSPaolo Bonzini arm_timer_state *timer[2];
20249ab747fSPaolo Bonzini uint32_t freq0, freq1;
20349ab747fSPaolo Bonzini int level[2];
20449ab747fSPaolo Bonzini qemu_irq irq;
205db1015e9SEduardo Habkost };
20649ab747fSPaolo Bonzini
20749ab747fSPaolo Bonzini static const uint8_t sp804_ids[] = {
20849ab747fSPaolo Bonzini /* Timer ID */
20949ab747fSPaolo Bonzini 0x04, 0x18, 0x14, 0,
21049ab747fSPaolo Bonzini /* PrimeCell ID */
21149ab747fSPaolo Bonzini 0xd, 0xf0, 0x05, 0xb1
21249ab747fSPaolo Bonzini };
21349ab747fSPaolo Bonzini
21449ab747fSPaolo Bonzini /* Merge the IRQs from the two component devices. */
sp804_set_irq(void * opaque,int irq,int level)21549ab747fSPaolo Bonzini static void sp804_set_irq(void *opaque, int irq, int level)
21649ab747fSPaolo Bonzini {
2171024d7f0SAndreas Färber SP804State *s = (SP804State *)opaque;
21849ab747fSPaolo Bonzini
21949ab747fSPaolo Bonzini s->level[irq] = level;
22049ab747fSPaolo Bonzini qemu_set_irq(s->irq, s->level[0] || s->level[1]);
22149ab747fSPaolo Bonzini }
22249ab747fSPaolo Bonzini
sp804_read(void * opaque,hwaddr offset,unsigned size)22349ab747fSPaolo Bonzini static uint64_t sp804_read(void *opaque, hwaddr offset,
22449ab747fSPaolo Bonzini unsigned size)
22549ab747fSPaolo Bonzini {
2261024d7f0SAndreas Färber SP804State *s = (SP804State *)opaque;
22749ab747fSPaolo Bonzini
22849ab747fSPaolo Bonzini if (offset < 0x20) {
22949ab747fSPaolo Bonzini return arm_timer_read(s->timer[0], offset);
23049ab747fSPaolo Bonzini }
23149ab747fSPaolo Bonzini if (offset < 0x40) {
23249ab747fSPaolo Bonzini return arm_timer_read(s->timer[1], offset - 0x20);
23349ab747fSPaolo Bonzini }
23449ab747fSPaolo Bonzini
23549ab747fSPaolo Bonzini /* TimerPeriphID */
23649ab747fSPaolo Bonzini if (offset >= 0xfe0 && offset <= 0xffc) {
23749ab747fSPaolo Bonzini return sp804_ids[(offset - 0xfe0) >> 2];
23849ab747fSPaolo Bonzini }
23949ab747fSPaolo Bonzini
24049ab747fSPaolo Bonzini switch (offset) {
24149ab747fSPaolo Bonzini /* Integration Test control registers, which we won't support */
24249ab747fSPaolo Bonzini case 0xf00: /* TimerITCR */
24349ab747fSPaolo Bonzini case 0xf04: /* TimerITOP (strictly write only but..) */
24449ab747fSPaolo Bonzini qemu_log_mask(LOG_UNIMP,
24549ab747fSPaolo Bonzini "%s: integration test registers unimplemented\n",
24649ab747fSPaolo Bonzini __func__);
24749ab747fSPaolo Bonzini return 0;
24849ab747fSPaolo Bonzini }
24949ab747fSPaolo Bonzini
25049ab747fSPaolo Bonzini qemu_log_mask(LOG_GUEST_ERROR,
25149ab747fSPaolo Bonzini "%s: Bad offset %x\n", __func__, (int)offset);
25249ab747fSPaolo Bonzini return 0;
25349ab747fSPaolo Bonzini }
25449ab747fSPaolo Bonzini
sp804_write(void * opaque,hwaddr offset,uint64_t value,unsigned size)25549ab747fSPaolo Bonzini static void sp804_write(void *opaque, hwaddr offset,
25649ab747fSPaolo Bonzini uint64_t value, unsigned size)
25749ab747fSPaolo Bonzini {
2581024d7f0SAndreas Färber SP804State *s = (SP804State *)opaque;
25949ab747fSPaolo Bonzini
26049ab747fSPaolo Bonzini if (offset < 0x20) {
26149ab747fSPaolo Bonzini arm_timer_write(s->timer[0], offset, value);
26249ab747fSPaolo Bonzini return;
26349ab747fSPaolo Bonzini }
26449ab747fSPaolo Bonzini
26549ab747fSPaolo Bonzini if (offset < 0x40) {
26649ab747fSPaolo Bonzini arm_timer_write(s->timer[1], offset - 0x20, value);
26749ab747fSPaolo Bonzini return;
26849ab747fSPaolo Bonzini }
26949ab747fSPaolo Bonzini
27049ab747fSPaolo Bonzini /* Technically we could be writing to the Test Registers, but not likely */
27149ab747fSPaolo Bonzini qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset %x\n",
27249ab747fSPaolo Bonzini __func__, (int)offset);
27349ab747fSPaolo Bonzini }
27449ab747fSPaolo Bonzini
27549ab747fSPaolo Bonzini static const MemoryRegionOps sp804_ops = {
27649ab747fSPaolo Bonzini .read = sp804_read,
27749ab747fSPaolo Bonzini .write = sp804_write,
27849ab747fSPaolo Bonzini .endianness = DEVICE_NATIVE_ENDIAN,
27949ab747fSPaolo Bonzini };
28049ab747fSPaolo Bonzini
28149ab747fSPaolo Bonzini static const VMStateDescription vmstate_sp804 = {
28249ab747fSPaolo Bonzini .name = "sp804",
28349ab747fSPaolo Bonzini .version_id = 1,
28449ab747fSPaolo Bonzini .minimum_version_id = 1,
285*ba324b3fSRichard Henderson .fields = (const VMStateField[]) {
2861024d7f0SAndreas Färber VMSTATE_INT32_ARRAY(level, SP804State, 2),
28749ab747fSPaolo Bonzini VMSTATE_END_OF_LIST()
28849ab747fSPaolo Bonzini }
28949ab747fSPaolo Bonzini };
29049ab747fSPaolo Bonzini
sp804_init(Object * obj)2910d175e74Sxiaoqiang.zhao static void sp804_init(Object *obj)
29249ab747fSPaolo Bonzini {
2930d175e74Sxiaoqiang.zhao SP804State *s = SP804(obj);
2940d175e74Sxiaoqiang.zhao SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
29549ab747fSPaolo Bonzini
2960c88dea5SAndreas Färber sysbus_init_irq(sbd, &s->irq);
2970d175e74Sxiaoqiang.zhao memory_region_init_io(&s->iomem, obj, &sp804_ops, s,
2980d175e74Sxiaoqiang.zhao "sp804", 0x1000);
2990d175e74Sxiaoqiang.zhao sysbus_init_mmio(sbd, &s->iomem);
3000d175e74Sxiaoqiang.zhao }
3010d175e74Sxiaoqiang.zhao
sp804_realize(DeviceState * dev,Error ** errp)3020d175e74Sxiaoqiang.zhao static void sp804_realize(DeviceState *dev, Error **errp)
3030d175e74Sxiaoqiang.zhao {
3040d175e74Sxiaoqiang.zhao SP804State *s = SP804(dev);
3050d175e74Sxiaoqiang.zhao
30649ab747fSPaolo Bonzini s->timer[0] = arm_timer_init(s->freq0);
30749ab747fSPaolo Bonzini s->timer[1] = arm_timer_init(s->freq1);
308b6412724SShannon Zhao s->timer[0]->irq = qemu_allocate_irq(sp804_set_irq, s, 0);
309b6412724SShannon Zhao s->timer[1]->irq = qemu_allocate_irq(sp804_set_irq, s, 1);
31049ab747fSPaolo Bonzini }
31149ab747fSPaolo Bonzini
31249ab747fSPaolo Bonzini /* Integrator/CP timer module. */
31349ab747fSPaolo Bonzini
314e2051b42SAndreas Färber #define TYPE_INTEGRATOR_PIT "integrator_pit"
3158063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(icp_pit_state, INTEGRATOR_PIT)
316e2051b42SAndreas Färber
317db1015e9SEduardo Habkost struct icp_pit_state {
318e2051b42SAndreas Färber SysBusDevice parent_obj;
319e2051b42SAndreas Färber
32049ab747fSPaolo Bonzini MemoryRegion iomem;
32149ab747fSPaolo Bonzini arm_timer_state *timer[3];
322db1015e9SEduardo Habkost };
32349ab747fSPaolo Bonzini
icp_pit_read(void * opaque,hwaddr offset,unsigned size)32449ab747fSPaolo Bonzini static uint64_t icp_pit_read(void *opaque, hwaddr offset,
32549ab747fSPaolo Bonzini unsigned size)
32649ab747fSPaolo Bonzini {
32749ab747fSPaolo Bonzini icp_pit_state *s = (icp_pit_state *)opaque;
32849ab747fSPaolo Bonzini int n;
32949ab747fSPaolo Bonzini
33049ab747fSPaolo Bonzini /* ??? Don't know the PrimeCell ID for this device. */
33149ab747fSPaolo Bonzini n = offset >> 8;
33249ab747fSPaolo Bonzini if (n > 2) {
33349ab747fSPaolo Bonzini qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad timer %d\n", __func__, n);
334cba933b2SPeter Maydell return 0;
33549ab747fSPaolo Bonzini }
33649ab747fSPaolo Bonzini
33749ab747fSPaolo Bonzini return arm_timer_read(s->timer[n], offset & 0xff);
33849ab747fSPaolo Bonzini }
33949ab747fSPaolo Bonzini
icp_pit_write(void * opaque,hwaddr offset,uint64_t value,unsigned size)34049ab747fSPaolo Bonzini static void icp_pit_write(void *opaque, hwaddr offset,
34149ab747fSPaolo Bonzini uint64_t value, unsigned size)
34249ab747fSPaolo Bonzini {
34349ab747fSPaolo Bonzini icp_pit_state *s = (icp_pit_state *)opaque;
34449ab747fSPaolo Bonzini int n;
34549ab747fSPaolo Bonzini
34649ab747fSPaolo Bonzini n = offset >> 8;
34749ab747fSPaolo Bonzini if (n > 2) {
34849ab747fSPaolo Bonzini qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad timer %d\n", __func__, n);
349cba933b2SPeter Maydell return;
35049ab747fSPaolo Bonzini }
35149ab747fSPaolo Bonzini
35249ab747fSPaolo Bonzini arm_timer_write(s->timer[n], offset & 0xff, value);
35349ab747fSPaolo Bonzini }
35449ab747fSPaolo Bonzini
35549ab747fSPaolo Bonzini static const MemoryRegionOps icp_pit_ops = {
35649ab747fSPaolo Bonzini .read = icp_pit_read,
35749ab747fSPaolo Bonzini .write = icp_pit_write,
35849ab747fSPaolo Bonzini .endianness = DEVICE_NATIVE_ENDIAN,
35949ab747fSPaolo Bonzini };
36049ab747fSPaolo Bonzini
icp_pit_init(Object * obj)3610d175e74Sxiaoqiang.zhao static void icp_pit_init(Object *obj)
36249ab747fSPaolo Bonzini {
3630d175e74Sxiaoqiang.zhao icp_pit_state *s = INTEGRATOR_PIT(obj);
3640d175e74Sxiaoqiang.zhao SysBusDevice *dev = SYS_BUS_DEVICE(obj);
36549ab747fSPaolo Bonzini
36649ab747fSPaolo Bonzini /* Timer 0 runs at the system clock speed (40MHz). */
36749ab747fSPaolo Bonzini s->timer[0] = arm_timer_init(40000000);
36849ab747fSPaolo Bonzini /* The other two timers run at 1MHz. */
36949ab747fSPaolo Bonzini s->timer[1] = arm_timer_init(1000000);
37049ab747fSPaolo Bonzini s->timer[2] = arm_timer_init(1000000);
37149ab747fSPaolo Bonzini
37249ab747fSPaolo Bonzini sysbus_init_irq(dev, &s->timer[0]->irq);
37349ab747fSPaolo Bonzini sysbus_init_irq(dev, &s->timer[1]->irq);
37449ab747fSPaolo Bonzini sysbus_init_irq(dev, &s->timer[2]->irq);
37549ab747fSPaolo Bonzini
3760d175e74Sxiaoqiang.zhao memory_region_init_io(&s->iomem, obj, &icp_pit_ops, s,
377853dca12SPaolo Bonzini "icp_pit", 0x1000);
37849ab747fSPaolo Bonzini sysbus_init_mmio(dev, &s->iomem);
37949ab747fSPaolo Bonzini /* This device has no state to save/restore. The component timers will
38049ab747fSPaolo Bonzini save themselves. */
38149ab747fSPaolo Bonzini }
38249ab747fSPaolo Bonzini
38349ab747fSPaolo Bonzini static const TypeInfo icp_pit_info = {
384e2051b42SAndreas Färber .name = TYPE_INTEGRATOR_PIT,
38549ab747fSPaolo Bonzini .parent = TYPE_SYS_BUS_DEVICE,
38649ab747fSPaolo Bonzini .instance_size = sizeof(icp_pit_state),
3870d175e74Sxiaoqiang.zhao .instance_init = icp_pit_init,
38849ab747fSPaolo Bonzini };
38949ab747fSPaolo Bonzini
39049ab747fSPaolo Bonzini static Property sp804_properties[] = {
3911024d7f0SAndreas Färber DEFINE_PROP_UINT32("freq0", SP804State, freq0, 1000000),
3921024d7f0SAndreas Färber DEFINE_PROP_UINT32("freq1", SP804State, freq1, 1000000),
39349ab747fSPaolo Bonzini DEFINE_PROP_END_OF_LIST(),
39449ab747fSPaolo Bonzini };
39549ab747fSPaolo Bonzini
sp804_class_init(ObjectClass * klass,void * data)39649ab747fSPaolo Bonzini static void sp804_class_init(ObjectClass *klass, void *data)
39749ab747fSPaolo Bonzini {
39849ab747fSPaolo Bonzini DeviceClass *k = DEVICE_CLASS(klass);
39949ab747fSPaolo Bonzini
4000d175e74Sxiaoqiang.zhao k->realize = sp804_realize;
4014f67d30bSMarc-André Lureau device_class_set_props(k, sp804_properties);
402d712a5a2Sxiaoqiang.zhao k->vmsd = &vmstate_sp804;
40349ab747fSPaolo Bonzini }
40449ab747fSPaolo Bonzini
40549ab747fSPaolo Bonzini static const TypeInfo sp804_info = {
4060c88dea5SAndreas Färber .name = TYPE_SP804,
40749ab747fSPaolo Bonzini .parent = TYPE_SYS_BUS_DEVICE,
4081024d7f0SAndreas Färber .instance_size = sizeof(SP804State),
4090d175e74Sxiaoqiang.zhao .instance_init = sp804_init,
41049ab747fSPaolo Bonzini .class_init = sp804_class_init,
41149ab747fSPaolo Bonzini };
41249ab747fSPaolo Bonzini
arm_timer_register_types(void)41349ab747fSPaolo Bonzini static void arm_timer_register_types(void)
41449ab747fSPaolo Bonzini {
41549ab747fSPaolo Bonzini type_register_static(&icp_pit_info);
41649ab747fSPaolo Bonzini type_register_static(&sp804_info);
41749ab747fSPaolo Bonzini }
41849ab747fSPaolo Bonzini
41949ab747fSPaolo Bonzini type_init(arm_timer_register_types)
420