xref: /openbmc/qemu/hw/sh4/r2d.c (revision 2c9b15cab12c21e32dffb67c5e18f3dc407ca224)
153018216SPaolo Bonzini /*
253018216SPaolo Bonzini  * Renesas SH7751R R2D-PLUS emulation
353018216SPaolo Bonzini  *
453018216SPaolo Bonzini  * Copyright (c) 2007 Magnus Damm
553018216SPaolo Bonzini  * Copyright (c) 2008 Paul Mundt
653018216SPaolo Bonzini  *
753018216SPaolo Bonzini  * Permission is hereby granted, free of charge, to any person obtaining a copy
853018216SPaolo Bonzini  * of this software and associated documentation files (the "Software"), to deal
953018216SPaolo Bonzini  * in the Software without restriction, including without limitation the rights
1053018216SPaolo Bonzini  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
1153018216SPaolo Bonzini  * copies of the Software, and to permit persons to whom the Software is
1253018216SPaolo Bonzini  * furnished to do so, subject to the following conditions:
1353018216SPaolo Bonzini  *
1453018216SPaolo Bonzini  * The above copyright notice and this permission notice shall be included in
1553018216SPaolo Bonzini  * all copies or substantial portions of the Software.
1653018216SPaolo Bonzini  *
1753018216SPaolo Bonzini  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
1853018216SPaolo Bonzini  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
1953018216SPaolo Bonzini  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
2053018216SPaolo Bonzini  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
2153018216SPaolo Bonzini  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
2253018216SPaolo Bonzini  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
2353018216SPaolo Bonzini  * THE SOFTWARE.
2453018216SPaolo Bonzini  */
2553018216SPaolo Bonzini 
2653018216SPaolo Bonzini #include "hw/sysbus.h"
2753018216SPaolo Bonzini #include "hw/hw.h"
280d09e41aSPaolo Bonzini #include "hw/sh4/sh.h"
29bd2be150SPeter Maydell #include "hw/devices.h"
3053018216SPaolo Bonzini #include "sysemu/sysemu.h"
3153018216SPaolo Bonzini #include "hw/boards.h"
3253018216SPaolo Bonzini #include "hw/pci/pci.h"
3353018216SPaolo Bonzini #include "net/net.h"
3447b43a1fSPaolo Bonzini #include "sh7750_regs.h"
3553018216SPaolo Bonzini #include "hw/ide.h"
3653018216SPaolo Bonzini #include "hw/loader.h"
3753018216SPaolo Bonzini #include "hw/usb.h"
380d09e41aSPaolo Bonzini #include "hw/block/flash.h"
3953018216SPaolo Bonzini #include "sysemu/blockdev.h"
4053018216SPaolo Bonzini #include "exec/address-spaces.h"
4153018216SPaolo Bonzini 
4253018216SPaolo Bonzini #define FLASH_BASE 0x00000000
4353018216SPaolo Bonzini #define FLASH_SIZE 0x02000000
4453018216SPaolo Bonzini 
4553018216SPaolo Bonzini #define SDRAM_BASE 0x0c000000 /* Physical location of SDRAM: Area 3 */
4653018216SPaolo Bonzini #define SDRAM_SIZE 0x04000000
4753018216SPaolo Bonzini 
4853018216SPaolo Bonzini #define SM501_VRAM_SIZE 0x800000
4953018216SPaolo Bonzini 
5053018216SPaolo Bonzini #define BOOT_PARAMS_OFFSET 0x0010000
5153018216SPaolo Bonzini /* CONFIG_BOOT_LINK_OFFSET of Linux kernel */
5253018216SPaolo Bonzini #define LINUX_LOAD_OFFSET  0x0800000
5353018216SPaolo Bonzini #define INITRD_LOAD_OFFSET 0x1800000
5453018216SPaolo Bonzini 
5553018216SPaolo Bonzini #define PA_IRLMSK	0x00
5653018216SPaolo Bonzini #define PA_POWOFF	0x30
5753018216SPaolo Bonzini #define PA_VERREG	0x32
5853018216SPaolo Bonzini #define PA_OUTPORT	0x36
5953018216SPaolo Bonzini 
6053018216SPaolo Bonzini typedef struct {
6153018216SPaolo Bonzini     uint16_t bcr;
6253018216SPaolo Bonzini     uint16_t irlmsk;
6353018216SPaolo Bonzini     uint16_t irlmon;
6453018216SPaolo Bonzini     uint16_t cfctl;
6553018216SPaolo Bonzini     uint16_t cfpow;
6653018216SPaolo Bonzini     uint16_t dispctl;
6753018216SPaolo Bonzini     uint16_t sdmpow;
6853018216SPaolo Bonzini     uint16_t rtcce;
6953018216SPaolo Bonzini     uint16_t pcicd;
7053018216SPaolo Bonzini     uint16_t voyagerrts;
7153018216SPaolo Bonzini     uint16_t cfrst;
7253018216SPaolo Bonzini     uint16_t admrts;
7353018216SPaolo Bonzini     uint16_t extrst;
7453018216SPaolo Bonzini     uint16_t cfcdintclr;
7553018216SPaolo Bonzini     uint16_t keyctlclr;
7653018216SPaolo Bonzini     uint16_t pad0;
7753018216SPaolo Bonzini     uint16_t pad1;
7853018216SPaolo Bonzini     uint16_t verreg;
7953018216SPaolo Bonzini     uint16_t inport;
8053018216SPaolo Bonzini     uint16_t outport;
8153018216SPaolo Bonzini     uint16_t bverreg;
8253018216SPaolo Bonzini 
8353018216SPaolo Bonzini /* output pin */
8453018216SPaolo Bonzini     qemu_irq irl;
8553018216SPaolo Bonzini     MemoryRegion iomem;
8653018216SPaolo Bonzini } r2d_fpga_t;
8753018216SPaolo Bonzini 
8853018216SPaolo Bonzini enum r2d_fpga_irq {
8953018216SPaolo Bonzini     PCI_INTD, CF_IDE, CF_CD, PCI_INTC, SM501, KEY, RTC_A, RTC_T,
9053018216SPaolo Bonzini     SDCARD, PCI_INTA, PCI_INTB, EXT, TP,
9153018216SPaolo Bonzini     NR_IRQS
9253018216SPaolo Bonzini };
9353018216SPaolo Bonzini 
9453018216SPaolo Bonzini static const struct { short irl; uint16_t msk; } irqtab[NR_IRQS] = {
9553018216SPaolo Bonzini     [CF_IDE]	= {  1, 1<<9 },
9653018216SPaolo Bonzini     [CF_CD]	= {  2, 1<<8 },
9753018216SPaolo Bonzini     [PCI_INTA]	= {  9, 1<<14 },
9853018216SPaolo Bonzini     [PCI_INTB]	= { 10, 1<<13 },
9953018216SPaolo Bonzini     [PCI_INTC]	= {  3, 1<<12 },
10053018216SPaolo Bonzini     [PCI_INTD]	= {  0, 1<<11 },
10153018216SPaolo Bonzini     [SM501]	= {  4, 1<<10 },
10253018216SPaolo Bonzini     [KEY]	= {  5, 1<<6 },
10353018216SPaolo Bonzini     [RTC_A]	= {  6, 1<<5 },
10453018216SPaolo Bonzini     [RTC_T]	= {  7, 1<<4 },
10553018216SPaolo Bonzini     [SDCARD]	= {  8, 1<<7 },
10653018216SPaolo Bonzini     [EXT]	= { 11, 1<<0 },
10753018216SPaolo Bonzini     [TP]	= { 12, 1<<15 },
10853018216SPaolo Bonzini };
10953018216SPaolo Bonzini 
11053018216SPaolo Bonzini static void update_irl(r2d_fpga_t *fpga)
11153018216SPaolo Bonzini {
11253018216SPaolo Bonzini     int i, irl = 15;
11353018216SPaolo Bonzini     for (i = 0; i < NR_IRQS; i++)
11453018216SPaolo Bonzini         if (fpga->irlmon & fpga->irlmsk & irqtab[i].msk)
11553018216SPaolo Bonzini             if (irqtab[i].irl < irl)
11653018216SPaolo Bonzini                 irl = irqtab[i].irl;
11753018216SPaolo Bonzini     qemu_set_irq(fpga->irl, irl ^ 15);
11853018216SPaolo Bonzini }
11953018216SPaolo Bonzini 
12053018216SPaolo Bonzini static void r2d_fpga_irq_set(void *opaque, int n, int level)
12153018216SPaolo Bonzini {
12253018216SPaolo Bonzini     r2d_fpga_t *fpga = opaque;
12353018216SPaolo Bonzini     if (level)
12453018216SPaolo Bonzini         fpga->irlmon |= irqtab[n].msk;
12553018216SPaolo Bonzini     else
12653018216SPaolo Bonzini         fpga->irlmon &= ~irqtab[n].msk;
12753018216SPaolo Bonzini     update_irl(fpga);
12853018216SPaolo Bonzini }
12953018216SPaolo Bonzini 
13053018216SPaolo Bonzini static uint32_t r2d_fpga_read(void *opaque, hwaddr addr)
13153018216SPaolo Bonzini {
13253018216SPaolo Bonzini     r2d_fpga_t *s = opaque;
13353018216SPaolo Bonzini 
13453018216SPaolo Bonzini     switch (addr) {
13553018216SPaolo Bonzini     case PA_IRLMSK:
13653018216SPaolo Bonzini         return s->irlmsk;
13753018216SPaolo Bonzini     case PA_OUTPORT:
13853018216SPaolo Bonzini 	return s->outport;
13953018216SPaolo Bonzini     case PA_POWOFF:
14053018216SPaolo Bonzini 	return 0x00;
14153018216SPaolo Bonzini     case PA_VERREG:
14253018216SPaolo Bonzini 	return 0x10;
14353018216SPaolo Bonzini     }
14453018216SPaolo Bonzini 
14553018216SPaolo Bonzini     return 0;
14653018216SPaolo Bonzini }
14753018216SPaolo Bonzini 
14853018216SPaolo Bonzini static void
14953018216SPaolo Bonzini r2d_fpga_write(void *opaque, hwaddr addr, uint32_t value)
15053018216SPaolo Bonzini {
15153018216SPaolo Bonzini     r2d_fpga_t *s = opaque;
15253018216SPaolo Bonzini 
15353018216SPaolo Bonzini     switch (addr) {
15453018216SPaolo Bonzini     case PA_IRLMSK:
15553018216SPaolo Bonzini         s->irlmsk = value;
15653018216SPaolo Bonzini         update_irl(s);
15753018216SPaolo Bonzini 	break;
15853018216SPaolo Bonzini     case PA_OUTPORT:
15953018216SPaolo Bonzini 	s->outport = value;
16053018216SPaolo Bonzini 	break;
16153018216SPaolo Bonzini     case PA_POWOFF:
16253018216SPaolo Bonzini         if (value & 1) {
16353018216SPaolo Bonzini             qemu_system_shutdown_request();
16453018216SPaolo Bonzini         }
16553018216SPaolo Bonzini         break;
16653018216SPaolo Bonzini     case PA_VERREG:
16753018216SPaolo Bonzini 	/* Discard writes */
16853018216SPaolo Bonzini 	break;
16953018216SPaolo Bonzini     }
17053018216SPaolo Bonzini }
17153018216SPaolo Bonzini 
17253018216SPaolo Bonzini static const MemoryRegionOps r2d_fpga_ops = {
17353018216SPaolo Bonzini     .old_mmio = {
17453018216SPaolo Bonzini         .read = { r2d_fpga_read, r2d_fpga_read, NULL, },
17553018216SPaolo Bonzini         .write = { r2d_fpga_write, r2d_fpga_write, NULL, },
17653018216SPaolo Bonzini     },
17753018216SPaolo Bonzini     .endianness = DEVICE_NATIVE_ENDIAN,
17853018216SPaolo Bonzini };
17953018216SPaolo Bonzini 
18053018216SPaolo Bonzini static qemu_irq *r2d_fpga_init(MemoryRegion *sysmem,
18153018216SPaolo Bonzini                                hwaddr base, qemu_irq irl)
18253018216SPaolo Bonzini {
18353018216SPaolo Bonzini     r2d_fpga_t *s;
18453018216SPaolo Bonzini 
18553018216SPaolo Bonzini     s = g_malloc0(sizeof(r2d_fpga_t));
18653018216SPaolo Bonzini 
18753018216SPaolo Bonzini     s->irl = irl;
18853018216SPaolo Bonzini 
189*2c9b15caSPaolo Bonzini     memory_region_init_io(&s->iomem, NULL, &r2d_fpga_ops, s, "r2d-fpga", 0x40);
19053018216SPaolo Bonzini     memory_region_add_subregion(sysmem, base, &s->iomem);
19153018216SPaolo Bonzini     return qemu_allocate_irqs(r2d_fpga_irq_set, s, NR_IRQS);
19253018216SPaolo Bonzini }
19353018216SPaolo Bonzini 
19453018216SPaolo Bonzini typedef struct ResetData {
19553018216SPaolo Bonzini     SuperHCPU *cpu;
19653018216SPaolo Bonzini     uint32_t vector;
19753018216SPaolo Bonzini } ResetData;
19853018216SPaolo Bonzini 
19953018216SPaolo Bonzini static void main_cpu_reset(void *opaque)
20053018216SPaolo Bonzini {
20153018216SPaolo Bonzini     ResetData *s = (ResetData *)opaque;
20253018216SPaolo Bonzini     CPUSH4State *env = &s->cpu->env;
20353018216SPaolo Bonzini 
20453018216SPaolo Bonzini     cpu_reset(CPU(s->cpu));
20553018216SPaolo Bonzini     env->pc = s->vector;
20653018216SPaolo Bonzini }
20753018216SPaolo Bonzini 
20853018216SPaolo Bonzini static struct QEMU_PACKED
20953018216SPaolo Bonzini {
21053018216SPaolo Bonzini     int mount_root_rdonly;
21153018216SPaolo Bonzini     int ramdisk_flags;
21253018216SPaolo Bonzini     int orig_root_dev;
21353018216SPaolo Bonzini     int loader_type;
21453018216SPaolo Bonzini     int initrd_start;
21553018216SPaolo Bonzini     int initrd_size;
21653018216SPaolo Bonzini 
21753018216SPaolo Bonzini     char pad[232];
21853018216SPaolo Bonzini 
21953018216SPaolo Bonzini     char kernel_cmdline[256];
22053018216SPaolo Bonzini } boot_params;
22153018216SPaolo Bonzini 
22253018216SPaolo Bonzini static void r2d_init(QEMUMachineInitArgs *args)
22353018216SPaolo Bonzini {
22453018216SPaolo Bonzini     const char *cpu_model = args->cpu_model;
22553018216SPaolo Bonzini     const char *kernel_filename = args->kernel_filename;
22653018216SPaolo Bonzini     const char *kernel_cmdline = args->kernel_cmdline;
22753018216SPaolo Bonzini     const char *initrd_filename = args->initrd_filename;
22853018216SPaolo Bonzini     SuperHCPU *cpu;
22953018216SPaolo Bonzini     CPUSH4State *env;
23053018216SPaolo Bonzini     ResetData *reset_info;
23153018216SPaolo Bonzini     struct SH7750State *s;
23253018216SPaolo Bonzini     MemoryRegion *sdram = g_new(MemoryRegion, 1);
23353018216SPaolo Bonzini     qemu_irq *irq;
23453018216SPaolo Bonzini     DriveInfo *dinfo;
23553018216SPaolo Bonzini     int i;
23653018216SPaolo Bonzini     DeviceState *dev;
23753018216SPaolo Bonzini     SysBusDevice *busdev;
23853018216SPaolo Bonzini     MemoryRegion *address_space_mem = get_system_memory();
23953018216SPaolo Bonzini 
24053018216SPaolo Bonzini     if (cpu_model == NULL) {
24153018216SPaolo Bonzini         cpu_model = "SH7751R";
24253018216SPaolo Bonzini     }
24353018216SPaolo Bonzini 
24453018216SPaolo Bonzini     cpu = cpu_sh4_init(cpu_model);
24553018216SPaolo Bonzini     if (cpu == NULL) {
24653018216SPaolo Bonzini         fprintf(stderr, "Unable to find CPU definition\n");
24753018216SPaolo Bonzini         exit(1);
24853018216SPaolo Bonzini     }
24953018216SPaolo Bonzini     env = &cpu->env;
25053018216SPaolo Bonzini 
25153018216SPaolo Bonzini     reset_info = g_malloc0(sizeof(ResetData));
25253018216SPaolo Bonzini     reset_info->cpu = cpu;
25353018216SPaolo Bonzini     reset_info->vector = env->pc;
25453018216SPaolo Bonzini     qemu_register_reset(main_cpu_reset, reset_info);
25553018216SPaolo Bonzini 
25653018216SPaolo Bonzini     /* Allocate memory space */
257*2c9b15caSPaolo Bonzini     memory_region_init_ram(sdram, NULL, "r2d.sdram", SDRAM_SIZE);
25853018216SPaolo Bonzini     vmstate_register_ram_global(sdram);
25953018216SPaolo Bonzini     memory_region_add_subregion(address_space_mem, SDRAM_BASE, sdram);
26053018216SPaolo Bonzini     /* Register peripherals */
2612f493feeSAndreas Färber     s = sh7750_init(cpu, address_space_mem);
26253018216SPaolo Bonzini     irq = r2d_fpga_init(address_space_mem, 0x04000000, sh7750_irl(s));
26353018216SPaolo Bonzini 
26453018216SPaolo Bonzini     dev = qdev_create(NULL, "sh_pci");
26553018216SPaolo Bonzini     busdev = SYS_BUS_DEVICE(dev);
26653018216SPaolo Bonzini     qdev_init_nofail(dev);
26753018216SPaolo Bonzini     sysbus_mmio_map(busdev, 0, P4ADDR(0x1e200000));
26853018216SPaolo Bonzini     sysbus_mmio_map(busdev, 1, A7ADDR(0x1e200000));
26953018216SPaolo Bonzini     sysbus_connect_irq(busdev, 0, irq[PCI_INTA]);
27053018216SPaolo Bonzini     sysbus_connect_irq(busdev, 1, irq[PCI_INTB]);
27153018216SPaolo Bonzini     sysbus_connect_irq(busdev, 2, irq[PCI_INTC]);
27253018216SPaolo Bonzini     sysbus_connect_irq(busdev, 3, irq[PCI_INTD]);
27353018216SPaolo Bonzini 
27453018216SPaolo Bonzini     sm501_init(address_space_mem, 0x10000000, SM501_VRAM_SIZE,
27553018216SPaolo Bonzini                irq[SM501], serial_hds[2]);
27653018216SPaolo Bonzini 
27753018216SPaolo Bonzini     /* onboard CF (True IDE mode, Master only). */
27853018216SPaolo Bonzini     dinfo = drive_get(IF_IDE, 0, 0);
27953018216SPaolo Bonzini     dev = qdev_create(NULL, "mmio-ide");
28053018216SPaolo Bonzini     busdev = SYS_BUS_DEVICE(dev);
28153018216SPaolo Bonzini     sysbus_connect_irq(busdev, 0, irq[CF_IDE]);
28253018216SPaolo Bonzini     qdev_prop_set_uint32(dev, "shift", 1);
28353018216SPaolo Bonzini     qdev_init_nofail(dev);
28453018216SPaolo Bonzini     sysbus_mmio_map(busdev, 0, 0x14001000);
28553018216SPaolo Bonzini     sysbus_mmio_map(busdev, 1, 0x1400080c);
28653018216SPaolo Bonzini     mmio_ide_init_drives(dev, dinfo, NULL);
28753018216SPaolo Bonzini 
28853018216SPaolo Bonzini     /* onboard flash memory */
28953018216SPaolo Bonzini     dinfo = drive_get(IF_PFLASH, 0, 0);
29053018216SPaolo Bonzini     pflash_cfi02_register(0x0, NULL, "r2d.flash", FLASH_SIZE,
29153018216SPaolo Bonzini                           dinfo ? dinfo->bdrv : NULL, (16 * 1024),
29253018216SPaolo Bonzini                           FLASH_SIZE >> 16,
29353018216SPaolo Bonzini                           1, 4, 0x0000, 0x0000, 0x0000, 0x0000,
29453018216SPaolo Bonzini                           0x555, 0x2aa, 0);
29553018216SPaolo Bonzini 
29653018216SPaolo Bonzini     /* NIC: rtl8139 on-board, and 2 slots. */
29753018216SPaolo Bonzini     for (i = 0; i < nb_nics; i++)
29853018216SPaolo Bonzini         pci_nic_init_nofail(&nd_table[i], "rtl8139", i==0 ? "2" : NULL);
29953018216SPaolo Bonzini 
30053018216SPaolo Bonzini     /* USB keyboard */
30153018216SPaolo Bonzini     usbdevice_create("keyboard");
30253018216SPaolo Bonzini 
30353018216SPaolo Bonzini     /* Todo: register on board registers */
30453018216SPaolo Bonzini     memset(&boot_params, 0, sizeof(boot_params));
30553018216SPaolo Bonzini 
30653018216SPaolo Bonzini     if (kernel_filename) {
30753018216SPaolo Bonzini         int kernel_size;
30853018216SPaolo Bonzini 
30953018216SPaolo Bonzini         kernel_size = load_image_targphys(kernel_filename,
31053018216SPaolo Bonzini                                           SDRAM_BASE + LINUX_LOAD_OFFSET,
31153018216SPaolo Bonzini                                           INITRD_LOAD_OFFSET - LINUX_LOAD_OFFSET);
31253018216SPaolo Bonzini         if (kernel_size < 0) {
31353018216SPaolo Bonzini           fprintf(stderr, "qemu: could not load kernel '%s'\n", kernel_filename);
31453018216SPaolo Bonzini           exit(1);
31553018216SPaolo Bonzini         }
31653018216SPaolo Bonzini 
31753018216SPaolo Bonzini         /* initialization which should be done by firmware */
31853018216SPaolo Bonzini         stl_phys(SH7750_BCR1, 1<<3); /* cs3 SDRAM */
31953018216SPaolo Bonzini         stw_phys(SH7750_BCR2, 3<<(3*2)); /* cs3 32bit */
32053018216SPaolo Bonzini         reset_info->vector = (SDRAM_BASE + LINUX_LOAD_OFFSET) | 0xa0000000; /* Start from P2 area */
32153018216SPaolo Bonzini     }
32253018216SPaolo Bonzini 
32353018216SPaolo Bonzini     if (initrd_filename) {
32453018216SPaolo Bonzini         int initrd_size;
32553018216SPaolo Bonzini 
32653018216SPaolo Bonzini         initrd_size = load_image_targphys(initrd_filename,
32753018216SPaolo Bonzini                                           SDRAM_BASE + INITRD_LOAD_OFFSET,
32853018216SPaolo Bonzini                                           SDRAM_SIZE - INITRD_LOAD_OFFSET);
32953018216SPaolo Bonzini 
33053018216SPaolo Bonzini         if (initrd_size < 0) {
33153018216SPaolo Bonzini           fprintf(stderr, "qemu: could not load initrd '%s'\n", initrd_filename);
33253018216SPaolo Bonzini           exit(1);
33353018216SPaolo Bonzini         }
33453018216SPaolo Bonzini 
33553018216SPaolo Bonzini         /* initialization which should be done by firmware */
33653018216SPaolo Bonzini         boot_params.loader_type = 1;
33753018216SPaolo Bonzini         boot_params.initrd_start = INITRD_LOAD_OFFSET;
33853018216SPaolo Bonzini         boot_params.initrd_size = initrd_size;
33953018216SPaolo Bonzini     }
34053018216SPaolo Bonzini 
34153018216SPaolo Bonzini     if (kernel_cmdline) {
34253018216SPaolo Bonzini         /* I see no evidence that this .kernel_cmdline buffer requires
34353018216SPaolo Bonzini            NUL-termination, so using strncpy should be ok. */
34453018216SPaolo Bonzini         strncpy(boot_params.kernel_cmdline, kernel_cmdline,
34553018216SPaolo Bonzini                 sizeof(boot_params.kernel_cmdline));
34653018216SPaolo Bonzini     }
34753018216SPaolo Bonzini 
34853018216SPaolo Bonzini     rom_add_blob_fixed("boot_params", &boot_params, sizeof(boot_params),
34953018216SPaolo Bonzini                        SDRAM_BASE + BOOT_PARAMS_OFFSET);
35053018216SPaolo Bonzini }
35153018216SPaolo Bonzini 
35253018216SPaolo Bonzini static QEMUMachine r2d_machine = {
35353018216SPaolo Bonzini     .name = "r2d",
35453018216SPaolo Bonzini     .desc = "r2d-plus board",
35553018216SPaolo Bonzini     .init = r2d_init,
35653018216SPaolo Bonzini     DEFAULT_MACHINE_OPTIONS,
35753018216SPaolo Bonzini };
35853018216SPaolo Bonzini 
35953018216SPaolo Bonzini static void r2d_machine_init(void)
36053018216SPaolo Bonzini {
36153018216SPaolo Bonzini     qemu_register_machine(&r2d_machine);
36253018216SPaolo Bonzini }
36353018216SPaolo Bonzini 
36453018216SPaolo Bonzini machine_init(r2d_machine_init);
365