149ab747fSPaolo Bonzini /* 249ab747fSPaolo Bonzini * SD Association Host Standard Specification v2.0 controller emulation 349ab747fSPaolo Bonzini * 449ab747fSPaolo Bonzini * Copyright (c) 2011 Samsung Electronics Co., Ltd. 549ab747fSPaolo Bonzini * Mitsyanko Igor <i.mitsyanko@samsung.com> 649ab747fSPaolo Bonzini * Peter A.G. Crosthwaite <peter.crosthwaite@petalogix.com> 749ab747fSPaolo Bonzini * 849ab747fSPaolo Bonzini * Based on MMC controller for Samsung S5PC1xx-based board emulation 949ab747fSPaolo Bonzini * by Alexey Merkulov and Vladimir Monakhov. 1049ab747fSPaolo Bonzini * 1149ab747fSPaolo Bonzini * This program is free software; you can redistribute it and/or modify it 1249ab747fSPaolo Bonzini * under the terms of the GNU General Public License as published by the 1349ab747fSPaolo Bonzini * Free Software Foundation; either version 2 of the License, or (at your 1449ab747fSPaolo Bonzini * option) any later version. 1549ab747fSPaolo Bonzini * 1649ab747fSPaolo Bonzini * This program is distributed in the hope that it will be useful, 1749ab747fSPaolo Bonzini * but WITHOUT ANY WARRANTY; without even the implied warranty of 1849ab747fSPaolo Bonzini * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. 1949ab747fSPaolo Bonzini * See the GNU General Public License for more details. 2049ab747fSPaolo Bonzini * 2149ab747fSPaolo Bonzini * You should have received a copy of the GNU General Public License along 2249ab747fSPaolo Bonzini * with this program; if not, see <http://www.gnu.org/licenses/>. 2349ab747fSPaolo Bonzini */ 2449ab747fSPaolo Bonzini 250430891cSPeter Maydell #include "qemu/osdep.h" 26b635d98cSPhilippe Mathieu-Daudé #include "qapi/error.h" 2749ab747fSPaolo Bonzini #include "hw/hw.h" 28fa1d36dfSMarkus Armbruster #include "sysemu/block-backend.h" 2949ab747fSPaolo Bonzini #include "sysemu/blockdev.h" 3049ab747fSPaolo Bonzini #include "sysemu/dma.h" 3149ab747fSPaolo Bonzini #include "qemu/timer.h" 3249ab747fSPaolo Bonzini #include "qemu/bitops.h" 33f82a0f44SPhilippe Mathieu-Daudé #include "hw/sd/sdhci.h" 34637d23beSSai Pavan Boddu #include "sdhci-internal.h" 358b7455c7SPhilippe Mathieu-Daudé #include "qapi/error.h" 3603dd024fSPaolo Bonzini #include "qemu/log.h" 378be487d8SPhilippe Mathieu-Daudé #include "trace.h" 3849ab747fSPaolo Bonzini 3940bbc194SPeter Maydell #define TYPE_SDHCI_BUS "sdhci-bus" 4040bbc194SPeter Maydell #define SDHCI_BUS(obj) OBJECT_CHECK(SDBus, (obj), TYPE_SDHCI_BUS) 4140bbc194SPeter Maydell 4249ab747fSPaolo Bonzini /* Default SD/MMC host controller features information, which will be 4349ab747fSPaolo Bonzini * presented in CAPABILITIES register of generic SD host controller at reset. 4449ab747fSPaolo Bonzini * If not stated otherwise: 4549ab747fSPaolo Bonzini * 0 - not supported, 1 - supported, other - prohibited. 4649ab747fSPaolo Bonzini */ 4749ab747fSPaolo Bonzini #define SDHC_CAPAB_64BITBUS 0ul /* 64-bit System Bus Support */ 4849ab747fSPaolo Bonzini #define SDHC_CAPAB_18V 1ul /* Voltage support 1.8v */ 4949ab747fSPaolo Bonzini #define SDHC_CAPAB_30V 0ul /* Voltage support 3.0v */ 5049ab747fSPaolo Bonzini #define SDHC_CAPAB_33V 1ul /* Voltage support 3.3v */ 5149ab747fSPaolo Bonzini #define SDHC_CAPAB_SUSPRESUME 0ul /* Suspend/resume support */ 5249ab747fSPaolo Bonzini #define SDHC_CAPAB_SDMA 1ul /* SDMA support */ 5349ab747fSPaolo Bonzini #define SDHC_CAPAB_HIGHSPEED 1ul /* High speed support */ 5449ab747fSPaolo Bonzini #define SDHC_CAPAB_ADMA1 1ul /* ADMA1 support */ 5549ab747fSPaolo Bonzini #define SDHC_CAPAB_ADMA2 1ul /* ADMA2 support */ 5649ab747fSPaolo Bonzini /* Maximum host controller R/W buffers size 5749ab747fSPaolo Bonzini * Possible values: 512, 1024, 2048 bytes */ 5849ab747fSPaolo Bonzini #define SDHC_CAPAB_MAXBLOCKLENGTH 512ul 5949ab747fSPaolo Bonzini /* Maximum clock frequency for SDclock in MHz 6049ab747fSPaolo Bonzini * value in range 10-63 MHz, 0 - not defined */ 61c7ff8daaSKevin O'Connor #define SDHC_CAPAB_BASECLKFREQ 52ul 6249ab747fSPaolo Bonzini #define SDHC_CAPAB_TOUNIT 1ul /* Timeout clock unit 0 - kHz, 1 - MHz */ 6349ab747fSPaolo Bonzini /* Timeout clock frequency 1-63, 0 - not defined */ 64c7ff8daaSKevin O'Connor #define SDHC_CAPAB_TOCLKFREQ 52ul 6549ab747fSPaolo Bonzini 6649ab747fSPaolo Bonzini /* Now check all parameters and calculate CAPABILITIES REGISTER value */ 6749ab747fSPaolo Bonzini #if SDHC_CAPAB_64BITBUS > 1 || SDHC_CAPAB_18V > 1 || SDHC_CAPAB_30V > 1 || \ 6849ab747fSPaolo Bonzini SDHC_CAPAB_33V > 1 || SDHC_CAPAB_SUSPRESUME > 1 || SDHC_CAPAB_SDMA > 1 || \ 6949ab747fSPaolo Bonzini SDHC_CAPAB_HIGHSPEED > 1 || SDHC_CAPAB_ADMA2 > 1 || SDHC_CAPAB_ADMA1 > 1 ||\ 7049ab747fSPaolo Bonzini SDHC_CAPAB_TOUNIT > 1 7149ab747fSPaolo Bonzini #error Capabilities features can have value 0 or 1 only! 7249ab747fSPaolo Bonzini #endif 7349ab747fSPaolo Bonzini 7449ab747fSPaolo Bonzini #if SDHC_CAPAB_MAXBLOCKLENGTH == 512 7549ab747fSPaolo Bonzini #define MAX_BLOCK_LENGTH 0ul 7649ab747fSPaolo Bonzini #elif SDHC_CAPAB_MAXBLOCKLENGTH == 1024 7749ab747fSPaolo Bonzini #define MAX_BLOCK_LENGTH 1ul 7849ab747fSPaolo Bonzini #elif SDHC_CAPAB_MAXBLOCKLENGTH == 2048 7949ab747fSPaolo Bonzini #define MAX_BLOCK_LENGTH 2ul 8049ab747fSPaolo Bonzini #else 8149ab747fSPaolo Bonzini #error Max host controller block size can have value 512, 1024 or 2048 only! 8249ab747fSPaolo Bonzini #endif 8349ab747fSPaolo Bonzini 8449ab747fSPaolo Bonzini #if (SDHC_CAPAB_BASECLKFREQ > 0 && SDHC_CAPAB_BASECLKFREQ < 10) || \ 8549ab747fSPaolo Bonzini SDHC_CAPAB_BASECLKFREQ > 63 8649ab747fSPaolo Bonzini #error SDclock frequency can have value in range 0, 10-63 only! 8749ab747fSPaolo Bonzini #endif 8849ab747fSPaolo Bonzini 8949ab747fSPaolo Bonzini #if SDHC_CAPAB_TOCLKFREQ > 63 9049ab747fSPaolo Bonzini #error Timeout clock frequency can have value in range 0-63 only! 9149ab747fSPaolo Bonzini #endif 9249ab747fSPaolo Bonzini 9349ab747fSPaolo Bonzini #define SDHC_CAPAB_REG_DEFAULT \ 9449ab747fSPaolo Bonzini ((SDHC_CAPAB_64BITBUS << 28) | (SDHC_CAPAB_18V << 26) | \ 9549ab747fSPaolo Bonzini (SDHC_CAPAB_30V << 25) | (SDHC_CAPAB_33V << 24) | \ 9649ab747fSPaolo Bonzini (SDHC_CAPAB_SUSPRESUME << 23) | (SDHC_CAPAB_SDMA << 22) | \ 9749ab747fSPaolo Bonzini (SDHC_CAPAB_HIGHSPEED << 21) | (SDHC_CAPAB_ADMA1 << 20) | \ 9849ab747fSPaolo Bonzini (SDHC_CAPAB_ADMA2 << 19) | (MAX_BLOCK_LENGTH << 16) | \ 9949ab747fSPaolo Bonzini (SDHC_CAPAB_BASECLKFREQ << 8) | (SDHC_CAPAB_TOUNIT << 7) | \ 10049ab747fSPaolo Bonzini (SDHC_CAPAB_TOCLKFREQ)) 10149ab747fSPaolo Bonzini 10249ab747fSPaolo Bonzini #define MASKED_WRITE(reg, mask, val) (reg = (reg & (mask)) | (val)) 10349ab747fSPaolo Bonzini 10449ab747fSPaolo Bonzini static uint8_t sdhci_slotint(SDHCIState *s) 10549ab747fSPaolo Bonzini { 10649ab747fSPaolo Bonzini return (s->norintsts & s->norintsigen) || (s->errintsts & s->errintsigen) || 10749ab747fSPaolo Bonzini ((s->norintsts & SDHC_NIS_INSERT) && (s->wakcon & SDHC_WKUP_ON_INS)) || 10849ab747fSPaolo Bonzini ((s->norintsts & SDHC_NIS_REMOVE) && (s->wakcon & SDHC_WKUP_ON_RMV)); 10949ab747fSPaolo Bonzini } 11049ab747fSPaolo Bonzini 11149ab747fSPaolo Bonzini static inline void sdhci_update_irq(SDHCIState *s) 11249ab747fSPaolo Bonzini { 11349ab747fSPaolo Bonzini qemu_set_irq(s->irq, sdhci_slotint(s)); 11449ab747fSPaolo Bonzini } 11549ab747fSPaolo Bonzini 11649ab747fSPaolo Bonzini static void sdhci_raise_insertion_irq(void *opaque) 11749ab747fSPaolo Bonzini { 11849ab747fSPaolo Bonzini SDHCIState *s = (SDHCIState *)opaque; 11949ab747fSPaolo Bonzini 12049ab747fSPaolo Bonzini if (s->norintsts & SDHC_NIS_REMOVE) { 121bc72ad67SAlex Bligh timer_mod(s->insert_timer, 122bc72ad67SAlex Bligh qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY); 12349ab747fSPaolo Bonzini } else { 12449ab747fSPaolo Bonzini s->prnsts = 0x1ff0000; 12549ab747fSPaolo Bonzini if (s->norintstsen & SDHC_NISEN_INSERT) { 12649ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_INSERT; 12749ab747fSPaolo Bonzini } 12849ab747fSPaolo Bonzini sdhci_update_irq(s); 12949ab747fSPaolo Bonzini } 13049ab747fSPaolo Bonzini } 13149ab747fSPaolo Bonzini 13240bbc194SPeter Maydell static void sdhci_set_inserted(DeviceState *dev, bool level) 13349ab747fSPaolo Bonzini { 13440bbc194SPeter Maydell SDHCIState *s = (SDHCIState *)dev; 13549ab747fSPaolo Bonzini 1368be487d8SPhilippe Mathieu-Daudé trace_sdhci_set_inserted(level ? "insert" : "eject"); 13749ab747fSPaolo Bonzini if ((s->norintsts & SDHC_NIS_REMOVE) && level) { 13849ab747fSPaolo Bonzini /* Give target some time to notice card ejection */ 139bc72ad67SAlex Bligh timer_mod(s->insert_timer, 140bc72ad67SAlex Bligh qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY); 14149ab747fSPaolo Bonzini } else { 14249ab747fSPaolo Bonzini if (level) { 14349ab747fSPaolo Bonzini s->prnsts = 0x1ff0000; 14449ab747fSPaolo Bonzini if (s->norintstsen & SDHC_NISEN_INSERT) { 14549ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_INSERT; 14649ab747fSPaolo Bonzini } 14749ab747fSPaolo Bonzini } else { 14849ab747fSPaolo Bonzini s->prnsts = 0x1fa0000; 14949ab747fSPaolo Bonzini s->pwrcon &= ~SDHC_POWER_ON; 15049ab747fSPaolo Bonzini s->clkcon &= ~SDHC_CLOCK_SDCLK_EN; 15149ab747fSPaolo Bonzini if (s->norintstsen & SDHC_NISEN_REMOVE) { 15249ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_REMOVE; 15349ab747fSPaolo Bonzini } 15449ab747fSPaolo Bonzini } 15549ab747fSPaolo Bonzini sdhci_update_irq(s); 15649ab747fSPaolo Bonzini } 15749ab747fSPaolo Bonzini } 15849ab747fSPaolo Bonzini 15940bbc194SPeter Maydell static void sdhci_set_readonly(DeviceState *dev, bool level) 16049ab747fSPaolo Bonzini { 16140bbc194SPeter Maydell SDHCIState *s = (SDHCIState *)dev; 16249ab747fSPaolo Bonzini 16349ab747fSPaolo Bonzini if (level) { 16449ab747fSPaolo Bonzini s->prnsts &= ~SDHC_WRITE_PROTECT; 16549ab747fSPaolo Bonzini } else { 16649ab747fSPaolo Bonzini /* Write enabled */ 16749ab747fSPaolo Bonzini s->prnsts |= SDHC_WRITE_PROTECT; 16849ab747fSPaolo Bonzini } 16949ab747fSPaolo Bonzini } 17049ab747fSPaolo Bonzini 17149ab747fSPaolo Bonzini static void sdhci_reset(SDHCIState *s) 17249ab747fSPaolo Bonzini { 17340bbc194SPeter Maydell DeviceState *dev = DEVICE(s); 17440bbc194SPeter Maydell 175bc72ad67SAlex Bligh timer_del(s->insert_timer); 176bc72ad67SAlex Bligh timer_del(s->transfer_timer); 17749ab747fSPaolo Bonzini /* Set all registers to 0. Capabilities registers are not cleared 17849ab747fSPaolo Bonzini * and assumed to always preserve their value, given to them during 17949ab747fSPaolo Bonzini * initialization */ 18049ab747fSPaolo Bonzini memset(&s->sdmasysad, 0, (uintptr_t)&s->capareg - (uintptr_t)&s->sdmasysad); 18149ab747fSPaolo Bonzini 18240bbc194SPeter Maydell /* Reset other state based on current card insertion/readonly status */ 18340bbc194SPeter Maydell sdhci_set_inserted(dev, sdbus_get_inserted(&s->sdbus)); 18440bbc194SPeter Maydell sdhci_set_readonly(dev, sdbus_get_readonly(&s->sdbus)); 18540bbc194SPeter Maydell 18649ab747fSPaolo Bonzini s->data_count = 0; 18749ab747fSPaolo Bonzini s->stopped_state = sdhc_not_stopped; 1880a7ac9f9SAndrew Baumann s->pending_insert_state = false; 18949ab747fSPaolo Bonzini } 19049ab747fSPaolo Bonzini 1918b41c305SPeter Maydell static void sdhci_poweron_reset(DeviceState *dev) 1928b41c305SPeter Maydell { 1938b41c305SPeter Maydell /* QOM (ie power-on) reset. This is identical to reset 1948b41c305SPeter Maydell * commanded via device register apart from handling of the 1958b41c305SPeter Maydell * 'pending insert on powerup' quirk. 1968b41c305SPeter Maydell */ 1978b41c305SPeter Maydell SDHCIState *s = (SDHCIState *)dev; 1988b41c305SPeter Maydell 1998b41c305SPeter Maydell sdhci_reset(s); 2008b41c305SPeter Maydell 2018b41c305SPeter Maydell if (s->pending_insert_quirk) { 2028b41c305SPeter Maydell s->pending_insert_state = true; 2038b41c305SPeter Maydell } 2048b41c305SPeter Maydell } 2058b41c305SPeter Maydell 206d368ba43SKevin O'Connor static void sdhci_data_transfer(void *opaque); 20749ab747fSPaolo Bonzini 20849ab747fSPaolo Bonzini static void sdhci_send_command(SDHCIState *s) 20949ab747fSPaolo Bonzini { 21049ab747fSPaolo Bonzini SDRequest request; 21149ab747fSPaolo Bonzini uint8_t response[16]; 21249ab747fSPaolo Bonzini int rlen; 21349ab747fSPaolo Bonzini 21449ab747fSPaolo Bonzini s->errintsts = 0; 21549ab747fSPaolo Bonzini s->acmd12errsts = 0; 21649ab747fSPaolo Bonzini request.cmd = s->cmdreg >> 8; 21749ab747fSPaolo Bonzini request.arg = s->argument; 2188be487d8SPhilippe Mathieu-Daudé 2198be487d8SPhilippe Mathieu-Daudé trace_sdhci_send_command(request.cmd, request.arg); 22040bbc194SPeter Maydell rlen = sdbus_do_command(&s->sdbus, &request, response); 22149ab747fSPaolo Bonzini 22249ab747fSPaolo Bonzini if (s->cmdreg & SDHC_CMD_RESPONSE) { 22349ab747fSPaolo Bonzini if (rlen == 4) { 22449ab747fSPaolo Bonzini s->rspreg[0] = (response[0] << 24) | (response[1] << 16) | 22549ab747fSPaolo Bonzini (response[2] << 8) | response[3]; 22649ab747fSPaolo Bonzini s->rspreg[1] = s->rspreg[2] = s->rspreg[3] = 0; 2278be487d8SPhilippe Mathieu-Daudé trace_sdhci_response4(s->rspreg[0]); 22849ab747fSPaolo Bonzini } else if (rlen == 16) { 22949ab747fSPaolo Bonzini s->rspreg[0] = (response[11] << 24) | (response[12] << 16) | 23049ab747fSPaolo Bonzini (response[13] << 8) | response[14]; 23149ab747fSPaolo Bonzini s->rspreg[1] = (response[7] << 24) | (response[8] << 16) | 23249ab747fSPaolo Bonzini (response[9] << 8) | response[10]; 23349ab747fSPaolo Bonzini s->rspreg[2] = (response[3] << 24) | (response[4] << 16) | 23449ab747fSPaolo Bonzini (response[5] << 8) | response[6]; 23549ab747fSPaolo Bonzini s->rspreg[3] = (response[0] << 16) | (response[1] << 8) | 23649ab747fSPaolo Bonzini response[2]; 2378be487d8SPhilippe Mathieu-Daudé trace_sdhci_response16(s->rspreg[3], s->rspreg[2], 2388be487d8SPhilippe Mathieu-Daudé s->rspreg[1], s->rspreg[0]); 23949ab747fSPaolo Bonzini } else { 2408be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("timeout waiting for command response"); 24149ab747fSPaolo Bonzini if (s->errintstsen & SDHC_EISEN_CMDTIMEOUT) { 24249ab747fSPaolo Bonzini s->errintsts |= SDHC_EIS_CMDTIMEOUT; 24349ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_ERR; 24449ab747fSPaolo Bonzini } 24549ab747fSPaolo Bonzini } 24649ab747fSPaolo Bonzini 247*fd1e5c81SAndrey Smirnov if (!(s->quirks & SDHCI_QUIRK_NO_BUSY_IRQ) && 248*fd1e5c81SAndrey Smirnov (s->norintstsen & SDHC_NISEN_TRSCMP) && 24949ab747fSPaolo Bonzini (s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY) { 25049ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_TRSCMP; 25149ab747fSPaolo Bonzini } 25249ab747fSPaolo Bonzini } 25349ab747fSPaolo Bonzini 25449ab747fSPaolo Bonzini if (s->norintstsen & SDHC_NISEN_CMDCMP) { 25549ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_CMDCMP; 25649ab747fSPaolo Bonzini } 25749ab747fSPaolo Bonzini 25849ab747fSPaolo Bonzini sdhci_update_irq(s); 25949ab747fSPaolo Bonzini 26049ab747fSPaolo Bonzini if (s->blksize && (s->cmdreg & SDHC_CMD_DATA_PRESENT)) { 261656f416cSPeter Crosthwaite s->data_count = 0; 262d368ba43SKevin O'Connor sdhci_data_transfer(s); 26349ab747fSPaolo Bonzini } 26449ab747fSPaolo Bonzini } 26549ab747fSPaolo Bonzini 26649ab747fSPaolo Bonzini static void sdhci_end_transfer(SDHCIState *s) 26749ab747fSPaolo Bonzini { 26849ab747fSPaolo Bonzini /* Automatically send CMD12 to stop transfer if AutoCMD12 enabled */ 26949ab747fSPaolo Bonzini if ((s->trnmod & SDHC_TRNS_ACMD12) != 0) { 27049ab747fSPaolo Bonzini SDRequest request; 27149ab747fSPaolo Bonzini uint8_t response[16]; 27249ab747fSPaolo Bonzini 27349ab747fSPaolo Bonzini request.cmd = 0x0C; 27449ab747fSPaolo Bonzini request.arg = 0; 2758be487d8SPhilippe Mathieu-Daudé trace_sdhci_end_transfer(request.cmd, request.arg); 27640bbc194SPeter Maydell sdbus_do_command(&s->sdbus, &request, response); 27749ab747fSPaolo Bonzini /* Auto CMD12 response goes to the upper Response register */ 27849ab747fSPaolo Bonzini s->rspreg[3] = (response[0] << 24) | (response[1] << 16) | 27949ab747fSPaolo Bonzini (response[2] << 8) | response[3]; 28049ab747fSPaolo Bonzini } 28149ab747fSPaolo Bonzini 28249ab747fSPaolo Bonzini s->prnsts &= ~(SDHC_DOING_READ | SDHC_DOING_WRITE | 28349ab747fSPaolo Bonzini SDHC_DAT_LINE_ACTIVE | SDHC_DATA_INHIBIT | 28449ab747fSPaolo Bonzini SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE); 28549ab747fSPaolo Bonzini 28649ab747fSPaolo Bonzini if (s->norintstsen & SDHC_NISEN_TRSCMP) { 28749ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_TRSCMP; 28849ab747fSPaolo Bonzini } 28949ab747fSPaolo Bonzini 29049ab747fSPaolo Bonzini sdhci_update_irq(s); 29149ab747fSPaolo Bonzini } 29249ab747fSPaolo Bonzini 29349ab747fSPaolo Bonzini /* 29449ab747fSPaolo Bonzini * Programmed i/o data transfer 29549ab747fSPaolo Bonzini */ 29649ab747fSPaolo Bonzini 29749ab747fSPaolo Bonzini /* Fill host controller's read buffer with BLKSIZE bytes of data from card */ 29849ab747fSPaolo Bonzini static void sdhci_read_block_from_card(SDHCIState *s) 29949ab747fSPaolo Bonzini { 30049ab747fSPaolo Bonzini int index = 0; 30149ab747fSPaolo Bonzini 30249ab747fSPaolo Bonzini if ((s->trnmod & SDHC_TRNS_MULTI) && 30349ab747fSPaolo Bonzini (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) { 30449ab747fSPaolo Bonzini return; 30549ab747fSPaolo Bonzini } 30649ab747fSPaolo Bonzini 30749ab747fSPaolo Bonzini for (index = 0; index < (s->blksize & 0x0fff); index++) { 30840bbc194SPeter Maydell s->fifo_buffer[index] = sdbus_read_data(&s->sdbus); 30949ab747fSPaolo Bonzini } 31049ab747fSPaolo Bonzini 31149ab747fSPaolo Bonzini /* New data now available for READ through Buffer Port Register */ 31249ab747fSPaolo Bonzini s->prnsts |= SDHC_DATA_AVAILABLE; 31349ab747fSPaolo Bonzini if (s->norintstsen & SDHC_NISEN_RBUFRDY) { 31449ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_RBUFRDY; 31549ab747fSPaolo Bonzini } 31649ab747fSPaolo Bonzini 31749ab747fSPaolo Bonzini /* Clear DAT line active status if that was the last block */ 31849ab747fSPaolo Bonzini if ((s->trnmod & SDHC_TRNS_MULTI) == 0 || 31949ab747fSPaolo Bonzini ((s->trnmod & SDHC_TRNS_MULTI) && s->blkcnt == 1)) { 32049ab747fSPaolo Bonzini s->prnsts &= ~SDHC_DAT_LINE_ACTIVE; 32149ab747fSPaolo Bonzini } 32249ab747fSPaolo Bonzini 32349ab747fSPaolo Bonzini /* If stop at block gap request was set and it's not the last block of 32449ab747fSPaolo Bonzini * data - generate Block Event interrupt */ 32549ab747fSPaolo Bonzini if (s->stopped_state == sdhc_gap_read && (s->trnmod & SDHC_TRNS_MULTI) && 32649ab747fSPaolo Bonzini s->blkcnt != 1) { 32749ab747fSPaolo Bonzini s->prnsts &= ~SDHC_DAT_LINE_ACTIVE; 32849ab747fSPaolo Bonzini if (s->norintstsen & SDHC_EISEN_BLKGAP) { 32949ab747fSPaolo Bonzini s->norintsts |= SDHC_EIS_BLKGAP; 33049ab747fSPaolo Bonzini } 33149ab747fSPaolo Bonzini } 33249ab747fSPaolo Bonzini 33349ab747fSPaolo Bonzini sdhci_update_irq(s); 33449ab747fSPaolo Bonzini } 33549ab747fSPaolo Bonzini 33649ab747fSPaolo Bonzini /* Read @size byte of data from host controller @s BUFFER DATA PORT register */ 33749ab747fSPaolo Bonzini static uint32_t sdhci_read_dataport(SDHCIState *s, unsigned size) 33849ab747fSPaolo Bonzini { 33949ab747fSPaolo Bonzini uint32_t value = 0; 34049ab747fSPaolo Bonzini int i; 34149ab747fSPaolo Bonzini 34249ab747fSPaolo Bonzini /* first check that a valid data exists in host controller input buffer */ 34349ab747fSPaolo Bonzini if ((s->prnsts & SDHC_DATA_AVAILABLE) == 0) { 3448be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("read from empty buffer"); 34549ab747fSPaolo Bonzini return 0; 34649ab747fSPaolo Bonzini } 34749ab747fSPaolo Bonzini 34849ab747fSPaolo Bonzini for (i = 0; i < size; i++) { 34949ab747fSPaolo Bonzini value |= s->fifo_buffer[s->data_count] << i * 8; 35049ab747fSPaolo Bonzini s->data_count++; 35149ab747fSPaolo Bonzini /* check if we've read all valid data (blksize bytes) from buffer */ 35249ab747fSPaolo Bonzini if ((s->data_count) >= (s->blksize & 0x0fff)) { 3538be487d8SPhilippe Mathieu-Daudé trace_sdhci_read_dataport(s->data_count); 35449ab747fSPaolo Bonzini s->prnsts &= ~SDHC_DATA_AVAILABLE; /* no more data in a buffer */ 35549ab747fSPaolo Bonzini s->data_count = 0; /* next buff read must start at position [0] */ 35649ab747fSPaolo Bonzini 35749ab747fSPaolo Bonzini if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 35849ab747fSPaolo Bonzini s->blkcnt--; 35949ab747fSPaolo Bonzini } 36049ab747fSPaolo Bonzini 36149ab747fSPaolo Bonzini /* if that was the last block of data */ 36249ab747fSPaolo Bonzini if ((s->trnmod & SDHC_TRNS_MULTI) == 0 || 36349ab747fSPaolo Bonzini ((s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) || 36449ab747fSPaolo Bonzini /* stop at gap request */ 36549ab747fSPaolo Bonzini (s->stopped_state == sdhc_gap_read && 36649ab747fSPaolo Bonzini !(s->prnsts & SDHC_DAT_LINE_ACTIVE))) { 367d368ba43SKevin O'Connor sdhci_end_transfer(s); 36849ab747fSPaolo Bonzini } else { /* if there are more data, read next block from card */ 369d368ba43SKevin O'Connor sdhci_read_block_from_card(s); 37049ab747fSPaolo Bonzini } 37149ab747fSPaolo Bonzini break; 37249ab747fSPaolo Bonzini } 37349ab747fSPaolo Bonzini } 37449ab747fSPaolo Bonzini 37549ab747fSPaolo Bonzini return value; 37649ab747fSPaolo Bonzini } 37749ab747fSPaolo Bonzini 37849ab747fSPaolo Bonzini /* Write data from host controller FIFO to card */ 37949ab747fSPaolo Bonzini static void sdhci_write_block_to_card(SDHCIState *s) 38049ab747fSPaolo Bonzini { 38149ab747fSPaolo Bonzini int index = 0; 38249ab747fSPaolo Bonzini 38349ab747fSPaolo Bonzini if (s->prnsts & SDHC_SPACE_AVAILABLE) { 38449ab747fSPaolo Bonzini if (s->norintstsen & SDHC_NISEN_WBUFRDY) { 38549ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_WBUFRDY; 38649ab747fSPaolo Bonzini } 38749ab747fSPaolo Bonzini sdhci_update_irq(s); 38849ab747fSPaolo Bonzini return; 38949ab747fSPaolo Bonzini } 39049ab747fSPaolo Bonzini 39149ab747fSPaolo Bonzini if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 39249ab747fSPaolo Bonzini if (s->blkcnt == 0) { 39349ab747fSPaolo Bonzini return; 39449ab747fSPaolo Bonzini } else { 39549ab747fSPaolo Bonzini s->blkcnt--; 39649ab747fSPaolo Bonzini } 39749ab747fSPaolo Bonzini } 39849ab747fSPaolo Bonzini 39949ab747fSPaolo Bonzini for (index = 0; index < (s->blksize & 0x0fff); index++) { 40040bbc194SPeter Maydell sdbus_write_data(&s->sdbus, s->fifo_buffer[index]); 40149ab747fSPaolo Bonzini } 40249ab747fSPaolo Bonzini 40349ab747fSPaolo Bonzini /* Next data can be written through BUFFER DATORT register */ 40449ab747fSPaolo Bonzini s->prnsts |= SDHC_SPACE_AVAILABLE; 40549ab747fSPaolo Bonzini 40649ab747fSPaolo Bonzini /* Finish transfer if that was the last block of data */ 40749ab747fSPaolo Bonzini if ((s->trnmod & SDHC_TRNS_MULTI) == 0 || 40849ab747fSPaolo Bonzini ((s->trnmod & SDHC_TRNS_MULTI) && 40949ab747fSPaolo Bonzini (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0))) { 410d368ba43SKevin O'Connor sdhci_end_transfer(s); 411dcdb4cd8SPeter Crosthwaite } else if (s->norintstsen & SDHC_NISEN_WBUFRDY) { 412dcdb4cd8SPeter Crosthwaite s->norintsts |= SDHC_NIS_WBUFRDY; 41349ab747fSPaolo Bonzini } 41449ab747fSPaolo Bonzini 41549ab747fSPaolo Bonzini /* Generate Block Gap Event if requested and if not the last block */ 41649ab747fSPaolo Bonzini if (s->stopped_state == sdhc_gap_write && (s->trnmod & SDHC_TRNS_MULTI) && 41749ab747fSPaolo Bonzini s->blkcnt > 0) { 41849ab747fSPaolo Bonzini s->prnsts &= ~SDHC_DOING_WRITE; 41949ab747fSPaolo Bonzini if (s->norintstsen & SDHC_EISEN_BLKGAP) { 42049ab747fSPaolo Bonzini s->norintsts |= SDHC_EIS_BLKGAP; 42149ab747fSPaolo Bonzini } 422d368ba43SKevin O'Connor sdhci_end_transfer(s); 42349ab747fSPaolo Bonzini } 42449ab747fSPaolo Bonzini 42549ab747fSPaolo Bonzini sdhci_update_irq(s); 42649ab747fSPaolo Bonzini } 42749ab747fSPaolo Bonzini 42849ab747fSPaolo Bonzini /* Write @size bytes of @value data to host controller @s Buffer Data Port 42949ab747fSPaolo Bonzini * register */ 43049ab747fSPaolo Bonzini static void sdhci_write_dataport(SDHCIState *s, uint32_t value, unsigned size) 43149ab747fSPaolo Bonzini { 43249ab747fSPaolo Bonzini unsigned i; 43349ab747fSPaolo Bonzini 43449ab747fSPaolo Bonzini /* Check that there is free space left in a buffer */ 43549ab747fSPaolo Bonzini if (!(s->prnsts & SDHC_SPACE_AVAILABLE)) { 4368be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("Can't write to data buffer: buffer full"); 43749ab747fSPaolo Bonzini return; 43849ab747fSPaolo Bonzini } 43949ab747fSPaolo Bonzini 44049ab747fSPaolo Bonzini for (i = 0; i < size; i++) { 44149ab747fSPaolo Bonzini s->fifo_buffer[s->data_count] = value & 0xFF; 44249ab747fSPaolo Bonzini s->data_count++; 44349ab747fSPaolo Bonzini value >>= 8; 44449ab747fSPaolo Bonzini if (s->data_count >= (s->blksize & 0x0fff)) { 4458be487d8SPhilippe Mathieu-Daudé trace_sdhci_write_dataport(s->data_count); 44649ab747fSPaolo Bonzini s->data_count = 0; 44749ab747fSPaolo Bonzini s->prnsts &= ~SDHC_SPACE_AVAILABLE; 44849ab747fSPaolo Bonzini if (s->prnsts & SDHC_DOING_WRITE) { 449d368ba43SKevin O'Connor sdhci_write_block_to_card(s); 45049ab747fSPaolo Bonzini } 45149ab747fSPaolo Bonzini } 45249ab747fSPaolo Bonzini } 45349ab747fSPaolo Bonzini } 45449ab747fSPaolo Bonzini 45549ab747fSPaolo Bonzini /* 45649ab747fSPaolo Bonzini * Single DMA data transfer 45749ab747fSPaolo Bonzini */ 45849ab747fSPaolo Bonzini 45949ab747fSPaolo Bonzini /* Multi block SDMA transfer */ 46049ab747fSPaolo Bonzini static void sdhci_sdma_transfer_multi_blocks(SDHCIState *s) 46149ab747fSPaolo Bonzini { 46249ab747fSPaolo Bonzini bool page_aligned = false; 46349ab747fSPaolo Bonzini unsigned int n, begin; 46449ab747fSPaolo Bonzini const uint16_t block_size = s->blksize & 0x0fff; 46549ab747fSPaolo Bonzini uint32_t boundary_chk = 1 << (((s->blksize & 0xf000) >> 12) + 12); 46649ab747fSPaolo Bonzini uint32_t boundary_count = boundary_chk - (s->sdmasysad % boundary_chk); 46749ab747fSPaolo Bonzini 4686e86d903SPrasad J Pandit if (!(s->trnmod & SDHC_TRNS_BLK_CNT_EN) || !s->blkcnt) { 4696e86d903SPrasad J Pandit qemu_log_mask(LOG_UNIMP, "infinite transfer is not supported\n"); 4706e86d903SPrasad J Pandit return; 4716e86d903SPrasad J Pandit } 4726e86d903SPrasad J Pandit 47349ab747fSPaolo Bonzini /* XXX: Some sd/mmc drivers (for example, u-boot-slp) do not account for 47449ab747fSPaolo Bonzini * possible stop at page boundary if initial address is not page aligned, 47549ab747fSPaolo Bonzini * allow them to work properly */ 47649ab747fSPaolo Bonzini if ((s->sdmasysad % boundary_chk) == 0) { 47749ab747fSPaolo Bonzini page_aligned = true; 47849ab747fSPaolo Bonzini } 47949ab747fSPaolo Bonzini 48049ab747fSPaolo Bonzini if (s->trnmod & SDHC_TRNS_READ) { 48149ab747fSPaolo Bonzini s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT | 48249ab747fSPaolo Bonzini SDHC_DAT_LINE_ACTIVE; 48349ab747fSPaolo Bonzini while (s->blkcnt) { 48449ab747fSPaolo Bonzini if (s->data_count == 0) { 48549ab747fSPaolo Bonzini for (n = 0; n < block_size; n++) { 48640bbc194SPeter Maydell s->fifo_buffer[n] = sdbus_read_data(&s->sdbus); 48749ab747fSPaolo Bonzini } 48849ab747fSPaolo Bonzini } 48949ab747fSPaolo Bonzini begin = s->data_count; 49049ab747fSPaolo Bonzini if (((boundary_count + begin) < block_size) && page_aligned) { 49149ab747fSPaolo Bonzini s->data_count = boundary_count + begin; 49249ab747fSPaolo Bonzini boundary_count = 0; 49349ab747fSPaolo Bonzini } else { 49449ab747fSPaolo Bonzini s->data_count = block_size; 49549ab747fSPaolo Bonzini boundary_count -= block_size - begin; 49649ab747fSPaolo Bonzini if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 49749ab747fSPaolo Bonzini s->blkcnt--; 49849ab747fSPaolo Bonzini } 49949ab747fSPaolo Bonzini } 500dd55c485SPhilippe Mathieu-Daudé dma_memory_write(s->dma_as, s->sdmasysad, 50149ab747fSPaolo Bonzini &s->fifo_buffer[begin], s->data_count - begin); 50249ab747fSPaolo Bonzini s->sdmasysad += s->data_count - begin; 50349ab747fSPaolo Bonzini if (s->data_count == block_size) { 50449ab747fSPaolo Bonzini s->data_count = 0; 50549ab747fSPaolo Bonzini } 50649ab747fSPaolo Bonzini if (page_aligned && boundary_count == 0) { 50749ab747fSPaolo Bonzini break; 50849ab747fSPaolo Bonzini } 50949ab747fSPaolo Bonzini } 51049ab747fSPaolo Bonzini } else { 51149ab747fSPaolo Bonzini s->prnsts |= SDHC_DOING_WRITE | SDHC_DATA_INHIBIT | 51249ab747fSPaolo Bonzini SDHC_DAT_LINE_ACTIVE; 51349ab747fSPaolo Bonzini while (s->blkcnt) { 51449ab747fSPaolo Bonzini begin = s->data_count; 51549ab747fSPaolo Bonzini if (((boundary_count + begin) < block_size) && page_aligned) { 51649ab747fSPaolo Bonzini s->data_count = boundary_count + begin; 51749ab747fSPaolo Bonzini boundary_count = 0; 51849ab747fSPaolo Bonzini } else { 51949ab747fSPaolo Bonzini s->data_count = block_size; 52049ab747fSPaolo Bonzini boundary_count -= block_size - begin; 52149ab747fSPaolo Bonzini } 522dd55c485SPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, s->sdmasysad, 52342922105SPrasad J Pandit &s->fifo_buffer[begin], s->data_count - begin); 52449ab747fSPaolo Bonzini s->sdmasysad += s->data_count - begin; 52549ab747fSPaolo Bonzini if (s->data_count == block_size) { 52649ab747fSPaolo Bonzini for (n = 0; n < block_size; n++) { 52740bbc194SPeter Maydell sdbus_write_data(&s->sdbus, s->fifo_buffer[n]); 52849ab747fSPaolo Bonzini } 52949ab747fSPaolo Bonzini s->data_count = 0; 53049ab747fSPaolo Bonzini if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 53149ab747fSPaolo Bonzini s->blkcnt--; 53249ab747fSPaolo Bonzini } 53349ab747fSPaolo Bonzini } 53449ab747fSPaolo Bonzini if (page_aligned && boundary_count == 0) { 53549ab747fSPaolo Bonzini break; 53649ab747fSPaolo Bonzini } 53749ab747fSPaolo Bonzini } 53849ab747fSPaolo Bonzini } 53949ab747fSPaolo Bonzini 54049ab747fSPaolo Bonzini if (s->blkcnt == 0) { 541d368ba43SKevin O'Connor sdhci_end_transfer(s); 54249ab747fSPaolo Bonzini } else { 54349ab747fSPaolo Bonzini if (s->norintstsen & SDHC_NISEN_DMA) { 54449ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_DMA; 54549ab747fSPaolo Bonzini } 54649ab747fSPaolo Bonzini sdhci_update_irq(s); 54749ab747fSPaolo Bonzini } 54849ab747fSPaolo Bonzini } 54949ab747fSPaolo Bonzini 55049ab747fSPaolo Bonzini /* single block SDMA transfer */ 55149ab747fSPaolo Bonzini static void sdhci_sdma_transfer_single_block(SDHCIState *s) 55249ab747fSPaolo Bonzini { 55349ab747fSPaolo Bonzini int n; 55449ab747fSPaolo Bonzini uint32_t datacnt = s->blksize & 0x0fff; 55549ab747fSPaolo Bonzini 55649ab747fSPaolo Bonzini if (s->trnmod & SDHC_TRNS_READ) { 55749ab747fSPaolo Bonzini for (n = 0; n < datacnt; n++) { 55840bbc194SPeter Maydell s->fifo_buffer[n] = sdbus_read_data(&s->sdbus); 55949ab747fSPaolo Bonzini } 560dd55c485SPhilippe Mathieu-Daudé dma_memory_write(s->dma_as, s->sdmasysad, s->fifo_buffer, datacnt); 56149ab747fSPaolo Bonzini } else { 562dd55c485SPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, s->sdmasysad, s->fifo_buffer, datacnt); 56349ab747fSPaolo Bonzini for (n = 0; n < datacnt; n++) { 56440bbc194SPeter Maydell sdbus_write_data(&s->sdbus, s->fifo_buffer[n]); 56549ab747fSPaolo Bonzini } 56649ab747fSPaolo Bonzini } 56749ab747fSPaolo Bonzini s->blkcnt--; 56849ab747fSPaolo Bonzini 569d368ba43SKevin O'Connor sdhci_end_transfer(s); 57049ab747fSPaolo Bonzini } 57149ab747fSPaolo Bonzini 57249ab747fSPaolo Bonzini typedef struct ADMADescr { 57349ab747fSPaolo Bonzini hwaddr addr; 57449ab747fSPaolo Bonzini uint16_t length; 57549ab747fSPaolo Bonzini uint8_t attr; 57649ab747fSPaolo Bonzini uint8_t incr; 57749ab747fSPaolo Bonzini } ADMADescr; 57849ab747fSPaolo Bonzini 57949ab747fSPaolo Bonzini static void get_adma_description(SDHCIState *s, ADMADescr *dscr) 58049ab747fSPaolo Bonzini { 58149ab747fSPaolo Bonzini uint32_t adma1 = 0; 58249ab747fSPaolo Bonzini uint64_t adma2 = 0; 58349ab747fSPaolo Bonzini hwaddr entry_addr = (hwaddr)s->admasysaddr; 58449ab747fSPaolo Bonzini switch (SDHC_DMA_TYPE(s->hostctl)) { 58549ab747fSPaolo Bonzini case SDHC_CTRL_ADMA2_32: 586dd55c485SPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, entry_addr, (uint8_t *)&adma2, 58749ab747fSPaolo Bonzini sizeof(adma2)); 58849ab747fSPaolo Bonzini adma2 = le64_to_cpu(adma2); 58949ab747fSPaolo Bonzini /* The spec does not specify endianness of descriptor table. 59049ab747fSPaolo Bonzini * We currently assume that it is LE. 59149ab747fSPaolo Bonzini */ 59249ab747fSPaolo Bonzini dscr->addr = (hwaddr)extract64(adma2, 32, 32) & ~0x3ull; 59349ab747fSPaolo Bonzini dscr->length = (uint16_t)extract64(adma2, 16, 16); 59449ab747fSPaolo Bonzini dscr->attr = (uint8_t)extract64(adma2, 0, 7); 59549ab747fSPaolo Bonzini dscr->incr = 8; 59649ab747fSPaolo Bonzini break; 59749ab747fSPaolo Bonzini case SDHC_CTRL_ADMA1_32: 598dd55c485SPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, entry_addr, (uint8_t *)&adma1, 59949ab747fSPaolo Bonzini sizeof(adma1)); 60049ab747fSPaolo Bonzini adma1 = le32_to_cpu(adma1); 60149ab747fSPaolo Bonzini dscr->addr = (hwaddr)(adma1 & 0xFFFFF000); 60249ab747fSPaolo Bonzini dscr->attr = (uint8_t)extract32(adma1, 0, 7); 60349ab747fSPaolo Bonzini dscr->incr = 4; 60449ab747fSPaolo Bonzini if ((dscr->attr & SDHC_ADMA_ATTR_ACT_MASK) == SDHC_ADMA_ATTR_SET_LEN) { 60549ab747fSPaolo Bonzini dscr->length = (uint16_t)extract32(adma1, 12, 16); 60649ab747fSPaolo Bonzini } else { 60749ab747fSPaolo Bonzini dscr->length = 4096; 60849ab747fSPaolo Bonzini } 60949ab747fSPaolo Bonzini break; 61049ab747fSPaolo Bonzini case SDHC_CTRL_ADMA2_64: 611dd55c485SPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, entry_addr, 61249ab747fSPaolo Bonzini (uint8_t *)(&dscr->attr), 1); 613dd55c485SPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, entry_addr + 2, 61449ab747fSPaolo Bonzini (uint8_t *)(&dscr->length), 2); 61549ab747fSPaolo Bonzini dscr->length = le16_to_cpu(dscr->length); 616dd55c485SPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, entry_addr + 4, 61749ab747fSPaolo Bonzini (uint8_t *)(&dscr->addr), 8); 61849ab747fSPaolo Bonzini dscr->attr = le64_to_cpu(dscr->attr); 61949ab747fSPaolo Bonzini dscr->attr &= 0xfffffff8; 62049ab747fSPaolo Bonzini dscr->incr = 12; 62149ab747fSPaolo Bonzini break; 62249ab747fSPaolo Bonzini } 62349ab747fSPaolo Bonzini } 62449ab747fSPaolo Bonzini 62549ab747fSPaolo Bonzini /* Advanced DMA data transfer */ 62649ab747fSPaolo Bonzini 62749ab747fSPaolo Bonzini static void sdhci_do_adma(SDHCIState *s) 62849ab747fSPaolo Bonzini { 62949ab747fSPaolo Bonzini unsigned int n, begin, length; 63049ab747fSPaolo Bonzini const uint16_t block_size = s->blksize & 0x0fff; 6318be487d8SPhilippe Mathieu-Daudé ADMADescr dscr = {}; 63249ab747fSPaolo Bonzini int i; 63349ab747fSPaolo Bonzini 63449ab747fSPaolo Bonzini for (i = 0; i < SDHC_ADMA_DESCS_PER_DELAY; ++i) { 63549ab747fSPaolo Bonzini s->admaerr &= ~SDHC_ADMAERR_LENGTH_MISMATCH; 63649ab747fSPaolo Bonzini 63749ab747fSPaolo Bonzini get_adma_description(s, &dscr); 6388be487d8SPhilippe Mathieu-Daudé trace_sdhci_adma_loop(dscr.addr, dscr.length, dscr.attr); 63949ab747fSPaolo Bonzini 64049ab747fSPaolo Bonzini if ((dscr.attr & SDHC_ADMA_ATTR_VALID) == 0) { 64149ab747fSPaolo Bonzini /* Indicate that error occurred in ST_FDS state */ 64249ab747fSPaolo Bonzini s->admaerr &= ~SDHC_ADMAERR_STATE_MASK; 64349ab747fSPaolo Bonzini s->admaerr |= SDHC_ADMAERR_STATE_ST_FDS; 64449ab747fSPaolo Bonzini 64549ab747fSPaolo Bonzini /* Generate ADMA error interrupt */ 64649ab747fSPaolo Bonzini if (s->errintstsen & SDHC_EISEN_ADMAERR) { 64749ab747fSPaolo Bonzini s->errintsts |= SDHC_EIS_ADMAERR; 64849ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_ERR; 64949ab747fSPaolo Bonzini } 65049ab747fSPaolo Bonzini 65149ab747fSPaolo Bonzini sdhci_update_irq(s); 65249ab747fSPaolo Bonzini return; 65349ab747fSPaolo Bonzini } 65449ab747fSPaolo Bonzini 65549ab747fSPaolo Bonzini length = dscr.length ? dscr.length : 65536; 65649ab747fSPaolo Bonzini 65749ab747fSPaolo Bonzini switch (dscr.attr & SDHC_ADMA_ATTR_ACT_MASK) { 65849ab747fSPaolo Bonzini case SDHC_ADMA_ATTR_ACT_TRAN: /* data transfer */ 65949ab747fSPaolo Bonzini 66049ab747fSPaolo Bonzini if (s->trnmod & SDHC_TRNS_READ) { 66149ab747fSPaolo Bonzini while (length) { 66249ab747fSPaolo Bonzini if (s->data_count == 0) { 66349ab747fSPaolo Bonzini for (n = 0; n < block_size; n++) { 66440bbc194SPeter Maydell s->fifo_buffer[n] = sdbus_read_data(&s->sdbus); 66549ab747fSPaolo Bonzini } 66649ab747fSPaolo Bonzini } 66749ab747fSPaolo Bonzini begin = s->data_count; 66849ab747fSPaolo Bonzini if ((length + begin) < block_size) { 66949ab747fSPaolo Bonzini s->data_count = length + begin; 67049ab747fSPaolo Bonzini length = 0; 67149ab747fSPaolo Bonzini } else { 67249ab747fSPaolo Bonzini s->data_count = block_size; 67349ab747fSPaolo Bonzini length -= block_size - begin; 67449ab747fSPaolo Bonzini } 675dd55c485SPhilippe Mathieu-Daudé dma_memory_write(s->dma_as, dscr.addr, 67649ab747fSPaolo Bonzini &s->fifo_buffer[begin], 67749ab747fSPaolo Bonzini s->data_count - begin); 67849ab747fSPaolo Bonzini dscr.addr += s->data_count - begin; 67949ab747fSPaolo Bonzini if (s->data_count == block_size) { 68049ab747fSPaolo Bonzini s->data_count = 0; 68149ab747fSPaolo Bonzini if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 68249ab747fSPaolo Bonzini s->blkcnt--; 68349ab747fSPaolo Bonzini if (s->blkcnt == 0) { 68449ab747fSPaolo Bonzini break; 68549ab747fSPaolo Bonzini } 68649ab747fSPaolo Bonzini } 68749ab747fSPaolo Bonzini } 68849ab747fSPaolo Bonzini } 68949ab747fSPaolo Bonzini } else { 69049ab747fSPaolo Bonzini while (length) { 69149ab747fSPaolo Bonzini begin = s->data_count; 69249ab747fSPaolo Bonzini if ((length + begin) < block_size) { 69349ab747fSPaolo Bonzini s->data_count = length + begin; 69449ab747fSPaolo Bonzini length = 0; 69549ab747fSPaolo Bonzini } else { 69649ab747fSPaolo Bonzini s->data_count = block_size; 69749ab747fSPaolo Bonzini length -= block_size - begin; 69849ab747fSPaolo Bonzini } 699dd55c485SPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, dscr.addr, 7009db11cefSPeter Crosthwaite &s->fifo_buffer[begin], 7019db11cefSPeter Crosthwaite s->data_count - begin); 70249ab747fSPaolo Bonzini dscr.addr += s->data_count - begin; 70349ab747fSPaolo Bonzini if (s->data_count == block_size) { 70449ab747fSPaolo Bonzini for (n = 0; n < block_size; n++) { 70540bbc194SPeter Maydell sdbus_write_data(&s->sdbus, s->fifo_buffer[n]); 70649ab747fSPaolo Bonzini } 70749ab747fSPaolo Bonzini s->data_count = 0; 70849ab747fSPaolo Bonzini if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 70949ab747fSPaolo Bonzini s->blkcnt--; 71049ab747fSPaolo Bonzini if (s->blkcnt == 0) { 71149ab747fSPaolo Bonzini break; 71249ab747fSPaolo Bonzini } 71349ab747fSPaolo Bonzini } 71449ab747fSPaolo Bonzini } 71549ab747fSPaolo Bonzini } 71649ab747fSPaolo Bonzini } 71749ab747fSPaolo Bonzini s->admasysaddr += dscr.incr; 71849ab747fSPaolo Bonzini break; 71949ab747fSPaolo Bonzini case SDHC_ADMA_ATTR_ACT_LINK: /* link to next descriptor table */ 72049ab747fSPaolo Bonzini s->admasysaddr = dscr.addr; 7218be487d8SPhilippe Mathieu-Daudé trace_sdhci_adma("link", s->admasysaddr); 72249ab747fSPaolo Bonzini break; 72349ab747fSPaolo Bonzini default: 72449ab747fSPaolo Bonzini s->admasysaddr += dscr.incr; 72549ab747fSPaolo Bonzini break; 72649ab747fSPaolo Bonzini } 72749ab747fSPaolo Bonzini 7281d32c26fSPeter Crosthwaite if (dscr.attr & SDHC_ADMA_ATTR_INT) { 7298be487d8SPhilippe Mathieu-Daudé trace_sdhci_adma("interrupt", s->admasysaddr); 7301d32c26fSPeter Crosthwaite if (s->norintstsen & SDHC_NISEN_DMA) { 7311d32c26fSPeter Crosthwaite s->norintsts |= SDHC_NIS_DMA; 7321d32c26fSPeter Crosthwaite } 7331d32c26fSPeter Crosthwaite 7341d32c26fSPeter Crosthwaite sdhci_update_irq(s); 7351d32c26fSPeter Crosthwaite } 7361d32c26fSPeter Crosthwaite 73749ab747fSPaolo Bonzini /* ADMA transfer terminates if blkcnt == 0 or by END attribute */ 73849ab747fSPaolo Bonzini if (((s->trnmod & SDHC_TRNS_BLK_CNT_EN) && 73949ab747fSPaolo Bonzini (s->blkcnt == 0)) || (dscr.attr & SDHC_ADMA_ATTR_END)) { 7408be487d8SPhilippe Mathieu-Daudé trace_sdhci_adma_transfer_completed(); 74149ab747fSPaolo Bonzini if (length || ((dscr.attr & SDHC_ADMA_ATTR_END) && 74249ab747fSPaolo Bonzini (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && 74349ab747fSPaolo Bonzini s->blkcnt != 0)) { 7448be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("SD/MMC host ADMA length mismatch"); 74549ab747fSPaolo Bonzini s->admaerr |= SDHC_ADMAERR_LENGTH_MISMATCH | 74649ab747fSPaolo Bonzini SDHC_ADMAERR_STATE_ST_TFR; 74749ab747fSPaolo Bonzini if (s->errintstsen & SDHC_EISEN_ADMAERR) { 7488be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("Set ADMA error flag"); 74949ab747fSPaolo Bonzini s->errintsts |= SDHC_EIS_ADMAERR; 75049ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_ERR; 75149ab747fSPaolo Bonzini } 75249ab747fSPaolo Bonzini 75349ab747fSPaolo Bonzini sdhci_update_irq(s); 75449ab747fSPaolo Bonzini } 755d368ba43SKevin O'Connor sdhci_end_transfer(s); 75649ab747fSPaolo Bonzini return; 75749ab747fSPaolo Bonzini } 75849ab747fSPaolo Bonzini 75949ab747fSPaolo Bonzini } 76049ab747fSPaolo Bonzini 76149ab747fSPaolo Bonzini /* we have unfinished business - reschedule to continue ADMA */ 762bc72ad67SAlex Bligh timer_mod(s->transfer_timer, 763bc72ad67SAlex Bligh qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_TRANSFER_DELAY); 76449ab747fSPaolo Bonzini } 76549ab747fSPaolo Bonzini 76649ab747fSPaolo Bonzini /* Perform data transfer according to controller configuration */ 76749ab747fSPaolo Bonzini 768d368ba43SKevin O'Connor static void sdhci_data_transfer(void *opaque) 76949ab747fSPaolo Bonzini { 770d368ba43SKevin O'Connor SDHCIState *s = (SDHCIState *)opaque; 77149ab747fSPaolo Bonzini 77249ab747fSPaolo Bonzini if (s->trnmod & SDHC_TRNS_DMA) { 77349ab747fSPaolo Bonzini switch (SDHC_DMA_TYPE(s->hostctl)) { 77449ab747fSPaolo Bonzini case SDHC_CTRL_SDMA: 77549ab747fSPaolo Bonzini if ((s->blkcnt == 1) || !(s->trnmod & SDHC_TRNS_MULTI)) { 776d368ba43SKevin O'Connor sdhci_sdma_transfer_single_block(s); 77749ab747fSPaolo Bonzini } else { 778d368ba43SKevin O'Connor sdhci_sdma_transfer_multi_blocks(s); 77949ab747fSPaolo Bonzini } 78049ab747fSPaolo Bonzini 78149ab747fSPaolo Bonzini break; 78249ab747fSPaolo Bonzini case SDHC_CTRL_ADMA1_32: 78349ab747fSPaolo Bonzini if (!(s->capareg & SDHC_CAN_DO_ADMA1)) { 7848be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("ADMA1 not supported"); 78549ab747fSPaolo Bonzini break; 78649ab747fSPaolo Bonzini } 78749ab747fSPaolo Bonzini 788d368ba43SKevin O'Connor sdhci_do_adma(s); 78949ab747fSPaolo Bonzini break; 79049ab747fSPaolo Bonzini case SDHC_CTRL_ADMA2_32: 79149ab747fSPaolo Bonzini if (!(s->capareg & SDHC_CAN_DO_ADMA2)) { 7928be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("ADMA2 not supported"); 79349ab747fSPaolo Bonzini break; 79449ab747fSPaolo Bonzini } 79549ab747fSPaolo Bonzini 796d368ba43SKevin O'Connor sdhci_do_adma(s); 79749ab747fSPaolo Bonzini break; 79849ab747fSPaolo Bonzini case SDHC_CTRL_ADMA2_64: 79949ab747fSPaolo Bonzini if (!(s->capareg & SDHC_CAN_DO_ADMA2) || 80049ab747fSPaolo Bonzini !(s->capareg & SDHC_64_BIT_BUS_SUPPORT)) { 8018be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("64 bit ADMA not supported"); 80249ab747fSPaolo Bonzini break; 80349ab747fSPaolo Bonzini } 80449ab747fSPaolo Bonzini 805d368ba43SKevin O'Connor sdhci_do_adma(s); 80649ab747fSPaolo Bonzini break; 80749ab747fSPaolo Bonzini default: 8088be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("Unsupported DMA type"); 80949ab747fSPaolo Bonzini break; 81049ab747fSPaolo Bonzini } 81149ab747fSPaolo Bonzini } else { 81240bbc194SPeter Maydell if ((s->trnmod & SDHC_TRNS_READ) && sdbus_data_ready(&s->sdbus)) { 81349ab747fSPaolo Bonzini s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT | 81449ab747fSPaolo Bonzini SDHC_DAT_LINE_ACTIVE; 815d368ba43SKevin O'Connor sdhci_read_block_from_card(s); 81649ab747fSPaolo Bonzini } else { 81749ab747fSPaolo Bonzini s->prnsts |= SDHC_DOING_WRITE | SDHC_DAT_LINE_ACTIVE | 81849ab747fSPaolo Bonzini SDHC_SPACE_AVAILABLE | SDHC_DATA_INHIBIT; 819d368ba43SKevin O'Connor sdhci_write_block_to_card(s); 82049ab747fSPaolo Bonzini } 82149ab747fSPaolo Bonzini } 82249ab747fSPaolo Bonzini } 82349ab747fSPaolo Bonzini 82449ab747fSPaolo Bonzini static bool sdhci_can_issue_command(SDHCIState *s) 82549ab747fSPaolo Bonzini { 8266890a695SPeter Crosthwaite if (!SDHC_CLOCK_IS_ON(s->clkcon) || 82749ab747fSPaolo Bonzini (((s->prnsts & SDHC_DATA_INHIBIT) || s->stopped_state) && 82849ab747fSPaolo Bonzini ((s->cmdreg & SDHC_CMD_DATA_PRESENT) || 82949ab747fSPaolo Bonzini ((s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY && 83049ab747fSPaolo Bonzini !(SDHC_COMMAND_TYPE(s->cmdreg) == SDHC_CMD_ABORT))))) { 83149ab747fSPaolo Bonzini return false; 83249ab747fSPaolo Bonzini } 83349ab747fSPaolo Bonzini 83449ab747fSPaolo Bonzini return true; 83549ab747fSPaolo Bonzini } 83649ab747fSPaolo Bonzini 83749ab747fSPaolo Bonzini /* The Buffer Data Port register must be accessed in sequential and 83849ab747fSPaolo Bonzini * continuous manner */ 83949ab747fSPaolo Bonzini static inline bool 84049ab747fSPaolo Bonzini sdhci_buff_access_is_sequential(SDHCIState *s, unsigned byte_num) 84149ab747fSPaolo Bonzini { 84249ab747fSPaolo Bonzini if ((s->data_count & 0x3) != byte_num) { 8438be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("Non-sequential access to Buffer Data Port register" 84449ab747fSPaolo Bonzini "is prohibited\n"); 84549ab747fSPaolo Bonzini return false; 84649ab747fSPaolo Bonzini } 84749ab747fSPaolo Bonzini return true; 84849ab747fSPaolo Bonzini } 84949ab747fSPaolo Bonzini 850d368ba43SKevin O'Connor static uint64_t sdhci_read(void *opaque, hwaddr offset, unsigned size) 85149ab747fSPaolo Bonzini { 852d368ba43SKevin O'Connor SDHCIState *s = (SDHCIState *)opaque; 85349ab747fSPaolo Bonzini uint32_t ret = 0; 85449ab747fSPaolo Bonzini 85549ab747fSPaolo Bonzini switch (offset & ~0x3) { 85649ab747fSPaolo Bonzini case SDHC_SYSAD: 85749ab747fSPaolo Bonzini ret = s->sdmasysad; 85849ab747fSPaolo Bonzini break; 85949ab747fSPaolo Bonzini case SDHC_BLKSIZE: 86049ab747fSPaolo Bonzini ret = s->blksize | (s->blkcnt << 16); 86149ab747fSPaolo Bonzini break; 86249ab747fSPaolo Bonzini case SDHC_ARGUMENT: 86349ab747fSPaolo Bonzini ret = s->argument; 86449ab747fSPaolo Bonzini break; 86549ab747fSPaolo Bonzini case SDHC_TRNMOD: 86649ab747fSPaolo Bonzini ret = s->trnmod | (s->cmdreg << 16); 86749ab747fSPaolo Bonzini break; 86849ab747fSPaolo Bonzini case SDHC_RSPREG0 ... SDHC_RSPREG3: 86949ab747fSPaolo Bonzini ret = s->rspreg[((offset & ~0x3) - SDHC_RSPREG0) >> 2]; 87049ab747fSPaolo Bonzini break; 87149ab747fSPaolo Bonzini case SDHC_BDATA: 87249ab747fSPaolo Bonzini if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) { 873d368ba43SKevin O'Connor ret = sdhci_read_dataport(s, size); 8748be487d8SPhilippe Mathieu-Daudé trace_sdhci_access("rd", size << 3, offset, "->", ret, ret); 87549ab747fSPaolo Bonzini return ret; 87649ab747fSPaolo Bonzini } 87749ab747fSPaolo Bonzini break; 87849ab747fSPaolo Bonzini case SDHC_PRNSTS: 87949ab747fSPaolo Bonzini ret = s->prnsts; 88049ab747fSPaolo Bonzini break; 88149ab747fSPaolo Bonzini case SDHC_HOSTCTL: 88249ab747fSPaolo Bonzini ret = s->hostctl | (s->pwrcon << 8) | (s->blkgap << 16) | 88349ab747fSPaolo Bonzini (s->wakcon << 24); 88449ab747fSPaolo Bonzini break; 88549ab747fSPaolo Bonzini case SDHC_CLKCON: 88649ab747fSPaolo Bonzini ret = s->clkcon | (s->timeoutcon << 16); 88749ab747fSPaolo Bonzini break; 88849ab747fSPaolo Bonzini case SDHC_NORINTSTS: 88949ab747fSPaolo Bonzini ret = s->norintsts | (s->errintsts << 16); 89049ab747fSPaolo Bonzini break; 89149ab747fSPaolo Bonzini case SDHC_NORINTSTSEN: 89249ab747fSPaolo Bonzini ret = s->norintstsen | (s->errintstsen << 16); 89349ab747fSPaolo Bonzini break; 89449ab747fSPaolo Bonzini case SDHC_NORINTSIGEN: 89549ab747fSPaolo Bonzini ret = s->norintsigen | (s->errintsigen << 16); 89649ab747fSPaolo Bonzini break; 89749ab747fSPaolo Bonzini case SDHC_ACMD12ERRSTS: 89849ab747fSPaolo Bonzini ret = s->acmd12errsts; 89949ab747fSPaolo Bonzini break; 900cd209421SPhilippe Mathieu-Daudé case SDHC_CAPAB: 9015efc9016SPhilippe Mathieu-Daudé ret = (uint32_t)s->capareg; 9025efc9016SPhilippe Mathieu-Daudé break; 9035efc9016SPhilippe Mathieu-Daudé case SDHC_CAPAB + 4: 9045efc9016SPhilippe Mathieu-Daudé ret = (uint32_t)(s->capareg >> 32); 90549ab747fSPaolo Bonzini break; 90649ab747fSPaolo Bonzini case SDHC_MAXCURR: 9075efc9016SPhilippe Mathieu-Daudé ret = (uint32_t)s->maxcurr; 9085efc9016SPhilippe Mathieu-Daudé break; 9095efc9016SPhilippe Mathieu-Daudé case SDHC_MAXCURR + 4: 9105efc9016SPhilippe Mathieu-Daudé ret = (uint32_t)(s->maxcurr >> 32); 91149ab747fSPaolo Bonzini break; 91249ab747fSPaolo Bonzini case SDHC_ADMAERR: 91349ab747fSPaolo Bonzini ret = s->admaerr; 91449ab747fSPaolo Bonzini break; 91549ab747fSPaolo Bonzini case SDHC_ADMASYSADDR: 91649ab747fSPaolo Bonzini ret = (uint32_t)s->admasysaddr; 91749ab747fSPaolo Bonzini break; 91849ab747fSPaolo Bonzini case SDHC_ADMASYSADDR + 4: 91949ab747fSPaolo Bonzini ret = (uint32_t)(s->admasysaddr >> 32); 92049ab747fSPaolo Bonzini break; 92149ab747fSPaolo Bonzini case SDHC_SLOT_INT_STATUS: 92249ab747fSPaolo Bonzini ret = (SD_HOST_SPECv2_VERS << 16) | sdhci_slotint(s); 92349ab747fSPaolo Bonzini break; 92449ab747fSPaolo Bonzini default: 92500b004b3SPhilippe Mathieu-Daudé qemu_log_mask(LOG_UNIMP, "SDHC rd_%ub @0x%02" HWADDR_PRIx " " 92600b004b3SPhilippe Mathieu-Daudé "not implemented\n", size, offset); 92749ab747fSPaolo Bonzini break; 92849ab747fSPaolo Bonzini } 92949ab747fSPaolo Bonzini 93049ab747fSPaolo Bonzini ret >>= (offset & 0x3) * 8; 93149ab747fSPaolo Bonzini ret &= (1ULL << (size * 8)) - 1; 9328be487d8SPhilippe Mathieu-Daudé trace_sdhci_access("rd", size << 3, offset, "->", ret, ret); 93349ab747fSPaolo Bonzini return ret; 93449ab747fSPaolo Bonzini } 93549ab747fSPaolo Bonzini 93649ab747fSPaolo Bonzini static inline void sdhci_blkgap_write(SDHCIState *s, uint8_t value) 93749ab747fSPaolo Bonzini { 93849ab747fSPaolo Bonzini if ((value & SDHC_STOP_AT_GAP_REQ) && (s->blkgap & SDHC_STOP_AT_GAP_REQ)) { 93949ab747fSPaolo Bonzini return; 94049ab747fSPaolo Bonzini } 94149ab747fSPaolo Bonzini s->blkgap = value & SDHC_STOP_AT_GAP_REQ; 94249ab747fSPaolo Bonzini 94349ab747fSPaolo Bonzini if ((value & SDHC_CONTINUE_REQ) && s->stopped_state && 94449ab747fSPaolo Bonzini (s->blkgap & SDHC_STOP_AT_GAP_REQ) == 0) { 94549ab747fSPaolo Bonzini if (s->stopped_state == sdhc_gap_read) { 94649ab747fSPaolo Bonzini s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_READ; 947d368ba43SKevin O'Connor sdhci_read_block_from_card(s); 94849ab747fSPaolo Bonzini } else { 94949ab747fSPaolo Bonzini s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_WRITE; 950d368ba43SKevin O'Connor sdhci_write_block_to_card(s); 95149ab747fSPaolo Bonzini } 95249ab747fSPaolo Bonzini s->stopped_state = sdhc_not_stopped; 95349ab747fSPaolo Bonzini } else if (!s->stopped_state && (value & SDHC_STOP_AT_GAP_REQ)) { 95449ab747fSPaolo Bonzini if (s->prnsts & SDHC_DOING_READ) { 95549ab747fSPaolo Bonzini s->stopped_state = sdhc_gap_read; 95649ab747fSPaolo Bonzini } else if (s->prnsts & SDHC_DOING_WRITE) { 95749ab747fSPaolo Bonzini s->stopped_state = sdhc_gap_write; 95849ab747fSPaolo Bonzini } 95949ab747fSPaolo Bonzini } 96049ab747fSPaolo Bonzini } 96149ab747fSPaolo Bonzini 96249ab747fSPaolo Bonzini static inline void sdhci_reset_write(SDHCIState *s, uint8_t value) 96349ab747fSPaolo Bonzini { 96449ab747fSPaolo Bonzini switch (value) { 96549ab747fSPaolo Bonzini case SDHC_RESET_ALL: 966d368ba43SKevin O'Connor sdhci_reset(s); 96749ab747fSPaolo Bonzini break; 96849ab747fSPaolo Bonzini case SDHC_RESET_CMD: 96949ab747fSPaolo Bonzini s->prnsts &= ~SDHC_CMD_INHIBIT; 97049ab747fSPaolo Bonzini s->norintsts &= ~SDHC_NIS_CMDCMP; 97149ab747fSPaolo Bonzini break; 97249ab747fSPaolo Bonzini case SDHC_RESET_DATA: 97349ab747fSPaolo Bonzini s->data_count = 0; 97449ab747fSPaolo Bonzini s->prnsts &= ~(SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE | 97549ab747fSPaolo Bonzini SDHC_DOING_READ | SDHC_DOING_WRITE | 97649ab747fSPaolo Bonzini SDHC_DATA_INHIBIT | SDHC_DAT_LINE_ACTIVE); 97749ab747fSPaolo Bonzini s->blkgap &= ~(SDHC_STOP_AT_GAP_REQ | SDHC_CONTINUE_REQ); 97849ab747fSPaolo Bonzini s->stopped_state = sdhc_not_stopped; 97949ab747fSPaolo Bonzini s->norintsts &= ~(SDHC_NIS_WBUFRDY | SDHC_NIS_RBUFRDY | 98049ab747fSPaolo Bonzini SDHC_NIS_DMA | SDHC_NIS_TRSCMP | SDHC_NIS_BLKGAP); 98149ab747fSPaolo Bonzini break; 98249ab747fSPaolo Bonzini } 98349ab747fSPaolo Bonzini } 98449ab747fSPaolo Bonzini 98549ab747fSPaolo Bonzini static void 986d368ba43SKevin O'Connor sdhci_write(void *opaque, hwaddr offset, uint64_t val, unsigned size) 98749ab747fSPaolo Bonzini { 988d368ba43SKevin O'Connor SDHCIState *s = (SDHCIState *)opaque; 98949ab747fSPaolo Bonzini unsigned shift = 8 * (offset & 0x3); 99049ab747fSPaolo Bonzini uint32_t mask = ~(((1ULL << (size * 8)) - 1) << shift); 991d368ba43SKevin O'Connor uint32_t value = val; 99249ab747fSPaolo Bonzini value <<= shift; 99349ab747fSPaolo Bonzini 99449ab747fSPaolo Bonzini switch (offset & ~0x3) { 99549ab747fSPaolo Bonzini case SDHC_SYSAD: 99649ab747fSPaolo Bonzini s->sdmasysad = (s->sdmasysad & mask) | value; 99749ab747fSPaolo Bonzini MASKED_WRITE(s->sdmasysad, mask, value); 99849ab747fSPaolo Bonzini /* Writing to last byte of sdmasysad might trigger transfer */ 99949ab747fSPaolo Bonzini if (!(mask & 0xFF000000) && TRANSFERRING_DATA(s->prnsts) && s->blkcnt && 100049ab747fSPaolo Bonzini s->blksize && SDHC_DMA_TYPE(s->hostctl) == SDHC_CTRL_SDMA) { 100145ba9f76SPrasad J Pandit if (s->trnmod & SDHC_TRNS_MULTI) { 1002d368ba43SKevin O'Connor sdhci_sdma_transfer_multi_blocks(s); 100345ba9f76SPrasad J Pandit } else { 100445ba9f76SPrasad J Pandit sdhci_sdma_transfer_single_block(s); 100545ba9f76SPrasad J Pandit } 100649ab747fSPaolo Bonzini } 100749ab747fSPaolo Bonzini break; 100849ab747fSPaolo Bonzini case SDHC_BLKSIZE: 100949ab747fSPaolo Bonzini if (!TRANSFERRING_DATA(s->prnsts)) { 101049ab747fSPaolo Bonzini MASKED_WRITE(s->blksize, mask, value); 101149ab747fSPaolo Bonzini MASKED_WRITE(s->blkcnt, mask >> 16, value >> 16); 101249ab747fSPaolo Bonzini } 10139201bb9aSAlistair Francis 10149201bb9aSAlistair Francis /* Limit block size to the maximum buffer size */ 10159201bb9aSAlistair Francis if (extract32(s->blksize, 0, 12) > s->buf_maxsz) { 10169201bb9aSAlistair Francis qemu_log_mask(LOG_GUEST_ERROR, "%s: Size 0x%x is larger than " \ 10179201bb9aSAlistair Francis "the maximum buffer 0x%x", __func__, s->blksize, 10189201bb9aSAlistair Francis s->buf_maxsz); 10199201bb9aSAlistair Francis 10209201bb9aSAlistair Francis s->blksize = deposit32(s->blksize, 0, 12, s->buf_maxsz); 10219201bb9aSAlistair Francis } 10229201bb9aSAlistair Francis 102349ab747fSPaolo Bonzini break; 102449ab747fSPaolo Bonzini case SDHC_ARGUMENT: 102549ab747fSPaolo Bonzini MASKED_WRITE(s->argument, mask, value); 102649ab747fSPaolo Bonzini break; 102749ab747fSPaolo Bonzini case SDHC_TRNMOD: 102849ab747fSPaolo Bonzini /* DMA can be enabled only if it is supported as indicated by 102949ab747fSPaolo Bonzini * capabilities register */ 103049ab747fSPaolo Bonzini if (!(s->capareg & SDHC_CAN_DO_DMA)) { 103149ab747fSPaolo Bonzini value &= ~SDHC_TRNS_DMA; 103249ab747fSPaolo Bonzini } 103324bddf9dSPhilippe Mathieu-Daudé MASKED_WRITE(s->trnmod, mask, value & SDHC_TRNMOD_MASK); 103449ab747fSPaolo Bonzini MASKED_WRITE(s->cmdreg, mask >> 16, value >> 16); 103549ab747fSPaolo Bonzini 103649ab747fSPaolo Bonzini /* Writing to the upper byte of CMDREG triggers SD command generation */ 1037d368ba43SKevin O'Connor if ((mask & 0xFF000000) || !sdhci_can_issue_command(s)) { 103849ab747fSPaolo Bonzini break; 103949ab747fSPaolo Bonzini } 104049ab747fSPaolo Bonzini 1041d368ba43SKevin O'Connor sdhci_send_command(s); 104249ab747fSPaolo Bonzini break; 104349ab747fSPaolo Bonzini case SDHC_BDATA: 104449ab747fSPaolo Bonzini if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) { 1045d368ba43SKevin O'Connor sdhci_write_dataport(s, value >> shift, size); 104649ab747fSPaolo Bonzini } 104749ab747fSPaolo Bonzini break; 104849ab747fSPaolo Bonzini case SDHC_HOSTCTL: 104949ab747fSPaolo Bonzini if (!(mask & 0xFF0000)) { 105049ab747fSPaolo Bonzini sdhci_blkgap_write(s, value >> 16); 105149ab747fSPaolo Bonzini } 105249ab747fSPaolo Bonzini MASKED_WRITE(s->hostctl, mask, value); 105349ab747fSPaolo Bonzini MASKED_WRITE(s->pwrcon, mask >> 8, value >> 8); 105449ab747fSPaolo Bonzini MASKED_WRITE(s->wakcon, mask >> 24, value >> 24); 105549ab747fSPaolo Bonzini if (!(s->prnsts & SDHC_CARD_PRESENT) || ((s->pwrcon >> 1) & 0x7) < 5 || 105649ab747fSPaolo Bonzini !(s->capareg & (1 << (31 - ((s->pwrcon >> 1) & 0x7))))) { 105749ab747fSPaolo Bonzini s->pwrcon &= ~SDHC_POWER_ON; 105849ab747fSPaolo Bonzini } 105949ab747fSPaolo Bonzini break; 106049ab747fSPaolo Bonzini case SDHC_CLKCON: 106149ab747fSPaolo Bonzini if (!(mask & 0xFF000000)) { 106249ab747fSPaolo Bonzini sdhci_reset_write(s, value >> 24); 106349ab747fSPaolo Bonzini } 106449ab747fSPaolo Bonzini MASKED_WRITE(s->clkcon, mask, value); 106549ab747fSPaolo Bonzini MASKED_WRITE(s->timeoutcon, mask >> 16, value >> 16); 106649ab747fSPaolo Bonzini if (s->clkcon & SDHC_CLOCK_INT_EN) { 106749ab747fSPaolo Bonzini s->clkcon |= SDHC_CLOCK_INT_STABLE; 106849ab747fSPaolo Bonzini } else { 106949ab747fSPaolo Bonzini s->clkcon &= ~SDHC_CLOCK_INT_STABLE; 107049ab747fSPaolo Bonzini } 107149ab747fSPaolo Bonzini break; 107249ab747fSPaolo Bonzini case SDHC_NORINTSTS: 107349ab747fSPaolo Bonzini if (s->norintstsen & SDHC_NISEN_CARDINT) { 107449ab747fSPaolo Bonzini value &= ~SDHC_NIS_CARDINT; 107549ab747fSPaolo Bonzini } 107649ab747fSPaolo Bonzini s->norintsts &= mask | ~value; 107749ab747fSPaolo Bonzini s->errintsts &= (mask >> 16) | ~(value >> 16); 107849ab747fSPaolo Bonzini if (s->errintsts) { 107949ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_ERR; 108049ab747fSPaolo Bonzini } else { 108149ab747fSPaolo Bonzini s->norintsts &= ~SDHC_NIS_ERR; 108249ab747fSPaolo Bonzini } 108349ab747fSPaolo Bonzini sdhci_update_irq(s); 108449ab747fSPaolo Bonzini break; 108549ab747fSPaolo Bonzini case SDHC_NORINTSTSEN: 108649ab747fSPaolo Bonzini MASKED_WRITE(s->norintstsen, mask, value); 108749ab747fSPaolo Bonzini MASKED_WRITE(s->errintstsen, mask >> 16, value >> 16); 108849ab747fSPaolo Bonzini s->norintsts &= s->norintstsen; 108949ab747fSPaolo Bonzini s->errintsts &= s->errintstsen; 109049ab747fSPaolo Bonzini if (s->errintsts) { 109149ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_ERR; 109249ab747fSPaolo Bonzini } else { 109349ab747fSPaolo Bonzini s->norintsts &= ~SDHC_NIS_ERR; 109449ab747fSPaolo Bonzini } 10950a7ac9f9SAndrew Baumann /* Quirk for Raspberry Pi: pending card insert interrupt 10960a7ac9f9SAndrew Baumann * appears when first enabled after power on */ 10970a7ac9f9SAndrew Baumann if ((s->norintstsen & SDHC_NISEN_INSERT) && s->pending_insert_state) { 10980a7ac9f9SAndrew Baumann assert(s->pending_insert_quirk); 10990a7ac9f9SAndrew Baumann s->norintsts |= SDHC_NIS_INSERT; 11000a7ac9f9SAndrew Baumann s->pending_insert_state = false; 11010a7ac9f9SAndrew Baumann } 110249ab747fSPaolo Bonzini sdhci_update_irq(s); 110349ab747fSPaolo Bonzini break; 110449ab747fSPaolo Bonzini case SDHC_NORINTSIGEN: 110549ab747fSPaolo Bonzini MASKED_WRITE(s->norintsigen, mask, value); 110649ab747fSPaolo Bonzini MASKED_WRITE(s->errintsigen, mask >> 16, value >> 16); 110749ab747fSPaolo Bonzini sdhci_update_irq(s); 110849ab747fSPaolo Bonzini break; 110949ab747fSPaolo Bonzini case SDHC_ADMAERR: 111049ab747fSPaolo Bonzini MASKED_WRITE(s->admaerr, mask, value); 111149ab747fSPaolo Bonzini break; 111249ab747fSPaolo Bonzini case SDHC_ADMASYSADDR: 111349ab747fSPaolo Bonzini s->admasysaddr = (s->admasysaddr & (0xFFFFFFFF00000000ULL | 111449ab747fSPaolo Bonzini (uint64_t)mask)) | (uint64_t)value; 111549ab747fSPaolo Bonzini break; 111649ab747fSPaolo Bonzini case SDHC_ADMASYSADDR + 4: 111749ab747fSPaolo Bonzini s->admasysaddr = (s->admasysaddr & (0x00000000FFFFFFFFULL | 111849ab747fSPaolo Bonzini ((uint64_t)mask << 32))) | ((uint64_t)value << 32); 111949ab747fSPaolo Bonzini break; 112049ab747fSPaolo Bonzini case SDHC_FEAER: 112149ab747fSPaolo Bonzini s->acmd12errsts |= value; 112249ab747fSPaolo Bonzini s->errintsts |= (value >> 16) & s->errintstsen; 112349ab747fSPaolo Bonzini if (s->acmd12errsts) { 112449ab747fSPaolo Bonzini s->errintsts |= SDHC_EIS_CMD12ERR; 112549ab747fSPaolo Bonzini } 112649ab747fSPaolo Bonzini if (s->errintsts) { 112749ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_ERR; 112849ab747fSPaolo Bonzini } 112949ab747fSPaolo Bonzini sdhci_update_irq(s); 113049ab747fSPaolo Bonzini break; 11315d2c0464SAndrey Smirnov case SDHC_ACMD12ERRSTS: 11325d2c0464SAndrey Smirnov MASKED_WRITE(s->acmd12errsts, mask, value); 11335d2c0464SAndrey Smirnov break; 11345efc9016SPhilippe Mathieu-Daudé 11355efc9016SPhilippe Mathieu-Daudé case SDHC_CAPAB: 11365efc9016SPhilippe Mathieu-Daudé case SDHC_CAPAB + 4: 11375efc9016SPhilippe Mathieu-Daudé case SDHC_MAXCURR: 11385efc9016SPhilippe Mathieu-Daudé case SDHC_MAXCURR + 4: 11395efc9016SPhilippe Mathieu-Daudé qemu_log_mask(LOG_GUEST_ERROR, "SDHC wr_%ub @0x%02" HWADDR_PRIx 11405efc9016SPhilippe Mathieu-Daudé " <- 0x%08x read-only\n", size, offset, value >> shift); 11415efc9016SPhilippe Mathieu-Daudé break; 11425efc9016SPhilippe Mathieu-Daudé 114349ab747fSPaolo Bonzini default: 114400b004b3SPhilippe Mathieu-Daudé qemu_log_mask(LOG_UNIMP, "SDHC wr_%ub @0x%02" HWADDR_PRIx " <- 0x%08x " 114500b004b3SPhilippe Mathieu-Daudé "not implemented\n", size, offset, value >> shift); 114649ab747fSPaolo Bonzini break; 114749ab747fSPaolo Bonzini } 11488be487d8SPhilippe Mathieu-Daudé trace_sdhci_access("wr", size << 3, offset, "<-", 11498be487d8SPhilippe Mathieu-Daudé value >> shift, value >> shift); 115049ab747fSPaolo Bonzini } 115149ab747fSPaolo Bonzini 115249ab747fSPaolo Bonzini static const MemoryRegionOps sdhci_mmio_ops = { 1153d368ba43SKevin O'Connor .read = sdhci_read, 1154d368ba43SKevin O'Connor .write = sdhci_write, 115549ab747fSPaolo Bonzini .valid = { 115649ab747fSPaolo Bonzini .min_access_size = 1, 115749ab747fSPaolo Bonzini .max_access_size = 4, 115849ab747fSPaolo Bonzini .unaligned = false 115949ab747fSPaolo Bonzini }, 116049ab747fSPaolo Bonzini .endianness = DEVICE_LITTLE_ENDIAN, 116149ab747fSPaolo Bonzini }; 116249ab747fSPaolo Bonzini 116349ab747fSPaolo Bonzini static inline unsigned int sdhci_get_fifolen(SDHCIState *s) 116449ab747fSPaolo Bonzini { 116549ab747fSPaolo Bonzini switch (SDHC_CAPAB_BLOCKSIZE(s->capareg)) { 116649ab747fSPaolo Bonzini case 0: 116749ab747fSPaolo Bonzini return 512; 116849ab747fSPaolo Bonzini case 1: 116949ab747fSPaolo Bonzini return 1024; 117049ab747fSPaolo Bonzini case 2: 117149ab747fSPaolo Bonzini return 2048; 117249ab747fSPaolo Bonzini default: 117349ab747fSPaolo Bonzini hw_error("SDHC: unsupported value for maximum block size\n"); 117449ab747fSPaolo Bonzini return 0; 117549ab747fSPaolo Bonzini } 117649ab747fSPaolo Bonzini } 117749ab747fSPaolo Bonzini 1178b635d98cSPhilippe Mathieu-Daudé /* --- qdev common --- */ 1179b635d98cSPhilippe Mathieu-Daudé 1180b635d98cSPhilippe Mathieu-Daudé #define DEFINE_SDHCI_COMMON_PROPERTIES(_state) \ 1181b635d98cSPhilippe Mathieu-Daudé /* Capabilities registers provide information on supported features 1182b635d98cSPhilippe Mathieu-Daudé * of this specific host controller implementation */ \ 11835efc9016SPhilippe Mathieu-Daudé DEFINE_PROP_UINT64("capareg", _state, capareg, SDHC_CAPAB_REG_DEFAULT), \ 11845efc9016SPhilippe Mathieu-Daudé DEFINE_PROP_UINT64("maxcurr", _state, maxcurr, 0) 1185b635d98cSPhilippe Mathieu-Daudé 118640bbc194SPeter Maydell static void sdhci_initfn(SDHCIState *s) 118749ab747fSPaolo Bonzini { 118840bbc194SPeter Maydell qbus_create_inplace(&s->sdbus, sizeof(s->sdbus), 118940bbc194SPeter Maydell TYPE_SDHCI_BUS, DEVICE(s), "sd-bus"); 119049ab747fSPaolo Bonzini 1191bc72ad67SAlex Bligh s->insert_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_raise_insertion_irq, s); 1192d368ba43SKevin O'Connor s->transfer_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_data_transfer, s); 1193*fd1e5c81SAndrey Smirnov 1194*fd1e5c81SAndrey Smirnov s->io_ops = &sdhci_mmio_ops; 119549ab747fSPaolo Bonzini } 119649ab747fSPaolo Bonzini 11977302dcd6SKevin O'Connor static void sdhci_uninitfn(SDHCIState *s) 119849ab747fSPaolo Bonzini { 1199bc72ad67SAlex Bligh timer_del(s->insert_timer); 1200bc72ad67SAlex Bligh timer_free(s->insert_timer); 1201bc72ad67SAlex Bligh timer_del(s->transfer_timer); 1202bc72ad67SAlex Bligh timer_free(s->transfer_timer); 120349ab747fSPaolo Bonzini 120449ab747fSPaolo Bonzini g_free(s->fifo_buffer); 120549ab747fSPaolo Bonzini s->fifo_buffer = NULL; 120649ab747fSPaolo Bonzini } 120749ab747fSPaolo Bonzini 120825367498SPhilippe Mathieu-Daudé static void sdhci_common_realize(SDHCIState *s, Error **errp) 120925367498SPhilippe Mathieu-Daudé { 121025367498SPhilippe Mathieu-Daudé s->buf_maxsz = sdhci_get_fifolen(s); 121125367498SPhilippe Mathieu-Daudé s->fifo_buffer = g_malloc0(s->buf_maxsz); 121225367498SPhilippe Mathieu-Daudé 121325367498SPhilippe Mathieu-Daudé memory_region_init_io(&s->iomem, OBJECT(s), &sdhci_mmio_ops, s, "sdhci", 121425367498SPhilippe Mathieu-Daudé SDHC_REGISTERS_MAP_SIZE); 121525367498SPhilippe Mathieu-Daudé } 121625367498SPhilippe Mathieu-Daudé 12178b7455c7SPhilippe Mathieu-Daudé static void sdhci_common_unrealize(SDHCIState *s, Error **errp) 12188b7455c7SPhilippe Mathieu-Daudé { 12198b7455c7SPhilippe Mathieu-Daudé /* This function is expected to be called only once for each class: 12208b7455c7SPhilippe Mathieu-Daudé * - SysBus: via DeviceClass->unrealize(), 12218b7455c7SPhilippe Mathieu-Daudé * - PCI: via PCIDeviceClass->exit(). 12228b7455c7SPhilippe Mathieu-Daudé * However to avoid double-free and/or use-after-free we still nullify 12238b7455c7SPhilippe Mathieu-Daudé * this variable (better safe than sorry!). */ 12248b7455c7SPhilippe Mathieu-Daudé g_free(s->fifo_buffer); 12258b7455c7SPhilippe Mathieu-Daudé s->fifo_buffer = NULL; 12268b7455c7SPhilippe Mathieu-Daudé } 12278b7455c7SPhilippe Mathieu-Daudé 12280a7ac9f9SAndrew Baumann static bool sdhci_pending_insert_vmstate_needed(void *opaque) 12290a7ac9f9SAndrew Baumann { 12300a7ac9f9SAndrew Baumann SDHCIState *s = opaque; 12310a7ac9f9SAndrew Baumann 12320a7ac9f9SAndrew Baumann return s->pending_insert_state; 12330a7ac9f9SAndrew Baumann } 12340a7ac9f9SAndrew Baumann 12350a7ac9f9SAndrew Baumann static const VMStateDescription sdhci_pending_insert_vmstate = { 12360a7ac9f9SAndrew Baumann .name = "sdhci/pending-insert", 12370a7ac9f9SAndrew Baumann .version_id = 1, 12380a7ac9f9SAndrew Baumann .minimum_version_id = 1, 12390a7ac9f9SAndrew Baumann .needed = sdhci_pending_insert_vmstate_needed, 12400a7ac9f9SAndrew Baumann .fields = (VMStateField[]) { 12410a7ac9f9SAndrew Baumann VMSTATE_BOOL(pending_insert_state, SDHCIState), 12420a7ac9f9SAndrew Baumann VMSTATE_END_OF_LIST() 12430a7ac9f9SAndrew Baumann }, 12440a7ac9f9SAndrew Baumann }; 12450a7ac9f9SAndrew Baumann 124649ab747fSPaolo Bonzini const VMStateDescription sdhci_vmstate = { 124749ab747fSPaolo Bonzini .name = "sdhci", 124849ab747fSPaolo Bonzini .version_id = 1, 124949ab747fSPaolo Bonzini .minimum_version_id = 1, 125049ab747fSPaolo Bonzini .fields = (VMStateField[]) { 125149ab747fSPaolo Bonzini VMSTATE_UINT32(sdmasysad, SDHCIState), 125249ab747fSPaolo Bonzini VMSTATE_UINT16(blksize, SDHCIState), 125349ab747fSPaolo Bonzini VMSTATE_UINT16(blkcnt, SDHCIState), 125449ab747fSPaolo Bonzini VMSTATE_UINT32(argument, SDHCIState), 125549ab747fSPaolo Bonzini VMSTATE_UINT16(trnmod, SDHCIState), 125649ab747fSPaolo Bonzini VMSTATE_UINT16(cmdreg, SDHCIState), 125749ab747fSPaolo Bonzini VMSTATE_UINT32_ARRAY(rspreg, SDHCIState, 4), 125849ab747fSPaolo Bonzini VMSTATE_UINT32(prnsts, SDHCIState), 125949ab747fSPaolo Bonzini VMSTATE_UINT8(hostctl, SDHCIState), 126049ab747fSPaolo Bonzini VMSTATE_UINT8(pwrcon, SDHCIState), 126149ab747fSPaolo Bonzini VMSTATE_UINT8(blkgap, SDHCIState), 126249ab747fSPaolo Bonzini VMSTATE_UINT8(wakcon, SDHCIState), 126349ab747fSPaolo Bonzini VMSTATE_UINT16(clkcon, SDHCIState), 126449ab747fSPaolo Bonzini VMSTATE_UINT8(timeoutcon, SDHCIState), 126549ab747fSPaolo Bonzini VMSTATE_UINT8(admaerr, SDHCIState), 126649ab747fSPaolo Bonzini VMSTATE_UINT16(norintsts, SDHCIState), 126749ab747fSPaolo Bonzini VMSTATE_UINT16(errintsts, SDHCIState), 126849ab747fSPaolo Bonzini VMSTATE_UINT16(norintstsen, SDHCIState), 126949ab747fSPaolo Bonzini VMSTATE_UINT16(errintstsen, SDHCIState), 127049ab747fSPaolo Bonzini VMSTATE_UINT16(norintsigen, SDHCIState), 127149ab747fSPaolo Bonzini VMSTATE_UINT16(errintsigen, SDHCIState), 127249ab747fSPaolo Bonzini VMSTATE_UINT16(acmd12errsts, SDHCIState), 127349ab747fSPaolo Bonzini VMSTATE_UINT16(data_count, SDHCIState), 127449ab747fSPaolo Bonzini VMSTATE_UINT64(admasysaddr, SDHCIState), 127549ab747fSPaolo Bonzini VMSTATE_UINT8(stopped_state, SDHCIState), 127659046ec2SHalil Pasic VMSTATE_VBUFFER_UINT32(fifo_buffer, SDHCIState, 1, NULL, buf_maxsz), 1277e720677eSPaolo Bonzini VMSTATE_TIMER_PTR(insert_timer, SDHCIState), 1278e720677eSPaolo Bonzini VMSTATE_TIMER_PTR(transfer_timer, SDHCIState), 127949ab747fSPaolo Bonzini VMSTATE_END_OF_LIST() 12800a7ac9f9SAndrew Baumann }, 12810a7ac9f9SAndrew Baumann .subsections = (const VMStateDescription*[]) { 12820a7ac9f9SAndrew Baumann &sdhci_pending_insert_vmstate, 12830a7ac9f9SAndrew Baumann NULL 12840a7ac9f9SAndrew Baumann }, 128549ab747fSPaolo Bonzini }; 128649ab747fSPaolo Bonzini 12871c92c505SPhilippe Mathieu-Daudé static void sdhci_common_class_init(ObjectClass *klass, void *data) 12881c92c505SPhilippe Mathieu-Daudé { 12891c92c505SPhilippe Mathieu-Daudé DeviceClass *dc = DEVICE_CLASS(klass); 12901c92c505SPhilippe Mathieu-Daudé 12911c92c505SPhilippe Mathieu-Daudé set_bit(DEVICE_CATEGORY_STORAGE, dc->categories); 12921c92c505SPhilippe Mathieu-Daudé dc->vmsd = &sdhci_vmstate; 12931c92c505SPhilippe Mathieu-Daudé dc->reset = sdhci_poweron_reset; 12941c92c505SPhilippe Mathieu-Daudé } 12951c92c505SPhilippe Mathieu-Daudé 1296b635d98cSPhilippe Mathieu-Daudé /* --- qdev PCI --- */ 1297b635d98cSPhilippe Mathieu-Daudé 12985ec911c3SKevin O'Connor static Property sdhci_pci_properties[] = { 1299b635d98cSPhilippe Mathieu-Daudé DEFINE_SDHCI_COMMON_PROPERTIES(SDHCIState), 130049ab747fSPaolo Bonzini DEFINE_PROP_END_OF_LIST(), 130149ab747fSPaolo Bonzini }; 130249ab747fSPaolo Bonzini 13039af21dbeSMarkus Armbruster static void sdhci_pci_realize(PCIDevice *dev, Error **errp) 1304224d10ffSKevin O'Connor { 1305224d10ffSKevin O'Connor SDHCIState *s = PCI_SDHCI(dev); 130625367498SPhilippe Mathieu-Daudé 130725367498SPhilippe Mathieu-Daudé sdhci_initfn(s); 130825367498SPhilippe Mathieu-Daudé sdhci_common_realize(s, errp); 130925367498SPhilippe Mathieu-Daudé if (errp && *errp) { 131025367498SPhilippe Mathieu-Daudé return; 131125367498SPhilippe Mathieu-Daudé } 131225367498SPhilippe Mathieu-Daudé 1313224d10ffSKevin O'Connor dev->config[PCI_CLASS_PROG] = 0x01; /* Standard Host supported DMA */ 1314224d10ffSKevin O'Connor dev->config[PCI_INTERRUPT_PIN] = 0x01; /* interrupt pin A */ 1315224d10ffSKevin O'Connor s->irq = pci_allocate_irq(dev); 1316dd55c485SPhilippe Mathieu-Daudé s->dma_as = pci_get_address_space(dev); 1317dd55c485SPhilippe Mathieu-Daudé pci_register_bar(dev, 0, PCI_BASE_ADDRESS_SPACE_MEMORY, &s->iomem); 1318224d10ffSKevin O'Connor } 1319224d10ffSKevin O'Connor 1320224d10ffSKevin O'Connor static void sdhci_pci_exit(PCIDevice *dev) 1321224d10ffSKevin O'Connor { 1322224d10ffSKevin O'Connor SDHCIState *s = PCI_SDHCI(dev); 13238b7455c7SPhilippe Mathieu-Daudé 13248b7455c7SPhilippe Mathieu-Daudé sdhci_common_unrealize(s, &error_abort); 1325224d10ffSKevin O'Connor sdhci_uninitfn(s); 1326224d10ffSKevin O'Connor } 1327224d10ffSKevin O'Connor 1328224d10ffSKevin O'Connor static void sdhci_pci_class_init(ObjectClass *klass, void *data) 1329224d10ffSKevin O'Connor { 1330224d10ffSKevin O'Connor DeviceClass *dc = DEVICE_CLASS(klass); 1331224d10ffSKevin O'Connor PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 1332224d10ffSKevin O'Connor 13339af21dbeSMarkus Armbruster k->realize = sdhci_pci_realize; 1334224d10ffSKevin O'Connor k->exit = sdhci_pci_exit; 1335224d10ffSKevin O'Connor k->vendor_id = PCI_VENDOR_ID_REDHAT; 1336224d10ffSKevin O'Connor k->device_id = PCI_DEVICE_ID_REDHAT_SDHCI; 1337224d10ffSKevin O'Connor k->class_id = PCI_CLASS_SYSTEM_SDHCI; 13385ec911c3SKevin O'Connor dc->props = sdhci_pci_properties; 13391c92c505SPhilippe Mathieu-Daudé 13401c92c505SPhilippe Mathieu-Daudé sdhci_common_class_init(klass, data); 1341224d10ffSKevin O'Connor } 1342224d10ffSKevin O'Connor 1343224d10ffSKevin O'Connor static const TypeInfo sdhci_pci_info = { 1344224d10ffSKevin O'Connor .name = TYPE_PCI_SDHCI, 1345224d10ffSKevin O'Connor .parent = TYPE_PCI_DEVICE, 1346224d10ffSKevin O'Connor .instance_size = sizeof(SDHCIState), 1347224d10ffSKevin O'Connor .class_init = sdhci_pci_class_init, 1348fd3b02c8SEduardo Habkost .interfaces = (InterfaceInfo[]) { 1349fd3b02c8SEduardo Habkost { INTERFACE_CONVENTIONAL_PCI_DEVICE }, 1350fd3b02c8SEduardo Habkost { }, 1351fd3b02c8SEduardo Habkost }, 1352224d10ffSKevin O'Connor }; 1353224d10ffSKevin O'Connor 1354b635d98cSPhilippe Mathieu-Daudé /* --- qdev SysBus --- */ 1355b635d98cSPhilippe Mathieu-Daudé 13565ec911c3SKevin O'Connor static Property sdhci_sysbus_properties[] = { 1357b635d98cSPhilippe Mathieu-Daudé DEFINE_SDHCI_COMMON_PROPERTIES(SDHCIState), 13580a7ac9f9SAndrew Baumann DEFINE_PROP_BOOL("pending-insert-quirk", SDHCIState, pending_insert_quirk, 13590a7ac9f9SAndrew Baumann false), 136060765b6cSPhilippe Mathieu-Daudé DEFINE_PROP_LINK("dma", SDHCIState, 136160765b6cSPhilippe Mathieu-Daudé dma_mr, TYPE_MEMORY_REGION, MemoryRegion *), 13625ec911c3SKevin O'Connor DEFINE_PROP_END_OF_LIST(), 13635ec911c3SKevin O'Connor }; 13645ec911c3SKevin O'Connor 13657302dcd6SKevin O'Connor static void sdhci_sysbus_init(Object *obj) 136649ab747fSPaolo Bonzini { 13677302dcd6SKevin O'Connor SDHCIState *s = SYSBUS_SDHCI(obj); 13685ec911c3SKevin O'Connor 136940bbc194SPeter Maydell sdhci_initfn(s); 13707302dcd6SKevin O'Connor } 13717302dcd6SKevin O'Connor 13727302dcd6SKevin O'Connor static void sdhci_sysbus_finalize(Object *obj) 13737302dcd6SKevin O'Connor { 13747302dcd6SKevin O'Connor SDHCIState *s = SYSBUS_SDHCI(obj); 137560765b6cSPhilippe Mathieu-Daudé 137660765b6cSPhilippe Mathieu-Daudé if (s->dma_mr) { 137760765b6cSPhilippe Mathieu-Daudé object_unparent(OBJECT(s->dma_mr)); 137860765b6cSPhilippe Mathieu-Daudé } 137960765b6cSPhilippe Mathieu-Daudé 13807302dcd6SKevin O'Connor sdhci_uninitfn(s); 13817302dcd6SKevin O'Connor } 13827302dcd6SKevin O'Connor 13837302dcd6SKevin O'Connor static void sdhci_sysbus_realize(DeviceState *dev, Error ** errp) 13847302dcd6SKevin O'Connor { 13857302dcd6SKevin O'Connor SDHCIState *s = SYSBUS_SDHCI(dev); 138649ab747fSPaolo Bonzini SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 138749ab747fSPaolo Bonzini 138825367498SPhilippe Mathieu-Daudé sdhci_common_realize(s, errp); 138925367498SPhilippe Mathieu-Daudé if (errp && *errp) { 139025367498SPhilippe Mathieu-Daudé return; 139125367498SPhilippe Mathieu-Daudé } 139225367498SPhilippe Mathieu-Daudé 139360765b6cSPhilippe Mathieu-Daudé if (s->dma_mr) { 139402e57e1cSPhilippe Mathieu-Daudé s->dma_as = &s->sysbus_dma_as; 139560765b6cSPhilippe Mathieu-Daudé address_space_init(s->dma_as, s->dma_mr, "sdhci-dma"); 139660765b6cSPhilippe Mathieu-Daudé } else { 139760765b6cSPhilippe Mathieu-Daudé /* use system_memory() if property "dma" not set */ 1398dd55c485SPhilippe Mathieu-Daudé s->dma_as = &address_space_memory; 139960765b6cSPhilippe Mathieu-Daudé } 1400dd55c485SPhilippe Mathieu-Daudé 140149ab747fSPaolo Bonzini sysbus_init_irq(sbd, &s->irq); 1402*fd1e5c81SAndrey Smirnov 1403*fd1e5c81SAndrey Smirnov memory_region_init_io(&s->iomem, OBJECT(s), s->io_ops, s, "sdhci", 1404*fd1e5c81SAndrey Smirnov SDHC_REGISTERS_MAP_SIZE); 1405*fd1e5c81SAndrey Smirnov 140649ab747fSPaolo Bonzini sysbus_init_mmio(sbd, &s->iomem); 140749ab747fSPaolo Bonzini } 140849ab747fSPaolo Bonzini 14098b7455c7SPhilippe Mathieu-Daudé static void sdhci_sysbus_unrealize(DeviceState *dev, Error **errp) 14108b7455c7SPhilippe Mathieu-Daudé { 14118b7455c7SPhilippe Mathieu-Daudé SDHCIState *s = SYSBUS_SDHCI(dev); 14128b7455c7SPhilippe Mathieu-Daudé 14138b7455c7SPhilippe Mathieu-Daudé sdhci_common_unrealize(s, &error_abort); 141460765b6cSPhilippe Mathieu-Daudé 141560765b6cSPhilippe Mathieu-Daudé if (s->dma_mr) { 141660765b6cSPhilippe Mathieu-Daudé address_space_destroy(s->dma_as); 141760765b6cSPhilippe Mathieu-Daudé } 14188b7455c7SPhilippe Mathieu-Daudé } 14198b7455c7SPhilippe Mathieu-Daudé 14207302dcd6SKevin O'Connor static void sdhci_sysbus_class_init(ObjectClass *klass, void *data) 142149ab747fSPaolo Bonzini { 142249ab747fSPaolo Bonzini DeviceClass *dc = DEVICE_CLASS(klass); 142349ab747fSPaolo Bonzini 14245ec911c3SKevin O'Connor dc->props = sdhci_sysbus_properties; 14257302dcd6SKevin O'Connor dc->realize = sdhci_sysbus_realize; 14268b7455c7SPhilippe Mathieu-Daudé dc->unrealize = sdhci_sysbus_unrealize; 14271c92c505SPhilippe Mathieu-Daudé 14281c92c505SPhilippe Mathieu-Daudé sdhci_common_class_init(klass, data); 142949ab747fSPaolo Bonzini } 143049ab747fSPaolo Bonzini 14317302dcd6SKevin O'Connor static const TypeInfo sdhci_sysbus_info = { 14327302dcd6SKevin O'Connor .name = TYPE_SYSBUS_SDHCI, 143349ab747fSPaolo Bonzini .parent = TYPE_SYS_BUS_DEVICE, 143449ab747fSPaolo Bonzini .instance_size = sizeof(SDHCIState), 14357302dcd6SKevin O'Connor .instance_init = sdhci_sysbus_init, 14367302dcd6SKevin O'Connor .instance_finalize = sdhci_sysbus_finalize, 14377302dcd6SKevin O'Connor .class_init = sdhci_sysbus_class_init, 143849ab747fSPaolo Bonzini }; 143949ab747fSPaolo Bonzini 1440b635d98cSPhilippe Mathieu-Daudé /* --- qdev bus master --- */ 1441b635d98cSPhilippe Mathieu-Daudé 144240bbc194SPeter Maydell static void sdhci_bus_class_init(ObjectClass *klass, void *data) 144340bbc194SPeter Maydell { 144440bbc194SPeter Maydell SDBusClass *sbc = SD_BUS_CLASS(klass); 144540bbc194SPeter Maydell 144640bbc194SPeter Maydell sbc->set_inserted = sdhci_set_inserted; 144740bbc194SPeter Maydell sbc->set_readonly = sdhci_set_readonly; 144840bbc194SPeter Maydell } 144940bbc194SPeter Maydell 145040bbc194SPeter Maydell static const TypeInfo sdhci_bus_info = { 145140bbc194SPeter Maydell .name = TYPE_SDHCI_BUS, 145240bbc194SPeter Maydell .parent = TYPE_SD_BUS, 145340bbc194SPeter Maydell .instance_size = sizeof(SDBus), 145440bbc194SPeter Maydell .class_init = sdhci_bus_class_init, 145540bbc194SPeter Maydell }; 145640bbc194SPeter Maydell 1457*fd1e5c81SAndrey Smirnov static uint64_t usdhc_read(void *opaque, hwaddr offset, unsigned size) 1458*fd1e5c81SAndrey Smirnov { 1459*fd1e5c81SAndrey Smirnov SDHCIState *s = SYSBUS_SDHCI(opaque); 1460*fd1e5c81SAndrey Smirnov uint32_t ret; 1461*fd1e5c81SAndrey Smirnov uint16_t hostctl; 1462*fd1e5c81SAndrey Smirnov 1463*fd1e5c81SAndrey Smirnov switch (offset) { 1464*fd1e5c81SAndrey Smirnov default: 1465*fd1e5c81SAndrey Smirnov return sdhci_read(opaque, offset, size); 1466*fd1e5c81SAndrey Smirnov 1467*fd1e5c81SAndrey Smirnov case SDHC_HOSTCTL: 1468*fd1e5c81SAndrey Smirnov /* 1469*fd1e5c81SAndrey Smirnov * For a detailed explanation on the following bit 1470*fd1e5c81SAndrey Smirnov * manipulation code see comments in a similar part of 1471*fd1e5c81SAndrey Smirnov * usdhc_write() 1472*fd1e5c81SAndrey Smirnov */ 1473*fd1e5c81SAndrey Smirnov hostctl = SDHC_DMA_TYPE(s->hostctl) << (8 - 3); 1474*fd1e5c81SAndrey Smirnov 1475*fd1e5c81SAndrey Smirnov if (s->hostctl & SDHC_CTRL_8BITBUS) { 1476*fd1e5c81SAndrey Smirnov hostctl |= ESDHC_CTRL_8BITBUS; 1477*fd1e5c81SAndrey Smirnov } 1478*fd1e5c81SAndrey Smirnov 1479*fd1e5c81SAndrey Smirnov if (s->hostctl & SDHC_CTRL_4BITBUS) { 1480*fd1e5c81SAndrey Smirnov hostctl |= ESDHC_CTRL_4BITBUS; 1481*fd1e5c81SAndrey Smirnov } 1482*fd1e5c81SAndrey Smirnov 1483*fd1e5c81SAndrey Smirnov ret = hostctl; 1484*fd1e5c81SAndrey Smirnov ret |= (uint32_t)s->blkgap << 16; 1485*fd1e5c81SAndrey Smirnov ret |= (uint32_t)s->wakcon << 24; 1486*fd1e5c81SAndrey Smirnov 1487*fd1e5c81SAndrey Smirnov break; 1488*fd1e5c81SAndrey Smirnov 1489*fd1e5c81SAndrey Smirnov case ESDHC_DLL_CTRL: 1490*fd1e5c81SAndrey Smirnov case ESDHC_TUNE_CTRL_STATUS: 1491*fd1e5c81SAndrey Smirnov case ESDHC_UNDOCUMENTED_REG27: 1492*fd1e5c81SAndrey Smirnov case ESDHC_TUNING_CTRL: 1493*fd1e5c81SAndrey Smirnov case ESDHC_VENDOR_SPEC: 1494*fd1e5c81SAndrey Smirnov case ESDHC_MIX_CTRL: 1495*fd1e5c81SAndrey Smirnov case ESDHC_WTMK_LVL: 1496*fd1e5c81SAndrey Smirnov ret = 0; 1497*fd1e5c81SAndrey Smirnov break; 1498*fd1e5c81SAndrey Smirnov } 1499*fd1e5c81SAndrey Smirnov 1500*fd1e5c81SAndrey Smirnov return ret; 1501*fd1e5c81SAndrey Smirnov } 1502*fd1e5c81SAndrey Smirnov 1503*fd1e5c81SAndrey Smirnov static void 1504*fd1e5c81SAndrey Smirnov usdhc_write(void *opaque, hwaddr offset, uint64_t val, unsigned size) 1505*fd1e5c81SAndrey Smirnov { 1506*fd1e5c81SAndrey Smirnov SDHCIState *s = SYSBUS_SDHCI(opaque); 1507*fd1e5c81SAndrey Smirnov uint8_t hostctl; 1508*fd1e5c81SAndrey Smirnov uint32_t value = (uint32_t)val; 1509*fd1e5c81SAndrey Smirnov 1510*fd1e5c81SAndrey Smirnov switch (offset) { 1511*fd1e5c81SAndrey Smirnov case ESDHC_DLL_CTRL: 1512*fd1e5c81SAndrey Smirnov case ESDHC_TUNE_CTRL_STATUS: 1513*fd1e5c81SAndrey Smirnov case ESDHC_UNDOCUMENTED_REG27: 1514*fd1e5c81SAndrey Smirnov case ESDHC_TUNING_CTRL: 1515*fd1e5c81SAndrey Smirnov case ESDHC_WTMK_LVL: 1516*fd1e5c81SAndrey Smirnov case ESDHC_VENDOR_SPEC: 1517*fd1e5c81SAndrey Smirnov break; 1518*fd1e5c81SAndrey Smirnov 1519*fd1e5c81SAndrey Smirnov case SDHC_HOSTCTL: 1520*fd1e5c81SAndrey Smirnov /* 1521*fd1e5c81SAndrey Smirnov * Here's What ESDHCI has at offset 0x28 (SDHC_HOSTCTL) 1522*fd1e5c81SAndrey Smirnov * 1523*fd1e5c81SAndrey Smirnov * 7 6 5 4 3 2 1 0 1524*fd1e5c81SAndrey Smirnov * |-----------+--------+--------+-----------+----------+---------| 1525*fd1e5c81SAndrey Smirnov * | Card | Card | Endian | DATA3 | Data | Led | 1526*fd1e5c81SAndrey Smirnov * | Detect | Detect | Mode | as Card | Transfer | Control | 1527*fd1e5c81SAndrey Smirnov * | Signal | Test | | Detection | Width | | 1528*fd1e5c81SAndrey Smirnov * | Selection | Level | | Pin | | | 1529*fd1e5c81SAndrey Smirnov * |-----------+--------+--------+-----------+----------+---------| 1530*fd1e5c81SAndrey Smirnov * 1531*fd1e5c81SAndrey Smirnov * and 0x29 1532*fd1e5c81SAndrey Smirnov * 1533*fd1e5c81SAndrey Smirnov * 15 10 9 8 1534*fd1e5c81SAndrey Smirnov * |----------+------| 1535*fd1e5c81SAndrey Smirnov * | Reserved | DMA | 1536*fd1e5c81SAndrey Smirnov * | | Sel. | 1537*fd1e5c81SAndrey Smirnov * | | | 1538*fd1e5c81SAndrey Smirnov * |----------+------| 1539*fd1e5c81SAndrey Smirnov * 1540*fd1e5c81SAndrey Smirnov * and here's what SDCHI spec expects those offsets to be: 1541*fd1e5c81SAndrey Smirnov * 1542*fd1e5c81SAndrey Smirnov * 0x28 (Host Control Register) 1543*fd1e5c81SAndrey Smirnov * 1544*fd1e5c81SAndrey Smirnov * 7 6 5 4 3 2 1 0 1545*fd1e5c81SAndrey Smirnov * |--------+--------+----------+------+--------+----------+---------| 1546*fd1e5c81SAndrey Smirnov * | Card | Card | Extended | DMA | High | Data | LED | 1547*fd1e5c81SAndrey Smirnov * | Detect | Detect | Data | Sel. | Speed | Transfer | Control | 1548*fd1e5c81SAndrey Smirnov * | Signal | Test | Transfer | | Enable | Width | | 1549*fd1e5c81SAndrey Smirnov * | Sel. | Level | Width | | | | | 1550*fd1e5c81SAndrey Smirnov * |--------+--------+----------+------+--------+----------+---------| 1551*fd1e5c81SAndrey Smirnov * 1552*fd1e5c81SAndrey Smirnov * and 0x29 (Power Control Register) 1553*fd1e5c81SAndrey Smirnov * 1554*fd1e5c81SAndrey Smirnov * |----------------------------------| 1555*fd1e5c81SAndrey Smirnov * | Power Control Register | 1556*fd1e5c81SAndrey Smirnov * | | 1557*fd1e5c81SAndrey Smirnov * | Description omitted, | 1558*fd1e5c81SAndrey Smirnov * | since it has no analog in ESDHCI | 1559*fd1e5c81SAndrey Smirnov * | | 1560*fd1e5c81SAndrey Smirnov * |----------------------------------| 1561*fd1e5c81SAndrey Smirnov * 1562*fd1e5c81SAndrey Smirnov * Since offsets 0x2A and 0x2B should be compatible between 1563*fd1e5c81SAndrey Smirnov * both IP specs we only need to reconcile least 16-bit of the 1564*fd1e5c81SAndrey Smirnov * word we've been given. 1565*fd1e5c81SAndrey Smirnov */ 1566*fd1e5c81SAndrey Smirnov 1567*fd1e5c81SAndrey Smirnov /* 1568*fd1e5c81SAndrey Smirnov * First, save bits 7 6 and 0 since they are identical 1569*fd1e5c81SAndrey Smirnov */ 1570*fd1e5c81SAndrey Smirnov hostctl = value & (SDHC_CTRL_LED | 1571*fd1e5c81SAndrey Smirnov SDHC_CTRL_CDTEST_INS | 1572*fd1e5c81SAndrey Smirnov SDHC_CTRL_CDTEST_EN); 1573*fd1e5c81SAndrey Smirnov /* 1574*fd1e5c81SAndrey Smirnov * Second, split "Data Transfer Width" from bits 2 and 1 in to 1575*fd1e5c81SAndrey Smirnov * bits 5 and 1 1576*fd1e5c81SAndrey Smirnov */ 1577*fd1e5c81SAndrey Smirnov if (value & ESDHC_CTRL_8BITBUS) { 1578*fd1e5c81SAndrey Smirnov hostctl |= SDHC_CTRL_8BITBUS; 1579*fd1e5c81SAndrey Smirnov } 1580*fd1e5c81SAndrey Smirnov 1581*fd1e5c81SAndrey Smirnov if (value & ESDHC_CTRL_4BITBUS) { 1582*fd1e5c81SAndrey Smirnov hostctl |= ESDHC_CTRL_4BITBUS; 1583*fd1e5c81SAndrey Smirnov } 1584*fd1e5c81SAndrey Smirnov 1585*fd1e5c81SAndrey Smirnov /* 1586*fd1e5c81SAndrey Smirnov * Third, move DMA select from bits 9 and 8 to bits 4 and 3 1587*fd1e5c81SAndrey Smirnov */ 1588*fd1e5c81SAndrey Smirnov hostctl |= SDHC_DMA_TYPE(value >> (8 - 3)); 1589*fd1e5c81SAndrey Smirnov 1590*fd1e5c81SAndrey Smirnov /* 1591*fd1e5c81SAndrey Smirnov * Now place the corrected value into low 16-bit of the value 1592*fd1e5c81SAndrey Smirnov * we are going to give standard SDHCI write function 1593*fd1e5c81SAndrey Smirnov * 1594*fd1e5c81SAndrey Smirnov * NOTE: This transformation should be the inverse of what can 1595*fd1e5c81SAndrey Smirnov * be found in drivers/mmc/host/sdhci-esdhc-imx.c in Linux 1596*fd1e5c81SAndrey Smirnov * kernel 1597*fd1e5c81SAndrey Smirnov */ 1598*fd1e5c81SAndrey Smirnov value &= ~UINT16_MAX; 1599*fd1e5c81SAndrey Smirnov value |= hostctl; 1600*fd1e5c81SAndrey Smirnov value |= (uint16_t)s->pwrcon << 8; 1601*fd1e5c81SAndrey Smirnov 1602*fd1e5c81SAndrey Smirnov sdhci_write(opaque, offset, value, size); 1603*fd1e5c81SAndrey Smirnov break; 1604*fd1e5c81SAndrey Smirnov 1605*fd1e5c81SAndrey Smirnov case ESDHC_MIX_CTRL: 1606*fd1e5c81SAndrey Smirnov /* 1607*fd1e5c81SAndrey Smirnov * So, when SD/MMC stack in Linux tries to write to "Transfer 1608*fd1e5c81SAndrey Smirnov * Mode Register", ESDHC i.MX quirk code will translate it 1609*fd1e5c81SAndrey Smirnov * into a write to ESDHC_MIX_CTRL, so we do the opposite in 1610*fd1e5c81SAndrey Smirnov * order to get where we started 1611*fd1e5c81SAndrey Smirnov * 1612*fd1e5c81SAndrey Smirnov * Note that Auto CMD23 Enable bit is located in a wrong place 1613*fd1e5c81SAndrey Smirnov * on i.MX, but since it is not used by QEMU we do not care. 1614*fd1e5c81SAndrey Smirnov * 1615*fd1e5c81SAndrey Smirnov * We don't want to call sdhci_write(.., SDHC_TRNMOD, ...) 1616*fd1e5c81SAndrey Smirnov * here becuase it will result in a call to 1617*fd1e5c81SAndrey Smirnov * sdhci_send_command(s) which we don't want. 1618*fd1e5c81SAndrey Smirnov * 1619*fd1e5c81SAndrey Smirnov */ 1620*fd1e5c81SAndrey Smirnov s->trnmod = value & UINT16_MAX; 1621*fd1e5c81SAndrey Smirnov break; 1622*fd1e5c81SAndrey Smirnov case SDHC_TRNMOD: 1623*fd1e5c81SAndrey Smirnov /* 1624*fd1e5c81SAndrey Smirnov * Similar to above, but this time a write to "Command 1625*fd1e5c81SAndrey Smirnov * Register" will be translated into a 4-byte write to 1626*fd1e5c81SAndrey Smirnov * "Transfer Mode register" where lower 16-bit of value would 1627*fd1e5c81SAndrey Smirnov * be set to zero. So what we do is fill those bits with 1628*fd1e5c81SAndrey Smirnov * cached value from s->trnmod and let the SDHCI 1629*fd1e5c81SAndrey Smirnov * infrastructure handle the rest 1630*fd1e5c81SAndrey Smirnov */ 1631*fd1e5c81SAndrey Smirnov sdhci_write(opaque, offset, val | s->trnmod, size); 1632*fd1e5c81SAndrey Smirnov break; 1633*fd1e5c81SAndrey Smirnov case SDHC_BLKSIZE: 1634*fd1e5c81SAndrey Smirnov /* 1635*fd1e5c81SAndrey Smirnov * ESDHCI does not implement "Host SDMA Buffer Boundary", and 1636*fd1e5c81SAndrey Smirnov * Linux driver will try to zero this field out which will 1637*fd1e5c81SAndrey Smirnov * break the rest of SDHCI emulation. 1638*fd1e5c81SAndrey Smirnov * 1639*fd1e5c81SAndrey Smirnov * Linux defaults to maximum possible setting (512K boundary) 1640*fd1e5c81SAndrey Smirnov * and it seems to be the only option that i.MX IP implements, 1641*fd1e5c81SAndrey Smirnov * so we artificially set it to that value. 1642*fd1e5c81SAndrey Smirnov */ 1643*fd1e5c81SAndrey Smirnov val |= 0x7 << 12; 1644*fd1e5c81SAndrey Smirnov /* FALLTHROUGH */ 1645*fd1e5c81SAndrey Smirnov default: 1646*fd1e5c81SAndrey Smirnov sdhci_write(opaque, offset, val, size); 1647*fd1e5c81SAndrey Smirnov break; 1648*fd1e5c81SAndrey Smirnov } 1649*fd1e5c81SAndrey Smirnov } 1650*fd1e5c81SAndrey Smirnov 1651*fd1e5c81SAndrey Smirnov 1652*fd1e5c81SAndrey Smirnov static const MemoryRegionOps usdhc_mmio_ops = { 1653*fd1e5c81SAndrey Smirnov .read = usdhc_read, 1654*fd1e5c81SAndrey Smirnov .write = usdhc_write, 1655*fd1e5c81SAndrey Smirnov .valid = { 1656*fd1e5c81SAndrey Smirnov .min_access_size = 1, 1657*fd1e5c81SAndrey Smirnov .max_access_size = 4, 1658*fd1e5c81SAndrey Smirnov .unaligned = false 1659*fd1e5c81SAndrey Smirnov }, 1660*fd1e5c81SAndrey Smirnov .endianness = DEVICE_LITTLE_ENDIAN, 1661*fd1e5c81SAndrey Smirnov }; 1662*fd1e5c81SAndrey Smirnov 1663*fd1e5c81SAndrey Smirnov static void imx_usdhc_init(Object *obj) 1664*fd1e5c81SAndrey Smirnov { 1665*fd1e5c81SAndrey Smirnov SDHCIState *s = SYSBUS_SDHCI(obj); 1666*fd1e5c81SAndrey Smirnov 1667*fd1e5c81SAndrey Smirnov s->io_ops = &usdhc_mmio_ops; 1668*fd1e5c81SAndrey Smirnov s->quirks = SDHCI_QUIRK_NO_BUSY_IRQ; 1669*fd1e5c81SAndrey Smirnov } 1670*fd1e5c81SAndrey Smirnov 1671*fd1e5c81SAndrey Smirnov static const TypeInfo imx_usdhc_info = { 1672*fd1e5c81SAndrey Smirnov .name = TYPE_IMX_USDHC, 1673*fd1e5c81SAndrey Smirnov .parent = TYPE_SYSBUS_SDHCI, 1674*fd1e5c81SAndrey Smirnov .instance_init = imx_usdhc_init, 1675*fd1e5c81SAndrey Smirnov }; 1676*fd1e5c81SAndrey Smirnov 167749ab747fSPaolo Bonzini static void sdhci_register_types(void) 167849ab747fSPaolo Bonzini { 1679224d10ffSKevin O'Connor type_register_static(&sdhci_pci_info); 16807302dcd6SKevin O'Connor type_register_static(&sdhci_sysbus_info); 168140bbc194SPeter Maydell type_register_static(&sdhci_bus_info); 1682*fd1e5c81SAndrey Smirnov type_register_static(&imx_usdhc_info); 168349ab747fSPaolo Bonzini } 168449ab747fSPaolo Bonzini 168549ab747fSPaolo Bonzini type_init(sdhci_register_types) 1686