xref: /openbmc/qemu/hw/sd/sdhci.c (revision ce864603443567b8186dc435ebba08338ef4a6d6)
149ab747fSPaolo Bonzini /*
249ab747fSPaolo Bonzini  * SD Association Host Standard Specification v2.0 controller emulation
349ab747fSPaolo Bonzini  *
449ab747fSPaolo Bonzini  * Copyright (c) 2011 Samsung Electronics Co., Ltd.
549ab747fSPaolo Bonzini  * Mitsyanko Igor <i.mitsyanko@samsung.com>
649ab747fSPaolo Bonzini  * Peter A.G. Crosthwaite <peter.crosthwaite@petalogix.com>
749ab747fSPaolo Bonzini  *
849ab747fSPaolo Bonzini  * Based on MMC controller for Samsung S5PC1xx-based board emulation
949ab747fSPaolo Bonzini  * by Alexey Merkulov and Vladimir Monakhov.
1049ab747fSPaolo Bonzini  *
1149ab747fSPaolo Bonzini  * This program is free software; you can redistribute it and/or modify it
1249ab747fSPaolo Bonzini  * under the terms of the GNU General Public License as published by the
1349ab747fSPaolo Bonzini  * Free Software Foundation; either version 2 of the License, or (at your
1449ab747fSPaolo Bonzini  * option) any later version.
1549ab747fSPaolo Bonzini  *
1649ab747fSPaolo Bonzini  * This program is distributed in the hope that it will be useful,
1749ab747fSPaolo Bonzini  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1849ab747fSPaolo Bonzini  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.
1949ab747fSPaolo Bonzini  * See the GNU General Public License for more details.
2049ab747fSPaolo Bonzini  *
2149ab747fSPaolo Bonzini  * You should have received a copy of the GNU General Public License along
2249ab747fSPaolo Bonzini  * with this program; if not, see <http://www.gnu.org/licenses/>.
2349ab747fSPaolo Bonzini  */
2449ab747fSPaolo Bonzini 
250430891cSPeter Maydell #include "qemu/osdep.h"
264c8f9735SPhilippe Mathieu-Daudé #include "qemu/units.h"
276ff37c3dSPhilippe Mathieu-Daudé #include "qemu/error-report.h"
28b635d98cSPhilippe Mathieu-Daudé #include "qapi/error.h"
2949ab747fSPaolo Bonzini #include "hw/hw.h"
3049ab747fSPaolo Bonzini #include "sysemu/dma.h"
3149ab747fSPaolo Bonzini #include "qemu/timer.h"
3249ab747fSPaolo Bonzini #include "qemu/bitops.h"
33f82a0f44SPhilippe Mathieu-Daudé #include "hw/sd/sdhci.h"
34637d23beSSai Pavan Boddu #include "sdhci-internal.h"
3503dd024fSPaolo Bonzini #include "qemu/log.h"
368be487d8SPhilippe Mathieu-Daudé #include "trace.h"
3749ab747fSPaolo Bonzini 
3840bbc194SPeter Maydell #define TYPE_SDHCI_BUS "sdhci-bus"
3940bbc194SPeter Maydell #define SDHCI_BUS(obj) OBJECT_CHECK(SDBus, (obj), TYPE_SDHCI_BUS)
4040bbc194SPeter Maydell 
41aa164fbfSPhilippe Mathieu-Daudé #define MASKED_WRITE(reg, mask, val)  (reg = (reg & (mask)) | (val))
42aa164fbfSPhilippe Mathieu-Daudé 
4309b738ffSPhilippe Mathieu-Daudé static inline unsigned int sdhci_get_fifolen(SDHCIState *s)
4409b738ffSPhilippe Mathieu-Daudé {
4509b738ffSPhilippe Mathieu-Daudé     return 1 << (9 + FIELD_EX32(s->capareg, SDHC_CAPAB, MAXBLOCKLENGTH));
4609b738ffSPhilippe Mathieu-Daudé }
4709b738ffSPhilippe Mathieu-Daudé 
486ff37c3dSPhilippe Mathieu-Daudé /* return true on error */
496ff37c3dSPhilippe Mathieu-Daudé static bool sdhci_check_capab_freq_range(SDHCIState *s, const char *desc,
506ff37c3dSPhilippe Mathieu-Daudé                                          uint8_t freq, Error **errp)
516ff37c3dSPhilippe Mathieu-Daudé {
524d67852dSPhilippe Mathieu-Daudé     if (s->sd_spec_version >= 3) {
534d67852dSPhilippe Mathieu-Daudé         return false;
544d67852dSPhilippe Mathieu-Daudé     }
556ff37c3dSPhilippe Mathieu-Daudé     switch (freq) {
566ff37c3dSPhilippe Mathieu-Daudé     case 0:
576ff37c3dSPhilippe Mathieu-Daudé     case 10 ... 63:
586ff37c3dSPhilippe Mathieu-Daudé         break;
596ff37c3dSPhilippe Mathieu-Daudé     default:
606ff37c3dSPhilippe Mathieu-Daudé         error_setg(errp, "SD %s clock frequency can have value"
616ff37c3dSPhilippe Mathieu-Daudé                    "in range 0-63 only", desc);
626ff37c3dSPhilippe Mathieu-Daudé         return true;
636ff37c3dSPhilippe Mathieu-Daudé     }
646ff37c3dSPhilippe Mathieu-Daudé     return false;
656ff37c3dSPhilippe Mathieu-Daudé }
666ff37c3dSPhilippe Mathieu-Daudé 
676ff37c3dSPhilippe Mathieu-Daudé static void sdhci_check_capareg(SDHCIState *s, Error **errp)
686ff37c3dSPhilippe Mathieu-Daudé {
696ff37c3dSPhilippe Mathieu-Daudé     uint64_t msk = s->capareg;
706ff37c3dSPhilippe Mathieu-Daudé     uint32_t val;
716ff37c3dSPhilippe Mathieu-Daudé     bool y;
726ff37c3dSPhilippe Mathieu-Daudé 
736ff37c3dSPhilippe Mathieu-Daudé     switch (s->sd_spec_version) {
741e23b63fSPhilippe Mathieu-Daudé     case 4:
751e23b63fSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, BUS64BIT_V4);
761e23b63fSPhilippe Mathieu-Daudé         trace_sdhci_capareg("64-bit system bus (v4)", val);
771e23b63fSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, BUS64BIT_V4, 0);
781e23b63fSPhilippe Mathieu-Daudé 
791e23b63fSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, UHS_II);
801e23b63fSPhilippe Mathieu-Daudé         trace_sdhci_capareg("UHS-II", val);
811e23b63fSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, UHS_II, 0);
821e23b63fSPhilippe Mathieu-Daudé 
831e23b63fSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, ADMA3);
841e23b63fSPhilippe Mathieu-Daudé         trace_sdhci_capareg("ADMA3", val);
851e23b63fSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, ADMA3, 0);
861e23b63fSPhilippe Mathieu-Daudé 
871e23b63fSPhilippe Mathieu-Daudé     /* fallthrough */
884d67852dSPhilippe Mathieu-Daudé     case 3:
894d67852dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, ASYNC_INT);
904d67852dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("async interrupt", val);
914d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, ASYNC_INT, 0);
924d67852dSPhilippe Mathieu-Daudé 
934d67852dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, SLOT_TYPE);
944d67852dSPhilippe Mathieu-Daudé         if (val) {
954d67852dSPhilippe Mathieu-Daudé             error_setg(errp, "slot-type not supported");
964d67852dSPhilippe Mathieu-Daudé             return;
974d67852dSPhilippe Mathieu-Daudé         }
984d67852dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("slot type", val);
994d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, SLOT_TYPE, 0);
1004d67852dSPhilippe Mathieu-Daudé 
1014d67852dSPhilippe Mathieu-Daudé         if (val != 2) {
1024d67852dSPhilippe Mathieu-Daudé             val = FIELD_EX64(s->capareg, SDHC_CAPAB, EMBEDDED_8BIT);
1034d67852dSPhilippe Mathieu-Daudé             trace_sdhci_capareg("8-bit bus", val);
1044d67852dSPhilippe Mathieu-Daudé         }
1054d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, EMBEDDED_8BIT, 0);
1064d67852dSPhilippe Mathieu-Daudé 
1074d67852dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, BUS_SPEED);
1084d67852dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("bus speed mask", val);
1094d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, BUS_SPEED, 0);
1104d67852dSPhilippe Mathieu-Daudé 
1114d67852dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, DRIVER_STRENGTH);
1124d67852dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("driver strength mask", val);
1134d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, DRIVER_STRENGTH, 0);
1144d67852dSPhilippe Mathieu-Daudé 
1154d67852dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, TIMER_RETUNING);
1164d67852dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("timer re-tuning", val);
1174d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, TIMER_RETUNING, 0);
1184d67852dSPhilippe Mathieu-Daudé 
1194d67852dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, SDR50_TUNING);
1204d67852dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("use SDR50 tuning", val);
1214d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, SDR50_TUNING, 0);
1224d67852dSPhilippe Mathieu-Daudé 
1234d67852dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, RETUNING_MODE);
1244d67852dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("re-tuning mode", val);
1254d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, RETUNING_MODE, 0);
1264d67852dSPhilippe Mathieu-Daudé 
1274d67852dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, CLOCK_MULT);
1284d67852dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("clock multiplier", val);
1294d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, CLOCK_MULT, 0);
1304d67852dSPhilippe Mathieu-Daudé 
1314d67852dSPhilippe Mathieu-Daudé     /* fallthrough */
1326ff37c3dSPhilippe Mathieu-Daudé     case 2: /* default version */
1330540fba9SPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, ADMA2);
1340540fba9SPhilippe Mathieu-Daudé         trace_sdhci_capareg("ADMA2", val);
1350540fba9SPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, ADMA2, 0);
1360540fba9SPhilippe Mathieu-Daudé 
1370540fba9SPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, ADMA1);
1380540fba9SPhilippe Mathieu-Daudé         trace_sdhci_capareg("ADMA1", val);
1390540fba9SPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, ADMA1, 0);
1400540fba9SPhilippe Mathieu-Daudé 
1410540fba9SPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, BUS64BIT);
1421e23b63fSPhilippe Mathieu-Daudé         trace_sdhci_capareg("64-bit system bus (v3)", val);
1430540fba9SPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, BUS64BIT, 0);
1446ff37c3dSPhilippe Mathieu-Daudé 
1456ff37c3dSPhilippe Mathieu-Daudé     /* fallthrough */
1466ff37c3dSPhilippe Mathieu-Daudé     case 1:
1476ff37c3dSPhilippe Mathieu-Daudé         y = FIELD_EX64(s->capareg, SDHC_CAPAB, TOUNIT);
1486ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, TOUNIT, 0);
1496ff37c3dSPhilippe Mathieu-Daudé 
1506ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, TOCLKFREQ);
1516ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg(y ? "timeout (MHz)" : "Timeout (KHz)", val);
1526ff37c3dSPhilippe Mathieu-Daudé         if (sdhci_check_capab_freq_range(s, "timeout", val, errp)) {
1536ff37c3dSPhilippe Mathieu-Daudé             return;
1546ff37c3dSPhilippe Mathieu-Daudé         }
1556ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, TOCLKFREQ, 0);
1566ff37c3dSPhilippe Mathieu-Daudé 
1576ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, BASECLKFREQ);
1586ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg(y ? "base (MHz)" : "Base (KHz)", val);
1596ff37c3dSPhilippe Mathieu-Daudé         if (sdhci_check_capab_freq_range(s, "base", val, errp)) {
1606ff37c3dSPhilippe Mathieu-Daudé             return;
1616ff37c3dSPhilippe Mathieu-Daudé         }
1626ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, BASECLKFREQ, 0);
1636ff37c3dSPhilippe Mathieu-Daudé 
1646ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, MAXBLOCKLENGTH);
1656ff37c3dSPhilippe Mathieu-Daudé         if (val >= 3) {
1666ff37c3dSPhilippe Mathieu-Daudé             error_setg(errp, "block size can be 512, 1024 or 2048 only");
1676ff37c3dSPhilippe Mathieu-Daudé             return;
1686ff37c3dSPhilippe Mathieu-Daudé         }
1696ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("max block length", sdhci_get_fifolen(s));
1706ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, MAXBLOCKLENGTH, 0);
1716ff37c3dSPhilippe Mathieu-Daudé 
1726ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, HIGHSPEED);
1736ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("high speed", val);
1746ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, HIGHSPEED, 0);
1756ff37c3dSPhilippe Mathieu-Daudé 
1766ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, SDMA);
1776ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("SDMA", val);
1786ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, SDMA, 0);
1796ff37c3dSPhilippe Mathieu-Daudé 
1806ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, SUSPRESUME);
1816ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("suspend/resume", val);
1826ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, SUSPRESUME, 0);
1836ff37c3dSPhilippe Mathieu-Daudé 
1846ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, V33);
1856ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("3.3v", val);
1866ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, V33, 0);
1876ff37c3dSPhilippe Mathieu-Daudé 
1886ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, V30);
1896ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("3.0v", val);
1906ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, V30, 0);
1916ff37c3dSPhilippe Mathieu-Daudé 
1926ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, V18);
1936ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("1.8v", val);
1946ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, V18, 0);
1956ff37c3dSPhilippe Mathieu-Daudé         break;
1966ff37c3dSPhilippe Mathieu-Daudé 
1976ff37c3dSPhilippe Mathieu-Daudé     default:
1986ff37c3dSPhilippe Mathieu-Daudé         error_setg(errp, "Unsupported spec version: %u", s->sd_spec_version);
1996ff37c3dSPhilippe Mathieu-Daudé     }
2006ff37c3dSPhilippe Mathieu-Daudé     if (msk) {
2016ff37c3dSPhilippe Mathieu-Daudé         qemu_log_mask(LOG_UNIMP,
2026ff37c3dSPhilippe Mathieu-Daudé                       "SDHCI: unknown CAPAB mask: 0x%016" PRIx64 "\n", msk);
2036ff37c3dSPhilippe Mathieu-Daudé     }
2046ff37c3dSPhilippe Mathieu-Daudé }
2056ff37c3dSPhilippe Mathieu-Daudé 
20649ab747fSPaolo Bonzini static uint8_t sdhci_slotint(SDHCIState *s)
20749ab747fSPaolo Bonzini {
20849ab747fSPaolo Bonzini     return (s->norintsts & s->norintsigen) || (s->errintsts & s->errintsigen) ||
20949ab747fSPaolo Bonzini          ((s->norintsts & SDHC_NIS_INSERT) && (s->wakcon & SDHC_WKUP_ON_INS)) ||
21049ab747fSPaolo Bonzini          ((s->norintsts & SDHC_NIS_REMOVE) && (s->wakcon & SDHC_WKUP_ON_RMV));
21149ab747fSPaolo Bonzini }
21249ab747fSPaolo Bonzini 
21349ab747fSPaolo Bonzini static inline void sdhci_update_irq(SDHCIState *s)
21449ab747fSPaolo Bonzini {
21549ab747fSPaolo Bonzini     qemu_set_irq(s->irq, sdhci_slotint(s));
21649ab747fSPaolo Bonzini }
21749ab747fSPaolo Bonzini 
21849ab747fSPaolo Bonzini static void sdhci_raise_insertion_irq(void *opaque)
21949ab747fSPaolo Bonzini {
22049ab747fSPaolo Bonzini     SDHCIState *s = (SDHCIState *)opaque;
22149ab747fSPaolo Bonzini 
22249ab747fSPaolo Bonzini     if (s->norintsts & SDHC_NIS_REMOVE) {
223bc72ad67SAlex Bligh         timer_mod(s->insert_timer,
224bc72ad67SAlex Bligh                        qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY);
22549ab747fSPaolo Bonzini     } else {
22649ab747fSPaolo Bonzini         s->prnsts = 0x1ff0000;
22749ab747fSPaolo Bonzini         if (s->norintstsen & SDHC_NISEN_INSERT) {
22849ab747fSPaolo Bonzini             s->norintsts |= SDHC_NIS_INSERT;
22949ab747fSPaolo Bonzini         }
23049ab747fSPaolo Bonzini         sdhci_update_irq(s);
23149ab747fSPaolo Bonzini     }
23249ab747fSPaolo Bonzini }
23349ab747fSPaolo Bonzini 
23440bbc194SPeter Maydell static void sdhci_set_inserted(DeviceState *dev, bool level)
23549ab747fSPaolo Bonzini {
23640bbc194SPeter Maydell     SDHCIState *s = (SDHCIState *)dev;
23749ab747fSPaolo Bonzini 
2388be487d8SPhilippe Mathieu-Daudé     trace_sdhci_set_inserted(level ? "insert" : "eject");
23949ab747fSPaolo Bonzini     if ((s->norintsts & SDHC_NIS_REMOVE) && level) {
24049ab747fSPaolo Bonzini         /* Give target some time to notice card ejection */
241bc72ad67SAlex Bligh         timer_mod(s->insert_timer,
242bc72ad67SAlex Bligh                        qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY);
24349ab747fSPaolo Bonzini     } else {
24449ab747fSPaolo Bonzini         if (level) {
24549ab747fSPaolo Bonzini             s->prnsts = 0x1ff0000;
24649ab747fSPaolo Bonzini             if (s->norintstsen & SDHC_NISEN_INSERT) {
24749ab747fSPaolo Bonzini                 s->norintsts |= SDHC_NIS_INSERT;
24849ab747fSPaolo Bonzini             }
24949ab747fSPaolo Bonzini         } else {
25049ab747fSPaolo Bonzini             s->prnsts = 0x1fa0000;
25149ab747fSPaolo Bonzini             s->pwrcon &= ~SDHC_POWER_ON;
25249ab747fSPaolo Bonzini             s->clkcon &= ~SDHC_CLOCK_SDCLK_EN;
25349ab747fSPaolo Bonzini             if (s->norintstsen & SDHC_NISEN_REMOVE) {
25449ab747fSPaolo Bonzini                 s->norintsts |= SDHC_NIS_REMOVE;
25549ab747fSPaolo Bonzini             }
25649ab747fSPaolo Bonzini         }
25749ab747fSPaolo Bonzini         sdhci_update_irq(s);
25849ab747fSPaolo Bonzini     }
25949ab747fSPaolo Bonzini }
26049ab747fSPaolo Bonzini 
26140bbc194SPeter Maydell static void sdhci_set_readonly(DeviceState *dev, bool level)
26249ab747fSPaolo Bonzini {
26340bbc194SPeter Maydell     SDHCIState *s = (SDHCIState *)dev;
26449ab747fSPaolo Bonzini 
26549ab747fSPaolo Bonzini     if (level) {
26649ab747fSPaolo Bonzini         s->prnsts &= ~SDHC_WRITE_PROTECT;
26749ab747fSPaolo Bonzini     } else {
26849ab747fSPaolo Bonzini         /* Write enabled */
26949ab747fSPaolo Bonzini         s->prnsts |= SDHC_WRITE_PROTECT;
27049ab747fSPaolo Bonzini     }
27149ab747fSPaolo Bonzini }
27249ab747fSPaolo Bonzini 
27349ab747fSPaolo Bonzini static void sdhci_reset(SDHCIState *s)
27449ab747fSPaolo Bonzini {
27540bbc194SPeter Maydell     DeviceState *dev = DEVICE(s);
27640bbc194SPeter Maydell 
277bc72ad67SAlex Bligh     timer_del(s->insert_timer);
278bc72ad67SAlex Bligh     timer_del(s->transfer_timer);
279aceb5b06SPhilippe Mathieu-Daudé 
280aceb5b06SPhilippe Mathieu-Daudé     /* Set all registers to 0. Capabilities/Version registers are not cleared
28149ab747fSPaolo Bonzini      * and assumed to always preserve their value, given to them during
28249ab747fSPaolo Bonzini      * initialization */
28349ab747fSPaolo Bonzini     memset(&s->sdmasysad, 0, (uintptr_t)&s->capareg - (uintptr_t)&s->sdmasysad);
28449ab747fSPaolo Bonzini 
28540bbc194SPeter Maydell     /* Reset other state based on current card insertion/readonly status */
28640bbc194SPeter Maydell     sdhci_set_inserted(dev, sdbus_get_inserted(&s->sdbus));
28740bbc194SPeter Maydell     sdhci_set_readonly(dev, sdbus_get_readonly(&s->sdbus));
28840bbc194SPeter Maydell 
28949ab747fSPaolo Bonzini     s->data_count = 0;
29049ab747fSPaolo Bonzini     s->stopped_state = sdhc_not_stopped;
2910a7ac9f9SAndrew Baumann     s->pending_insert_state = false;
29249ab747fSPaolo Bonzini }
29349ab747fSPaolo Bonzini 
2948b41c305SPeter Maydell static void sdhci_poweron_reset(DeviceState *dev)
2958b41c305SPeter Maydell {
2968b41c305SPeter Maydell     /* QOM (ie power-on) reset. This is identical to reset
2978b41c305SPeter Maydell      * commanded via device register apart from handling of the
2988b41c305SPeter Maydell      * 'pending insert on powerup' quirk.
2998b41c305SPeter Maydell      */
3008b41c305SPeter Maydell     SDHCIState *s = (SDHCIState *)dev;
3018b41c305SPeter Maydell 
3028b41c305SPeter Maydell     sdhci_reset(s);
3038b41c305SPeter Maydell 
3048b41c305SPeter Maydell     if (s->pending_insert_quirk) {
3058b41c305SPeter Maydell         s->pending_insert_state = true;
3068b41c305SPeter Maydell     }
3078b41c305SPeter Maydell }
3088b41c305SPeter Maydell 
309d368ba43SKevin O'Connor static void sdhci_data_transfer(void *opaque);
31049ab747fSPaolo Bonzini 
31149ab747fSPaolo Bonzini static void sdhci_send_command(SDHCIState *s)
31249ab747fSPaolo Bonzini {
31349ab747fSPaolo Bonzini     SDRequest request;
31449ab747fSPaolo Bonzini     uint8_t response[16];
31549ab747fSPaolo Bonzini     int rlen;
31649ab747fSPaolo Bonzini 
31749ab747fSPaolo Bonzini     s->errintsts = 0;
31849ab747fSPaolo Bonzini     s->acmd12errsts = 0;
31949ab747fSPaolo Bonzini     request.cmd = s->cmdreg >> 8;
32049ab747fSPaolo Bonzini     request.arg = s->argument;
3218be487d8SPhilippe Mathieu-Daudé 
3228be487d8SPhilippe Mathieu-Daudé     trace_sdhci_send_command(request.cmd, request.arg);
32340bbc194SPeter Maydell     rlen = sdbus_do_command(&s->sdbus, &request, response);
32449ab747fSPaolo Bonzini 
32549ab747fSPaolo Bonzini     if (s->cmdreg & SDHC_CMD_RESPONSE) {
32649ab747fSPaolo Bonzini         if (rlen == 4) {
327b3141c06SPhilippe Mathieu-Daudé             s->rspreg[0] = ldl_be_p(response);
32849ab747fSPaolo Bonzini             s->rspreg[1] = s->rspreg[2] = s->rspreg[3] = 0;
3298be487d8SPhilippe Mathieu-Daudé             trace_sdhci_response4(s->rspreg[0]);
33049ab747fSPaolo Bonzini         } else if (rlen == 16) {
331b3141c06SPhilippe Mathieu-Daudé             s->rspreg[0] = ldl_be_p(&response[11]);
332b3141c06SPhilippe Mathieu-Daudé             s->rspreg[1] = ldl_be_p(&response[7]);
333b3141c06SPhilippe Mathieu-Daudé             s->rspreg[2] = ldl_be_p(&response[3]);
33449ab747fSPaolo Bonzini             s->rspreg[3] = (response[0] << 16) | (response[1] << 8) |
33549ab747fSPaolo Bonzini                             response[2];
3368be487d8SPhilippe Mathieu-Daudé             trace_sdhci_response16(s->rspreg[3], s->rspreg[2],
3378be487d8SPhilippe Mathieu-Daudé                                    s->rspreg[1], s->rspreg[0]);
33849ab747fSPaolo Bonzini         } else {
3398be487d8SPhilippe Mathieu-Daudé             trace_sdhci_error("timeout waiting for command response");
34049ab747fSPaolo Bonzini             if (s->errintstsen & SDHC_EISEN_CMDTIMEOUT) {
34149ab747fSPaolo Bonzini                 s->errintsts |= SDHC_EIS_CMDTIMEOUT;
34249ab747fSPaolo Bonzini                 s->norintsts |= SDHC_NIS_ERR;
34349ab747fSPaolo Bonzini             }
34449ab747fSPaolo Bonzini         }
34549ab747fSPaolo Bonzini 
346fd1e5c81SAndrey Smirnov         if (!(s->quirks & SDHCI_QUIRK_NO_BUSY_IRQ) &&
347fd1e5c81SAndrey Smirnov             (s->norintstsen & SDHC_NISEN_TRSCMP) &&
34849ab747fSPaolo Bonzini             (s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY) {
34949ab747fSPaolo Bonzini             s->norintsts |= SDHC_NIS_TRSCMP;
35049ab747fSPaolo Bonzini         }
35149ab747fSPaolo Bonzini     }
35249ab747fSPaolo Bonzini 
35349ab747fSPaolo Bonzini     if (s->norintstsen & SDHC_NISEN_CMDCMP) {
35449ab747fSPaolo Bonzini         s->norintsts |= SDHC_NIS_CMDCMP;
35549ab747fSPaolo Bonzini     }
35649ab747fSPaolo Bonzini 
35749ab747fSPaolo Bonzini     sdhci_update_irq(s);
35849ab747fSPaolo Bonzini 
35949ab747fSPaolo Bonzini     if (s->blksize && (s->cmdreg & SDHC_CMD_DATA_PRESENT)) {
360656f416cSPeter Crosthwaite         s->data_count = 0;
361d368ba43SKevin O'Connor         sdhci_data_transfer(s);
36249ab747fSPaolo Bonzini     }
36349ab747fSPaolo Bonzini }
36449ab747fSPaolo Bonzini 
36549ab747fSPaolo Bonzini static void sdhci_end_transfer(SDHCIState *s)
36649ab747fSPaolo Bonzini {
36749ab747fSPaolo Bonzini     /* Automatically send CMD12 to stop transfer if AutoCMD12 enabled */
36849ab747fSPaolo Bonzini     if ((s->trnmod & SDHC_TRNS_ACMD12) != 0) {
36949ab747fSPaolo Bonzini         SDRequest request;
37049ab747fSPaolo Bonzini         uint8_t response[16];
37149ab747fSPaolo Bonzini 
37249ab747fSPaolo Bonzini         request.cmd = 0x0C;
37349ab747fSPaolo Bonzini         request.arg = 0;
3748be487d8SPhilippe Mathieu-Daudé         trace_sdhci_end_transfer(request.cmd, request.arg);
37540bbc194SPeter Maydell         sdbus_do_command(&s->sdbus, &request, response);
37649ab747fSPaolo Bonzini         /* Auto CMD12 response goes to the upper Response register */
377b3141c06SPhilippe Mathieu-Daudé         s->rspreg[3] = ldl_be_p(response);
37849ab747fSPaolo Bonzini     }
37949ab747fSPaolo Bonzini 
38049ab747fSPaolo Bonzini     s->prnsts &= ~(SDHC_DOING_READ | SDHC_DOING_WRITE |
38149ab747fSPaolo Bonzini             SDHC_DAT_LINE_ACTIVE | SDHC_DATA_INHIBIT |
38249ab747fSPaolo Bonzini             SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE);
38349ab747fSPaolo Bonzini 
38449ab747fSPaolo Bonzini     if (s->norintstsen & SDHC_NISEN_TRSCMP) {
38549ab747fSPaolo Bonzini         s->norintsts |= SDHC_NIS_TRSCMP;
38649ab747fSPaolo Bonzini     }
38749ab747fSPaolo Bonzini 
38849ab747fSPaolo Bonzini     sdhci_update_irq(s);
38949ab747fSPaolo Bonzini }
39049ab747fSPaolo Bonzini 
39149ab747fSPaolo Bonzini /*
39249ab747fSPaolo Bonzini  * Programmed i/o data transfer
39349ab747fSPaolo Bonzini  */
394d23b6caaSPhilippe Mathieu-Daudé #define BLOCK_SIZE_MASK (4 * KiB - 1)
39549ab747fSPaolo Bonzini 
39649ab747fSPaolo Bonzini /* Fill host controller's read buffer with BLKSIZE bytes of data from card */
39749ab747fSPaolo Bonzini static void sdhci_read_block_from_card(SDHCIState *s)
39849ab747fSPaolo Bonzini {
39949ab747fSPaolo Bonzini     int index = 0;
400ea55a221SPhilippe Mathieu-Daudé     uint8_t data;
401ea55a221SPhilippe Mathieu-Daudé     const uint16_t blk_size = s->blksize & BLOCK_SIZE_MASK;
40249ab747fSPaolo Bonzini 
40349ab747fSPaolo Bonzini     if ((s->trnmod & SDHC_TRNS_MULTI) &&
40449ab747fSPaolo Bonzini             (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) {
40549ab747fSPaolo Bonzini         return;
40649ab747fSPaolo Bonzini     }
40749ab747fSPaolo Bonzini 
408ea55a221SPhilippe Mathieu-Daudé     for (index = 0; index < blk_size; index++) {
409ea55a221SPhilippe Mathieu-Daudé         data = sdbus_read_data(&s->sdbus);
410ea55a221SPhilippe Mathieu-Daudé         if (!FIELD_EX32(s->hostctl2, SDHC_HOSTCTL2, EXECUTE_TUNING)) {
41108022a91SPhilippe Mathieu-Daudé             /* Device is not in tuning */
412ea55a221SPhilippe Mathieu-Daudé             s->fifo_buffer[index] = data;
413ea55a221SPhilippe Mathieu-Daudé         }
414ea55a221SPhilippe Mathieu-Daudé     }
415ea55a221SPhilippe Mathieu-Daudé 
416ea55a221SPhilippe Mathieu-Daudé     if (FIELD_EX32(s->hostctl2, SDHC_HOSTCTL2, EXECUTE_TUNING)) {
41708022a91SPhilippe Mathieu-Daudé         /* Device is in tuning */
418ea55a221SPhilippe Mathieu-Daudé         s->hostctl2 &= ~R_SDHC_HOSTCTL2_EXECUTE_TUNING_MASK;
419ea55a221SPhilippe Mathieu-Daudé         s->hostctl2 |= R_SDHC_HOSTCTL2_SAMPLING_CLKSEL_MASK;
420ea55a221SPhilippe Mathieu-Daudé         s->prnsts &= ~(SDHC_DAT_LINE_ACTIVE | SDHC_DOING_READ |
421ea55a221SPhilippe Mathieu-Daudé                        SDHC_DATA_INHIBIT);
422ea55a221SPhilippe Mathieu-Daudé         goto read_done;
42349ab747fSPaolo Bonzini     }
42449ab747fSPaolo Bonzini 
42549ab747fSPaolo Bonzini     /* New data now available for READ through Buffer Port Register */
42649ab747fSPaolo Bonzini     s->prnsts |= SDHC_DATA_AVAILABLE;
42749ab747fSPaolo Bonzini     if (s->norintstsen & SDHC_NISEN_RBUFRDY) {
42849ab747fSPaolo Bonzini         s->norintsts |= SDHC_NIS_RBUFRDY;
42949ab747fSPaolo Bonzini     }
43049ab747fSPaolo Bonzini 
43149ab747fSPaolo Bonzini     /* Clear DAT line active status if that was the last block */
43249ab747fSPaolo Bonzini     if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
43349ab747fSPaolo Bonzini             ((s->trnmod & SDHC_TRNS_MULTI) && s->blkcnt == 1)) {
43449ab747fSPaolo Bonzini         s->prnsts &= ~SDHC_DAT_LINE_ACTIVE;
43549ab747fSPaolo Bonzini     }
43649ab747fSPaolo Bonzini 
43749ab747fSPaolo Bonzini     /* If stop at block gap request was set and it's not the last block of
43849ab747fSPaolo Bonzini      * data - generate Block Event interrupt */
43949ab747fSPaolo Bonzini     if (s->stopped_state == sdhc_gap_read && (s->trnmod & SDHC_TRNS_MULTI) &&
44049ab747fSPaolo Bonzini             s->blkcnt != 1)    {
44149ab747fSPaolo Bonzini         s->prnsts &= ~SDHC_DAT_LINE_ACTIVE;
44249ab747fSPaolo Bonzini         if (s->norintstsen & SDHC_EISEN_BLKGAP) {
44349ab747fSPaolo Bonzini             s->norintsts |= SDHC_EIS_BLKGAP;
44449ab747fSPaolo Bonzini         }
44549ab747fSPaolo Bonzini     }
44649ab747fSPaolo Bonzini 
447ea55a221SPhilippe Mathieu-Daudé read_done:
44849ab747fSPaolo Bonzini     sdhci_update_irq(s);
44949ab747fSPaolo Bonzini }
45049ab747fSPaolo Bonzini 
45149ab747fSPaolo Bonzini /* Read @size byte of data from host controller @s BUFFER DATA PORT register */
45249ab747fSPaolo Bonzini static uint32_t sdhci_read_dataport(SDHCIState *s, unsigned size)
45349ab747fSPaolo Bonzini {
45449ab747fSPaolo Bonzini     uint32_t value = 0;
45549ab747fSPaolo Bonzini     int i;
45649ab747fSPaolo Bonzini 
45749ab747fSPaolo Bonzini     /* first check that a valid data exists in host controller input buffer */
45849ab747fSPaolo Bonzini     if ((s->prnsts & SDHC_DATA_AVAILABLE) == 0) {
4598be487d8SPhilippe Mathieu-Daudé         trace_sdhci_error("read from empty buffer");
46049ab747fSPaolo Bonzini         return 0;
46149ab747fSPaolo Bonzini     }
46249ab747fSPaolo Bonzini 
46349ab747fSPaolo Bonzini     for (i = 0; i < size; i++) {
46449ab747fSPaolo Bonzini         value |= s->fifo_buffer[s->data_count] << i * 8;
46549ab747fSPaolo Bonzini         s->data_count++;
46649ab747fSPaolo Bonzini         /* check if we've read all valid data (blksize bytes) from buffer */
467bf8ec38eSPhilippe Mathieu-Daudé         if ((s->data_count) >= (s->blksize & BLOCK_SIZE_MASK)) {
4688be487d8SPhilippe Mathieu-Daudé             trace_sdhci_read_dataport(s->data_count);
46949ab747fSPaolo Bonzini             s->prnsts &= ~SDHC_DATA_AVAILABLE; /* no more data in a buffer */
47049ab747fSPaolo Bonzini             s->data_count = 0;  /* next buff read must start at position [0] */
47149ab747fSPaolo Bonzini 
47249ab747fSPaolo Bonzini             if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
47349ab747fSPaolo Bonzini                 s->blkcnt--;
47449ab747fSPaolo Bonzini             }
47549ab747fSPaolo Bonzini 
47649ab747fSPaolo Bonzini             /* if that was the last block of data */
47749ab747fSPaolo Bonzini             if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
47849ab747fSPaolo Bonzini                 ((s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) ||
47949ab747fSPaolo Bonzini                  /* stop at gap request */
48049ab747fSPaolo Bonzini                 (s->stopped_state == sdhc_gap_read &&
48149ab747fSPaolo Bonzini                  !(s->prnsts & SDHC_DAT_LINE_ACTIVE))) {
482d368ba43SKevin O'Connor                 sdhci_end_transfer(s);
48349ab747fSPaolo Bonzini             } else { /* if there are more data, read next block from card */
484d368ba43SKevin O'Connor                 sdhci_read_block_from_card(s);
48549ab747fSPaolo Bonzini             }
48649ab747fSPaolo Bonzini             break;
48749ab747fSPaolo Bonzini         }
48849ab747fSPaolo Bonzini     }
48949ab747fSPaolo Bonzini 
49049ab747fSPaolo Bonzini     return value;
49149ab747fSPaolo Bonzini }
49249ab747fSPaolo Bonzini 
49349ab747fSPaolo Bonzini /* Write data from host controller FIFO to card */
49449ab747fSPaolo Bonzini static void sdhci_write_block_to_card(SDHCIState *s)
49549ab747fSPaolo Bonzini {
49649ab747fSPaolo Bonzini     int index = 0;
49749ab747fSPaolo Bonzini 
49849ab747fSPaolo Bonzini     if (s->prnsts & SDHC_SPACE_AVAILABLE) {
49949ab747fSPaolo Bonzini         if (s->norintstsen & SDHC_NISEN_WBUFRDY) {
50049ab747fSPaolo Bonzini             s->norintsts |= SDHC_NIS_WBUFRDY;
50149ab747fSPaolo Bonzini         }
50249ab747fSPaolo Bonzini         sdhci_update_irq(s);
50349ab747fSPaolo Bonzini         return;
50449ab747fSPaolo Bonzini     }
50549ab747fSPaolo Bonzini 
50649ab747fSPaolo Bonzini     if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
50749ab747fSPaolo Bonzini         if (s->blkcnt == 0) {
50849ab747fSPaolo Bonzini             return;
50949ab747fSPaolo Bonzini         } else {
51049ab747fSPaolo Bonzini             s->blkcnt--;
51149ab747fSPaolo Bonzini         }
51249ab747fSPaolo Bonzini     }
51349ab747fSPaolo Bonzini 
514bf8ec38eSPhilippe Mathieu-Daudé     for (index = 0; index < (s->blksize & BLOCK_SIZE_MASK); index++) {
51540bbc194SPeter Maydell         sdbus_write_data(&s->sdbus, s->fifo_buffer[index]);
51649ab747fSPaolo Bonzini     }
51749ab747fSPaolo Bonzini 
51849ab747fSPaolo Bonzini     /* Next data can be written through BUFFER DATORT register */
51949ab747fSPaolo Bonzini     s->prnsts |= SDHC_SPACE_AVAILABLE;
52049ab747fSPaolo Bonzini 
52149ab747fSPaolo Bonzini     /* Finish transfer if that was the last block of data */
52249ab747fSPaolo Bonzini     if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
52349ab747fSPaolo Bonzini             ((s->trnmod & SDHC_TRNS_MULTI) &&
52449ab747fSPaolo Bonzini             (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0))) {
525d368ba43SKevin O'Connor         sdhci_end_transfer(s);
526dcdb4cd8SPeter Crosthwaite     } else if (s->norintstsen & SDHC_NISEN_WBUFRDY) {
527dcdb4cd8SPeter Crosthwaite         s->norintsts |= SDHC_NIS_WBUFRDY;
52849ab747fSPaolo Bonzini     }
52949ab747fSPaolo Bonzini 
53049ab747fSPaolo Bonzini     /* Generate Block Gap Event if requested and if not the last block */
53149ab747fSPaolo Bonzini     if (s->stopped_state == sdhc_gap_write && (s->trnmod & SDHC_TRNS_MULTI) &&
53249ab747fSPaolo Bonzini             s->blkcnt > 0) {
53349ab747fSPaolo Bonzini         s->prnsts &= ~SDHC_DOING_WRITE;
53449ab747fSPaolo Bonzini         if (s->norintstsen & SDHC_EISEN_BLKGAP) {
53549ab747fSPaolo Bonzini             s->norintsts |= SDHC_EIS_BLKGAP;
53649ab747fSPaolo Bonzini         }
537d368ba43SKevin O'Connor         sdhci_end_transfer(s);
53849ab747fSPaolo Bonzini     }
53949ab747fSPaolo Bonzini 
54049ab747fSPaolo Bonzini     sdhci_update_irq(s);
54149ab747fSPaolo Bonzini }
54249ab747fSPaolo Bonzini 
54349ab747fSPaolo Bonzini /* Write @size bytes of @value data to host controller @s Buffer Data Port
54449ab747fSPaolo Bonzini  * register */
54549ab747fSPaolo Bonzini static void sdhci_write_dataport(SDHCIState *s, uint32_t value, unsigned size)
54649ab747fSPaolo Bonzini {
54749ab747fSPaolo Bonzini     unsigned i;
54849ab747fSPaolo Bonzini 
54949ab747fSPaolo Bonzini     /* Check that there is free space left in a buffer */
55049ab747fSPaolo Bonzini     if (!(s->prnsts & SDHC_SPACE_AVAILABLE)) {
5518be487d8SPhilippe Mathieu-Daudé         trace_sdhci_error("Can't write to data buffer: buffer full");
55249ab747fSPaolo Bonzini         return;
55349ab747fSPaolo Bonzini     }
55449ab747fSPaolo Bonzini 
55549ab747fSPaolo Bonzini     for (i = 0; i < size; i++) {
55649ab747fSPaolo Bonzini         s->fifo_buffer[s->data_count] = value & 0xFF;
55749ab747fSPaolo Bonzini         s->data_count++;
55849ab747fSPaolo Bonzini         value >>= 8;
559bf8ec38eSPhilippe Mathieu-Daudé         if (s->data_count >= (s->blksize & BLOCK_SIZE_MASK)) {
5608be487d8SPhilippe Mathieu-Daudé             trace_sdhci_write_dataport(s->data_count);
56149ab747fSPaolo Bonzini             s->data_count = 0;
56249ab747fSPaolo Bonzini             s->prnsts &= ~SDHC_SPACE_AVAILABLE;
56349ab747fSPaolo Bonzini             if (s->prnsts & SDHC_DOING_WRITE) {
564d368ba43SKevin O'Connor                 sdhci_write_block_to_card(s);
56549ab747fSPaolo Bonzini             }
56649ab747fSPaolo Bonzini         }
56749ab747fSPaolo Bonzini     }
56849ab747fSPaolo Bonzini }
56949ab747fSPaolo Bonzini 
57049ab747fSPaolo Bonzini /*
57149ab747fSPaolo Bonzini  * Single DMA data transfer
57249ab747fSPaolo Bonzini  */
57349ab747fSPaolo Bonzini 
57449ab747fSPaolo Bonzini /* Multi block SDMA transfer */
57549ab747fSPaolo Bonzini static void sdhci_sdma_transfer_multi_blocks(SDHCIState *s)
57649ab747fSPaolo Bonzini {
57749ab747fSPaolo Bonzini     bool page_aligned = false;
57849ab747fSPaolo Bonzini     unsigned int n, begin;
579bf8ec38eSPhilippe Mathieu-Daudé     const uint16_t block_size = s->blksize & BLOCK_SIZE_MASK;
580bf8ec38eSPhilippe Mathieu-Daudé     uint32_t boundary_chk = 1 << (((s->blksize & ~BLOCK_SIZE_MASK) >> 12) + 12);
58149ab747fSPaolo Bonzini     uint32_t boundary_count = boundary_chk - (s->sdmasysad % boundary_chk);
58249ab747fSPaolo Bonzini 
5836e86d903SPrasad J Pandit     if (!(s->trnmod & SDHC_TRNS_BLK_CNT_EN) || !s->blkcnt) {
5846e86d903SPrasad J Pandit         qemu_log_mask(LOG_UNIMP, "infinite transfer is not supported\n");
5856e86d903SPrasad J Pandit         return;
5866e86d903SPrasad J Pandit     }
5876e86d903SPrasad J Pandit 
58849ab747fSPaolo Bonzini     /* XXX: Some sd/mmc drivers (for example, u-boot-slp) do not account for
58949ab747fSPaolo Bonzini      * possible stop at page boundary if initial address is not page aligned,
59049ab747fSPaolo Bonzini      * allow them to work properly */
59149ab747fSPaolo Bonzini     if ((s->sdmasysad % boundary_chk) == 0) {
59249ab747fSPaolo Bonzini         page_aligned = true;
59349ab747fSPaolo Bonzini     }
59449ab747fSPaolo Bonzini 
59549ab747fSPaolo Bonzini     if (s->trnmod & SDHC_TRNS_READ) {
59649ab747fSPaolo Bonzini         s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT |
59749ab747fSPaolo Bonzini                 SDHC_DAT_LINE_ACTIVE;
59849ab747fSPaolo Bonzini         while (s->blkcnt) {
59949ab747fSPaolo Bonzini             if (s->data_count == 0) {
60049ab747fSPaolo Bonzini                 for (n = 0; n < block_size; n++) {
60140bbc194SPeter Maydell                     s->fifo_buffer[n] = sdbus_read_data(&s->sdbus);
60249ab747fSPaolo Bonzini                 }
60349ab747fSPaolo Bonzini             }
60449ab747fSPaolo Bonzini             begin = s->data_count;
60549ab747fSPaolo Bonzini             if (((boundary_count + begin) < block_size) && page_aligned) {
60649ab747fSPaolo Bonzini                 s->data_count = boundary_count + begin;
60749ab747fSPaolo Bonzini                 boundary_count = 0;
60849ab747fSPaolo Bonzini              } else {
60949ab747fSPaolo Bonzini                 s->data_count = block_size;
61049ab747fSPaolo Bonzini                 boundary_count -= block_size - begin;
61149ab747fSPaolo Bonzini                 if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
61249ab747fSPaolo Bonzini                     s->blkcnt--;
61349ab747fSPaolo Bonzini                 }
61449ab747fSPaolo Bonzini             }
615dd55c485SPhilippe Mathieu-Daudé             dma_memory_write(s->dma_as, s->sdmasysad,
61649ab747fSPaolo Bonzini                              &s->fifo_buffer[begin], s->data_count - begin);
61749ab747fSPaolo Bonzini             s->sdmasysad += s->data_count - begin;
61849ab747fSPaolo Bonzini             if (s->data_count == block_size) {
61949ab747fSPaolo Bonzini                 s->data_count = 0;
62049ab747fSPaolo Bonzini             }
62149ab747fSPaolo Bonzini             if (page_aligned && boundary_count == 0) {
62249ab747fSPaolo Bonzini                 break;
62349ab747fSPaolo Bonzini             }
62449ab747fSPaolo Bonzini         }
62549ab747fSPaolo Bonzini     } else {
62649ab747fSPaolo Bonzini         s->prnsts |= SDHC_DOING_WRITE | SDHC_DATA_INHIBIT |
62749ab747fSPaolo Bonzini                 SDHC_DAT_LINE_ACTIVE;
62849ab747fSPaolo Bonzini         while (s->blkcnt) {
62949ab747fSPaolo Bonzini             begin = s->data_count;
63049ab747fSPaolo Bonzini             if (((boundary_count + begin) < block_size) && page_aligned) {
63149ab747fSPaolo Bonzini                 s->data_count = boundary_count + begin;
63249ab747fSPaolo Bonzini                 boundary_count = 0;
63349ab747fSPaolo Bonzini              } else {
63449ab747fSPaolo Bonzini                 s->data_count = block_size;
63549ab747fSPaolo Bonzini                 boundary_count -= block_size - begin;
63649ab747fSPaolo Bonzini             }
637dd55c485SPhilippe Mathieu-Daudé             dma_memory_read(s->dma_as, s->sdmasysad,
63842922105SPrasad J Pandit                             &s->fifo_buffer[begin], s->data_count - begin);
63949ab747fSPaolo Bonzini             s->sdmasysad += s->data_count - begin;
64049ab747fSPaolo Bonzini             if (s->data_count == block_size) {
64149ab747fSPaolo Bonzini                 for (n = 0; n < block_size; n++) {
64240bbc194SPeter Maydell                     sdbus_write_data(&s->sdbus, s->fifo_buffer[n]);
64349ab747fSPaolo Bonzini                 }
64449ab747fSPaolo Bonzini                 s->data_count = 0;
64549ab747fSPaolo Bonzini                 if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
64649ab747fSPaolo Bonzini                     s->blkcnt--;
64749ab747fSPaolo Bonzini                 }
64849ab747fSPaolo Bonzini             }
64949ab747fSPaolo Bonzini             if (page_aligned && boundary_count == 0) {
65049ab747fSPaolo Bonzini                 break;
65149ab747fSPaolo Bonzini             }
65249ab747fSPaolo Bonzini         }
65349ab747fSPaolo Bonzini     }
65449ab747fSPaolo Bonzini 
65549ab747fSPaolo Bonzini     if (s->blkcnt == 0) {
656d368ba43SKevin O'Connor         sdhci_end_transfer(s);
65749ab747fSPaolo Bonzini     } else {
65849ab747fSPaolo Bonzini         if (s->norintstsen & SDHC_NISEN_DMA) {
65949ab747fSPaolo Bonzini             s->norintsts |= SDHC_NIS_DMA;
66049ab747fSPaolo Bonzini         }
66149ab747fSPaolo Bonzini         sdhci_update_irq(s);
66249ab747fSPaolo Bonzini     }
66349ab747fSPaolo Bonzini }
66449ab747fSPaolo Bonzini 
66549ab747fSPaolo Bonzini /* single block SDMA transfer */
66649ab747fSPaolo Bonzini static void sdhci_sdma_transfer_single_block(SDHCIState *s)
66749ab747fSPaolo Bonzini {
66849ab747fSPaolo Bonzini     int n;
669bf8ec38eSPhilippe Mathieu-Daudé     uint32_t datacnt = s->blksize & BLOCK_SIZE_MASK;
67049ab747fSPaolo Bonzini 
67149ab747fSPaolo Bonzini     if (s->trnmod & SDHC_TRNS_READ) {
67249ab747fSPaolo Bonzini         for (n = 0; n < datacnt; n++) {
67340bbc194SPeter Maydell             s->fifo_buffer[n] = sdbus_read_data(&s->sdbus);
67449ab747fSPaolo Bonzini         }
675dd55c485SPhilippe Mathieu-Daudé         dma_memory_write(s->dma_as, s->sdmasysad, s->fifo_buffer, datacnt);
67649ab747fSPaolo Bonzini     } else {
677dd55c485SPhilippe Mathieu-Daudé         dma_memory_read(s->dma_as, s->sdmasysad, s->fifo_buffer, datacnt);
67849ab747fSPaolo Bonzini         for (n = 0; n < datacnt; n++) {
67940bbc194SPeter Maydell             sdbus_write_data(&s->sdbus, s->fifo_buffer[n]);
68049ab747fSPaolo Bonzini         }
68149ab747fSPaolo Bonzini     }
68249ab747fSPaolo Bonzini     s->blkcnt--;
68349ab747fSPaolo Bonzini 
684d368ba43SKevin O'Connor     sdhci_end_transfer(s);
68549ab747fSPaolo Bonzini }
68649ab747fSPaolo Bonzini 
68749ab747fSPaolo Bonzini typedef struct ADMADescr {
68849ab747fSPaolo Bonzini     hwaddr addr;
68949ab747fSPaolo Bonzini     uint16_t length;
69049ab747fSPaolo Bonzini     uint8_t attr;
69149ab747fSPaolo Bonzini     uint8_t incr;
69249ab747fSPaolo Bonzini } ADMADescr;
69349ab747fSPaolo Bonzini 
69449ab747fSPaolo Bonzini static void get_adma_description(SDHCIState *s, ADMADescr *dscr)
69549ab747fSPaolo Bonzini {
69649ab747fSPaolo Bonzini     uint32_t adma1 = 0;
69749ab747fSPaolo Bonzini     uint64_t adma2 = 0;
69849ab747fSPaolo Bonzini     hwaddr entry_addr = (hwaddr)s->admasysaddr;
69906c5120bSPhilippe Mathieu-Daudé     switch (SDHC_DMA_TYPE(s->hostctl1)) {
70049ab747fSPaolo Bonzini     case SDHC_CTRL_ADMA2_32:
701dd55c485SPhilippe Mathieu-Daudé         dma_memory_read(s->dma_as, entry_addr, (uint8_t *)&adma2,
70249ab747fSPaolo Bonzini                         sizeof(adma2));
70349ab747fSPaolo Bonzini         adma2 = le64_to_cpu(adma2);
70449ab747fSPaolo Bonzini         /* The spec does not specify endianness of descriptor table.
70549ab747fSPaolo Bonzini          * We currently assume that it is LE.
70649ab747fSPaolo Bonzini          */
70749ab747fSPaolo Bonzini         dscr->addr = (hwaddr)extract64(adma2, 32, 32) & ~0x3ull;
70849ab747fSPaolo Bonzini         dscr->length = (uint16_t)extract64(adma2, 16, 16);
70949ab747fSPaolo Bonzini         dscr->attr = (uint8_t)extract64(adma2, 0, 7);
71049ab747fSPaolo Bonzini         dscr->incr = 8;
71149ab747fSPaolo Bonzini         break;
71249ab747fSPaolo Bonzini     case SDHC_CTRL_ADMA1_32:
713dd55c485SPhilippe Mathieu-Daudé         dma_memory_read(s->dma_as, entry_addr, (uint8_t *)&adma1,
71449ab747fSPaolo Bonzini                         sizeof(adma1));
71549ab747fSPaolo Bonzini         adma1 = le32_to_cpu(adma1);
71649ab747fSPaolo Bonzini         dscr->addr = (hwaddr)(adma1 & 0xFFFFF000);
71749ab747fSPaolo Bonzini         dscr->attr = (uint8_t)extract32(adma1, 0, 7);
71849ab747fSPaolo Bonzini         dscr->incr = 4;
71949ab747fSPaolo Bonzini         if ((dscr->attr & SDHC_ADMA_ATTR_ACT_MASK) == SDHC_ADMA_ATTR_SET_LEN) {
72049ab747fSPaolo Bonzini             dscr->length = (uint16_t)extract32(adma1, 12, 16);
72149ab747fSPaolo Bonzini         } else {
7224c8f9735SPhilippe Mathieu-Daudé             dscr->length = 4 * KiB;
72349ab747fSPaolo Bonzini         }
72449ab747fSPaolo Bonzini         break;
72549ab747fSPaolo Bonzini     case SDHC_CTRL_ADMA2_64:
726dd55c485SPhilippe Mathieu-Daudé         dma_memory_read(s->dma_as, entry_addr,
72749ab747fSPaolo Bonzini                         (uint8_t *)(&dscr->attr), 1);
728dd55c485SPhilippe Mathieu-Daudé         dma_memory_read(s->dma_as, entry_addr + 2,
72949ab747fSPaolo Bonzini                         (uint8_t *)(&dscr->length), 2);
73049ab747fSPaolo Bonzini         dscr->length = le16_to_cpu(dscr->length);
731dd55c485SPhilippe Mathieu-Daudé         dma_memory_read(s->dma_as, entry_addr + 4,
73249ab747fSPaolo Bonzini                         (uint8_t *)(&dscr->addr), 8);
73304654b5aSSai Pavan Boddu         dscr->addr = le64_to_cpu(dscr->addr);
73404654b5aSSai Pavan Boddu         dscr->attr &= (uint8_t) ~0xC0;
73549ab747fSPaolo Bonzini         dscr->incr = 12;
73649ab747fSPaolo Bonzini         break;
73749ab747fSPaolo Bonzini     }
73849ab747fSPaolo Bonzini }
73949ab747fSPaolo Bonzini 
74049ab747fSPaolo Bonzini /* Advanced DMA data transfer */
74149ab747fSPaolo Bonzini 
74249ab747fSPaolo Bonzini static void sdhci_do_adma(SDHCIState *s)
74349ab747fSPaolo Bonzini {
74449ab747fSPaolo Bonzini     unsigned int n, begin, length;
745bf8ec38eSPhilippe Mathieu-Daudé     const uint16_t block_size = s->blksize & BLOCK_SIZE_MASK;
7468be487d8SPhilippe Mathieu-Daudé     ADMADescr dscr = {};
74749ab747fSPaolo Bonzini     int i;
74849ab747fSPaolo Bonzini 
74949ab747fSPaolo Bonzini     for (i = 0; i < SDHC_ADMA_DESCS_PER_DELAY; ++i) {
75049ab747fSPaolo Bonzini         s->admaerr &= ~SDHC_ADMAERR_LENGTH_MISMATCH;
75149ab747fSPaolo Bonzini 
75249ab747fSPaolo Bonzini         get_adma_description(s, &dscr);
7538be487d8SPhilippe Mathieu-Daudé         trace_sdhci_adma_loop(dscr.addr, dscr.length, dscr.attr);
75449ab747fSPaolo Bonzini 
75549ab747fSPaolo Bonzini         if ((dscr.attr & SDHC_ADMA_ATTR_VALID) == 0) {
75649ab747fSPaolo Bonzini             /* Indicate that error occurred in ST_FDS state */
75749ab747fSPaolo Bonzini             s->admaerr &= ~SDHC_ADMAERR_STATE_MASK;
75849ab747fSPaolo Bonzini             s->admaerr |= SDHC_ADMAERR_STATE_ST_FDS;
75949ab747fSPaolo Bonzini 
76049ab747fSPaolo Bonzini             /* Generate ADMA error interrupt */
76149ab747fSPaolo Bonzini             if (s->errintstsen & SDHC_EISEN_ADMAERR) {
76249ab747fSPaolo Bonzini                 s->errintsts |= SDHC_EIS_ADMAERR;
76349ab747fSPaolo Bonzini                 s->norintsts |= SDHC_NIS_ERR;
76449ab747fSPaolo Bonzini             }
76549ab747fSPaolo Bonzini 
76649ab747fSPaolo Bonzini             sdhci_update_irq(s);
76749ab747fSPaolo Bonzini             return;
76849ab747fSPaolo Bonzini         }
76949ab747fSPaolo Bonzini 
7704c8f9735SPhilippe Mathieu-Daudé         length = dscr.length ? dscr.length : 64 * KiB;
77149ab747fSPaolo Bonzini 
77249ab747fSPaolo Bonzini         switch (dscr.attr & SDHC_ADMA_ATTR_ACT_MASK) {
77349ab747fSPaolo Bonzini         case SDHC_ADMA_ATTR_ACT_TRAN:  /* data transfer */
77449ab747fSPaolo Bonzini 
77549ab747fSPaolo Bonzini             if (s->trnmod & SDHC_TRNS_READ) {
77649ab747fSPaolo Bonzini                 while (length) {
77749ab747fSPaolo Bonzini                     if (s->data_count == 0) {
77849ab747fSPaolo Bonzini                         for (n = 0; n < block_size; n++) {
77940bbc194SPeter Maydell                             s->fifo_buffer[n] = sdbus_read_data(&s->sdbus);
78049ab747fSPaolo Bonzini                         }
78149ab747fSPaolo Bonzini                     }
78249ab747fSPaolo Bonzini                     begin = s->data_count;
78349ab747fSPaolo Bonzini                     if ((length + begin) < block_size) {
78449ab747fSPaolo Bonzini                         s->data_count = length + begin;
78549ab747fSPaolo Bonzini                         length = 0;
78649ab747fSPaolo Bonzini                      } else {
78749ab747fSPaolo Bonzini                         s->data_count = block_size;
78849ab747fSPaolo Bonzini                         length -= block_size - begin;
78949ab747fSPaolo Bonzini                     }
790dd55c485SPhilippe Mathieu-Daudé                     dma_memory_write(s->dma_as, dscr.addr,
79149ab747fSPaolo Bonzini                                      &s->fifo_buffer[begin],
79249ab747fSPaolo Bonzini                                      s->data_count - begin);
79349ab747fSPaolo Bonzini                     dscr.addr += s->data_count - begin;
79449ab747fSPaolo Bonzini                     if (s->data_count == block_size) {
79549ab747fSPaolo Bonzini                         s->data_count = 0;
79649ab747fSPaolo Bonzini                         if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
79749ab747fSPaolo Bonzini                             s->blkcnt--;
79849ab747fSPaolo Bonzini                             if (s->blkcnt == 0) {
79949ab747fSPaolo Bonzini                                 break;
80049ab747fSPaolo Bonzini                             }
80149ab747fSPaolo Bonzini                         }
80249ab747fSPaolo Bonzini                     }
80349ab747fSPaolo Bonzini                 }
80449ab747fSPaolo Bonzini             } else {
80549ab747fSPaolo Bonzini                 while (length) {
80649ab747fSPaolo Bonzini                     begin = s->data_count;
80749ab747fSPaolo Bonzini                     if ((length + begin) < block_size) {
80849ab747fSPaolo Bonzini                         s->data_count = length + begin;
80949ab747fSPaolo Bonzini                         length = 0;
81049ab747fSPaolo Bonzini                      } else {
81149ab747fSPaolo Bonzini                         s->data_count = block_size;
81249ab747fSPaolo Bonzini                         length -= block_size - begin;
81349ab747fSPaolo Bonzini                     }
814dd55c485SPhilippe Mathieu-Daudé                     dma_memory_read(s->dma_as, dscr.addr,
8159db11cefSPeter Crosthwaite                                     &s->fifo_buffer[begin],
8169db11cefSPeter Crosthwaite                                     s->data_count - begin);
81749ab747fSPaolo Bonzini                     dscr.addr += s->data_count - begin;
81849ab747fSPaolo Bonzini                     if (s->data_count == block_size) {
81949ab747fSPaolo Bonzini                         for (n = 0; n < block_size; n++) {
82040bbc194SPeter Maydell                             sdbus_write_data(&s->sdbus, s->fifo_buffer[n]);
82149ab747fSPaolo Bonzini                         }
82249ab747fSPaolo Bonzini                         s->data_count = 0;
82349ab747fSPaolo Bonzini                         if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
82449ab747fSPaolo Bonzini                             s->blkcnt--;
82549ab747fSPaolo Bonzini                             if (s->blkcnt == 0) {
82649ab747fSPaolo Bonzini                                 break;
82749ab747fSPaolo Bonzini                             }
82849ab747fSPaolo Bonzini                         }
82949ab747fSPaolo Bonzini                     }
83049ab747fSPaolo Bonzini                 }
83149ab747fSPaolo Bonzini             }
83249ab747fSPaolo Bonzini             s->admasysaddr += dscr.incr;
83349ab747fSPaolo Bonzini             break;
83449ab747fSPaolo Bonzini         case SDHC_ADMA_ATTR_ACT_LINK:   /* link to next descriptor table */
83549ab747fSPaolo Bonzini             s->admasysaddr = dscr.addr;
8368be487d8SPhilippe Mathieu-Daudé             trace_sdhci_adma("link", s->admasysaddr);
83749ab747fSPaolo Bonzini             break;
83849ab747fSPaolo Bonzini         default:
83949ab747fSPaolo Bonzini             s->admasysaddr += dscr.incr;
84049ab747fSPaolo Bonzini             break;
84149ab747fSPaolo Bonzini         }
84249ab747fSPaolo Bonzini 
8431d32c26fSPeter Crosthwaite         if (dscr.attr & SDHC_ADMA_ATTR_INT) {
8448be487d8SPhilippe Mathieu-Daudé             trace_sdhci_adma("interrupt", s->admasysaddr);
8451d32c26fSPeter Crosthwaite             if (s->norintstsen & SDHC_NISEN_DMA) {
8461d32c26fSPeter Crosthwaite                 s->norintsts |= SDHC_NIS_DMA;
8471d32c26fSPeter Crosthwaite             }
8481d32c26fSPeter Crosthwaite 
8491d32c26fSPeter Crosthwaite             sdhci_update_irq(s);
8501d32c26fSPeter Crosthwaite         }
8511d32c26fSPeter Crosthwaite 
85249ab747fSPaolo Bonzini         /* ADMA transfer terminates if blkcnt == 0 or by END attribute */
85349ab747fSPaolo Bonzini         if (((s->trnmod & SDHC_TRNS_BLK_CNT_EN) &&
85449ab747fSPaolo Bonzini                     (s->blkcnt == 0)) || (dscr.attr & SDHC_ADMA_ATTR_END)) {
8558be487d8SPhilippe Mathieu-Daudé             trace_sdhci_adma_transfer_completed();
85649ab747fSPaolo Bonzini             if (length || ((dscr.attr & SDHC_ADMA_ATTR_END) &&
85749ab747fSPaolo Bonzini                 (s->trnmod & SDHC_TRNS_BLK_CNT_EN) &&
85849ab747fSPaolo Bonzini                 s->blkcnt != 0)) {
8598be487d8SPhilippe Mathieu-Daudé                 trace_sdhci_error("SD/MMC host ADMA length mismatch");
86049ab747fSPaolo Bonzini                 s->admaerr |= SDHC_ADMAERR_LENGTH_MISMATCH |
86149ab747fSPaolo Bonzini                         SDHC_ADMAERR_STATE_ST_TFR;
86249ab747fSPaolo Bonzini                 if (s->errintstsen & SDHC_EISEN_ADMAERR) {
8638be487d8SPhilippe Mathieu-Daudé                     trace_sdhci_error("Set ADMA error flag");
86449ab747fSPaolo Bonzini                     s->errintsts |= SDHC_EIS_ADMAERR;
86549ab747fSPaolo Bonzini                     s->norintsts |= SDHC_NIS_ERR;
86649ab747fSPaolo Bonzini                 }
86749ab747fSPaolo Bonzini 
86849ab747fSPaolo Bonzini                 sdhci_update_irq(s);
86949ab747fSPaolo Bonzini             }
870d368ba43SKevin O'Connor             sdhci_end_transfer(s);
87149ab747fSPaolo Bonzini             return;
87249ab747fSPaolo Bonzini         }
87349ab747fSPaolo Bonzini 
87449ab747fSPaolo Bonzini     }
87549ab747fSPaolo Bonzini 
87649ab747fSPaolo Bonzini     /* we have unfinished business - reschedule to continue ADMA */
877bc72ad67SAlex Bligh     timer_mod(s->transfer_timer,
878bc72ad67SAlex Bligh                    qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_TRANSFER_DELAY);
87949ab747fSPaolo Bonzini }
88049ab747fSPaolo Bonzini 
88149ab747fSPaolo Bonzini /* Perform data transfer according to controller configuration */
88249ab747fSPaolo Bonzini 
883d368ba43SKevin O'Connor static void sdhci_data_transfer(void *opaque)
88449ab747fSPaolo Bonzini {
885d368ba43SKevin O'Connor     SDHCIState *s = (SDHCIState *)opaque;
88649ab747fSPaolo Bonzini 
88749ab747fSPaolo Bonzini     if (s->trnmod & SDHC_TRNS_DMA) {
88806c5120bSPhilippe Mathieu-Daudé         switch (SDHC_DMA_TYPE(s->hostctl1)) {
88949ab747fSPaolo Bonzini         case SDHC_CTRL_SDMA:
89049ab747fSPaolo Bonzini             if ((s->blkcnt == 1) || !(s->trnmod & SDHC_TRNS_MULTI)) {
891d368ba43SKevin O'Connor                 sdhci_sdma_transfer_single_block(s);
89249ab747fSPaolo Bonzini             } else {
893d368ba43SKevin O'Connor                 sdhci_sdma_transfer_multi_blocks(s);
89449ab747fSPaolo Bonzini             }
89549ab747fSPaolo Bonzini 
89649ab747fSPaolo Bonzini             break;
89749ab747fSPaolo Bonzini         case SDHC_CTRL_ADMA1_32:
8980540fba9SPhilippe Mathieu-Daudé             if (!(s->capareg & R_SDHC_CAPAB_ADMA1_MASK)) {
8998be487d8SPhilippe Mathieu-Daudé                 trace_sdhci_error("ADMA1 not supported");
90049ab747fSPaolo Bonzini                 break;
90149ab747fSPaolo Bonzini             }
90249ab747fSPaolo Bonzini 
903d368ba43SKevin O'Connor             sdhci_do_adma(s);
90449ab747fSPaolo Bonzini             break;
90549ab747fSPaolo Bonzini         case SDHC_CTRL_ADMA2_32:
9060540fba9SPhilippe Mathieu-Daudé             if (!(s->capareg & R_SDHC_CAPAB_ADMA2_MASK)) {
9078be487d8SPhilippe Mathieu-Daudé                 trace_sdhci_error("ADMA2 not supported");
90849ab747fSPaolo Bonzini                 break;
90949ab747fSPaolo Bonzini             }
91049ab747fSPaolo Bonzini 
911d368ba43SKevin O'Connor             sdhci_do_adma(s);
91249ab747fSPaolo Bonzini             break;
91349ab747fSPaolo Bonzini         case SDHC_CTRL_ADMA2_64:
9140540fba9SPhilippe Mathieu-Daudé             if (!(s->capareg & R_SDHC_CAPAB_ADMA2_MASK) ||
9150540fba9SPhilippe Mathieu-Daudé                     !(s->capareg & R_SDHC_CAPAB_BUS64BIT_MASK)) {
9168be487d8SPhilippe Mathieu-Daudé                 trace_sdhci_error("64 bit ADMA not supported");
91749ab747fSPaolo Bonzini                 break;
91849ab747fSPaolo Bonzini             }
91949ab747fSPaolo Bonzini 
920d368ba43SKevin O'Connor             sdhci_do_adma(s);
92149ab747fSPaolo Bonzini             break;
92249ab747fSPaolo Bonzini         default:
9238be487d8SPhilippe Mathieu-Daudé             trace_sdhci_error("Unsupported DMA type");
92449ab747fSPaolo Bonzini             break;
92549ab747fSPaolo Bonzini         }
92649ab747fSPaolo Bonzini     } else {
92740bbc194SPeter Maydell         if ((s->trnmod & SDHC_TRNS_READ) && sdbus_data_ready(&s->sdbus)) {
92849ab747fSPaolo Bonzini             s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT |
92949ab747fSPaolo Bonzini                     SDHC_DAT_LINE_ACTIVE;
930d368ba43SKevin O'Connor             sdhci_read_block_from_card(s);
93149ab747fSPaolo Bonzini         } else {
93249ab747fSPaolo Bonzini             s->prnsts |= SDHC_DOING_WRITE | SDHC_DAT_LINE_ACTIVE |
93349ab747fSPaolo Bonzini                     SDHC_SPACE_AVAILABLE | SDHC_DATA_INHIBIT;
934d368ba43SKevin O'Connor             sdhci_write_block_to_card(s);
93549ab747fSPaolo Bonzini         }
93649ab747fSPaolo Bonzini     }
93749ab747fSPaolo Bonzini }
93849ab747fSPaolo Bonzini 
93949ab747fSPaolo Bonzini static bool sdhci_can_issue_command(SDHCIState *s)
94049ab747fSPaolo Bonzini {
9416890a695SPeter Crosthwaite     if (!SDHC_CLOCK_IS_ON(s->clkcon) ||
94249ab747fSPaolo Bonzini         (((s->prnsts & SDHC_DATA_INHIBIT) || s->stopped_state) &&
94349ab747fSPaolo Bonzini         ((s->cmdreg & SDHC_CMD_DATA_PRESENT) ||
94449ab747fSPaolo Bonzini         ((s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY &&
94549ab747fSPaolo Bonzini         !(SDHC_COMMAND_TYPE(s->cmdreg) == SDHC_CMD_ABORT))))) {
94649ab747fSPaolo Bonzini         return false;
94749ab747fSPaolo Bonzini     }
94849ab747fSPaolo Bonzini 
94949ab747fSPaolo Bonzini     return true;
95049ab747fSPaolo Bonzini }
95149ab747fSPaolo Bonzini 
95249ab747fSPaolo Bonzini /* The Buffer Data Port register must be accessed in sequential and
95349ab747fSPaolo Bonzini  * continuous manner */
95449ab747fSPaolo Bonzini static inline bool
95549ab747fSPaolo Bonzini sdhci_buff_access_is_sequential(SDHCIState *s, unsigned byte_num)
95649ab747fSPaolo Bonzini {
95749ab747fSPaolo Bonzini     if ((s->data_count & 0x3) != byte_num) {
9588be487d8SPhilippe Mathieu-Daudé         trace_sdhci_error("Non-sequential access to Buffer Data Port register"
95949ab747fSPaolo Bonzini                           "is prohibited\n");
96049ab747fSPaolo Bonzini         return false;
96149ab747fSPaolo Bonzini     }
96249ab747fSPaolo Bonzini     return true;
96349ab747fSPaolo Bonzini }
96449ab747fSPaolo Bonzini 
965d368ba43SKevin O'Connor static uint64_t sdhci_read(void *opaque, hwaddr offset, unsigned size)
96649ab747fSPaolo Bonzini {
967d368ba43SKevin O'Connor     SDHCIState *s = (SDHCIState *)opaque;
96849ab747fSPaolo Bonzini     uint32_t ret = 0;
96949ab747fSPaolo Bonzini 
97049ab747fSPaolo Bonzini     switch (offset & ~0x3) {
97149ab747fSPaolo Bonzini     case SDHC_SYSAD:
97249ab747fSPaolo Bonzini         ret = s->sdmasysad;
97349ab747fSPaolo Bonzini         break;
97449ab747fSPaolo Bonzini     case SDHC_BLKSIZE:
97549ab747fSPaolo Bonzini         ret = s->blksize | (s->blkcnt << 16);
97649ab747fSPaolo Bonzini         break;
97749ab747fSPaolo Bonzini     case SDHC_ARGUMENT:
97849ab747fSPaolo Bonzini         ret = s->argument;
97949ab747fSPaolo Bonzini         break;
98049ab747fSPaolo Bonzini     case SDHC_TRNMOD:
98149ab747fSPaolo Bonzini         ret = s->trnmod | (s->cmdreg << 16);
98249ab747fSPaolo Bonzini         break;
98349ab747fSPaolo Bonzini     case SDHC_RSPREG0 ... SDHC_RSPREG3:
98449ab747fSPaolo Bonzini         ret = s->rspreg[((offset & ~0x3) - SDHC_RSPREG0) >> 2];
98549ab747fSPaolo Bonzini         break;
98649ab747fSPaolo Bonzini     case  SDHC_BDATA:
98749ab747fSPaolo Bonzini         if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) {
988d368ba43SKevin O'Connor             ret = sdhci_read_dataport(s, size);
9898be487d8SPhilippe Mathieu-Daudé             trace_sdhci_access("rd", size << 3, offset, "->", ret, ret);
99049ab747fSPaolo Bonzini             return ret;
99149ab747fSPaolo Bonzini         }
99249ab747fSPaolo Bonzini         break;
99349ab747fSPaolo Bonzini     case SDHC_PRNSTS:
99449ab747fSPaolo Bonzini         ret = s->prnsts;
995da346922SPhilippe Mathieu-Daudé         ret = FIELD_DP32(ret, SDHC_PRNSTS, DAT_LVL,
996da346922SPhilippe Mathieu-Daudé                          sdbus_get_dat_lines(&s->sdbus));
997da346922SPhilippe Mathieu-Daudé         ret = FIELD_DP32(ret, SDHC_PRNSTS, CMD_LVL,
998da346922SPhilippe Mathieu-Daudé                          sdbus_get_cmd_line(&s->sdbus));
99949ab747fSPaolo Bonzini         break;
100049ab747fSPaolo Bonzini     case SDHC_HOSTCTL:
100106c5120bSPhilippe Mathieu-Daudé         ret = s->hostctl1 | (s->pwrcon << 8) | (s->blkgap << 16) |
100249ab747fSPaolo Bonzini               (s->wakcon << 24);
100349ab747fSPaolo Bonzini         break;
100449ab747fSPaolo Bonzini     case SDHC_CLKCON:
100549ab747fSPaolo Bonzini         ret = s->clkcon | (s->timeoutcon << 16);
100649ab747fSPaolo Bonzini         break;
100749ab747fSPaolo Bonzini     case SDHC_NORINTSTS:
100849ab747fSPaolo Bonzini         ret = s->norintsts | (s->errintsts << 16);
100949ab747fSPaolo Bonzini         break;
101049ab747fSPaolo Bonzini     case SDHC_NORINTSTSEN:
101149ab747fSPaolo Bonzini         ret = s->norintstsen | (s->errintstsen << 16);
101249ab747fSPaolo Bonzini         break;
101349ab747fSPaolo Bonzini     case SDHC_NORINTSIGEN:
101449ab747fSPaolo Bonzini         ret = s->norintsigen | (s->errintsigen << 16);
101549ab747fSPaolo Bonzini         break;
101649ab747fSPaolo Bonzini     case SDHC_ACMD12ERRSTS:
1017ea55a221SPhilippe Mathieu-Daudé         ret = s->acmd12errsts | (s->hostctl2 << 16);
101849ab747fSPaolo Bonzini         break;
1019cd209421SPhilippe Mathieu-Daudé     case SDHC_CAPAB:
10205efc9016SPhilippe Mathieu-Daudé         ret = (uint32_t)s->capareg;
10215efc9016SPhilippe Mathieu-Daudé         break;
10225efc9016SPhilippe Mathieu-Daudé     case SDHC_CAPAB + 4:
10235efc9016SPhilippe Mathieu-Daudé         ret = (uint32_t)(s->capareg >> 32);
102449ab747fSPaolo Bonzini         break;
102549ab747fSPaolo Bonzini     case SDHC_MAXCURR:
10265efc9016SPhilippe Mathieu-Daudé         ret = (uint32_t)s->maxcurr;
10275efc9016SPhilippe Mathieu-Daudé         break;
10285efc9016SPhilippe Mathieu-Daudé     case SDHC_MAXCURR + 4:
10295efc9016SPhilippe Mathieu-Daudé         ret = (uint32_t)(s->maxcurr >> 32);
103049ab747fSPaolo Bonzini         break;
103149ab747fSPaolo Bonzini     case SDHC_ADMAERR:
103249ab747fSPaolo Bonzini         ret =  s->admaerr;
103349ab747fSPaolo Bonzini         break;
103449ab747fSPaolo Bonzini     case SDHC_ADMASYSADDR:
103549ab747fSPaolo Bonzini         ret = (uint32_t)s->admasysaddr;
103649ab747fSPaolo Bonzini         break;
103749ab747fSPaolo Bonzini     case SDHC_ADMASYSADDR + 4:
103849ab747fSPaolo Bonzini         ret = (uint32_t)(s->admasysaddr >> 32);
103949ab747fSPaolo Bonzini         break;
104049ab747fSPaolo Bonzini     case SDHC_SLOT_INT_STATUS:
1041aceb5b06SPhilippe Mathieu-Daudé         ret = (s->version << 16) | sdhci_slotint(s);
104249ab747fSPaolo Bonzini         break;
104349ab747fSPaolo Bonzini     default:
104400b004b3SPhilippe Mathieu-Daudé         qemu_log_mask(LOG_UNIMP, "SDHC rd_%ub @0x%02" HWADDR_PRIx " "
104500b004b3SPhilippe Mathieu-Daudé                       "not implemented\n", size, offset);
104649ab747fSPaolo Bonzini         break;
104749ab747fSPaolo Bonzini     }
104849ab747fSPaolo Bonzini 
104949ab747fSPaolo Bonzini     ret >>= (offset & 0x3) * 8;
105049ab747fSPaolo Bonzini     ret &= (1ULL << (size * 8)) - 1;
10518be487d8SPhilippe Mathieu-Daudé     trace_sdhci_access("rd", size << 3, offset, "->", ret, ret);
105249ab747fSPaolo Bonzini     return ret;
105349ab747fSPaolo Bonzini }
105449ab747fSPaolo Bonzini 
105549ab747fSPaolo Bonzini static inline void sdhci_blkgap_write(SDHCIState *s, uint8_t value)
105649ab747fSPaolo Bonzini {
105749ab747fSPaolo Bonzini     if ((value & SDHC_STOP_AT_GAP_REQ) && (s->blkgap & SDHC_STOP_AT_GAP_REQ)) {
105849ab747fSPaolo Bonzini         return;
105949ab747fSPaolo Bonzini     }
106049ab747fSPaolo Bonzini     s->blkgap = value & SDHC_STOP_AT_GAP_REQ;
106149ab747fSPaolo Bonzini 
106249ab747fSPaolo Bonzini     if ((value & SDHC_CONTINUE_REQ) && s->stopped_state &&
106349ab747fSPaolo Bonzini             (s->blkgap & SDHC_STOP_AT_GAP_REQ) == 0) {
106449ab747fSPaolo Bonzini         if (s->stopped_state == sdhc_gap_read) {
106549ab747fSPaolo Bonzini             s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_READ;
1066d368ba43SKevin O'Connor             sdhci_read_block_from_card(s);
106749ab747fSPaolo Bonzini         } else {
106849ab747fSPaolo Bonzini             s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_WRITE;
1069d368ba43SKevin O'Connor             sdhci_write_block_to_card(s);
107049ab747fSPaolo Bonzini         }
107149ab747fSPaolo Bonzini         s->stopped_state = sdhc_not_stopped;
107249ab747fSPaolo Bonzini     } else if (!s->stopped_state && (value & SDHC_STOP_AT_GAP_REQ)) {
107349ab747fSPaolo Bonzini         if (s->prnsts & SDHC_DOING_READ) {
107449ab747fSPaolo Bonzini             s->stopped_state = sdhc_gap_read;
107549ab747fSPaolo Bonzini         } else if (s->prnsts & SDHC_DOING_WRITE) {
107649ab747fSPaolo Bonzini             s->stopped_state = sdhc_gap_write;
107749ab747fSPaolo Bonzini         }
107849ab747fSPaolo Bonzini     }
107949ab747fSPaolo Bonzini }
108049ab747fSPaolo Bonzini 
108149ab747fSPaolo Bonzini static inline void sdhci_reset_write(SDHCIState *s, uint8_t value)
108249ab747fSPaolo Bonzini {
108349ab747fSPaolo Bonzini     switch (value) {
108449ab747fSPaolo Bonzini     case SDHC_RESET_ALL:
1085d368ba43SKevin O'Connor         sdhci_reset(s);
108649ab747fSPaolo Bonzini         break;
108749ab747fSPaolo Bonzini     case SDHC_RESET_CMD:
108849ab747fSPaolo Bonzini         s->prnsts &= ~SDHC_CMD_INHIBIT;
108949ab747fSPaolo Bonzini         s->norintsts &= ~SDHC_NIS_CMDCMP;
109049ab747fSPaolo Bonzini         break;
109149ab747fSPaolo Bonzini     case SDHC_RESET_DATA:
109249ab747fSPaolo Bonzini         s->data_count = 0;
109349ab747fSPaolo Bonzini         s->prnsts &= ~(SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE |
109449ab747fSPaolo Bonzini                 SDHC_DOING_READ | SDHC_DOING_WRITE |
109549ab747fSPaolo Bonzini                 SDHC_DATA_INHIBIT | SDHC_DAT_LINE_ACTIVE);
109649ab747fSPaolo Bonzini         s->blkgap &= ~(SDHC_STOP_AT_GAP_REQ | SDHC_CONTINUE_REQ);
109749ab747fSPaolo Bonzini         s->stopped_state = sdhc_not_stopped;
109849ab747fSPaolo Bonzini         s->norintsts &= ~(SDHC_NIS_WBUFRDY | SDHC_NIS_RBUFRDY |
109949ab747fSPaolo Bonzini                 SDHC_NIS_DMA | SDHC_NIS_TRSCMP | SDHC_NIS_BLKGAP);
110049ab747fSPaolo Bonzini         break;
110149ab747fSPaolo Bonzini     }
110249ab747fSPaolo Bonzini }
110349ab747fSPaolo Bonzini 
110449ab747fSPaolo Bonzini static void
1105d368ba43SKevin O'Connor sdhci_write(void *opaque, hwaddr offset, uint64_t val, unsigned size)
110649ab747fSPaolo Bonzini {
1107d368ba43SKevin O'Connor     SDHCIState *s = (SDHCIState *)opaque;
110849ab747fSPaolo Bonzini     unsigned shift =  8 * (offset & 0x3);
110949ab747fSPaolo Bonzini     uint32_t mask = ~(((1ULL << (size * 8)) - 1) << shift);
1110d368ba43SKevin O'Connor     uint32_t value = val;
111149ab747fSPaolo Bonzini     value <<= shift;
111249ab747fSPaolo Bonzini 
111349ab747fSPaolo Bonzini     switch (offset & ~0x3) {
111449ab747fSPaolo Bonzini     case SDHC_SYSAD:
111549ab747fSPaolo Bonzini         s->sdmasysad = (s->sdmasysad & mask) | value;
111649ab747fSPaolo Bonzini         MASKED_WRITE(s->sdmasysad, mask, value);
111749ab747fSPaolo Bonzini         /* Writing to last byte of sdmasysad might trigger transfer */
111849ab747fSPaolo Bonzini         if (!(mask & 0xFF000000) && TRANSFERRING_DATA(s->prnsts) && s->blkcnt &&
111906c5120bSPhilippe Mathieu-Daudé                 s->blksize && SDHC_DMA_TYPE(s->hostctl1) == SDHC_CTRL_SDMA) {
112045ba9f76SPrasad J Pandit             if (s->trnmod & SDHC_TRNS_MULTI) {
1121d368ba43SKevin O'Connor                 sdhci_sdma_transfer_multi_blocks(s);
112245ba9f76SPrasad J Pandit             } else {
112345ba9f76SPrasad J Pandit                 sdhci_sdma_transfer_single_block(s);
112445ba9f76SPrasad J Pandit             }
112549ab747fSPaolo Bonzini         }
112649ab747fSPaolo Bonzini         break;
112749ab747fSPaolo Bonzini     case SDHC_BLKSIZE:
112849ab747fSPaolo Bonzini         if (!TRANSFERRING_DATA(s->prnsts)) {
112949ab747fSPaolo Bonzini             MASKED_WRITE(s->blksize, mask, value);
113049ab747fSPaolo Bonzini             MASKED_WRITE(s->blkcnt, mask >> 16, value >> 16);
113149ab747fSPaolo Bonzini         }
11329201bb9aSAlistair Francis 
11339201bb9aSAlistair Francis         /* Limit block size to the maximum buffer size */
11349201bb9aSAlistair Francis         if (extract32(s->blksize, 0, 12) > s->buf_maxsz) {
11359201bb9aSAlistair Francis             qemu_log_mask(LOG_GUEST_ERROR, "%s: Size 0x%x is larger than " \
11369201bb9aSAlistair Francis                           "the maximum buffer 0x%x", __func__, s->blksize,
11379201bb9aSAlistair Francis                           s->buf_maxsz);
11389201bb9aSAlistair Francis 
11399201bb9aSAlistair Francis             s->blksize = deposit32(s->blksize, 0, 12, s->buf_maxsz);
11409201bb9aSAlistair Francis         }
11419201bb9aSAlistair Francis 
114249ab747fSPaolo Bonzini         break;
114349ab747fSPaolo Bonzini     case SDHC_ARGUMENT:
114449ab747fSPaolo Bonzini         MASKED_WRITE(s->argument, mask, value);
114549ab747fSPaolo Bonzini         break;
114649ab747fSPaolo Bonzini     case SDHC_TRNMOD:
114749ab747fSPaolo Bonzini         /* DMA can be enabled only if it is supported as indicated by
114849ab747fSPaolo Bonzini          * capabilities register */
11496ff37c3dSPhilippe Mathieu-Daudé         if (!(s->capareg & R_SDHC_CAPAB_SDMA_MASK)) {
115049ab747fSPaolo Bonzini             value &= ~SDHC_TRNS_DMA;
115149ab747fSPaolo Bonzini         }
115224bddf9dSPhilippe Mathieu-Daudé         MASKED_WRITE(s->trnmod, mask, value & SDHC_TRNMOD_MASK);
115349ab747fSPaolo Bonzini         MASKED_WRITE(s->cmdreg, mask >> 16, value >> 16);
115449ab747fSPaolo Bonzini 
115549ab747fSPaolo Bonzini         /* Writing to the upper byte of CMDREG triggers SD command generation */
1156d368ba43SKevin O'Connor         if ((mask & 0xFF000000) || !sdhci_can_issue_command(s)) {
115749ab747fSPaolo Bonzini             break;
115849ab747fSPaolo Bonzini         }
115949ab747fSPaolo Bonzini 
1160d368ba43SKevin O'Connor         sdhci_send_command(s);
116149ab747fSPaolo Bonzini         break;
116249ab747fSPaolo Bonzini     case  SDHC_BDATA:
116349ab747fSPaolo Bonzini         if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) {
1164d368ba43SKevin O'Connor             sdhci_write_dataport(s, value >> shift, size);
116549ab747fSPaolo Bonzini         }
116649ab747fSPaolo Bonzini         break;
116749ab747fSPaolo Bonzini     case SDHC_HOSTCTL:
116849ab747fSPaolo Bonzini         if (!(mask & 0xFF0000)) {
116949ab747fSPaolo Bonzini             sdhci_blkgap_write(s, value >> 16);
117049ab747fSPaolo Bonzini         }
117106c5120bSPhilippe Mathieu-Daudé         MASKED_WRITE(s->hostctl1, mask, value);
117249ab747fSPaolo Bonzini         MASKED_WRITE(s->pwrcon, mask >> 8, value >> 8);
117349ab747fSPaolo Bonzini         MASKED_WRITE(s->wakcon, mask >> 24, value >> 24);
117449ab747fSPaolo Bonzini         if (!(s->prnsts & SDHC_CARD_PRESENT) || ((s->pwrcon >> 1) & 0x7) < 5 ||
117549ab747fSPaolo Bonzini                 !(s->capareg & (1 << (31 - ((s->pwrcon >> 1) & 0x7))))) {
117649ab747fSPaolo Bonzini             s->pwrcon &= ~SDHC_POWER_ON;
117749ab747fSPaolo Bonzini         }
117849ab747fSPaolo Bonzini         break;
117949ab747fSPaolo Bonzini     case SDHC_CLKCON:
118049ab747fSPaolo Bonzini         if (!(mask & 0xFF000000)) {
118149ab747fSPaolo Bonzini             sdhci_reset_write(s, value >> 24);
118249ab747fSPaolo Bonzini         }
118349ab747fSPaolo Bonzini         MASKED_WRITE(s->clkcon, mask, value);
118449ab747fSPaolo Bonzini         MASKED_WRITE(s->timeoutcon, mask >> 16, value >> 16);
118549ab747fSPaolo Bonzini         if (s->clkcon & SDHC_CLOCK_INT_EN) {
118649ab747fSPaolo Bonzini             s->clkcon |= SDHC_CLOCK_INT_STABLE;
118749ab747fSPaolo Bonzini         } else {
118849ab747fSPaolo Bonzini             s->clkcon &= ~SDHC_CLOCK_INT_STABLE;
118949ab747fSPaolo Bonzini         }
119049ab747fSPaolo Bonzini         break;
119149ab747fSPaolo Bonzini     case SDHC_NORINTSTS:
119249ab747fSPaolo Bonzini         if (s->norintstsen & SDHC_NISEN_CARDINT) {
119349ab747fSPaolo Bonzini             value &= ~SDHC_NIS_CARDINT;
119449ab747fSPaolo Bonzini         }
119549ab747fSPaolo Bonzini         s->norintsts &= mask | ~value;
119649ab747fSPaolo Bonzini         s->errintsts &= (mask >> 16) | ~(value >> 16);
119749ab747fSPaolo Bonzini         if (s->errintsts) {
119849ab747fSPaolo Bonzini             s->norintsts |= SDHC_NIS_ERR;
119949ab747fSPaolo Bonzini         } else {
120049ab747fSPaolo Bonzini             s->norintsts &= ~SDHC_NIS_ERR;
120149ab747fSPaolo Bonzini         }
120249ab747fSPaolo Bonzini         sdhci_update_irq(s);
120349ab747fSPaolo Bonzini         break;
120449ab747fSPaolo Bonzini     case SDHC_NORINTSTSEN:
120549ab747fSPaolo Bonzini         MASKED_WRITE(s->norintstsen, mask, value);
120649ab747fSPaolo Bonzini         MASKED_WRITE(s->errintstsen, mask >> 16, value >> 16);
120749ab747fSPaolo Bonzini         s->norintsts &= s->norintstsen;
120849ab747fSPaolo Bonzini         s->errintsts &= s->errintstsen;
120949ab747fSPaolo Bonzini         if (s->errintsts) {
121049ab747fSPaolo Bonzini             s->norintsts |= SDHC_NIS_ERR;
121149ab747fSPaolo Bonzini         } else {
121249ab747fSPaolo Bonzini             s->norintsts &= ~SDHC_NIS_ERR;
121349ab747fSPaolo Bonzini         }
12140a7ac9f9SAndrew Baumann         /* Quirk for Raspberry Pi: pending card insert interrupt
12150a7ac9f9SAndrew Baumann          * appears when first enabled after power on */
12160a7ac9f9SAndrew Baumann         if ((s->norintstsen & SDHC_NISEN_INSERT) && s->pending_insert_state) {
12170a7ac9f9SAndrew Baumann             assert(s->pending_insert_quirk);
12180a7ac9f9SAndrew Baumann             s->norintsts |= SDHC_NIS_INSERT;
12190a7ac9f9SAndrew Baumann             s->pending_insert_state = false;
12200a7ac9f9SAndrew Baumann         }
122149ab747fSPaolo Bonzini         sdhci_update_irq(s);
122249ab747fSPaolo Bonzini         break;
122349ab747fSPaolo Bonzini     case SDHC_NORINTSIGEN:
122449ab747fSPaolo Bonzini         MASKED_WRITE(s->norintsigen, mask, value);
122549ab747fSPaolo Bonzini         MASKED_WRITE(s->errintsigen, mask >> 16, value >> 16);
122649ab747fSPaolo Bonzini         sdhci_update_irq(s);
122749ab747fSPaolo Bonzini         break;
122849ab747fSPaolo Bonzini     case SDHC_ADMAERR:
122949ab747fSPaolo Bonzini         MASKED_WRITE(s->admaerr, mask, value);
123049ab747fSPaolo Bonzini         break;
123149ab747fSPaolo Bonzini     case SDHC_ADMASYSADDR:
123249ab747fSPaolo Bonzini         s->admasysaddr = (s->admasysaddr & (0xFFFFFFFF00000000ULL |
123349ab747fSPaolo Bonzini                 (uint64_t)mask)) | (uint64_t)value;
123449ab747fSPaolo Bonzini         break;
123549ab747fSPaolo Bonzini     case SDHC_ADMASYSADDR + 4:
123649ab747fSPaolo Bonzini         s->admasysaddr = (s->admasysaddr & (0x00000000FFFFFFFFULL |
123749ab747fSPaolo Bonzini                 ((uint64_t)mask << 32))) | ((uint64_t)value << 32);
123849ab747fSPaolo Bonzini         break;
123949ab747fSPaolo Bonzini     case SDHC_FEAER:
124049ab747fSPaolo Bonzini         s->acmd12errsts |= value;
124149ab747fSPaolo Bonzini         s->errintsts |= (value >> 16) & s->errintstsen;
124249ab747fSPaolo Bonzini         if (s->acmd12errsts) {
124349ab747fSPaolo Bonzini             s->errintsts |= SDHC_EIS_CMD12ERR;
124449ab747fSPaolo Bonzini         }
124549ab747fSPaolo Bonzini         if (s->errintsts) {
124649ab747fSPaolo Bonzini             s->norintsts |= SDHC_NIS_ERR;
124749ab747fSPaolo Bonzini         }
124849ab747fSPaolo Bonzini         sdhci_update_irq(s);
124949ab747fSPaolo Bonzini         break;
12505d2c0464SAndrey Smirnov     case SDHC_ACMD12ERRSTS:
12510034ebe6SPhilippe Mathieu-Daudé         MASKED_WRITE(s->acmd12errsts, mask, value & UINT16_MAX);
12520034ebe6SPhilippe Mathieu-Daudé         if (s->uhs_mode >= UHS_I) {
12530034ebe6SPhilippe Mathieu-Daudé             MASKED_WRITE(s->hostctl2, mask >> 16, value >> 16);
12540034ebe6SPhilippe Mathieu-Daudé 
12550034ebe6SPhilippe Mathieu-Daudé             if (FIELD_EX32(s->hostctl2, SDHC_HOSTCTL2, V18_ENA)) {
12560034ebe6SPhilippe Mathieu-Daudé                 sdbus_set_voltage(&s->sdbus, SD_VOLTAGE_1_8V);
12570034ebe6SPhilippe Mathieu-Daudé             } else {
12580034ebe6SPhilippe Mathieu-Daudé                 sdbus_set_voltage(&s->sdbus, SD_VOLTAGE_3_3V);
12590034ebe6SPhilippe Mathieu-Daudé             }
12600034ebe6SPhilippe Mathieu-Daudé         }
12615d2c0464SAndrey Smirnov         break;
12625efc9016SPhilippe Mathieu-Daudé 
12635efc9016SPhilippe Mathieu-Daudé     case SDHC_CAPAB:
12645efc9016SPhilippe Mathieu-Daudé     case SDHC_CAPAB + 4:
12655efc9016SPhilippe Mathieu-Daudé     case SDHC_MAXCURR:
12665efc9016SPhilippe Mathieu-Daudé     case SDHC_MAXCURR + 4:
12675efc9016SPhilippe Mathieu-Daudé         qemu_log_mask(LOG_GUEST_ERROR, "SDHC wr_%ub @0x%02" HWADDR_PRIx
12685efc9016SPhilippe Mathieu-Daudé                       " <- 0x%08x read-only\n", size, offset, value >> shift);
12695efc9016SPhilippe Mathieu-Daudé         break;
12705efc9016SPhilippe Mathieu-Daudé 
127149ab747fSPaolo Bonzini     default:
127200b004b3SPhilippe Mathieu-Daudé         qemu_log_mask(LOG_UNIMP, "SDHC wr_%ub @0x%02" HWADDR_PRIx " <- 0x%08x "
127300b004b3SPhilippe Mathieu-Daudé                       "not implemented\n", size, offset, value >> shift);
127449ab747fSPaolo Bonzini         break;
127549ab747fSPaolo Bonzini     }
12768be487d8SPhilippe Mathieu-Daudé     trace_sdhci_access("wr", size << 3, offset, "<-",
12778be487d8SPhilippe Mathieu-Daudé                        value >> shift, value >> shift);
127849ab747fSPaolo Bonzini }
127949ab747fSPaolo Bonzini 
128049ab747fSPaolo Bonzini static const MemoryRegionOps sdhci_mmio_ops = {
1281d368ba43SKevin O'Connor     .read = sdhci_read,
1282d368ba43SKevin O'Connor     .write = sdhci_write,
128349ab747fSPaolo Bonzini     .valid = {
128449ab747fSPaolo Bonzini         .min_access_size = 1,
128549ab747fSPaolo Bonzini         .max_access_size = 4,
128649ab747fSPaolo Bonzini         .unaligned = false
128749ab747fSPaolo Bonzini     },
128849ab747fSPaolo Bonzini     .endianness = DEVICE_LITTLE_ENDIAN,
128949ab747fSPaolo Bonzini };
129049ab747fSPaolo Bonzini 
1291aceb5b06SPhilippe Mathieu-Daudé static void sdhci_init_readonly_registers(SDHCIState *s, Error **errp)
1292aceb5b06SPhilippe Mathieu-Daudé {
12936ff37c3dSPhilippe Mathieu-Daudé     Error *local_err = NULL;
12946ff37c3dSPhilippe Mathieu-Daudé 
12954d67852dSPhilippe Mathieu-Daudé     switch (s->sd_spec_version) {
12964d67852dSPhilippe Mathieu-Daudé     case 2 ... 3:
12974d67852dSPhilippe Mathieu-Daudé         break;
12984d67852dSPhilippe Mathieu-Daudé     default:
12994d67852dSPhilippe Mathieu-Daudé         error_setg(errp, "Only Spec v2/v3 are supported");
1300aceb5b06SPhilippe Mathieu-Daudé         return;
1301aceb5b06SPhilippe Mathieu-Daudé     }
1302aceb5b06SPhilippe Mathieu-Daudé     s->version = (SDHC_HCVER_VENDOR << 8) | (s->sd_spec_version - 1);
13036ff37c3dSPhilippe Mathieu-Daudé 
13046ff37c3dSPhilippe Mathieu-Daudé     sdhci_check_capareg(s, &local_err);
13056ff37c3dSPhilippe Mathieu-Daudé     if (local_err) {
13066ff37c3dSPhilippe Mathieu-Daudé         error_propagate(errp, local_err);
13076ff37c3dSPhilippe Mathieu-Daudé         return;
13086ff37c3dSPhilippe Mathieu-Daudé     }
1309aceb5b06SPhilippe Mathieu-Daudé }
1310aceb5b06SPhilippe Mathieu-Daudé 
1311b635d98cSPhilippe Mathieu-Daudé /* --- qdev common --- */
1312b635d98cSPhilippe Mathieu-Daudé 
1313*ce864603SThomas Huth void sdhci_initfn(SDHCIState *s)
131449ab747fSPaolo Bonzini {
131540bbc194SPeter Maydell     qbus_create_inplace(&s->sdbus, sizeof(s->sdbus),
131640bbc194SPeter Maydell                         TYPE_SDHCI_BUS, DEVICE(s), "sd-bus");
131749ab747fSPaolo Bonzini 
1318bc72ad67SAlex Bligh     s->insert_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_raise_insertion_irq, s);
1319d368ba43SKevin O'Connor     s->transfer_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_data_transfer, s);
1320fd1e5c81SAndrey Smirnov 
1321fd1e5c81SAndrey Smirnov     s->io_ops = &sdhci_mmio_ops;
132249ab747fSPaolo Bonzini }
132349ab747fSPaolo Bonzini 
1324*ce864603SThomas Huth void sdhci_uninitfn(SDHCIState *s)
132549ab747fSPaolo Bonzini {
1326bc72ad67SAlex Bligh     timer_del(s->insert_timer);
1327bc72ad67SAlex Bligh     timer_free(s->insert_timer);
1328bc72ad67SAlex Bligh     timer_del(s->transfer_timer);
1329bc72ad67SAlex Bligh     timer_free(s->transfer_timer);
133049ab747fSPaolo Bonzini 
133149ab747fSPaolo Bonzini     g_free(s->fifo_buffer);
133249ab747fSPaolo Bonzini     s->fifo_buffer = NULL;
133349ab747fSPaolo Bonzini }
133449ab747fSPaolo Bonzini 
1335*ce864603SThomas Huth void sdhci_common_realize(SDHCIState *s, Error **errp)
133625367498SPhilippe Mathieu-Daudé {
1337aceb5b06SPhilippe Mathieu-Daudé     Error *local_err = NULL;
1338aceb5b06SPhilippe Mathieu-Daudé 
1339aceb5b06SPhilippe Mathieu-Daudé     sdhci_init_readonly_registers(s, &local_err);
1340aceb5b06SPhilippe Mathieu-Daudé     if (local_err) {
1341aceb5b06SPhilippe Mathieu-Daudé         error_propagate(errp, local_err);
1342aceb5b06SPhilippe Mathieu-Daudé         return;
1343aceb5b06SPhilippe Mathieu-Daudé     }
134425367498SPhilippe Mathieu-Daudé     s->buf_maxsz = sdhci_get_fifolen(s);
134525367498SPhilippe Mathieu-Daudé     s->fifo_buffer = g_malloc0(s->buf_maxsz);
134625367498SPhilippe Mathieu-Daudé 
1347c0983085SPeter Maydell     memory_region_init_io(&s->iomem, OBJECT(s), s->io_ops, s, "sdhci",
134825367498SPhilippe Mathieu-Daudé                           SDHC_REGISTERS_MAP_SIZE);
134925367498SPhilippe Mathieu-Daudé }
135025367498SPhilippe Mathieu-Daudé 
1351*ce864603SThomas Huth void sdhci_common_unrealize(SDHCIState *s, Error **errp)
13528b7455c7SPhilippe Mathieu-Daudé {
13538b7455c7SPhilippe Mathieu-Daudé     /* This function is expected to be called only once for each class:
13548b7455c7SPhilippe Mathieu-Daudé      * - SysBus:    via DeviceClass->unrealize(),
13558b7455c7SPhilippe Mathieu-Daudé      * - PCI:       via PCIDeviceClass->exit().
13568b7455c7SPhilippe Mathieu-Daudé      * However to avoid double-free and/or use-after-free we still nullify
13578b7455c7SPhilippe Mathieu-Daudé      * this variable (better safe than sorry!). */
13588b7455c7SPhilippe Mathieu-Daudé     g_free(s->fifo_buffer);
13598b7455c7SPhilippe Mathieu-Daudé     s->fifo_buffer = NULL;
13608b7455c7SPhilippe Mathieu-Daudé }
13618b7455c7SPhilippe Mathieu-Daudé 
13620a7ac9f9SAndrew Baumann static bool sdhci_pending_insert_vmstate_needed(void *opaque)
13630a7ac9f9SAndrew Baumann {
13640a7ac9f9SAndrew Baumann     SDHCIState *s = opaque;
13650a7ac9f9SAndrew Baumann 
13660a7ac9f9SAndrew Baumann     return s->pending_insert_state;
13670a7ac9f9SAndrew Baumann }
13680a7ac9f9SAndrew Baumann 
13690a7ac9f9SAndrew Baumann static const VMStateDescription sdhci_pending_insert_vmstate = {
13700a7ac9f9SAndrew Baumann     .name = "sdhci/pending-insert",
13710a7ac9f9SAndrew Baumann     .version_id = 1,
13720a7ac9f9SAndrew Baumann     .minimum_version_id = 1,
13730a7ac9f9SAndrew Baumann     .needed = sdhci_pending_insert_vmstate_needed,
13740a7ac9f9SAndrew Baumann     .fields = (VMStateField[]) {
13750a7ac9f9SAndrew Baumann         VMSTATE_BOOL(pending_insert_state, SDHCIState),
13760a7ac9f9SAndrew Baumann         VMSTATE_END_OF_LIST()
13770a7ac9f9SAndrew Baumann     },
13780a7ac9f9SAndrew Baumann };
13790a7ac9f9SAndrew Baumann 
138049ab747fSPaolo Bonzini const VMStateDescription sdhci_vmstate = {
138149ab747fSPaolo Bonzini     .name = "sdhci",
138249ab747fSPaolo Bonzini     .version_id = 1,
138349ab747fSPaolo Bonzini     .minimum_version_id = 1,
138449ab747fSPaolo Bonzini     .fields = (VMStateField[]) {
138549ab747fSPaolo Bonzini         VMSTATE_UINT32(sdmasysad, SDHCIState),
138649ab747fSPaolo Bonzini         VMSTATE_UINT16(blksize, SDHCIState),
138749ab747fSPaolo Bonzini         VMSTATE_UINT16(blkcnt, SDHCIState),
138849ab747fSPaolo Bonzini         VMSTATE_UINT32(argument, SDHCIState),
138949ab747fSPaolo Bonzini         VMSTATE_UINT16(trnmod, SDHCIState),
139049ab747fSPaolo Bonzini         VMSTATE_UINT16(cmdreg, SDHCIState),
139149ab747fSPaolo Bonzini         VMSTATE_UINT32_ARRAY(rspreg, SDHCIState, 4),
139249ab747fSPaolo Bonzini         VMSTATE_UINT32(prnsts, SDHCIState),
139306c5120bSPhilippe Mathieu-Daudé         VMSTATE_UINT8(hostctl1, SDHCIState),
139449ab747fSPaolo Bonzini         VMSTATE_UINT8(pwrcon, SDHCIState),
139549ab747fSPaolo Bonzini         VMSTATE_UINT8(blkgap, SDHCIState),
139649ab747fSPaolo Bonzini         VMSTATE_UINT8(wakcon, SDHCIState),
139749ab747fSPaolo Bonzini         VMSTATE_UINT16(clkcon, SDHCIState),
139849ab747fSPaolo Bonzini         VMSTATE_UINT8(timeoutcon, SDHCIState),
139949ab747fSPaolo Bonzini         VMSTATE_UINT8(admaerr, SDHCIState),
140049ab747fSPaolo Bonzini         VMSTATE_UINT16(norintsts, SDHCIState),
140149ab747fSPaolo Bonzini         VMSTATE_UINT16(errintsts, SDHCIState),
140249ab747fSPaolo Bonzini         VMSTATE_UINT16(norintstsen, SDHCIState),
140349ab747fSPaolo Bonzini         VMSTATE_UINT16(errintstsen, SDHCIState),
140449ab747fSPaolo Bonzini         VMSTATE_UINT16(norintsigen, SDHCIState),
140549ab747fSPaolo Bonzini         VMSTATE_UINT16(errintsigen, SDHCIState),
140649ab747fSPaolo Bonzini         VMSTATE_UINT16(acmd12errsts, SDHCIState),
140749ab747fSPaolo Bonzini         VMSTATE_UINT16(data_count, SDHCIState),
140849ab747fSPaolo Bonzini         VMSTATE_UINT64(admasysaddr, SDHCIState),
140949ab747fSPaolo Bonzini         VMSTATE_UINT8(stopped_state, SDHCIState),
141059046ec2SHalil Pasic         VMSTATE_VBUFFER_UINT32(fifo_buffer, SDHCIState, 1, NULL, buf_maxsz),
1411e720677eSPaolo Bonzini         VMSTATE_TIMER_PTR(insert_timer, SDHCIState),
1412e720677eSPaolo Bonzini         VMSTATE_TIMER_PTR(transfer_timer, SDHCIState),
141349ab747fSPaolo Bonzini         VMSTATE_END_OF_LIST()
14140a7ac9f9SAndrew Baumann     },
14150a7ac9f9SAndrew Baumann     .subsections = (const VMStateDescription*[]) {
14160a7ac9f9SAndrew Baumann         &sdhci_pending_insert_vmstate,
14170a7ac9f9SAndrew Baumann         NULL
14180a7ac9f9SAndrew Baumann     },
141949ab747fSPaolo Bonzini };
142049ab747fSPaolo Bonzini 
1421*ce864603SThomas Huth void sdhci_common_class_init(ObjectClass *klass, void *data)
14221c92c505SPhilippe Mathieu-Daudé {
14231c92c505SPhilippe Mathieu-Daudé     DeviceClass *dc = DEVICE_CLASS(klass);
14241c92c505SPhilippe Mathieu-Daudé 
14251c92c505SPhilippe Mathieu-Daudé     set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
14261c92c505SPhilippe Mathieu-Daudé     dc->vmsd = &sdhci_vmstate;
14271c92c505SPhilippe Mathieu-Daudé     dc->reset = sdhci_poweron_reset;
14281c92c505SPhilippe Mathieu-Daudé }
14291c92c505SPhilippe Mathieu-Daudé 
1430b635d98cSPhilippe Mathieu-Daudé /* --- qdev SysBus --- */
1431b635d98cSPhilippe Mathieu-Daudé 
14325ec911c3SKevin O'Connor static Property sdhci_sysbus_properties[] = {
1433b635d98cSPhilippe Mathieu-Daudé     DEFINE_SDHCI_COMMON_PROPERTIES(SDHCIState),
14340a7ac9f9SAndrew Baumann     DEFINE_PROP_BOOL("pending-insert-quirk", SDHCIState, pending_insert_quirk,
14350a7ac9f9SAndrew Baumann                      false),
143660765b6cSPhilippe Mathieu-Daudé     DEFINE_PROP_LINK("dma", SDHCIState,
143760765b6cSPhilippe Mathieu-Daudé                      dma_mr, TYPE_MEMORY_REGION, MemoryRegion *),
14385ec911c3SKevin O'Connor     DEFINE_PROP_END_OF_LIST(),
14395ec911c3SKevin O'Connor };
14405ec911c3SKevin O'Connor 
14417302dcd6SKevin O'Connor static void sdhci_sysbus_init(Object *obj)
144249ab747fSPaolo Bonzini {
14437302dcd6SKevin O'Connor     SDHCIState *s = SYSBUS_SDHCI(obj);
14445ec911c3SKevin O'Connor 
144540bbc194SPeter Maydell     sdhci_initfn(s);
14467302dcd6SKevin O'Connor }
14477302dcd6SKevin O'Connor 
14487302dcd6SKevin O'Connor static void sdhci_sysbus_finalize(Object *obj)
14497302dcd6SKevin O'Connor {
14507302dcd6SKevin O'Connor     SDHCIState *s = SYSBUS_SDHCI(obj);
145160765b6cSPhilippe Mathieu-Daudé 
145260765b6cSPhilippe Mathieu-Daudé     if (s->dma_mr) {
145360765b6cSPhilippe Mathieu-Daudé         object_unparent(OBJECT(s->dma_mr));
145460765b6cSPhilippe Mathieu-Daudé     }
145560765b6cSPhilippe Mathieu-Daudé 
14567302dcd6SKevin O'Connor     sdhci_uninitfn(s);
14577302dcd6SKevin O'Connor }
14587302dcd6SKevin O'Connor 
14597302dcd6SKevin O'Connor static void sdhci_sysbus_realize(DeviceState *dev, Error ** errp)
14607302dcd6SKevin O'Connor {
14617302dcd6SKevin O'Connor     SDHCIState *s = SYSBUS_SDHCI(dev);
146249ab747fSPaolo Bonzini     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
1463ab958e38SPhilippe Mathieu-Daudé     Error *local_err = NULL;
146449ab747fSPaolo Bonzini 
1465544156efSPaolo Bonzini     sdhci_common_realize(s, &local_err);
1466ab958e38SPhilippe Mathieu-Daudé     if (local_err) {
1467ab958e38SPhilippe Mathieu-Daudé         error_propagate(errp, local_err);
146825367498SPhilippe Mathieu-Daudé         return;
146925367498SPhilippe Mathieu-Daudé     }
147025367498SPhilippe Mathieu-Daudé 
147160765b6cSPhilippe Mathieu-Daudé     if (s->dma_mr) {
147202e57e1cSPhilippe Mathieu-Daudé         s->dma_as = &s->sysbus_dma_as;
147360765b6cSPhilippe Mathieu-Daudé         address_space_init(s->dma_as, s->dma_mr, "sdhci-dma");
147460765b6cSPhilippe Mathieu-Daudé     } else {
147560765b6cSPhilippe Mathieu-Daudé         /* use system_memory() if property "dma" not set */
1476dd55c485SPhilippe Mathieu-Daudé         s->dma_as = &address_space_memory;
147760765b6cSPhilippe Mathieu-Daudé     }
1478dd55c485SPhilippe Mathieu-Daudé 
147949ab747fSPaolo Bonzini     sysbus_init_irq(sbd, &s->irq);
1480fd1e5c81SAndrey Smirnov 
148149ab747fSPaolo Bonzini     sysbus_init_mmio(sbd, &s->iomem);
148249ab747fSPaolo Bonzini }
148349ab747fSPaolo Bonzini 
14848b7455c7SPhilippe Mathieu-Daudé static void sdhci_sysbus_unrealize(DeviceState *dev, Error **errp)
14858b7455c7SPhilippe Mathieu-Daudé {
14868b7455c7SPhilippe Mathieu-Daudé     SDHCIState *s = SYSBUS_SDHCI(dev);
14878b7455c7SPhilippe Mathieu-Daudé 
14888b7455c7SPhilippe Mathieu-Daudé     sdhci_common_unrealize(s, &error_abort);
148960765b6cSPhilippe Mathieu-Daudé 
149060765b6cSPhilippe Mathieu-Daudé      if (s->dma_mr) {
149160765b6cSPhilippe Mathieu-Daudé         address_space_destroy(s->dma_as);
149260765b6cSPhilippe Mathieu-Daudé     }
14938b7455c7SPhilippe Mathieu-Daudé }
14948b7455c7SPhilippe Mathieu-Daudé 
14957302dcd6SKevin O'Connor static void sdhci_sysbus_class_init(ObjectClass *klass, void *data)
149649ab747fSPaolo Bonzini {
149749ab747fSPaolo Bonzini     DeviceClass *dc = DEVICE_CLASS(klass);
149849ab747fSPaolo Bonzini 
14995ec911c3SKevin O'Connor     dc->props = sdhci_sysbus_properties;
15007302dcd6SKevin O'Connor     dc->realize = sdhci_sysbus_realize;
15018b7455c7SPhilippe Mathieu-Daudé     dc->unrealize = sdhci_sysbus_unrealize;
15021c92c505SPhilippe Mathieu-Daudé 
15031c92c505SPhilippe Mathieu-Daudé     sdhci_common_class_init(klass, data);
150449ab747fSPaolo Bonzini }
150549ab747fSPaolo Bonzini 
15067302dcd6SKevin O'Connor static const TypeInfo sdhci_sysbus_info = {
15077302dcd6SKevin O'Connor     .name = TYPE_SYSBUS_SDHCI,
150849ab747fSPaolo Bonzini     .parent = TYPE_SYS_BUS_DEVICE,
150949ab747fSPaolo Bonzini     .instance_size = sizeof(SDHCIState),
15107302dcd6SKevin O'Connor     .instance_init = sdhci_sysbus_init,
15117302dcd6SKevin O'Connor     .instance_finalize = sdhci_sysbus_finalize,
15127302dcd6SKevin O'Connor     .class_init = sdhci_sysbus_class_init,
151349ab747fSPaolo Bonzini };
151449ab747fSPaolo Bonzini 
1515b635d98cSPhilippe Mathieu-Daudé /* --- qdev bus master --- */
1516b635d98cSPhilippe Mathieu-Daudé 
151740bbc194SPeter Maydell static void sdhci_bus_class_init(ObjectClass *klass, void *data)
151840bbc194SPeter Maydell {
151940bbc194SPeter Maydell     SDBusClass *sbc = SD_BUS_CLASS(klass);
152040bbc194SPeter Maydell 
152140bbc194SPeter Maydell     sbc->set_inserted = sdhci_set_inserted;
152240bbc194SPeter Maydell     sbc->set_readonly = sdhci_set_readonly;
152340bbc194SPeter Maydell }
152440bbc194SPeter Maydell 
152540bbc194SPeter Maydell static const TypeInfo sdhci_bus_info = {
152640bbc194SPeter Maydell     .name = TYPE_SDHCI_BUS,
152740bbc194SPeter Maydell     .parent = TYPE_SD_BUS,
152840bbc194SPeter Maydell     .instance_size = sizeof(SDBus),
152940bbc194SPeter Maydell     .class_init = sdhci_bus_class_init,
153040bbc194SPeter Maydell };
153140bbc194SPeter Maydell 
1532fd1e5c81SAndrey Smirnov static uint64_t usdhc_read(void *opaque, hwaddr offset, unsigned size)
1533fd1e5c81SAndrey Smirnov {
1534fd1e5c81SAndrey Smirnov     SDHCIState *s = SYSBUS_SDHCI(opaque);
1535fd1e5c81SAndrey Smirnov     uint32_t ret;
153606c5120bSPhilippe Mathieu-Daudé     uint16_t hostctl1;
1537fd1e5c81SAndrey Smirnov 
1538fd1e5c81SAndrey Smirnov     switch (offset) {
1539fd1e5c81SAndrey Smirnov     default:
1540fd1e5c81SAndrey Smirnov         return sdhci_read(opaque, offset, size);
1541fd1e5c81SAndrey Smirnov 
1542fd1e5c81SAndrey Smirnov     case SDHC_HOSTCTL:
1543fd1e5c81SAndrey Smirnov         /*
1544fd1e5c81SAndrey Smirnov          * For a detailed explanation on the following bit
1545fd1e5c81SAndrey Smirnov          * manipulation code see comments in a similar part of
1546fd1e5c81SAndrey Smirnov          * usdhc_write()
1547fd1e5c81SAndrey Smirnov          */
154806c5120bSPhilippe Mathieu-Daudé         hostctl1 = SDHC_DMA_TYPE(s->hostctl1) << (8 - 3);
1549fd1e5c81SAndrey Smirnov 
155006c5120bSPhilippe Mathieu-Daudé         if (s->hostctl1 & SDHC_CTRL_8BITBUS) {
155106c5120bSPhilippe Mathieu-Daudé             hostctl1 |= ESDHC_CTRL_8BITBUS;
1552fd1e5c81SAndrey Smirnov         }
1553fd1e5c81SAndrey Smirnov 
155406c5120bSPhilippe Mathieu-Daudé         if (s->hostctl1 & SDHC_CTRL_4BITBUS) {
155506c5120bSPhilippe Mathieu-Daudé             hostctl1 |= ESDHC_CTRL_4BITBUS;
1556fd1e5c81SAndrey Smirnov         }
1557fd1e5c81SAndrey Smirnov 
155806c5120bSPhilippe Mathieu-Daudé         ret  = hostctl1;
1559fd1e5c81SAndrey Smirnov         ret |= (uint32_t)s->blkgap << 16;
1560fd1e5c81SAndrey Smirnov         ret |= (uint32_t)s->wakcon << 24;
1561fd1e5c81SAndrey Smirnov 
1562fd1e5c81SAndrey Smirnov         break;
1563fd1e5c81SAndrey Smirnov 
15646bfd06daSHans-Erik Floryd     case SDHC_PRNSTS:
15656bfd06daSHans-Erik Floryd         /* Add SDSTB (SD Clock Stable) bit to PRNSTS */
15666bfd06daSHans-Erik Floryd         ret = sdhci_read(opaque, offset, size) & ~ESDHC_PRNSTS_SDSTB;
15676bfd06daSHans-Erik Floryd         if (s->clkcon & SDHC_CLOCK_INT_STABLE) {
15686bfd06daSHans-Erik Floryd             ret |= ESDHC_PRNSTS_SDSTB;
15696bfd06daSHans-Erik Floryd         }
15706bfd06daSHans-Erik Floryd         break;
15716bfd06daSHans-Erik Floryd 
1572fd1e5c81SAndrey Smirnov     case ESDHC_DLL_CTRL:
1573fd1e5c81SAndrey Smirnov     case ESDHC_TUNE_CTRL_STATUS:
1574fd1e5c81SAndrey Smirnov     case ESDHC_UNDOCUMENTED_REG27:
1575fd1e5c81SAndrey Smirnov     case ESDHC_TUNING_CTRL:
1576fd1e5c81SAndrey Smirnov     case ESDHC_VENDOR_SPEC:
1577fd1e5c81SAndrey Smirnov     case ESDHC_MIX_CTRL:
1578fd1e5c81SAndrey Smirnov     case ESDHC_WTMK_LVL:
1579fd1e5c81SAndrey Smirnov         ret = 0;
1580fd1e5c81SAndrey Smirnov         break;
1581fd1e5c81SAndrey Smirnov     }
1582fd1e5c81SAndrey Smirnov 
1583fd1e5c81SAndrey Smirnov     return ret;
1584fd1e5c81SAndrey Smirnov }
1585fd1e5c81SAndrey Smirnov 
1586fd1e5c81SAndrey Smirnov static void
1587fd1e5c81SAndrey Smirnov usdhc_write(void *opaque, hwaddr offset, uint64_t val, unsigned size)
1588fd1e5c81SAndrey Smirnov {
1589fd1e5c81SAndrey Smirnov     SDHCIState *s = SYSBUS_SDHCI(opaque);
159006c5120bSPhilippe Mathieu-Daudé     uint8_t hostctl1;
1591fd1e5c81SAndrey Smirnov     uint32_t value = (uint32_t)val;
1592fd1e5c81SAndrey Smirnov 
1593fd1e5c81SAndrey Smirnov     switch (offset) {
1594fd1e5c81SAndrey Smirnov     case ESDHC_DLL_CTRL:
1595fd1e5c81SAndrey Smirnov     case ESDHC_TUNE_CTRL_STATUS:
1596fd1e5c81SAndrey Smirnov     case ESDHC_UNDOCUMENTED_REG27:
1597fd1e5c81SAndrey Smirnov     case ESDHC_TUNING_CTRL:
1598fd1e5c81SAndrey Smirnov     case ESDHC_WTMK_LVL:
1599fd1e5c81SAndrey Smirnov     case ESDHC_VENDOR_SPEC:
1600fd1e5c81SAndrey Smirnov         break;
1601fd1e5c81SAndrey Smirnov 
1602fd1e5c81SAndrey Smirnov     case SDHC_HOSTCTL:
1603fd1e5c81SAndrey Smirnov         /*
1604fd1e5c81SAndrey Smirnov          * Here's What ESDHCI has at offset 0x28 (SDHC_HOSTCTL)
1605fd1e5c81SAndrey Smirnov          *
1606fd1e5c81SAndrey Smirnov          *       7         6     5      4      3      2        1      0
1607fd1e5c81SAndrey Smirnov          * |-----------+--------+--------+-----------+----------+---------|
1608fd1e5c81SAndrey Smirnov          * | Card      | Card   | Endian | DATA3     | Data     | Led     |
1609fd1e5c81SAndrey Smirnov          * | Detect    | Detect | Mode   | as Card   | Transfer | Control |
1610fd1e5c81SAndrey Smirnov          * | Signal    | Test   |        | Detection | Width    |         |
1611fd1e5c81SAndrey Smirnov          * | Selection | Level  |        | Pin       |          |         |
1612fd1e5c81SAndrey Smirnov          * |-----------+--------+--------+-----------+----------+---------|
1613fd1e5c81SAndrey Smirnov          *
1614fd1e5c81SAndrey Smirnov          * and 0x29
1615fd1e5c81SAndrey Smirnov          *
1616fd1e5c81SAndrey Smirnov          *  15      10 9    8
1617fd1e5c81SAndrey Smirnov          * |----------+------|
1618fd1e5c81SAndrey Smirnov          * | Reserved | DMA  |
1619fd1e5c81SAndrey Smirnov          * |          | Sel. |
1620fd1e5c81SAndrey Smirnov          * |          |      |
1621fd1e5c81SAndrey Smirnov          * |----------+------|
1622fd1e5c81SAndrey Smirnov          *
1623fd1e5c81SAndrey Smirnov          * and here's what SDCHI spec expects those offsets to be:
1624fd1e5c81SAndrey Smirnov          *
1625fd1e5c81SAndrey Smirnov          * 0x28 (Host Control Register)
1626fd1e5c81SAndrey Smirnov          *
1627fd1e5c81SAndrey Smirnov          *     7        6         5       4  3      2         1        0
1628fd1e5c81SAndrey Smirnov          * |--------+--------+----------+------+--------+----------+---------|
1629fd1e5c81SAndrey Smirnov          * | Card   | Card   | Extended | DMA  | High   | Data     | LED     |
1630fd1e5c81SAndrey Smirnov          * | Detect | Detect | Data     | Sel. | Speed  | Transfer | Control |
1631fd1e5c81SAndrey Smirnov          * | Signal | Test   | Transfer |      | Enable | Width    |         |
1632fd1e5c81SAndrey Smirnov          * | Sel.   | Level  | Width    |      |        |          |         |
1633fd1e5c81SAndrey Smirnov          * |--------+--------+----------+------+--------+----------+---------|
1634fd1e5c81SAndrey Smirnov          *
1635fd1e5c81SAndrey Smirnov          * and 0x29 (Power Control Register)
1636fd1e5c81SAndrey Smirnov          *
1637fd1e5c81SAndrey Smirnov          * |----------------------------------|
1638fd1e5c81SAndrey Smirnov          * | Power Control Register           |
1639fd1e5c81SAndrey Smirnov          * |                                  |
1640fd1e5c81SAndrey Smirnov          * | Description omitted,             |
1641fd1e5c81SAndrey Smirnov          * | since it has no analog in ESDHCI |
1642fd1e5c81SAndrey Smirnov          * |                                  |
1643fd1e5c81SAndrey Smirnov          * |----------------------------------|
1644fd1e5c81SAndrey Smirnov          *
1645fd1e5c81SAndrey Smirnov          * Since offsets 0x2A and 0x2B should be compatible between
1646fd1e5c81SAndrey Smirnov          * both IP specs we only need to reconcile least 16-bit of the
1647fd1e5c81SAndrey Smirnov          * word we've been given.
1648fd1e5c81SAndrey Smirnov          */
1649fd1e5c81SAndrey Smirnov 
1650fd1e5c81SAndrey Smirnov         /*
1651fd1e5c81SAndrey Smirnov          * First, save bits 7 6 and 0 since they are identical
1652fd1e5c81SAndrey Smirnov          */
165306c5120bSPhilippe Mathieu-Daudé         hostctl1 = value & (SDHC_CTRL_LED |
1654fd1e5c81SAndrey Smirnov                             SDHC_CTRL_CDTEST_INS |
1655fd1e5c81SAndrey Smirnov                             SDHC_CTRL_CDTEST_EN);
1656fd1e5c81SAndrey Smirnov         /*
1657fd1e5c81SAndrey Smirnov          * Second, split "Data Transfer Width" from bits 2 and 1 in to
1658fd1e5c81SAndrey Smirnov          * bits 5 and 1
1659fd1e5c81SAndrey Smirnov          */
1660fd1e5c81SAndrey Smirnov         if (value & ESDHC_CTRL_8BITBUS) {
166106c5120bSPhilippe Mathieu-Daudé             hostctl1 |= SDHC_CTRL_8BITBUS;
1662fd1e5c81SAndrey Smirnov         }
1663fd1e5c81SAndrey Smirnov 
1664fd1e5c81SAndrey Smirnov         if (value & ESDHC_CTRL_4BITBUS) {
166506c5120bSPhilippe Mathieu-Daudé             hostctl1 |= ESDHC_CTRL_4BITBUS;
1666fd1e5c81SAndrey Smirnov         }
1667fd1e5c81SAndrey Smirnov 
1668fd1e5c81SAndrey Smirnov         /*
1669fd1e5c81SAndrey Smirnov          * Third, move DMA select from bits 9 and 8 to bits 4 and 3
1670fd1e5c81SAndrey Smirnov          */
167106c5120bSPhilippe Mathieu-Daudé         hostctl1 |= SDHC_DMA_TYPE(value >> (8 - 3));
1672fd1e5c81SAndrey Smirnov 
1673fd1e5c81SAndrey Smirnov         /*
1674fd1e5c81SAndrey Smirnov          * Now place the corrected value into low 16-bit of the value
1675fd1e5c81SAndrey Smirnov          * we are going to give standard SDHCI write function
1676fd1e5c81SAndrey Smirnov          *
1677fd1e5c81SAndrey Smirnov          * NOTE: This transformation should be the inverse of what can
1678fd1e5c81SAndrey Smirnov          * be found in drivers/mmc/host/sdhci-esdhc-imx.c in Linux
1679fd1e5c81SAndrey Smirnov          * kernel
1680fd1e5c81SAndrey Smirnov          */
1681fd1e5c81SAndrey Smirnov         value &= ~UINT16_MAX;
168206c5120bSPhilippe Mathieu-Daudé         value |= hostctl1;
1683fd1e5c81SAndrey Smirnov         value |= (uint16_t)s->pwrcon << 8;
1684fd1e5c81SAndrey Smirnov 
1685fd1e5c81SAndrey Smirnov         sdhci_write(opaque, offset, value, size);
1686fd1e5c81SAndrey Smirnov         break;
1687fd1e5c81SAndrey Smirnov 
1688fd1e5c81SAndrey Smirnov     case ESDHC_MIX_CTRL:
1689fd1e5c81SAndrey Smirnov         /*
1690fd1e5c81SAndrey Smirnov          * So, when SD/MMC stack in Linux tries to write to "Transfer
1691fd1e5c81SAndrey Smirnov          * Mode Register", ESDHC i.MX quirk code will translate it
1692fd1e5c81SAndrey Smirnov          * into a write to ESDHC_MIX_CTRL, so we do the opposite in
1693fd1e5c81SAndrey Smirnov          * order to get where we started
1694fd1e5c81SAndrey Smirnov          *
1695fd1e5c81SAndrey Smirnov          * Note that Auto CMD23 Enable bit is located in a wrong place
1696fd1e5c81SAndrey Smirnov          * on i.MX, but since it is not used by QEMU we do not care.
1697fd1e5c81SAndrey Smirnov          *
1698fd1e5c81SAndrey Smirnov          * We don't want to call sdhci_write(.., SDHC_TRNMOD, ...)
1699fd1e5c81SAndrey Smirnov          * here becuase it will result in a call to
1700fd1e5c81SAndrey Smirnov          * sdhci_send_command(s) which we don't want.
1701fd1e5c81SAndrey Smirnov          *
1702fd1e5c81SAndrey Smirnov          */
1703fd1e5c81SAndrey Smirnov         s->trnmod = value & UINT16_MAX;
1704fd1e5c81SAndrey Smirnov         break;
1705fd1e5c81SAndrey Smirnov     case SDHC_TRNMOD:
1706fd1e5c81SAndrey Smirnov         /*
1707fd1e5c81SAndrey Smirnov          * Similar to above, but this time a write to "Command
1708fd1e5c81SAndrey Smirnov          * Register" will be translated into a 4-byte write to
1709fd1e5c81SAndrey Smirnov          * "Transfer Mode register" where lower 16-bit of value would
1710fd1e5c81SAndrey Smirnov          * be set to zero. So what we do is fill those bits with
1711fd1e5c81SAndrey Smirnov          * cached value from s->trnmod and let the SDHCI
1712fd1e5c81SAndrey Smirnov          * infrastructure handle the rest
1713fd1e5c81SAndrey Smirnov          */
1714fd1e5c81SAndrey Smirnov         sdhci_write(opaque, offset, val | s->trnmod, size);
1715fd1e5c81SAndrey Smirnov         break;
1716fd1e5c81SAndrey Smirnov     case SDHC_BLKSIZE:
1717fd1e5c81SAndrey Smirnov         /*
1718fd1e5c81SAndrey Smirnov          * ESDHCI does not implement "Host SDMA Buffer Boundary", and
1719fd1e5c81SAndrey Smirnov          * Linux driver will try to zero this field out which will
1720fd1e5c81SAndrey Smirnov          * break the rest of SDHCI emulation.
1721fd1e5c81SAndrey Smirnov          *
1722fd1e5c81SAndrey Smirnov          * Linux defaults to maximum possible setting (512K boundary)
1723fd1e5c81SAndrey Smirnov          * and it seems to be the only option that i.MX IP implements,
1724fd1e5c81SAndrey Smirnov          * so we artificially set it to that value.
1725fd1e5c81SAndrey Smirnov          */
1726fd1e5c81SAndrey Smirnov         val |= 0x7 << 12;
1727fd1e5c81SAndrey Smirnov         /* FALLTHROUGH */
1728fd1e5c81SAndrey Smirnov     default:
1729fd1e5c81SAndrey Smirnov         sdhci_write(opaque, offset, val, size);
1730fd1e5c81SAndrey Smirnov         break;
1731fd1e5c81SAndrey Smirnov     }
1732fd1e5c81SAndrey Smirnov }
1733fd1e5c81SAndrey Smirnov 
1734fd1e5c81SAndrey Smirnov 
1735fd1e5c81SAndrey Smirnov static const MemoryRegionOps usdhc_mmio_ops = {
1736fd1e5c81SAndrey Smirnov     .read = usdhc_read,
1737fd1e5c81SAndrey Smirnov     .write = usdhc_write,
1738fd1e5c81SAndrey Smirnov     .valid = {
1739fd1e5c81SAndrey Smirnov         .min_access_size = 1,
1740fd1e5c81SAndrey Smirnov         .max_access_size = 4,
1741fd1e5c81SAndrey Smirnov         .unaligned = false
1742fd1e5c81SAndrey Smirnov     },
1743fd1e5c81SAndrey Smirnov     .endianness = DEVICE_LITTLE_ENDIAN,
1744fd1e5c81SAndrey Smirnov };
1745fd1e5c81SAndrey Smirnov 
1746fd1e5c81SAndrey Smirnov static void imx_usdhc_init(Object *obj)
1747fd1e5c81SAndrey Smirnov {
1748fd1e5c81SAndrey Smirnov     SDHCIState *s = SYSBUS_SDHCI(obj);
1749fd1e5c81SAndrey Smirnov 
1750fd1e5c81SAndrey Smirnov     s->io_ops = &usdhc_mmio_ops;
1751fd1e5c81SAndrey Smirnov     s->quirks = SDHCI_QUIRK_NO_BUSY_IRQ;
1752fd1e5c81SAndrey Smirnov }
1753fd1e5c81SAndrey Smirnov 
1754fd1e5c81SAndrey Smirnov static const TypeInfo imx_usdhc_info = {
1755fd1e5c81SAndrey Smirnov     .name = TYPE_IMX_USDHC,
1756fd1e5c81SAndrey Smirnov     .parent = TYPE_SYSBUS_SDHCI,
1757fd1e5c81SAndrey Smirnov     .instance_init = imx_usdhc_init,
1758fd1e5c81SAndrey Smirnov };
1759fd1e5c81SAndrey Smirnov 
176049ab747fSPaolo Bonzini static void sdhci_register_types(void)
176149ab747fSPaolo Bonzini {
17627302dcd6SKevin O'Connor     type_register_static(&sdhci_sysbus_info);
176340bbc194SPeter Maydell     type_register_static(&sdhci_bus_info);
1764fd1e5c81SAndrey Smirnov     type_register_static(&imx_usdhc_info);
176549ab747fSPaolo Bonzini }
176649ab747fSPaolo Bonzini 
176749ab747fSPaolo Bonzini type_init(sdhci_register_types)
1768