xref: /openbmc/qemu/hw/sd/sdhci.c (revision ab958e3864c70bf45fe4a688ba231250d39339cf)
149ab747fSPaolo Bonzini /*
249ab747fSPaolo Bonzini  * SD Association Host Standard Specification v2.0 controller emulation
349ab747fSPaolo Bonzini  *
449ab747fSPaolo Bonzini  * Copyright (c) 2011 Samsung Electronics Co., Ltd.
549ab747fSPaolo Bonzini  * Mitsyanko Igor <i.mitsyanko@samsung.com>
649ab747fSPaolo Bonzini  * Peter A.G. Crosthwaite <peter.crosthwaite@petalogix.com>
749ab747fSPaolo Bonzini  *
849ab747fSPaolo Bonzini  * Based on MMC controller for Samsung S5PC1xx-based board emulation
949ab747fSPaolo Bonzini  * by Alexey Merkulov and Vladimir Monakhov.
1049ab747fSPaolo Bonzini  *
1149ab747fSPaolo Bonzini  * This program is free software; you can redistribute it and/or modify it
1249ab747fSPaolo Bonzini  * under the terms of the GNU General Public License as published by the
1349ab747fSPaolo Bonzini  * Free Software Foundation; either version 2 of the License, or (at your
1449ab747fSPaolo Bonzini  * option) any later version.
1549ab747fSPaolo Bonzini  *
1649ab747fSPaolo Bonzini  * This program is distributed in the hope that it will be useful,
1749ab747fSPaolo Bonzini  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1849ab747fSPaolo Bonzini  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.
1949ab747fSPaolo Bonzini  * See the GNU General Public License for more details.
2049ab747fSPaolo Bonzini  *
2149ab747fSPaolo Bonzini  * You should have received a copy of the GNU General Public License along
2249ab747fSPaolo Bonzini  * with this program; if not, see <http://www.gnu.org/licenses/>.
2349ab747fSPaolo Bonzini  */
2449ab747fSPaolo Bonzini 
250430891cSPeter Maydell #include "qemu/osdep.h"
26b635d98cSPhilippe Mathieu-Daudé #include "qapi/error.h"
2749ab747fSPaolo Bonzini #include "hw/hw.h"
28fa1d36dfSMarkus Armbruster #include "sysemu/block-backend.h"
2949ab747fSPaolo Bonzini #include "sysemu/blockdev.h"
3049ab747fSPaolo Bonzini #include "sysemu/dma.h"
3149ab747fSPaolo Bonzini #include "qemu/timer.h"
3249ab747fSPaolo Bonzini #include "qemu/bitops.h"
33f82a0f44SPhilippe Mathieu-Daudé #include "hw/sd/sdhci.h"
34637d23beSSai Pavan Boddu #include "sdhci-internal.h"
3503dd024fSPaolo Bonzini #include "qemu/log.h"
368be487d8SPhilippe Mathieu-Daudé #include "trace.h"
3749ab747fSPaolo Bonzini 
3840bbc194SPeter Maydell #define TYPE_SDHCI_BUS "sdhci-bus"
3940bbc194SPeter Maydell #define SDHCI_BUS(obj) OBJECT_CHECK(SDBus, (obj), TYPE_SDHCI_BUS)
4040bbc194SPeter Maydell 
4149ab747fSPaolo Bonzini /* Default SD/MMC host controller features information, which will be
4249ab747fSPaolo Bonzini  * presented in CAPABILITIES register of generic SD host controller at reset.
4349ab747fSPaolo Bonzini  * If not stated otherwise:
4449ab747fSPaolo Bonzini  * 0 - not supported, 1 - supported, other - prohibited.
4549ab747fSPaolo Bonzini  */
4649ab747fSPaolo Bonzini #define SDHC_CAPAB_64BITBUS       0ul        /* 64-bit System Bus Support */
4749ab747fSPaolo Bonzini #define SDHC_CAPAB_18V            1ul        /* Voltage support 1.8v */
4849ab747fSPaolo Bonzini #define SDHC_CAPAB_30V            0ul        /* Voltage support 3.0v */
4949ab747fSPaolo Bonzini #define SDHC_CAPAB_33V            1ul        /* Voltage support 3.3v */
5049ab747fSPaolo Bonzini #define SDHC_CAPAB_SUSPRESUME     0ul        /* Suspend/resume support */
5149ab747fSPaolo Bonzini #define SDHC_CAPAB_SDMA           1ul        /* SDMA support */
5249ab747fSPaolo Bonzini #define SDHC_CAPAB_HIGHSPEED      1ul        /* High speed support */
5349ab747fSPaolo Bonzini #define SDHC_CAPAB_ADMA1          1ul        /* ADMA1 support */
5449ab747fSPaolo Bonzini #define SDHC_CAPAB_ADMA2          1ul        /* ADMA2 support */
5549ab747fSPaolo Bonzini /* Maximum host controller R/W buffers size
5649ab747fSPaolo Bonzini  * Possible values: 512, 1024, 2048 bytes */
5749ab747fSPaolo Bonzini #define SDHC_CAPAB_MAXBLOCKLENGTH 512ul
5849ab747fSPaolo Bonzini /* Maximum clock frequency for SDclock in MHz
5949ab747fSPaolo Bonzini  * value in range 10-63 MHz, 0 - not defined */
60c7ff8daaSKevin O'Connor #define SDHC_CAPAB_BASECLKFREQ    52ul
6149ab747fSPaolo Bonzini #define SDHC_CAPAB_TOUNIT         1ul  /* Timeout clock unit 0 - kHz, 1 - MHz */
6249ab747fSPaolo Bonzini /* Timeout clock frequency 1-63, 0 - not defined */
63c7ff8daaSKevin O'Connor #define SDHC_CAPAB_TOCLKFREQ      52ul
6449ab747fSPaolo Bonzini 
6549ab747fSPaolo Bonzini /* Now check all parameters and calculate CAPABILITIES REGISTER value */
6649ab747fSPaolo Bonzini #if SDHC_CAPAB_64BITBUS > 1 || SDHC_CAPAB_18V > 1 || SDHC_CAPAB_30V > 1 ||     \
6749ab747fSPaolo Bonzini     SDHC_CAPAB_33V > 1 || SDHC_CAPAB_SUSPRESUME > 1 || SDHC_CAPAB_SDMA > 1 ||  \
6849ab747fSPaolo Bonzini     SDHC_CAPAB_HIGHSPEED > 1 || SDHC_CAPAB_ADMA2 > 1 || SDHC_CAPAB_ADMA1 > 1 ||\
6949ab747fSPaolo Bonzini     SDHC_CAPAB_TOUNIT > 1
7049ab747fSPaolo Bonzini #error Capabilities features can have value 0 or 1 only!
7149ab747fSPaolo Bonzini #endif
7249ab747fSPaolo Bonzini 
7349ab747fSPaolo Bonzini #if SDHC_CAPAB_MAXBLOCKLENGTH == 512
7449ab747fSPaolo Bonzini #define MAX_BLOCK_LENGTH 0ul
7549ab747fSPaolo Bonzini #elif SDHC_CAPAB_MAXBLOCKLENGTH == 1024
7649ab747fSPaolo Bonzini #define MAX_BLOCK_LENGTH 1ul
7749ab747fSPaolo Bonzini #elif SDHC_CAPAB_MAXBLOCKLENGTH == 2048
7849ab747fSPaolo Bonzini #define MAX_BLOCK_LENGTH 2ul
7949ab747fSPaolo Bonzini #else
8049ab747fSPaolo Bonzini #error Max host controller block size can have value 512, 1024 or 2048 only!
8149ab747fSPaolo Bonzini #endif
8249ab747fSPaolo Bonzini 
8349ab747fSPaolo Bonzini #if (SDHC_CAPAB_BASECLKFREQ > 0 && SDHC_CAPAB_BASECLKFREQ < 10) || \
8449ab747fSPaolo Bonzini     SDHC_CAPAB_BASECLKFREQ > 63
8549ab747fSPaolo Bonzini #error SDclock frequency can have value in range 0, 10-63 only!
8649ab747fSPaolo Bonzini #endif
8749ab747fSPaolo Bonzini 
8849ab747fSPaolo Bonzini #if SDHC_CAPAB_TOCLKFREQ > 63
8949ab747fSPaolo Bonzini #error Timeout clock frequency can have value in range 0-63 only!
9049ab747fSPaolo Bonzini #endif
9149ab747fSPaolo Bonzini 
9249ab747fSPaolo Bonzini #define SDHC_CAPAB_REG_DEFAULT                                 \
9349ab747fSPaolo Bonzini    ((SDHC_CAPAB_64BITBUS << 28) | (SDHC_CAPAB_18V << 26) |     \
9449ab747fSPaolo Bonzini     (SDHC_CAPAB_30V << 25) | (SDHC_CAPAB_33V << 24) |          \
9549ab747fSPaolo Bonzini     (SDHC_CAPAB_SUSPRESUME << 23) | (SDHC_CAPAB_SDMA << 22) |  \
9649ab747fSPaolo Bonzini     (SDHC_CAPAB_HIGHSPEED << 21) | (SDHC_CAPAB_ADMA1 << 20) |  \
9749ab747fSPaolo Bonzini     (SDHC_CAPAB_ADMA2 << 19) | (MAX_BLOCK_LENGTH << 16) |      \
9849ab747fSPaolo Bonzini     (SDHC_CAPAB_BASECLKFREQ << 8) | (SDHC_CAPAB_TOUNIT << 7) | \
9949ab747fSPaolo Bonzini     (SDHC_CAPAB_TOCLKFREQ))
10049ab747fSPaolo Bonzini 
10149ab747fSPaolo Bonzini #define MASKED_WRITE(reg, mask, val)  (reg = (reg & (mask)) | (val))
10249ab747fSPaolo Bonzini 
10349ab747fSPaolo Bonzini static uint8_t sdhci_slotint(SDHCIState *s)
10449ab747fSPaolo Bonzini {
10549ab747fSPaolo Bonzini     return (s->norintsts & s->norintsigen) || (s->errintsts & s->errintsigen) ||
10649ab747fSPaolo Bonzini          ((s->norintsts & SDHC_NIS_INSERT) && (s->wakcon & SDHC_WKUP_ON_INS)) ||
10749ab747fSPaolo Bonzini          ((s->norintsts & SDHC_NIS_REMOVE) && (s->wakcon & SDHC_WKUP_ON_RMV));
10849ab747fSPaolo Bonzini }
10949ab747fSPaolo Bonzini 
11049ab747fSPaolo Bonzini static inline void sdhci_update_irq(SDHCIState *s)
11149ab747fSPaolo Bonzini {
11249ab747fSPaolo Bonzini     qemu_set_irq(s->irq, sdhci_slotint(s));
11349ab747fSPaolo Bonzini }
11449ab747fSPaolo Bonzini 
11549ab747fSPaolo Bonzini static void sdhci_raise_insertion_irq(void *opaque)
11649ab747fSPaolo Bonzini {
11749ab747fSPaolo Bonzini     SDHCIState *s = (SDHCIState *)opaque;
11849ab747fSPaolo Bonzini 
11949ab747fSPaolo Bonzini     if (s->norintsts & SDHC_NIS_REMOVE) {
120bc72ad67SAlex Bligh         timer_mod(s->insert_timer,
121bc72ad67SAlex Bligh                        qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY);
12249ab747fSPaolo Bonzini     } else {
12349ab747fSPaolo Bonzini         s->prnsts = 0x1ff0000;
12449ab747fSPaolo Bonzini         if (s->norintstsen & SDHC_NISEN_INSERT) {
12549ab747fSPaolo Bonzini             s->norintsts |= SDHC_NIS_INSERT;
12649ab747fSPaolo Bonzini         }
12749ab747fSPaolo Bonzini         sdhci_update_irq(s);
12849ab747fSPaolo Bonzini     }
12949ab747fSPaolo Bonzini }
13049ab747fSPaolo Bonzini 
13140bbc194SPeter Maydell static void sdhci_set_inserted(DeviceState *dev, bool level)
13249ab747fSPaolo Bonzini {
13340bbc194SPeter Maydell     SDHCIState *s = (SDHCIState *)dev;
13449ab747fSPaolo Bonzini 
1358be487d8SPhilippe Mathieu-Daudé     trace_sdhci_set_inserted(level ? "insert" : "eject");
13649ab747fSPaolo Bonzini     if ((s->norintsts & SDHC_NIS_REMOVE) && level) {
13749ab747fSPaolo Bonzini         /* Give target some time to notice card ejection */
138bc72ad67SAlex Bligh         timer_mod(s->insert_timer,
139bc72ad67SAlex Bligh                        qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY);
14049ab747fSPaolo Bonzini     } else {
14149ab747fSPaolo Bonzini         if (level) {
14249ab747fSPaolo Bonzini             s->prnsts = 0x1ff0000;
14349ab747fSPaolo Bonzini             if (s->norintstsen & SDHC_NISEN_INSERT) {
14449ab747fSPaolo Bonzini                 s->norintsts |= SDHC_NIS_INSERT;
14549ab747fSPaolo Bonzini             }
14649ab747fSPaolo Bonzini         } else {
14749ab747fSPaolo Bonzini             s->prnsts = 0x1fa0000;
14849ab747fSPaolo Bonzini             s->pwrcon &= ~SDHC_POWER_ON;
14949ab747fSPaolo Bonzini             s->clkcon &= ~SDHC_CLOCK_SDCLK_EN;
15049ab747fSPaolo Bonzini             if (s->norintstsen & SDHC_NISEN_REMOVE) {
15149ab747fSPaolo Bonzini                 s->norintsts |= SDHC_NIS_REMOVE;
15249ab747fSPaolo Bonzini             }
15349ab747fSPaolo Bonzini         }
15449ab747fSPaolo Bonzini         sdhci_update_irq(s);
15549ab747fSPaolo Bonzini     }
15649ab747fSPaolo Bonzini }
15749ab747fSPaolo Bonzini 
15840bbc194SPeter Maydell static void sdhci_set_readonly(DeviceState *dev, bool level)
15949ab747fSPaolo Bonzini {
16040bbc194SPeter Maydell     SDHCIState *s = (SDHCIState *)dev;
16149ab747fSPaolo Bonzini 
16249ab747fSPaolo Bonzini     if (level) {
16349ab747fSPaolo Bonzini         s->prnsts &= ~SDHC_WRITE_PROTECT;
16449ab747fSPaolo Bonzini     } else {
16549ab747fSPaolo Bonzini         /* Write enabled */
16649ab747fSPaolo Bonzini         s->prnsts |= SDHC_WRITE_PROTECT;
16749ab747fSPaolo Bonzini     }
16849ab747fSPaolo Bonzini }
16949ab747fSPaolo Bonzini 
17049ab747fSPaolo Bonzini static void sdhci_reset(SDHCIState *s)
17149ab747fSPaolo Bonzini {
17240bbc194SPeter Maydell     DeviceState *dev = DEVICE(s);
17340bbc194SPeter Maydell 
174bc72ad67SAlex Bligh     timer_del(s->insert_timer);
175bc72ad67SAlex Bligh     timer_del(s->transfer_timer);
17649ab747fSPaolo Bonzini     /* Set all registers to 0. Capabilities registers are not cleared
17749ab747fSPaolo Bonzini      * and assumed to always preserve their value, given to them during
17849ab747fSPaolo Bonzini      * initialization */
17949ab747fSPaolo Bonzini     memset(&s->sdmasysad, 0, (uintptr_t)&s->capareg - (uintptr_t)&s->sdmasysad);
18049ab747fSPaolo Bonzini 
18140bbc194SPeter Maydell     /* Reset other state based on current card insertion/readonly status */
18240bbc194SPeter Maydell     sdhci_set_inserted(dev, sdbus_get_inserted(&s->sdbus));
18340bbc194SPeter Maydell     sdhci_set_readonly(dev, sdbus_get_readonly(&s->sdbus));
18440bbc194SPeter Maydell 
18549ab747fSPaolo Bonzini     s->data_count = 0;
18649ab747fSPaolo Bonzini     s->stopped_state = sdhc_not_stopped;
1870a7ac9f9SAndrew Baumann     s->pending_insert_state = false;
18849ab747fSPaolo Bonzini }
18949ab747fSPaolo Bonzini 
1908b41c305SPeter Maydell static void sdhci_poweron_reset(DeviceState *dev)
1918b41c305SPeter Maydell {
1928b41c305SPeter Maydell     /* QOM (ie power-on) reset. This is identical to reset
1938b41c305SPeter Maydell      * commanded via device register apart from handling of the
1948b41c305SPeter Maydell      * 'pending insert on powerup' quirk.
1958b41c305SPeter Maydell      */
1968b41c305SPeter Maydell     SDHCIState *s = (SDHCIState *)dev;
1978b41c305SPeter Maydell 
1988b41c305SPeter Maydell     sdhci_reset(s);
1998b41c305SPeter Maydell 
2008b41c305SPeter Maydell     if (s->pending_insert_quirk) {
2018b41c305SPeter Maydell         s->pending_insert_state = true;
2028b41c305SPeter Maydell     }
2038b41c305SPeter Maydell }
2048b41c305SPeter Maydell 
205d368ba43SKevin O'Connor static void sdhci_data_transfer(void *opaque);
20649ab747fSPaolo Bonzini 
20749ab747fSPaolo Bonzini static void sdhci_send_command(SDHCIState *s)
20849ab747fSPaolo Bonzini {
20949ab747fSPaolo Bonzini     SDRequest request;
21049ab747fSPaolo Bonzini     uint8_t response[16];
21149ab747fSPaolo Bonzini     int rlen;
21249ab747fSPaolo Bonzini 
21349ab747fSPaolo Bonzini     s->errintsts = 0;
21449ab747fSPaolo Bonzini     s->acmd12errsts = 0;
21549ab747fSPaolo Bonzini     request.cmd = s->cmdreg >> 8;
21649ab747fSPaolo Bonzini     request.arg = s->argument;
2178be487d8SPhilippe Mathieu-Daudé 
2188be487d8SPhilippe Mathieu-Daudé     trace_sdhci_send_command(request.cmd, request.arg);
21940bbc194SPeter Maydell     rlen = sdbus_do_command(&s->sdbus, &request, response);
22049ab747fSPaolo Bonzini 
22149ab747fSPaolo Bonzini     if (s->cmdreg & SDHC_CMD_RESPONSE) {
22249ab747fSPaolo Bonzini         if (rlen == 4) {
22349ab747fSPaolo Bonzini             s->rspreg[0] = (response[0] << 24) | (response[1] << 16) |
22449ab747fSPaolo Bonzini                            (response[2] << 8)  |  response[3];
22549ab747fSPaolo Bonzini             s->rspreg[1] = s->rspreg[2] = s->rspreg[3] = 0;
2268be487d8SPhilippe Mathieu-Daudé             trace_sdhci_response4(s->rspreg[0]);
22749ab747fSPaolo Bonzini         } else if (rlen == 16) {
22849ab747fSPaolo Bonzini             s->rspreg[0] = (response[11] << 24) | (response[12] << 16) |
22949ab747fSPaolo Bonzini                            (response[13] << 8) |  response[14];
23049ab747fSPaolo Bonzini             s->rspreg[1] = (response[7] << 24) | (response[8] << 16) |
23149ab747fSPaolo Bonzini                            (response[9] << 8)  |  response[10];
23249ab747fSPaolo Bonzini             s->rspreg[2] = (response[3] << 24) | (response[4] << 16) |
23349ab747fSPaolo Bonzini                            (response[5] << 8)  |  response[6];
23449ab747fSPaolo Bonzini             s->rspreg[3] = (response[0] << 16) | (response[1] << 8) |
23549ab747fSPaolo Bonzini                             response[2];
2368be487d8SPhilippe Mathieu-Daudé             trace_sdhci_response16(s->rspreg[3], s->rspreg[2],
2378be487d8SPhilippe Mathieu-Daudé                                    s->rspreg[1], s->rspreg[0]);
23849ab747fSPaolo Bonzini         } else {
2398be487d8SPhilippe Mathieu-Daudé             trace_sdhci_error("timeout waiting for command response");
24049ab747fSPaolo Bonzini             if (s->errintstsen & SDHC_EISEN_CMDTIMEOUT) {
24149ab747fSPaolo Bonzini                 s->errintsts |= SDHC_EIS_CMDTIMEOUT;
24249ab747fSPaolo Bonzini                 s->norintsts |= SDHC_NIS_ERR;
24349ab747fSPaolo Bonzini             }
24449ab747fSPaolo Bonzini         }
24549ab747fSPaolo Bonzini 
246fd1e5c81SAndrey Smirnov         if (!(s->quirks & SDHCI_QUIRK_NO_BUSY_IRQ) &&
247fd1e5c81SAndrey Smirnov             (s->norintstsen & SDHC_NISEN_TRSCMP) &&
24849ab747fSPaolo Bonzini             (s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY) {
24949ab747fSPaolo Bonzini             s->norintsts |= SDHC_NIS_TRSCMP;
25049ab747fSPaolo Bonzini         }
25149ab747fSPaolo Bonzini     }
25249ab747fSPaolo Bonzini 
25349ab747fSPaolo Bonzini     if (s->norintstsen & SDHC_NISEN_CMDCMP) {
25449ab747fSPaolo Bonzini         s->norintsts |= SDHC_NIS_CMDCMP;
25549ab747fSPaolo Bonzini     }
25649ab747fSPaolo Bonzini 
25749ab747fSPaolo Bonzini     sdhci_update_irq(s);
25849ab747fSPaolo Bonzini 
25949ab747fSPaolo Bonzini     if (s->blksize && (s->cmdreg & SDHC_CMD_DATA_PRESENT)) {
260656f416cSPeter Crosthwaite         s->data_count = 0;
261d368ba43SKevin O'Connor         sdhci_data_transfer(s);
26249ab747fSPaolo Bonzini     }
26349ab747fSPaolo Bonzini }
26449ab747fSPaolo Bonzini 
26549ab747fSPaolo Bonzini static void sdhci_end_transfer(SDHCIState *s)
26649ab747fSPaolo Bonzini {
26749ab747fSPaolo Bonzini     /* Automatically send CMD12 to stop transfer if AutoCMD12 enabled */
26849ab747fSPaolo Bonzini     if ((s->trnmod & SDHC_TRNS_ACMD12) != 0) {
26949ab747fSPaolo Bonzini         SDRequest request;
27049ab747fSPaolo Bonzini         uint8_t response[16];
27149ab747fSPaolo Bonzini 
27249ab747fSPaolo Bonzini         request.cmd = 0x0C;
27349ab747fSPaolo Bonzini         request.arg = 0;
2748be487d8SPhilippe Mathieu-Daudé         trace_sdhci_end_transfer(request.cmd, request.arg);
27540bbc194SPeter Maydell         sdbus_do_command(&s->sdbus, &request, response);
27649ab747fSPaolo Bonzini         /* Auto CMD12 response goes to the upper Response register */
27749ab747fSPaolo Bonzini         s->rspreg[3] = (response[0] << 24) | (response[1] << 16) |
27849ab747fSPaolo Bonzini                 (response[2] << 8) | response[3];
27949ab747fSPaolo Bonzini     }
28049ab747fSPaolo Bonzini 
28149ab747fSPaolo Bonzini     s->prnsts &= ~(SDHC_DOING_READ | SDHC_DOING_WRITE |
28249ab747fSPaolo Bonzini             SDHC_DAT_LINE_ACTIVE | SDHC_DATA_INHIBIT |
28349ab747fSPaolo Bonzini             SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE);
28449ab747fSPaolo Bonzini 
28549ab747fSPaolo Bonzini     if (s->norintstsen & SDHC_NISEN_TRSCMP) {
28649ab747fSPaolo Bonzini         s->norintsts |= SDHC_NIS_TRSCMP;
28749ab747fSPaolo Bonzini     }
28849ab747fSPaolo Bonzini 
28949ab747fSPaolo Bonzini     sdhci_update_irq(s);
29049ab747fSPaolo Bonzini }
29149ab747fSPaolo Bonzini 
29249ab747fSPaolo Bonzini /*
29349ab747fSPaolo Bonzini  * Programmed i/o data transfer
29449ab747fSPaolo Bonzini  */
29549ab747fSPaolo Bonzini 
29649ab747fSPaolo Bonzini /* Fill host controller's read buffer with BLKSIZE bytes of data from card */
29749ab747fSPaolo Bonzini static void sdhci_read_block_from_card(SDHCIState *s)
29849ab747fSPaolo Bonzini {
29949ab747fSPaolo Bonzini     int index = 0;
30049ab747fSPaolo Bonzini 
30149ab747fSPaolo Bonzini     if ((s->trnmod & SDHC_TRNS_MULTI) &&
30249ab747fSPaolo Bonzini             (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) {
30349ab747fSPaolo Bonzini         return;
30449ab747fSPaolo Bonzini     }
30549ab747fSPaolo Bonzini 
30649ab747fSPaolo Bonzini     for (index = 0; index < (s->blksize & 0x0fff); index++) {
30740bbc194SPeter Maydell         s->fifo_buffer[index] = sdbus_read_data(&s->sdbus);
30849ab747fSPaolo Bonzini     }
30949ab747fSPaolo Bonzini 
31049ab747fSPaolo Bonzini     /* New data now available for READ through Buffer Port Register */
31149ab747fSPaolo Bonzini     s->prnsts |= SDHC_DATA_AVAILABLE;
31249ab747fSPaolo Bonzini     if (s->norintstsen & SDHC_NISEN_RBUFRDY) {
31349ab747fSPaolo Bonzini         s->norintsts |= SDHC_NIS_RBUFRDY;
31449ab747fSPaolo Bonzini     }
31549ab747fSPaolo Bonzini 
31649ab747fSPaolo Bonzini     /* Clear DAT line active status if that was the last block */
31749ab747fSPaolo Bonzini     if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
31849ab747fSPaolo Bonzini             ((s->trnmod & SDHC_TRNS_MULTI) && s->blkcnt == 1)) {
31949ab747fSPaolo Bonzini         s->prnsts &= ~SDHC_DAT_LINE_ACTIVE;
32049ab747fSPaolo Bonzini     }
32149ab747fSPaolo Bonzini 
32249ab747fSPaolo Bonzini     /* If stop at block gap request was set and it's not the last block of
32349ab747fSPaolo Bonzini      * data - generate Block Event interrupt */
32449ab747fSPaolo Bonzini     if (s->stopped_state == sdhc_gap_read && (s->trnmod & SDHC_TRNS_MULTI) &&
32549ab747fSPaolo Bonzini             s->blkcnt != 1)    {
32649ab747fSPaolo Bonzini         s->prnsts &= ~SDHC_DAT_LINE_ACTIVE;
32749ab747fSPaolo Bonzini         if (s->norintstsen & SDHC_EISEN_BLKGAP) {
32849ab747fSPaolo Bonzini             s->norintsts |= SDHC_EIS_BLKGAP;
32949ab747fSPaolo Bonzini         }
33049ab747fSPaolo Bonzini     }
33149ab747fSPaolo Bonzini 
33249ab747fSPaolo Bonzini     sdhci_update_irq(s);
33349ab747fSPaolo Bonzini }
33449ab747fSPaolo Bonzini 
33549ab747fSPaolo Bonzini /* Read @size byte of data from host controller @s BUFFER DATA PORT register */
33649ab747fSPaolo Bonzini static uint32_t sdhci_read_dataport(SDHCIState *s, unsigned size)
33749ab747fSPaolo Bonzini {
33849ab747fSPaolo Bonzini     uint32_t value = 0;
33949ab747fSPaolo Bonzini     int i;
34049ab747fSPaolo Bonzini 
34149ab747fSPaolo Bonzini     /* first check that a valid data exists in host controller input buffer */
34249ab747fSPaolo Bonzini     if ((s->prnsts & SDHC_DATA_AVAILABLE) == 0) {
3438be487d8SPhilippe Mathieu-Daudé         trace_sdhci_error("read from empty buffer");
34449ab747fSPaolo Bonzini         return 0;
34549ab747fSPaolo Bonzini     }
34649ab747fSPaolo Bonzini 
34749ab747fSPaolo Bonzini     for (i = 0; i < size; i++) {
34849ab747fSPaolo Bonzini         value |= s->fifo_buffer[s->data_count] << i * 8;
34949ab747fSPaolo Bonzini         s->data_count++;
35049ab747fSPaolo Bonzini         /* check if we've read all valid data (blksize bytes) from buffer */
35149ab747fSPaolo Bonzini         if ((s->data_count) >= (s->blksize & 0x0fff)) {
3528be487d8SPhilippe Mathieu-Daudé             trace_sdhci_read_dataport(s->data_count);
35349ab747fSPaolo Bonzini             s->prnsts &= ~SDHC_DATA_AVAILABLE; /* no more data in a buffer */
35449ab747fSPaolo Bonzini             s->data_count = 0;  /* next buff read must start at position [0] */
35549ab747fSPaolo Bonzini 
35649ab747fSPaolo Bonzini             if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
35749ab747fSPaolo Bonzini                 s->blkcnt--;
35849ab747fSPaolo Bonzini             }
35949ab747fSPaolo Bonzini 
36049ab747fSPaolo Bonzini             /* if that was the last block of data */
36149ab747fSPaolo Bonzini             if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
36249ab747fSPaolo Bonzini                 ((s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) ||
36349ab747fSPaolo Bonzini                  /* stop at gap request */
36449ab747fSPaolo Bonzini                 (s->stopped_state == sdhc_gap_read &&
36549ab747fSPaolo Bonzini                  !(s->prnsts & SDHC_DAT_LINE_ACTIVE))) {
366d368ba43SKevin O'Connor                 sdhci_end_transfer(s);
36749ab747fSPaolo Bonzini             } else { /* if there are more data, read next block from card */
368d368ba43SKevin O'Connor                 sdhci_read_block_from_card(s);
36949ab747fSPaolo Bonzini             }
37049ab747fSPaolo Bonzini             break;
37149ab747fSPaolo Bonzini         }
37249ab747fSPaolo Bonzini     }
37349ab747fSPaolo Bonzini 
37449ab747fSPaolo Bonzini     return value;
37549ab747fSPaolo Bonzini }
37649ab747fSPaolo Bonzini 
37749ab747fSPaolo Bonzini /* Write data from host controller FIFO to card */
37849ab747fSPaolo Bonzini static void sdhci_write_block_to_card(SDHCIState *s)
37949ab747fSPaolo Bonzini {
38049ab747fSPaolo Bonzini     int index = 0;
38149ab747fSPaolo Bonzini 
38249ab747fSPaolo Bonzini     if (s->prnsts & SDHC_SPACE_AVAILABLE) {
38349ab747fSPaolo Bonzini         if (s->norintstsen & SDHC_NISEN_WBUFRDY) {
38449ab747fSPaolo Bonzini             s->norintsts |= SDHC_NIS_WBUFRDY;
38549ab747fSPaolo Bonzini         }
38649ab747fSPaolo Bonzini         sdhci_update_irq(s);
38749ab747fSPaolo Bonzini         return;
38849ab747fSPaolo Bonzini     }
38949ab747fSPaolo Bonzini 
39049ab747fSPaolo Bonzini     if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
39149ab747fSPaolo Bonzini         if (s->blkcnt == 0) {
39249ab747fSPaolo Bonzini             return;
39349ab747fSPaolo Bonzini         } else {
39449ab747fSPaolo Bonzini             s->blkcnt--;
39549ab747fSPaolo Bonzini         }
39649ab747fSPaolo Bonzini     }
39749ab747fSPaolo Bonzini 
39849ab747fSPaolo Bonzini     for (index = 0; index < (s->blksize & 0x0fff); index++) {
39940bbc194SPeter Maydell         sdbus_write_data(&s->sdbus, s->fifo_buffer[index]);
40049ab747fSPaolo Bonzini     }
40149ab747fSPaolo Bonzini 
40249ab747fSPaolo Bonzini     /* Next data can be written through BUFFER DATORT register */
40349ab747fSPaolo Bonzini     s->prnsts |= SDHC_SPACE_AVAILABLE;
40449ab747fSPaolo Bonzini 
40549ab747fSPaolo Bonzini     /* Finish transfer if that was the last block of data */
40649ab747fSPaolo Bonzini     if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
40749ab747fSPaolo Bonzini             ((s->trnmod & SDHC_TRNS_MULTI) &&
40849ab747fSPaolo Bonzini             (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0))) {
409d368ba43SKevin O'Connor         sdhci_end_transfer(s);
410dcdb4cd8SPeter Crosthwaite     } else if (s->norintstsen & SDHC_NISEN_WBUFRDY) {
411dcdb4cd8SPeter Crosthwaite         s->norintsts |= SDHC_NIS_WBUFRDY;
41249ab747fSPaolo Bonzini     }
41349ab747fSPaolo Bonzini 
41449ab747fSPaolo Bonzini     /* Generate Block Gap Event if requested and if not the last block */
41549ab747fSPaolo Bonzini     if (s->stopped_state == sdhc_gap_write && (s->trnmod & SDHC_TRNS_MULTI) &&
41649ab747fSPaolo Bonzini             s->blkcnt > 0) {
41749ab747fSPaolo Bonzini         s->prnsts &= ~SDHC_DOING_WRITE;
41849ab747fSPaolo Bonzini         if (s->norintstsen & SDHC_EISEN_BLKGAP) {
41949ab747fSPaolo Bonzini             s->norintsts |= SDHC_EIS_BLKGAP;
42049ab747fSPaolo Bonzini         }
421d368ba43SKevin O'Connor         sdhci_end_transfer(s);
42249ab747fSPaolo Bonzini     }
42349ab747fSPaolo Bonzini 
42449ab747fSPaolo Bonzini     sdhci_update_irq(s);
42549ab747fSPaolo Bonzini }
42649ab747fSPaolo Bonzini 
42749ab747fSPaolo Bonzini /* Write @size bytes of @value data to host controller @s Buffer Data Port
42849ab747fSPaolo Bonzini  * register */
42949ab747fSPaolo Bonzini static void sdhci_write_dataport(SDHCIState *s, uint32_t value, unsigned size)
43049ab747fSPaolo Bonzini {
43149ab747fSPaolo Bonzini     unsigned i;
43249ab747fSPaolo Bonzini 
43349ab747fSPaolo Bonzini     /* Check that there is free space left in a buffer */
43449ab747fSPaolo Bonzini     if (!(s->prnsts & SDHC_SPACE_AVAILABLE)) {
4358be487d8SPhilippe Mathieu-Daudé         trace_sdhci_error("Can't write to data buffer: buffer full");
43649ab747fSPaolo Bonzini         return;
43749ab747fSPaolo Bonzini     }
43849ab747fSPaolo Bonzini 
43949ab747fSPaolo Bonzini     for (i = 0; i < size; i++) {
44049ab747fSPaolo Bonzini         s->fifo_buffer[s->data_count] = value & 0xFF;
44149ab747fSPaolo Bonzini         s->data_count++;
44249ab747fSPaolo Bonzini         value >>= 8;
44349ab747fSPaolo Bonzini         if (s->data_count >= (s->blksize & 0x0fff)) {
4448be487d8SPhilippe Mathieu-Daudé             trace_sdhci_write_dataport(s->data_count);
44549ab747fSPaolo Bonzini             s->data_count = 0;
44649ab747fSPaolo Bonzini             s->prnsts &= ~SDHC_SPACE_AVAILABLE;
44749ab747fSPaolo Bonzini             if (s->prnsts & SDHC_DOING_WRITE) {
448d368ba43SKevin O'Connor                 sdhci_write_block_to_card(s);
44949ab747fSPaolo Bonzini             }
45049ab747fSPaolo Bonzini         }
45149ab747fSPaolo Bonzini     }
45249ab747fSPaolo Bonzini }
45349ab747fSPaolo Bonzini 
45449ab747fSPaolo Bonzini /*
45549ab747fSPaolo Bonzini  * Single DMA data transfer
45649ab747fSPaolo Bonzini  */
45749ab747fSPaolo Bonzini 
45849ab747fSPaolo Bonzini /* Multi block SDMA transfer */
45949ab747fSPaolo Bonzini static void sdhci_sdma_transfer_multi_blocks(SDHCIState *s)
46049ab747fSPaolo Bonzini {
46149ab747fSPaolo Bonzini     bool page_aligned = false;
46249ab747fSPaolo Bonzini     unsigned int n, begin;
46349ab747fSPaolo Bonzini     const uint16_t block_size = s->blksize & 0x0fff;
46449ab747fSPaolo Bonzini     uint32_t boundary_chk = 1 << (((s->blksize & 0xf000) >> 12) + 12);
46549ab747fSPaolo Bonzini     uint32_t boundary_count = boundary_chk - (s->sdmasysad % boundary_chk);
46649ab747fSPaolo Bonzini 
4676e86d903SPrasad J Pandit     if (!(s->trnmod & SDHC_TRNS_BLK_CNT_EN) || !s->blkcnt) {
4686e86d903SPrasad J Pandit         qemu_log_mask(LOG_UNIMP, "infinite transfer is not supported\n");
4696e86d903SPrasad J Pandit         return;
4706e86d903SPrasad J Pandit     }
4716e86d903SPrasad J Pandit 
47249ab747fSPaolo Bonzini     /* XXX: Some sd/mmc drivers (for example, u-boot-slp) do not account for
47349ab747fSPaolo Bonzini      * possible stop at page boundary if initial address is not page aligned,
47449ab747fSPaolo Bonzini      * allow them to work properly */
47549ab747fSPaolo Bonzini     if ((s->sdmasysad % boundary_chk) == 0) {
47649ab747fSPaolo Bonzini         page_aligned = true;
47749ab747fSPaolo Bonzini     }
47849ab747fSPaolo Bonzini 
47949ab747fSPaolo Bonzini     if (s->trnmod & SDHC_TRNS_READ) {
48049ab747fSPaolo Bonzini         s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT |
48149ab747fSPaolo Bonzini                 SDHC_DAT_LINE_ACTIVE;
48249ab747fSPaolo Bonzini         while (s->blkcnt) {
48349ab747fSPaolo Bonzini             if (s->data_count == 0) {
48449ab747fSPaolo Bonzini                 for (n = 0; n < block_size; n++) {
48540bbc194SPeter Maydell                     s->fifo_buffer[n] = sdbus_read_data(&s->sdbus);
48649ab747fSPaolo Bonzini                 }
48749ab747fSPaolo Bonzini             }
48849ab747fSPaolo Bonzini             begin = s->data_count;
48949ab747fSPaolo Bonzini             if (((boundary_count + begin) < block_size) && page_aligned) {
49049ab747fSPaolo Bonzini                 s->data_count = boundary_count + begin;
49149ab747fSPaolo Bonzini                 boundary_count = 0;
49249ab747fSPaolo Bonzini              } else {
49349ab747fSPaolo Bonzini                 s->data_count = block_size;
49449ab747fSPaolo Bonzini                 boundary_count -= block_size - begin;
49549ab747fSPaolo Bonzini                 if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
49649ab747fSPaolo Bonzini                     s->blkcnt--;
49749ab747fSPaolo Bonzini                 }
49849ab747fSPaolo Bonzini             }
499dd55c485SPhilippe Mathieu-Daudé             dma_memory_write(s->dma_as, s->sdmasysad,
50049ab747fSPaolo Bonzini                              &s->fifo_buffer[begin], s->data_count - begin);
50149ab747fSPaolo Bonzini             s->sdmasysad += s->data_count - begin;
50249ab747fSPaolo Bonzini             if (s->data_count == block_size) {
50349ab747fSPaolo Bonzini                 s->data_count = 0;
50449ab747fSPaolo Bonzini             }
50549ab747fSPaolo Bonzini             if (page_aligned && boundary_count == 0) {
50649ab747fSPaolo Bonzini                 break;
50749ab747fSPaolo Bonzini             }
50849ab747fSPaolo Bonzini         }
50949ab747fSPaolo Bonzini     } else {
51049ab747fSPaolo Bonzini         s->prnsts |= SDHC_DOING_WRITE | SDHC_DATA_INHIBIT |
51149ab747fSPaolo Bonzini                 SDHC_DAT_LINE_ACTIVE;
51249ab747fSPaolo Bonzini         while (s->blkcnt) {
51349ab747fSPaolo Bonzini             begin = s->data_count;
51449ab747fSPaolo Bonzini             if (((boundary_count + begin) < block_size) && page_aligned) {
51549ab747fSPaolo Bonzini                 s->data_count = boundary_count + begin;
51649ab747fSPaolo Bonzini                 boundary_count = 0;
51749ab747fSPaolo Bonzini              } else {
51849ab747fSPaolo Bonzini                 s->data_count = block_size;
51949ab747fSPaolo Bonzini                 boundary_count -= block_size - begin;
52049ab747fSPaolo Bonzini             }
521dd55c485SPhilippe Mathieu-Daudé             dma_memory_read(s->dma_as, s->sdmasysad,
52242922105SPrasad J Pandit                             &s->fifo_buffer[begin], s->data_count - begin);
52349ab747fSPaolo Bonzini             s->sdmasysad += s->data_count - begin;
52449ab747fSPaolo Bonzini             if (s->data_count == block_size) {
52549ab747fSPaolo Bonzini                 for (n = 0; n < block_size; n++) {
52640bbc194SPeter Maydell                     sdbus_write_data(&s->sdbus, s->fifo_buffer[n]);
52749ab747fSPaolo Bonzini                 }
52849ab747fSPaolo Bonzini                 s->data_count = 0;
52949ab747fSPaolo Bonzini                 if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
53049ab747fSPaolo Bonzini                     s->blkcnt--;
53149ab747fSPaolo Bonzini                 }
53249ab747fSPaolo Bonzini             }
53349ab747fSPaolo Bonzini             if (page_aligned && boundary_count == 0) {
53449ab747fSPaolo Bonzini                 break;
53549ab747fSPaolo Bonzini             }
53649ab747fSPaolo Bonzini         }
53749ab747fSPaolo Bonzini     }
53849ab747fSPaolo Bonzini 
53949ab747fSPaolo Bonzini     if (s->blkcnt == 0) {
540d368ba43SKevin O'Connor         sdhci_end_transfer(s);
54149ab747fSPaolo Bonzini     } else {
54249ab747fSPaolo Bonzini         if (s->norintstsen & SDHC_NISEN_DMA) {
54349ab747fSPaolo Bonzini             s->norintsts |= SDHC_NIS_DMA;
54449ab747fSPaolo Bonzini         }
54549ab747fSPaolo Bonzini         sdhci_update_irq(s);
54649ab747fSPaolo Bonzini     }
54749ab747fSPaolo Bonzini }
54849ab747fSPaolo Bonzini 
54949ab747fSPaolo Bonzini /* single block SDMA transfer */
55049ab747fSPaolo Bonzini static void sdhci_sdma_transfer_single_block(SDHCIState *s)
55149ab747fSPaolo Bonzini {
55249ab747fSPaolo Bonzini     int n;
55349ab747fSPaolo Bonzini     uint32_t datacnt = s->blksize & 0x0fff;
55449ab747fSPaolo Bonzini 
55549ab747fSPaolo Bonzini     if (s->trnmod & SDHC_TRNS_READ) {
55649ab747fSPaolo Bonzini         for (n = 0; n < datacnt; n++) {
55740bbc194SPeter Maydell             s->fifo_buffer[n] = sdbus_read_data(&s->sdbus);
55849ab747fSPaolo Bonzini         }
559dd55c485SPhilippe Mathieu-Daudé         dma_memory_write(s->dma_as, s->sdmasysad, s->fifo_buffer, datacnt);
56049ab747fSPaolo Bonzini     } else {
561dd55c485SPhilippe Mathieu-Daudé         dma_memory_read(s->dma_as, s->sdmasysad, s->fifo_buffer, datacnt);
56249ab747fSPaolo Bonzini         for (n = 0; n < datacnt; n++) {
56340bbc194SPeter Maydell             sdbus_write_data(&s->sdbus, s->fifo_buffer[n]);
56449ab747fSPaolo Bonzini         }
56549ab747fSPaolo Bonzini     }
56649ab747fSPaolo Bonzini     s->blkcnt--;
56749ab747fSPaolo Bonzini 
568d368ba43SKevin O'Connor     sdhci_end_transfer(s);
56949ab747fSPaolo Bonzini }
57049ab747fSPaolo Bonzini 
57149ab747fSPaolo Bonzini typedef struct ADMADescr {
57249ab747fSPaolo Bonzini     hwaddr addr;
57349ab747fSPaolo Bonzini     uint16_t length;
57449ab747fSPaolo Bonzini     uint8_t attr;
57549ab747fSPaolo Bonzini     uint8_t incr;
57649ab747fSPaolo Bonzini } ADMADescr;
57749ab747fSPaolo Bonzini 
57849ab747fSPaolo Bonzini static void get_adma_description(SDHCIState *s, ADMADescr *dscr)
57949ab747fSPaolo Bonzini {
58049ab747fSPaolo Bonzini     uint32_t adma1 = 0;
58149ab747fSPaolo Bonzini     uint64_t adma2 = 0;
58249ab747fSPaolo Bonzini     hwaddr entry_addr = (hwaddr)s->admasysaddr;
58349ab747fSPaolo Bonzini     switch (SDHC_DMA_TYPE(s->hostctl)) {
58449ab747fSPaolo Bonzini     case SDHC_CTRL_ADMA2_32:
585dd55c485SPhilippe Mathieu-Daudé         dma_memory_read(s->dma_as, entry_addr, (uint8_t *)&adma2,
58649ab747fSPaolo Bonzini                         sizeof(adma2));
58749ab747fSPaolo Bonzini         adma2 = le64_to_cpu(adma2);
58849ab747fSPaolo Bonzini         /* The spec does not specify endianness of descriptor table.
58949ab747fSPaolo Bonzini          * We currently assume that it is LE.
59049ab747fSPaolo Bonzini          */
59149ab747fSPaolo Bonzini         dscr->addr = (hwaddr)extract64(adma2, 32, 32) & ~0x3ull;
59249ab747fSPaolo Bonzini         dscr->length = (uint16_t)extract64(adma2, 16, 16);
59349ab747fSPaolo Bonzini         dscr->attr = (uint8_t)extract64(adma2, 0, 7);
59449ab747fSPaolo Bonzini         dscr->incr = 8;
59549ab747fSPaolo Bonzini         break;
59649ab747fSPaolo Bonzini     case SDHC_CTRL_ADMA1_32:
597dd55c485SPhilippe Mathieu-Daudé         dma_memory_read(s->dma_as, entry_addr, (uint8_t *)&adma1,
59849ab747fSPaolo Bonzini                         sizeof(adma1));
59949ab747fSPaolo Bonzini         adma1 = le32_to_cpu(adma1);
60049ab747fSPaolo Bonzini         dscr->addr = (hwaddr)(adma1 & 0xFFFFF000);
60149ab747fSPaolo Bonzini         dscr->attr = (uint8_t)extract32(adma1, 0, 7);
60249ab747fSPaolo Bonzini         dscr->incr = 4;
60349ab747fSPaolo Bonzini         if ((dscr->attr & SDHC_ADMA_ATTR_ACT_MASK) == SDHC_ADMA_ATTR_SET_LEN) {
60449ab747fSPaolo Bonzini             dscr->length = (uint16_t)extract32(adma1, 12, 16);
60549ab747fSPaolo Bonzini         } else {
60649ab747fSPaolo Bonzini             dscr->length = 4096;
60749ab747fSPaolo Bonzini         }
60849ab747fSPaolo Bonzini         break;
60949ab747fSPaolo Bonzini     case SDHC_CTRL_ADMA2_64:
610dd55c485SPhilippe Mathieu-Daudé         dma_memory_read(s->dma_as, entry_addr,
61149ab747fSPaolo Bonzini                         (uint8_t *)(&dscr->attr), 1);
612dd55c485SPhilippe Mathieu-Daudé         dma_memory_read(s->dma_as, entry_addr + 2,
61349ab747fSPaolo Bonzini                         (uint8_t *)(&dscr->length), 2);
61449ab747fSPaolo Bonzini         dscr->length = le16_to_cpu(dscr->length);
615dd55c485SPhilippe Mathieu-Daudé         dma_memory_read(s->dma_as, entry_addr + 4,
61649ab747fSPaolo Bonzini                         (uint8_t *)(&dscr->addr), 8);
61749ab747fSPaolo Bonzini         dscr->attr = le64_to_cpu(dscr->attr);
61849ab747fSPaolo Bonzini         dscr->attr &= 0xfffffff8;
61949ab747fSPaolo Bonzini         dscr->incr = 12;
62049ab747fSPaolo Bonzini         break;
62149ab747fSPaolo Bonzini     }
62249ab747fSPaolo Bonzini }
62349ab747fSPaolo Bonzini 
62449ab747fSPaolo Bonzini /* Advanced DMA data transfer */
62549ab747fSPaolo Bonzini 
62649ab747fSPaolo Bonzini static void sdhci_do_adma(SDHCIState *s)
62749ab747fSPaolo Bonzini {
62849ab747fSPaolo Bonzini     unsigned int n, begin, length;
62949ab747fSPaolo Bonzini     const uint16_t block_size = s->blksize & 0x0fff;
6308be487d8SPhilippe Mathieu-Daudé     ADMADescr dscr = {};
63149ab747fSPaolo Bonzini     int i;
63249ab747fSPaolo Bonzini 
63349ab747fSPaolo Bonzini     for (i = 0; i < SDHC_ADMA_DESCS_PER_DELAY; ++i) {
63449ab747fSPaolo Bonzini         s->admaerr &= ~SDHC_ADMAERR_LENGTH_MISMATCH;
63549ab747fSPaolo Bonzini 
63649ab747fSPaolo Bonzini         get_adma_description(s, &dscr);
6378be487d8SPhilippe Mathieu-Daudé         trace_sdhci_adma_loop(dscr.addr, dscr.length, dscr.attr);
63849ab747fSPaolo Bonzini 
63949ab747fSPaolo Bonzini         if ((dscr.attr & SDHC_ADMA_ATTR_VALID) == 0) {
64049ab747fSPaolo Bonzini             /* Indicate that error occurred in ST_FDS state */
64149ab747fSPaolo Bonzini             s->admaerr &= ~SDHC_ADMAERR_STATE_MASK;
64249ab747fSPaolo Bonzini             s->admaerr |= SDHC_ADMAERR_STATE_ST_FDS;
64349ab747fSPaolo Bonzini 
64449ab747fSPaolo Bonzini             /* Generate ADMA error interrupt */
64549ab747fSPaolo Bonzini             if (s->errintstsen & SDHC_EISEN_ADMAERR) {
64649ab747fSPaolo Bonzini                 s->errintsts |= SDHC_EIS_ADMAERR;
64749ab747fSPaolo Bonzini                 s->norintsts |= SDHC_NIS_ERR;
64849ab747fSPaolo Bonzini             }
64949ab747fSPaolo Bonzini 
65049ab747fSPaolo Bonzini             sdhci_update_irq(s);
65149ab747fSPaolo Bonzini             return;
65249ab747fSPaolo Bonzini         }
65349ab747fSPaolo Bonzini 
65449ab747fSPaolo Bonzini         length = dscr.length ? dscr.length : 65536;
65549ab747fSPaolo Bonzini 
65649ab747fSPaolo Bonzini         switch (dscr.attr & SDHC_ADMA_ATTR_ACT_MASK) {
65749ab747fSPaolo Bonzini         case SDHC_ADMA_ATTR_ACT_TRAN:  /* data transfer */
65849ab747fSPaolo Bonzini 
65949ab747fSPaolo Bonzini             if (s->trnmod & SDHC_TRNS_READ) {
66049ab747fSPaolo Bonzini                 while (length) {
66149ab747fSPaolo Bonzini                     if (s->data_count == 0) {
66249ab747fSPaolo Bonzini                         for (n = 0; n < block_size; n++) {
66340bbc194SPeter Maydell                             s->fifo_buffer[n] = sdbus_read_data(&s->sdbus);
66449ab747fSPaolo Bonzini                         }
66549ab747fSPaolo Bonzini                     }
66649ab747fSPaolo Bonzini                     begin = s->data_count;
66749ab747fSPaolo Bonzini                     if ((length + begin) < block_size) {
66849ab747fSPaolo Bonzini                         s->data_count = length + begin;
66949ab747fSPaolo Bonzini                         length = 0;
67049ab747fSPaolo Bonzini                      } else {
67149ab747fSPaolo Bonzini                         s->data_count = block_size;
67249ab747fSPaolo Bonzini                         length -= block_size - begin;
67349ab747fSPaolo Bonzini                     }
674dd55c485SPhilippe Mathieu-Daudé                     dma_memory_write(s->dma_as, dscr.addr,
67549ab747fSPaolo Bonzini                                      &s->fifo_buffer[begin],
67649ab747fSPaolo Bonzini                                      s->data_count - begin);
67749ab747fSPaolo Bonzini                     dscr.addr += s->data_count - begin;
67849ab747fSPaolo Bonzini                     if (s->data_count == block_size) {
67949ab747fSPaolo Bonzini                         s->data_count = 0;
68049ab747fSPaolo Bonzini                         if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
68149ab747fSPaolo Bonzini                             s->blkcnt--;
68249ab747fSPaolo Bonzini                             if (s->blkcnt == 0) {
68349ab747fSPaolo Bonzini                                 break;
68449ab747fSPaolo Bonzini                             }
68549ab747fSPaolo Bonzini                         }
68649ab747fSPaolo Bonzini                     }
68749ab747fSPaolo Bonzini                 }
68849ab747fSPaolo Bonzini             } else {
68949ab747fSPaolo Bonzini                 while (length) {
69049ab747fSPaolo Bonzini                     begin = s->data_count;
69149ab747fSPaolo Bonzini                     if ((length + begin) < block_size) {
69249ab747fSPaolo Bonzini                         s->data_count = length + begin;
69349ab747fSPaolo Bonzini                         length = 0;
69449ab747fSPaolo Bonzini                      } else {
69549ab747fSPaolo Bonzini                         s->data_count = block_size;
69649ab747fSPaolo Bonzini                         length -= block_size - begin;
69749ab747fSPaolo Bonzini                     }
698dd55c485SPhilippe Mathieu-Daudé                     dma_memory_read(s->dma_as, dscr.addr,
6999db11cefSPeter Crosthwaite                                     &s->fifo_buffer[begin],
7009db11cefSPeter Crosthwaite                                     s->data_count - begin);
70149ab747fSPaolo Bonzini                     dscr.addr += s->data_count - begin;
70249ab747fSPaolo Bonzini                     if (s->data_count == block_size) {
70349ab747fSPaolo Bonzini                         for (n = 0; n < block_size; n++) {
70440bbc194SPeter Maydell                             sdbus_write_data(&s->sdbus, s->fifo_buffer[n]);
70549ab747fSPaolo Bonzini                         }
70649ab747fSPaolo Bonzini                         s->data_count = 0;
70749ab747fSPaolo Bonzini                         if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
70849ab747fSPaolo Bonzini                             s->blkcnt--;
70949ab747fSPaolo Bonzini                             if (s->blkcnt == 0) {
71049ab747fSPaolo Bonzini                                 break;
71149ab747fSPaolo Bonzini                             }
71249ab747fSPaolo Bonzini                         }
71349ab747fSPaolo Bonzini                     }
71449ab747fSPaolo Bonzini                 }
71549ab747fSPaolo Bonzini             }
71649ab747fSPaolo Bonzini             s->admasysaddr += dscr.incr;
71749ab747fSPaolo Bonzini             break;
71849ab747fSPaolo Bonzini         case SDHC_ADMA_ATTR_ACT_LINK:   /* link to next descriptor table */
71949ab747fSPaolo Bonzini             s->admasysaddr = dscr.addr;
7208be487d8SPhilippe Mathieu-Daudé             trace_sdhci_adma("link", s->admasysaddr);
72149ab747fSPaolo Bonzini             break;
72249ab747fSPaolo Bonzini         default:
72349ab747fSPaolo Bonzini             s->admasysaddr += dscr.incr;
72449ab747fSPaolo Bonzini             break;
72549ab747fSPaolo Bonzini         }
72649ab747fSPaolo Bonzini 
7271d32c26fSPeter Crosthwaite         if (dscr.attr & SDHC_ADMA_ATTR_INT) {
7288be487d8SPhilippe Mathieu-Daudé             trace_sdhci_adma("interrupt", s->admasysaddr);
7291d32c26fSPeter Crosthwaite             if (s->norintstsen & SDHC_NISEN_DMA) {
7301d32c26fSPeter Crosthwaite                 s->norintsts |= SDHC_NIS_DMA;
7311d32c26fSPeter Crosthwaite             }
7321d32c26fSPeter Crosthwaite 
7331d32c26fSPeter Crosthwaite             sdhci_update_irq(s);
7341d32c26fSPeter Crosthwaite         }
7351d32c26fSPeter Crosthwaite 
73649ab747fSPaolo Bonzini         /* ADMA transfer terminates if blkcnt == 0 or by END attribute */
73749ab747fSPaolo Bonzini         if (((s->trnmod & SDHC_TRNS_BLK_CNT_EN) &&
73849ab747fSPaolo Bonzini                     (s->blkcnt == 0)) || (dscr.attr & SDHC_ADMA_ATTR_END)) {
7398be487d8SPhilippe Mathieu-Daudé             trace_sdhci_adma_transfer_completed();
74049ab747fSPaolo Bonzini             if (length || ((dscr.attr & SDHC_ADMA_ATTR_END) &&
74149ab747fSPaolo Bonzini                 (s->trnmod & SDHC_TRNS_BLK_CNT_EN) &&
74249ab747fSPaolo Bonzini                 s->blkcnt != 0)) {
7438be487d8SPhilippe Mathieu-Daudé                 trace_sdhci_error("SD/MMC host ADMA length mismatch");
74449ab747fSPaolo Bonzini                 s->admaerr |= SDHC_ADMAERR_LENGTH_MISMATCH |
74549ab747fSPaolo Bonzini                         SDHC_ADMAERR_STATE_ST_TFR;
74649ab747fSPaolo Bonzini                 if (s->errintstsen & SDHC_EISEN_ADMAERR) {
7478be487d8SPhilippe Mathieu-Daudé                     trace_sdhci_error("Set ADMA error flag");
74849ab747fSPaolo Bonzini                     s->errintsts |= SDHC_EIS_ADMAERR;
74949ab747fSPaolo Bonzini                     s->norintsts |= SDHC_NIS_ERR;
75049ab747fSPaolo Bonzini                 }
75149ab747fSPaolo Bonzini 
75249ab747fSPaolo Bonzini                 sdhci_update_irq(s);
75349ab747fSPaolo Bonzini             }
754d368ba43SKevin O'Connor             sdhci_end_transfer(s);
75549ab747fSPaolo Bonzini             return;
75649ab747fSPaolo Bonzini         }
75749ab747fSPaolo Bonzini 
75849ab747fSPaolo Bonzini     }
75949ab747fSPaolo Bonzini 
76049ab747fSPaolo Bonzini     /* we have unfinished business - reschedule to continue ADMA */
761bc72ad67SAlex Bligh     timer_mod(s->transfer_timer,
762bc72ad67SAlex Bligh                    qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_TRANSFER_DELAY);
76349ab747fSPaolo Bonzini }
76449ab747fSPaolo Bonzini 
76549ab747fSPaolo Bonzini /* Perform data transfer according to controller configuration */
76649ab747fSPaolo Bonzini 
767d368ba43SKevin O'Connor static void sdhci_data_transfer(void *opaque)
76849ab747fSPaolo Bonzini {
769d368ba43SKevin O'Connor     SDHCIState *s = (SDHCIState *)opaque;
77049ab747fSPaolo Bonzini 
77149ab747fSPaolo Bonzini     if (s->trnmod & SDHC_TRNS_DMA) {
77249ab747fSPaolo Bonzini         switch (SDHC_DMA_TYPE(s->hostctl)) {
77349ab747fSPaolo Bonzini         case SDHC_CTRL_SDMA:
77449ab747fSPaolo Bonzini             if ((s->blkcnt == 1) || !(s->trnmod & SDHC_TRNS_MULTI)) {
775d368ba43SKevin O'Connor                 sdhci_sdma_transfer_single_block(s);
77649ab747fSPaolo Bonzini             } else {
777d368ba43SKevin O'Connor                 sdhci_sdma_transfer_multi_blocks(s);
77849ab747fSPaolo Bonzini             }
77949ab747fSPaolo Bonzini 
78049ab747fSPaolo Bonzini             break;
78149ab747fSPaolo Bonzini         case SDHC_CTRL_ADMA1_32:
78249ab747fSPaolo Bonzini             if (!(s->capareg & SDHC_CAN_DO_ADMA1)) {
7838be487d8SPhilippe Mathieu-Daudé                 trace_sdhci_error("ADMA1 not supported");
78449ab747fSPaolo Bonzini                 break;
78549ab747fSPaolo Bonzini             }
78649ab747fSPaolo Bonzini 
787d368ba43SKevin O'Connor             sdhci_do_adma(s);
78849ab747fSPaolo Bonzini             break;
78949ab747fSPaolo Bonzini         case SDHC_CTRL_ADMA2_32:
79049ab747fSPaolo Bonzini             if (!(s->capareg & SDHC_CAN_DO_ADMA2)) {
7918be487d8SPhilippe Mathieu-Daudé                 trace_sdhci_error("ADMA2 not supported");
79249ab747fSPaolo Bonzini                 break;
79349ab747fSPaolo Bonzini             }
79449ab747fSPaolo Bonzini 
795d368ba43SKevin O'Connor             sdhci_do_adma(s);
79649ab747fSPaolo Bonzini             break;
79749ab747fSPaolo Bonzini         case SDHC_CTRL_ADMA2_64:
79849ab747fSPaolo Bonzini             if (!(s->capareg & SDHC_CAN_DO_ADMA2) ||
79949ab747fSPaolo Bonzini                     !(s->capareg & SDHC_64_BIT_BUS_SUPPORT)) {
8008be487d8SPhilippe Mathieu-Daudé                 trace_sdhci_error("64 bit ADMA not supported");
80149ab747fSPaolo Bonzini                 break;
80249ab747fSPaolo Bonzini             }
80349ab747fSPaolo Bonzini 
804d368ba43SKevin O'Connor             sdhci_do_adma(s);
80549ab747fSPaolo Bonzini             break;
80649ab747fSPaolo Bonzini         default:
8078be487d8SPhilippe Mathieu-Daudé             trace_sdhci_error("Unsupported DMA type");
80849ab747fSPaolo Bonzini             break;
80949ab747fSPaolo Bonzini         }
81049ab747fSPaolo Bonzini     } else {
81140bbc194SPeter Maydell         if ((s->trnmod & SDHC_TRNS_READ) && sdbus_data_ready(&s->sdbus)) {
81249ab747fSPaolo Bonzini             s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT |
81349ab747fSPaolo Bonzini                     SDHC_DAT_LINE_ACTIVE;
814d368ba43SKevin O'Connor             sdhci_read_block_from_card(s);
81549ab747fSPaolo Bonzini         } else {
81649ab747fSPaolo Bonzini             s->prnsts |= SDHC_DOING_WRITE | SDHC_DAT_LINE_ACTIVE |
81749ab747fSPaolo Bonzini                     SDHC_SPACE_AVAILABLE | SDHC_DATA_INHIBIT;
818d368ba43SKevin O'Connor             sdhci_write_block_to_card(s);
81949ab747fSPaolo Bonzini         }
82049ab747fSPaolo Bonzini     }
82149ab747fSPaolo Bonzini }
82249ab747fSPaolo Bonzini 
82349ab747fSPaolo Bonzini static bool sdhci_can_issue_command(SDHCIState *s)
82449ab747fSPaolo Bonzini {
8256890a695SPeter Crosthwaite     if (!SDHC_CLOCK_IS_ON(s->clkcon) ||
82649ab747fSPaolo Bonzini         (((s->prnsts & SDHC_DATA_INHIBIT) || s->stopped_state) &&
82749ab747fSPaolo Bonzini         ((s->cmdreg & SDHC_CMD_DATA_PRESENT) ||
82849ab747fSPaolo Bonzini         ((s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY &&
82949ab747fSPaolo Bonzini         !(SDHC_COMMAND_TYPE(s->cmdreg) == SDHC_CMD_ABORT))))) {
83049ab747fSPaolo Bonzini         return false;
83149ab747fSPaolo Bonzini     }
83249ab747fSPaolo Bonzini 
83349ab747fSPaolo Bonzini     return true;
83449ab747fSPaolo Bonzini }
83549ab747fSPaolo Bonzini 
83649ab747fSPaolo Bonzini /* The Buffer Data Port register must be accessed in sequential and
83749ab747fSPaolo Bonzini  * continuous manner */
83849ab747fSPaolo Bonzini static inline bool
83949ab747fSPaolo Bonzini sdhci_buff_access_is_sequential(SDHCIState *s, unsigned byte_num)
84049ab747fSPaolo Bonzini {
84149ab747fSPaolo Bonzini     if ((s->data_count & 0x3) != byte_num) {
8428be487d8SPhilippe Mathieu-Daudé         trace_sdhci_error("Non-sequential access to Buffer Data Port register"
84349ab747fSPaolo Bonzini                           "is prohibited\n");
84449ab747fSPaolo Bonzini         return false;
84549ab747fSPaolo Bonzini     }
84649ab747fSPaolo Bonzini     return true;
84749ab747fSPaolo Bonzini }
84849ab747fSPaolo Bonzini 
849d368ba43SKevin O'Connor static uint64_t sdhci_read(void *opaque, hwaddr offset, unsigned size)
85049ab747fSPaolo Bonzini {
851d368ba43SKevin O'Connor     SDHCIState *s = (SDHCIState *)opaque;
85249ab747fSPaolo Bonzini     uint32_t ret = 0;
85349ab747fSPaolo Bonzini 
85449ab747fSPaolo Bonzini     switch (offset & ~0x3) {
85549ab747fSPaolo Bonzini     case SDHC_SYSAD:
85649ab747fSPaolo Bonzini         ret = s->sdmasysad;
85749ab747fSPaolo Bonzini         break;
85849ab747fSPaolo Bonzini     case SDHC_BLKSIZE:
85949ab747fSPaolo Bonzini         ret = s->blksize | (s->blkcnt << 16);
86049ab747fSPaolo Bonzini         break;
86149ab747fSPaolo Bonzini     case SDHC_ARGUMENT:
86249ab747fSPaolo Bonzini         ret = s->argument;
86349ab747fSPaolo Bonzini         break;
86449ab747fSPaolo Bonzini     case SDHC_TRNMOD:
86549ab747fSPaolo Bonzini         ret = s->trnmod | (s->cmdreg << 16);
86649ab747fSPaolo Bonzini         break;
86749ab747fSPaolo Bonzini     case SDHC_RSPREG0 ... SDHC_RSPREG3:
86849ab747fSPaolo Bonzini         ret = s->rspreg[((offset & ~0x3) - SDHC_RSPREG0) >> 2];
86949ab747fSPaolo Bonzini         break;
87049ab747fSPaolo Bonzini     case  SDHC_BDATA:
87149ab747fSPaolo Bonzini         if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) {
872d368ba43SKevin O'Connor             ret = sdhci_read_dataport(s, size);
8738be487d8SPhilippe Mathieu-Daudé             trace_sdhci_access("rd", size << 3, offset, "->", ret, ret);
87449ab747fSPaolo Bonzini             return ret;
87549ab747fSPaolo Bonzini         }
87649ab747fSPaolo Bonzini         break;
87749ab747fSPaolo Bonzini     case SDHC_PRNSTS:
87849ab747fSPaolo Bonzini         ret = s->prnsts;
87949ab747fSPaolo Bonzini         break;
88049ab747fSPaolo Bonzini     case SDHC_HOSTCTL:
88149ab747fSPaolo Bonzini         ret = s->hostctl | (s->pwrcon << 8) | (s->blkgap << 16) |
88249ab747fSPaolo Bonzini               (s->wakcon << 24);
88349ab747fSPaolo Bonzini         break;
88449ab747fSPaolo Bonzini     case SDHC_CLKCON:
88549ab747fSPaolo Bonzini         ret = s->clkcon | (s->timeoutcon << 16);
88649ab747fSPaolo Bonzini         break;
88749ab747fSPaolo Bonzini     case SDHC_NORINTSTS:
88849ab747fSPaolo Bonzini         ret = s->norintsts | (s->errintsts << 16);
88949ab747fSPaolo Bonzini         break;
89049ab747fSPaolo Bonzini     case SDHC_NORINTSTSEN:
89149ab747fSPaolo Bonzini         ret = s->norintstsen | (s->errintstsen << 16);
89249ab747fSPaolo Bonzini         break;
89349ab747fSPaolo Bonzini     case SDHC_NORINTSIGEN:
89449ab747fSPaolo Bonzini         ret = s->norintsigen | (s->errintsigen << 16);
89549ab747fSPaolo Bonzini         break;
89649ab747fSPaolo Bonzini     case SDHC_ACMD12ERRSTS:
89749ab747fSPaolo Bonzini         ret = s->acmd12errsts;
89849ab747fSPaolo Bonzini         break;
899cd209421SPhilippe Mathieu-Daudé     case SDHC_CAPAB:
9005efc9016SPhilippe Mathieu-Daudé         ret = (uint32_t)s->capareg;
9015efc9016SPhilippe Mathieu-Daudé         break;
9025efc9016SPhilippe Mathieu-Daudé     case SDHC_CAPAB + 4:
9035efc9016SPhilippe Mathieu-Daudé         ret = (uint32_t)(s->capareg >> 32);
90449ab747fSPaolo Bonzini         break;
90549ab747fSPaolo Bonzini     case SDHC_MAXCURR:
9065efc9016SPhilippe Mathieu-Daudé         ret = (uint32_t)s->maxcurr;
9075efc9016SPhilippe Mathieu-Daudé         break;
9085efc9016SPhilippe Mathieu-Daudé     case SDHC_MAXCURR + 4:
9095efc9016SPhilippe Mathieu-Daudé         ret = (uint32_t)(s->maxcurr >> 32);
91049ab747fSPaolo Bonzini         break;
91149ab747fSPaolo Bonzini     case SDHC_ADMAERR:
91249ab747fSPaolo Bonzini         ret =  s->admaerr;
91349ab747fSPaolo Bonzini         break;
91449ab747fSPaolo Bonzini     case SDHC_ADMASYSADDR:
91549ab747fSPaolo Bonzini         ret = (uint32_t)s->admasysaddr;
91649ab747fSPaolo Bonzini         break;
91749ab747fSPaolo Bonzini     case SDHC_ADMASYSADDR + 4:
91849ab747fSPaolo Bonzini         ret = (uint32_t)(s->admasysaddr >> 32);
91949ab747fSPaolo Bonzini         break;
92049ab747fSPaolo Bonzini     case SDHC_SLOT_INT_STATUS:
92149ab747fSPaolo Bonzini         ret = (SD_HOST_SPECv2_VERS << 16) | sdhci_slotint(s);
92249ab747fSPaolo Bonzini         break;
92349ab747fSPaolo Bonzini     default:
92400b004b3SPhilippe Mathieu-Daudé         qemu_log_mask(LOG_UNIMP, "SDHC rd_%ub @0x%02" HWADDR_PRIx " "
92500b004b3SPhilippe Mathieu-Daudé                       "not implemented\n", size, offset);
92649ab747fSPaolo Bonzini         break;
92749ab747fSPaolo Bonzini     }
92849ab747fSPaolo Bonzini 
92949ab747fSPaolo Bonzini     ret >>= (offset & 0x3) * 8;
93049ab747fSPaolo Bonzini     ret &= (1ULL << (size * 8)) - 1;
9318be487d8SPhilippe Mathieu-Daudé     trace_sdhci_access("rd", size << 3, offset, "->", ret, ret);
93249ab747fSPaolo Bonzini     return ret;
93349ab747fSPaolo Bonzini }
93449ab747fSPaolo Bonzini 
93549ab747fSPaolo Bonzini static inline void sdhci_blkgap_write(SDHCIState *s, uint8_t value)
93649ab747fSPaolo Bonzini {
93749ab747fSPaolo Bonzini     if ((value & SDHC_STOP_AT_GAP_REQ) && (s->blkgap & SDHC_STOP_AT_GAP_REQ)) {
93849ab747fSPaolo Bonzini         return;
93949ab747fSPaolo Bonzini     }
94049ab747fSPaolo Bonzini     s->blkgap = value & SDHC_STOP_AT_GAP_REQ;
94149ab747fSPaolo Bonzini 
94249ab747fSPaolo Bonzini     if ((value & SDHC_CONTINUE_REQ) && s->stopped_state &&
94349ab747fSPaolo Bonzini             (s->blkgap & SDHC_STOP_AT_GAP_REQ) == 0) {
94449ab747fSPaolo Bonzini         if (s->stopped_state == sdhc_gap_read) {
94549ab747fSPaolo Bonzini             s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_READ;
946d368ba43SKevin O'Connor             sdhci_read_block_from_card(s);
94749ab747fSPaolo Bonzini         } else {
94849ab747fSPaolo Bonzini             s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_WRITE;
949d368ba43SKevin O'Connor             sdhci_write_block_to_card(s);
95049ab747fSPaolo Bonzini         }
95149ab747fSPaolo Bonzini         s->stopped_state = sdhc_not_stopped;
95249ab747fSPaolo Bonzini     } else if (!s->stopped_state && (value & SDHC_STOP_AT_GAP_REQ)) {
95349ab747fSPaolo Bonzini         if (s->prnsts & SDHC_DOING_READ) {
95449ab747fSPaolo Bonzini             s->stopped_state = sdhc_gap_read;
95549ab747fSPaolo Bonzini         } else if (s->prnsts & SDHC_DOING_WRITE) {
95649ab747fSPaolo Bonzini             s->stopped_state = sdhc_gap_write;
95749ab747fSPaolo Bonzini         }
95849ab747fSPaolo Bonzini     }
95949ab747fSPaolo Bonzini }
96049ab747fSPaolo Bonzini 
96149ab747fSPaolo Bonzini static inline void sdhci_reset_write(SDHCIState *s, uint8_t value)
96249ab747fSPaolo Bonzini {
96349ab747fSPaolo Bonzini     switch (value) {
96449ab747fSPaolo Bonzini     case SDHC_RESET_ALL:
965d368ba43SKevin O'Connor         sdhci_reset(s);
96649ab747fSPaolo Bonzini         break;
96749ab747fSPaolo Bonzini     case SDHC_RESET_CMD:
96849ab747fSPaolo Bonzini         s->prnsts &= ~SDHC_CMD_INHIBIT;
96949ab747fSPaolo Bonzini         s->norintsts &= ~SDHC_NIS_CMDCMP;
97049ab747fSPaolo Bonzini         break;
97149ab747fSPaolo Bonzini     case SDHC_RESET_DATA:
97249ab747fSPaolo Bonzini         s->data_count = 0;
97349ab747fSPaolo Bonzini         s->prnsts &= ~(SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE |
97449ab747fSPaolo Bonzini                 SDHC_DOING_READ | SDHC_DOING_WRITE |
97549ab747fSPaolo Bonzini                 SDHC_DATA_INHIBIT | SDHC_DAT_LINE_ACTIVE);
97649ab747fSPaolo Bonzini         s->blkgap &= ~(SDHC_STOP_AT_GAP_REQ | SDHC_CONTINUE_REQ);
97749ab747fSPaolo Bonzini         s->stopped_state = sdhc_not_stopped;
97849ab747fSPaolo Bonzini         s->norintsts &= ~(SDHC_NIS_WBUFRDY | SDHC_NIS_RBUFRDY |
97949ab747fSPaolo Bonzini                 SDHC_NIS_DMA | SDHC_NIS_TRSCMP | SDHC_NIS_BLKGAP);
98049ab747fSPaolo Bonzini         break;
98149ab747fSPaolo Bonzini     }
98249ab747fSPaolo Bonzini }
98349ab747fSPaolo Bonzini 
98449ab747fSPaolo Bonzini static void
985d368ba43SKevin O'Connor sdhci_write(void *opaque, hwaddr offset, uint64_t val, unsigned size)
98649ab747fSPaolo Bonzini {
987d368ba43SKevin O'Connor     SDHCIState *s = (SDHCIState *)opaque;
98849ab747fSPaolo Bonzini     unsigned shift =  8 * (offset & 0x3);
98949ab747fSPaolo Bonzini     uint32_t mask = ~(((1ULL << (size * 8)) - 1) << shift);
990d368ba43SKevin O'Connor     uint32_t value = val;
99149ab747fSPaolo Bonzini     value <<= shift;
99249ab747fSPaolo Bonzini 
99349ab747fSPaolo Bonzini     switch (offset & ~0x3) {
99449ab747fSPaolo Bonzini     case SDHC_SYSAD:
99549ab747fSPaolo Bonzini         s->sdmasysad = (s->sdmasysad & mask) | value;
99649ab747fSPaolo Bonzini         MASKED_WRITE(s->sdmasysad, mask, value);
99749ab747fSPaolo Bonzini         /* Writing to last byte of sdmasysad might trigger transfer */
99849ab747fSPaolo Bonzini         if (!(mask & 0xFF000000) && TRANSFERRING_DATA(s->prnsts) && s->blkcnt &&
99949ab747fSPaolo Bonzini                 s->blksize && SDHC_DMA_TYPE(s->hostctl) == SDHC_CTRL_SDMA) {
100045ba9f76SPrasad J Pandit             if (s->trnmod & SDHC_TRNS_MULTI) {
1001d368ba43SKevin O'Connor                 sdhci_sdma_transfer_multi_blocks(s);
100245ba9f76SPrasad J Pandit             } else {
100345ba9f76SPrasad J Pandit                 sdhci_sdma_transfer_single_block(s);
100445ba9f76SPrasad J Pandit             }
100549ab747fSPaolo Bonzini         }
100649ab747fSPaolo Bonzini         break;
100749ab747fSPaolo Bonzini     case SDHC_BLKSIZE:
100849ab747fSPaolo Bonzini         if (!TRANSFERRING_DATA(s->prnsts)) {
100949ab747fSPaolo Bonzini             MASKED_WRITE(s->blksize, mask, value);
101049ab747fSPaolo Bonzini             MASKED_WRITE(s->blkcnt, mask >> 16, value >> 16);
101149ab747fSPaolo Bonzini         }
10129201bb9aSAlistair Francis 
10139201bb9aSAlistair Francis         /* Limit block size to the maximum buffer size */
10149201bb9aSAlistair Francis         if (extract32(s->blksize, 0, 12) > s->buf_maxsz) {
10159201bb9aSAlistair Francis             qemu_log_mask(LOG_GUEST_ERROR, "%s: Size 0x%x is larger than " \
10169201bb9aSAlistair Francis                           "the maximum buffer 0x%x", __func__, s->blksize,
10179201bb9aSAlistair Francis                           s->buf_maxsz);
10189201bb9aSAlistair Francis 
10199201bb9aSAlistair Francis             s->blksize = deposit32(s->blksize, 0, 12, s->buf_maxsz);
10209201bb9aSAlistair Francis         }
10219201bb9aSAlistair Francis 
102249ab747fSPaolo Bonzini         break;
102349ab747fSPaolo Bonzini     case SDHC_ARGUMENT:
102449ab747fSPaolo Bonzini         MASKED_WRITE(s->argument, mask, value);
102549ab747fSPaolo Bonzini         break;
102649ab747fSPaolo Bonzini     case SDHC_TRNMOD:
102749ab747fSPaolo Bonzini         /* DMA can be enabled only if it is supported as indicated by
102849ab747fSPaolo Bonzini          * capabilities register */
102949ab747fSPaolo Bonzini         if (!(s->capareg & SDHC_CAN_DO_DMA)) {
103049ab747fSPaolo Bonzini             value &= ~SDHC_TRNS_DMA;
103149ab747fSPaolo Bonzini         }
103224bddf9dSPhilippe Mathieu-Daudé         MASKED_WRITE(s->trnmod, mask, value & SDHC_TRNMOD_MASK);
103349ab747fSPaolo Bonzini         MASKED_WRITE(s->cmdreg, mask >> 16, value >> 16);
103449ab747fSPaolo Bonzini 
103549ab747fSPaolo Bonzini         /* Writing to the upper byte of CMDREG triggers SD command generation */
1036d368ba43SKevin O'Connor         if ((mask & 0xFF000000) || !sdhci_can_issue_command(s)) {
103749ab747fSPaolo Bonzini             break;
103849ab747fSPaolo Bonzini         }
103949ab747fSPaolo Bonzini 
1040d368ba43SKevin O'Connor         sdhci_send_command(s);
104149ab747fSPaolo Bonzini         break;
104249ab747fSPaolo Bonzini     case  SDHC_BDATA:
104349ab747fSPaolo Bonzini         if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) {
1044d368ba43SKevin O'Connor             sdhci_write_dataport(s, value >> shift, size);
104549ab747fSPaolo Bonzini         }
104649ab747fSPaolo Bonzini         break;
104749ab747fSPaolo Bonzini     case SDHC_HOSTCTL:
104849ab747fSPaolo Bonzini         if (!(mask & 0xFF0000)) {
104949ab747fSPaolo Bonzini             sdhci_blkgap_write(s, value >> 16);
105049ab747fSPaolo Bonzini         }
105149ab747fSPaolo Bonzini         MASKED_WRITE(s->hostctl, mask, value);
105249ab747fSPaolo Bonzini         MASKED_WRITE(s->pwrcon, mask >> 8, value >> 8);
105349ab747fSPaolo Bonzini         MASKED_WRITE(s->wakcon, mask >> 24, value >> 24);
105449ab747fSPaolo Bonzini         if (!(s->prnsts & SDHC_CARD_PRESENT) || ((s->pwrcon >> 1) & 0x7) < 5 ||
105549ab747fSPaolo Bonzini                 !(s->capareg & (1 << (31 - ((s->pwrcon >> 1) & 0x7))))) {
105649ab747fSPaolo Bonzini             s->pwrcon &= ~SDHC_POWER_ON;
105749ab747fSPaolo Bonzini         }
105849ab747fSPaolo Bonzini         break;
105949ab747fSPaolo Bonzini     case SDHC_CLKCON:
106049ab747fSPaolo Bonzini         if (!(mask & 0xFF000000)) {
106149ab747fSPaolo Bonzini             sdhci_reset_write(s, value >> 24);
106249ab747fSPaolo Bonzini         }
106349ab747fSPaolo Bonzini         MASKED_WRITE(s->clkcon, mask, value);
106449ab747fSPaolo Bonzini         MASKED_WRITE(s->timeoutcon, mask >> 16, value >> 16);
106549ab747fSPaolo Bonzini         if (s->clkcon & SDHC_CLOCK_INT_EN) {
106649ab747fSPaolo Bonzini             s->clkcon |= SDHC_CLOCK_INT_STABLE;
106749ab747fSPaolo Bonzini         } else {
106849ab747fSPaolo Bonzini             s->clkcon &= ~SDHC_CLOCK_INT_STABLE;
106949ab747fSPaolo Bonzini         }
107049ab747fSPaolo Bonzini         break;
107149ab747fSPaolo Bonzini     case SDHC_NORINTSTS:
107249ab747fSPaolo Bonzini         if (s->norintstsen & SDHC_NISEN_CARDINT) {
107349ab747fSPaolo Bonzini             value &= ~SDHC_NIS_CARDINT;
107449ab747fSPaolo Bonzini         }
107549ab747fSPaolo Bonzini         s->norintsts &= mask | ~value;
107649ab747fSPaolo Bonzini         s->errintsts &= (mask >> 16) | ~(value >> 16);
107749ab747fSPaolo Bonzini         if (s->errintsts) {
107849ab747fSPaolo Bonzini             s->norintsts |= SDHC_NIS_ERR;
107949ab747fSPaolo Bonzini         } else {
108049ab747fSPaolo Bonzini             s->norintsts &= ~SDHC_NIS_ERR;
108149ab747fSPaolo Bonzini         }
108249ab747fSPaolo Bonzini         sdhci_update_irq(s);
108349ab747fSPaolo Bonzini         break;
108449ab747fSPaolo Bonzini     case SDHC_NORINTSTSEN:
108549ab747fSPaolo Bonzini         MASKED_WRITE(s->norintstsen, mask, value);
108649ab747fSPaolo Bonzini         MASKED_WRITE(s->errintstsen, mask >> 16, value >> 16);
108749ab747fSPaolo Bonzini         s->norintsts &= s->norintstsen;
108849ab747fSPaolo Bonzini         s->errintsts &= s->errintstsen;
108949ab747fSPaolo Bonzini         if (s->errintsts) {
109049ab747fSPaolo Bonzini             s->norintsts |= SDHC_NIS_ERR;
109149ab747fSPaolo Bonzini         } else {
109249ab747fSPaolo Bonzini             s->norintsts &= ~SDHC_NIS_ERR;
109349ab747fSPaolo Bonzini         }
10940a7ac9f9SAndrew Baumann         /* Quirk for Raspberry Pi: pending card insert interrupt
10950a7ac9f9SAndrew Baumann          * appears when first enabled after power on */
10960a7ac9f9SAndrew Baumann         if ((s->norintstsen & SDHC_NISEN_INSERT) && s->pending_insert_state) {
10970a7ac9f9SAndrew Baumann             assert(s->pending_insert_quirk);
10980a7ac9f9SAndrew Baumann             s->norintsts |= SDHC_NIS_INSERT;
10990a7ac9f9SAndrew Baumann             s->pending_insert_state = false;
11000a7ac9f9SAndrew Baumann         }
110149ab747fSPaolo Bonzini         sdhci_update_irq(s);
110249ab747fSPaolo Bonzini         break;
110349ab747fSPaolo Bonzini     case SDHC_NORINTSIGEN:
110449ab747fSPaolo Bonzini         MASKED_WRITE(s->norintsigen, mask, value);
110549ab747fSPaolo Bonzini         MASKED_WRITE(s->errintsigen, mask >> 16, value >> 16);
110649ab747fSPaolo Bonzini         sdhci_update_irq(s);
110749ab747fSPaolo Bonzini         break;
110849ab747fSPaolo Bonzini     case SDHC_ADMAERR:
110949ab747fSPaolo Bonzini         MASKED_WRITE(s->admaerr, mask, value);
111049ab747fSPaolo Bonzini         break;
111149ab747fSPaolo Bonzini     case SDHC_ADMASYSADDR:
111249ab747fSPaolo Bonzini         s->admasysaddr = (s->admasysaddr & (0xFFFFFFFF00000000ULL |
111349ab747fSPaolo Bonzini                 (uint64_t)mask)) | (uint64_t)value;
111449ab747fSPaolo Bonzini         break;
111549ab747fSPaolo Bonzini     case SDHC_ADMASYSADDR + 4:
111649ab747fSPaolo Bonzini         s->admasysaddr = (s->admasysaddr & (0x00000000FFFFFFFFULL |
111749ab747fSPaolo Bonzini                 ((uint64_t)mask << 32))) | ((uint64_t)value << 32);
111849ab747fSPaolo Bonzini         break;
111949ab747fSPaolo Bonzini     case SDHC_FEAER:
112049ab747fSPaolo Bonzini         s->acmd12errsts |= value;
112149ab747fSPaolo Bonzini         s->errintsts |= (value >> 16) & s->errintstsen;
112249ab747fSPaolo Bonzini         if (s->acmd12errsts) {
112349ab747fSPaolo Bonzini             s->errintsts |= SDHC_EIS_CMD12ERR;
112449ab747fSPaolo Bonzini         }
112549ab747fSPaolo Bonzini         if (s->errintsts) {
112649ab747fSPaolo Bonzini             s->norintsts |= SDHC_NIS_ERR;
112749ab747fSPaolo Bonzini         }
112849ab747fSPaolo Bonzini         sdhci_update_irq(s);
112949ab747fSPaolo Bonzini         break;
11305d2c0464SAndrey Smirnov     case SDHC_ACMD12ERRSTS:
11315d2c0464SAndrey Smirnov         MASKED_WRITE(s->acmd12errsts, mask, value);
11325d2c0464SAndrey Smirnov         break;
11335efc9016SPhilippe Mathieu-Daudé 
11345efc9016SPhilippe Mathieu-Daudé     case SDHC_CAPAB:
11355efc9016SPhilippe Mathieu-Daudé     case SDHC_CAPAB + 4:
11365efc9016SPhilippe Mathieu-Daudé     case SDHC_MAXCURR:
11375efc9016SPhilippe Mathieu-Daudé     case SDHC_MAXCURR + 4:
11385efc9016SPhilippe Mathieu-Daudé         qemu_log_mask(LOG_GUEST_ERROR, "SDHC wr_%ub @0x%02" HWADDR_PRIx
11395efc9016SPhilippe Mathieu-Daudé                       " <- 0x%08x read-only\n", size, offset, value >> shift);
11405efc9016SPhilippe Mathieu-Daudé         break;
11415efc9016SPhilippe Mathieu-Daudé 
114249ab747fSPaolo Bonzini     default:
114300b004b3SPhilippe Mathieu-Daudé         qemu_log_mask(LOG_UNIMP, "SDHC wr_%ub @0x%02" HWADDR_PRIx " <- 0x%08x "
114400b004b3SPhilippe Mathieu-Daudé                       "not implemented\n", size, offset, value >> shift);
114549ab747fSPaolo Bonzini         break;
114649ab747fSPaolo Bonzini     }
11478be487d8SPhilippe Mathieu-Daudé     trace_sdhci_access("wr", size << 3, offset, "<-",
11488be487d8SPhilippe Mathieu-Daudé                        value >> shift, value >> shift);
114949ab747fSPaolo Bonzini }
115049ab747fSPaolo Bonzini 
115149ab747fSPaolo Bonzini static const MemoryRegionOps sdhci_mmio_ops = {
1152d368ba43SKevin O'Connor     .read = sdhci_read,
1153d368ba43SKevin O'Connor     .write = sdhci_write,
115449ab747fSPaolo Bonzini     .valid = {
115549ab747fSPaolo Bonzini         .min_access_size = 1,
115649ab747fSPaolo Bonzini         .max_access_size = 4,
115749ab747fSPaolo Bonzini         .unaligned = false
115849ab747fSPaolo Bonzini     },
115949ab747fSPaolo Bonzini     .endianness = DEVICE_LITTLE_ENDIAN,
116049ab747fSPaolo Bonzini };
116149ab747fSPaolo Bonzini 
116249ab747fSPaolo Bonzini static inline unsigned int sdhci_get_fifolen(SDHCIState *s)
116349ab747fSPaolo Bonzini {
116449ab747fSPaolo Bonzini     switch (SDHC_CAPAB_BLOCKSIZE(s->capareg)) {
116549ab747fSPaolo Bonzini     case 0:
116649ab747fSPaolo Bonzini         return 512;
116749ab747fSPaolo Bonzini     case 1:
116849ab747fSPaolo Bonzini         return 1024;
116949ab747fSPaolo Bonzini     case 2:
117049ab747fSPaolo Bonzini         return 2048;
117149ab747fSPaolo Bonzini     default:
117249ab747fSPaolo Bonzini         hw_error("SDHC: unsupported value for maximum block size\n");
117349ab747fSPaolo Bonzini         return 0;
117449ab747fSPaolo Bonzini     }
117549ab747fSPaolo Bonzini }
117649ab747fSPaolo Bonzini 
1177b635d98cSPhilippe Mathieu-Daudé /* --- qdev common --- */
1178b635d98cSPhilippe Mathieu-Daudé 
1179b635d98cSPhilippe Mathieu-Daudé #define DEFINE_SDHCI_COMMON_PROPERTIES(_state) \
1180b635d98cSPhilippe Mathieu-Daudé     /* Capabilities registers provide information on supported features
1181b635d98cSPhilippe Mathieu-Daudé      * of this specific host controller implementation */ \
11825efc9016SPhilippe Mathieu-Daudé     DEFINE_PROP_UINT64("capareg", _state, capareg, SDHC_CAPAB_REG_DEFAULT), \
11835efc9016SPhilippe Mathieu-Daudé     DEFINE_PROP_UINT64("maxcurr", _state, maxcurr, 0)
1184b635d98cSPhilippe Mathieu-Daudé 
118540bbc194SPeter Maydell static void sdhci_initfn(SDHCIState *s)
118649ab747fSPaolo Bonzini {
118740bbc194SPeter Maydell     qbus_create_inplace(&s->sdbus, sizeof(s->sdbus),
118840bbc194SPeter Maydell                         TYPE_SDHCI_BUS, DEVICE(s), "sd-bus");
118949ab747fSPaolo Bonzini 
1190bc72ad67SAlex Bligh     s->insert_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_raise_insertion_irq, s);
1191d368ba43SKevin O'Connor     s->transfer_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_data_transfer, s);
1192fd1e5c81SAndrey Smirnov 
1193fd1e5c81SAndrey Smirnov     s->io_ops = &sdhci_mmio_ops;
119449ab747fSPaolo Bonzini }
119549ab747fSPaolo Bonzini 
11967302dcd6SKevin O'Connor static void sdhci_uninitfn(SDHCIState *s)
119749ab747fSPaolo Bonzini {
1198bc72ad67SAlex Bligh     timer_del(s->insert_timer);
1199bc72ad67SAlex Bligh     timer_free(s->insert_timer);
1200bc72ad67SAlex Bligh     timer_del(s->transfer_timer);
1201bc72ad67SAlex Bligh     timer_free(s->transfer_timer);
120249ab747fSPaolo Bonzini 
120349ab747fSPaolo Bonzini     g_free(s->fifo_buffer);
120449ab747fSPaolo Bonzini     s->fifo_buffer = NULL;
120549ab747fSPaolo Bonzini }
120649ab747fSPaolo Bonzini 
120725367498SPhilippe Mathieu-Daudé static void sdhci_common_realize(SDHCIState *s, Error **errp)
120825367498SPhilippe Mathieu-Daudé {
120925367498SPhilippe Mathieu-Daudé     s->buf_maxsz = sdhci_get_fifolen(s);
121025367498SPhilippe Mathieu-Daudé     s->fifo_buffer = g_malloc0(s->buf_maxsz);
121125367498SPhilippe Mathieu-Daudé 
121225367498SPhilippe Mathieu-Daudé     memory_region_init_io(&s->iomem, OBJECT(s), &sdhci_mmio_ops, s, "sdhci",
121325367498SPhilippe Mathieu-Daudé                           SDHC_REGISTERS_MAP_SIZE);
121425367498SPhilippe Mathieu-Daudé }
121525367498SPhilippe Mathieu-Daudé 
12168b7455c7SPhilippe Mathieu-Daudé static void sdhci_common_unrealize(SDHCIState *s, Error **errp)
12178b7455c7SPhilippe Mathieu-Daudé {
12188b7455c7SPhilippe Mathieu-Daudé     /* This function is expected to be called only once for each class:
12198b7455c7SPhilippe Mathieu-Daudé      * - SysBus:    via DeviceClass->unrealize(),
12208b7455c7SPhilippe Mathieu-Daudé      * - PCI:       via PCIDeviceClass->exit().
12218b7455c7SPhilippe Mathieu-Daudé      * However to avoid double-free and/or use-after-free we still nullify
12228b7455c7SPhilippe Mathieu-Daudé      * this variable (better safe than sorry!). */
12238b7455c7SPhilippe Mathieu-Daudé     g_free(s->fifo_buffer);
12248b7455c7SPhilippe Mathieu-Daudé     s->fifo_buffer = NULL;
12258b7455c7SPhilippe Mathieu-Daudé }
12268b7455c7SPhilippe Mathieu-Daudé 
12270a7ac9f9SAndrew Baumann static bool sdhci_pending_insert_vmstate_needed(void *opaque)
12280a7ac9f9SAndrew Baumann {
12290a7ac9f9SAndrew Baumann     SDHCIState *s = opaque;
12300a7ac9f9SAndrew Baumann 
12310a7ac9f9SAndrew Baumann     return s->pending_insert_state;
12320a7ac9f9SAndrew Baumann }
12330a7ac9f9SAndrew Baumann 
12340a7ac9f9SAndrew Baumann static const VMStateDescription sdhci_pending_insert_vmstate = {
12350a7ac9f9SAndrew Baumann     .name = "sdhci/pending-insert",
12360a7ac9f9SAndrew Baumann     .version_id = 1,
12370a7ac9f9SAndrew Baumann     .minimum_version_id = 1,
12380a7ac9f9SAndrew Baumann     .needed = sdhci_pending_insert_vmstate_needed,
12390a7ac9f9SAndrew Baumann     .fields = (VMStateField[]) {
12400a7ac9f9SAndrew Baumann         VMSTATE_BOOL(pending_insert_state, SDHCIState),
12410a7ac9f9SAndrew Baumann         VMSTATE_END_OF_LIST()
12420a7ac9f9SAndrew Baumann     },
12430a7ac9f9SAndrew Baumann };
12440a7ac9f9SAndrew Baumann 
124549ab747fSPaolo Bonzini const VMStateDescription sdhci_vmstate = {
124649ab747fSPaolo Bonzini     .name = "sdhci",
124749ab747fSPaolo Bonzini     .version_id = 1,
124849ab747fSPaolo Bonzini     .minimum_version_id = 1,
124949ab747fSPaolo Bonzini     .fields = (VMStateField[]) {
125049ab747fSPaolo Bonzini         VMSTATE_UINT32(sdmasysad, SDHCIState),
125149ab747fSPaolo Bonzini         VMSTATE_UINT16(blksize, SDHCIState),
125249ab747fSPaolo Bonzini         VMSTATE_UINT16(blkcnt, SDHCIState),
125349ab747fSPaolo Bonzini         VMSTATE_UINT32(argument, SDHCIState),
125449ab747fSPaolo Bonzini         VMSTATE_UINT16(trnmod, SDHCIState),
125549ab747fSPaolo Bonzini         VMSTATE_UINT16(cmdreg, SDHCIState),
125649ab747fSPaolo Bonzini         VMSTATE_UINT32_ARRAY(rspreg, SDHCIState, 4),
125749ab747fSPaolo Bonzini         VMSTATE_UINT32(prnsts, SDHCIState),
125849ab747fSPaolo Bonzini         VMSTATE_UINT8(hostctl, SDHCIState),
125949ab747fSPaolo Bonzini         VMSTATE_UINT8(pwrcon, SDHCIState),
126049ab747fSPaolo Bonzini         VMSTATE_UINT8(blkgap, SDHCIState),
126149ab747fSPaolo Bonzini         VMSTATE_UINT8(wakcon, SDHCIState),
126249ab747fSPaolo Bonzini         VMSTATE_UINT16(clkcon, SDHCIState),
126349ab747fSPaolo Bonzini         VMSTATE_UINT8(timeoutcon, SDHCIState),
126449ab747fSPaolo Bonzini         VMSTATE_UINT8(admaerr, SDHCIState),
126549ab747fSPaolo Bonzini         VMSTATE_UINT16(norintsts, SDHCIState),
126649ab747fSPaolo Bonzini         VMSTATE_UINT16(errintsts, SDHCIState),
126749ab747fSPaolo Bonzini         VMSTATE_UINT16(norintstsen, SDHCIState),
126849ab747fSPaolo Bonzini         VMSTATE_UINT16(errintstsen, SDHCIState),
126949ab747fSPaolo Bonzini         VMSTATE_UINT16(norintsigen, SDHCIState),
127049ab747fSPaolo Bonzini         VMSTATE_UINT16(errintsigen, SDHCIState),
127149ab747fSPaolo Bonzini         VMSTATE_UINT16(acmd12errsts, SDHCIState),
127249ab747fSPaolo Bonzini         VMSTATE_UINT16(data_count, SDHCIState),
127349ab747fSPaolo Bonzini         VMSTATE_UINT64(admasysaddr, SDHCIState),
127449ab747fSPaolo Bonzini         VMSTATE_UINT8(stopped_state, SDHCIState),
127559046ec2SHalil Pasic         VMSTATE_VBUFFER_UINT32(fifo_buffer, SDHCIState, 1, NULL, buf_maxsz),
1276e720677eSPaolo Bonzini         VMSTATE_TIMER_PTR(insert_timer, SDHCIState),
1277e720677eSPaolo Bonzini         VMSTATE_TIMER_PTR(transfer_timer, SDHCIState),
127849ab747fSPaolo Bonzini         VMSTATE_END_OF_LIST()
12790a7ac9f9SAndrew Baumann     },
12800a7ac9f9SAndrew Baumann     .subsections = (const VMStateDescription*[]) {
12810a7ac9f9SAndrew Baumann         &sdhci_pending_insert_vmstate,
12820a7ac9f9SAndrew Baumann         NULL
12830a7ac9f9SAndrew Baumann     },
128449ab747fSPaolo Bonzini };
128549ab747fSPaolo Bonzini 
12861c92c505SPhilippe Mathieu-Daudé static void sdhci_common_class_init(ObjectClass *klass, void *data)
12871c92c505SPhilippe Mathieu-Daudé {
12881c92c505SPhilippe Mathieu-Daudé     DeviceClass *dc = DEVICE_CLASS(klass);
12891c92c505SPhilippe Mathieu-Daudé 
12901c92c505SPhilippe Mathieu-Daudé     set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
12911c92c505SPhilippe Mathieu-Daudé     dc->vmsd = &sdhci_vmstate;
12921c92c505SPhilippe Mathieu-Daudé     dc->reset = sdhci_poweron_reset;
12931c92c505SPhilippe Mathieu-Daudé }
12941c92c505SPhilippe Mathieu-Daudé 
1295b635d98cSPhilippe Mathieu-Daudé /* --- qdev PCI --- */
1296b635d98cSPhilippe Mathieu-Daudé 
12975ec911c3SKevin O'Connor static Property sdhci_pci_properties[] = {
1298b635d98cSPhilippe Mathieu-Daudé     DEFINE_SDHCI_COMMON_PROPERTIES(SDHCIState),
129949ab747fSPaolo Bonzini     DEFINE_PROP_END_OF_LIST(),
130049ab747fSPaolo Bonzini };
130149ab747fSPaolo Bonzini 
13029af21dbeSMarkus Armbruster static void sdhci_pci_realize(PCIDevice *dev, Error **errp)
1303224d10ffSKevin O'Connor {
1304224d10ffSKevin O'Connor     SDHCIState *s = PCI_SDHCI(dev);
1305*ab958e38SPhilippe Mathieu-Daudé     Error *local_err = NULL;
130625367498SPhilippe Mathieu-Daudé 
130725367498SPhilippe Mathieu-Daudé     sdhci_initfn(s);
130825367498SPhilippe Mathieu-Daudé     sdhci_common_realize(s, errp);
1309*ab958e38SPhilippe Mathieu-Daudé     if (local_err) {
1310*ab958e38SPhilippe Mathieu-Daudé         error_propagate(errp, local_err);
131125367498SPhilippe Mathieu-Daudé         return;
131225367498SPhilippe Mathieu-Daudé     }
131325367498SPhilippe Mathieu-Daudé 
1314224d10ffSKevin O'Connor     dev->config[PCI_CLASS_PROG] = 0x01; /* Standard Host supported DMA */
1315224d10ffSKevin O'Connor     dev->config[PCI_INTERRUPT_PIN] = 0x01; /* interrupt pin A */
1316224d10ffSKevin O'Connor     s->irq = pci_allocate_irq(dev);
1317dd55c485SPhilippe Mathieu-Daudé     s->dma_as = pci_get_address_space(dev);
1318dd55c485SPhilippe Mathieu-Daudé     pci_register_bar(dev, 0, PCI_BASE_ADDRESS_SPACE_MEMORY, &s->iomem);
1319224d10ffSKevin O'Connor }
1320224d10ffSKevin O'Connor 
1321224d10ffSKevin O'Connor static void sdhci_pci_exit(PCIDevice *dev)
1322224d10ffSKevin O'Connor {
1323224d10ffSKevin O'Connor     SDHCIState *s = PCI_SDHCI(dev);
13248b7455c7SPhilippe Mathieu-Daudé 
13258b7455c7SPhilippe Mathieu-Daudé     sdhci_common_unrealize(s, &error_abort);
1326224d10ffSKevin O'Connor     sdhci_uninitfn(s);
1327224d10ffSKevin O'Connor }
1328224d10ffSKevin O'Connor 
1329224d10ffSKevin O'Connor static void sdhci_pci_class_init(ObjectClass *klass, void *data)
1330224d10ffSKevin O'Connor {
1331224d10ffSKevin O'Connor     DeviceClass *dc = DEVICE_CLASS(klass);
1332224d10ffSKevin O'Connor     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
1333224d10ffSKevin O'Connor 
13349af21dbeSMarkus Armbruster     k->realize = sdhci_pci_realize;
1335224d10ffSKevin O'Connor     k->exit = sdhci_pci_exit;
1336224d10ffSKevin O'Connor     k->vendor_id = PCI_VENDOR_ID_REDHAT;
1337224d10ffSKevin O'Connor     k->device_id = PCI_DEVICE_ID_REDHAT_SDHCI;
1338224d10ffSKevin O'Connor     k->class_id = PCI_CLASS_SYSTEM_SDHCI;
13395ec911c3SKevin O'Connor     dc->props = sdhci_pci_properties;
13401c92c505SPhilippe Mathieu-Daudé 
13411c92c505SPhilippe Mathieu-Daudé     sdhci_common_class_init(klass, data);
1342224d10ffSKevin O'Connor }
1343224d10ffSKevin O'Connor 
1344224d10ffSKevin O'Connor static const TypeInfo sdhci_pci_info = {
1345224d10ffSKevin O'Connor     .name = TYPE_PCI_SDHCI,
1346224d10ffSKevin O'Connor     .parent = TYPE_PCI_DEVICE,
1347224d10ffSKevin O'Connor     .instance_size = sizeof(SDHCIState),
1348224d10ffSKevin O'Connor     .class_init = sdhci_pci_class_init,
1349fd3b02c8SEduardo Habkost     .interfaces = (InterfaceInfo[]) {
1350fd3b02c8SEduardo Habkost         { INTERFACE_CONVENTIONAL_PCI_DEVICE },
1351fd3b02c8SEduardo Habkost         { },
1352fd3b02c8SEduardo Habkost     },
1353224d10ffSKevin O'Connor };
1354224d10ffSKevin O'Connor 
1355b635d98cSPhilippe Mathieu-Daudé /* --- qdev SysBus --- */
1356b635d98cSPhilippe Mathieu-Daudé 
13575ec911c3SKevin O'Connor static Property sdhci_sysbus_properties[] = {
1358b635d98cSPhilippe Mathieu-Daudé     DEFINE_SDHCI_COMMON_PROPERTIES(SDHCIState),
13590a7ac9f9SAndrew Baumann     DEFINE_PROP_BOOL("pending-insert-quirk", SDHCIState, pending_insert_quirk,
13600a7ac9f9SAndrew Baumann                      false),
136160765b6cSPhilippe Mathieu-Daudé     DEFINE_PROP_LINK("dma", SDHCIState,
136260765b6cSPhilippe Mathieu-Daudé                      dma_mr, TYPE_MEMORY_REGION, MemoryRegion *),
13635ec911c3SKevin O'Connor     DEFINE_PROP_END_OF_LIST(),
13645ec911c3SKevin O'Connor };
13655ec911c3SKevin O'Connor 
13667302dcd6SKevin O'Connor static void sdhci_sysbus_init(Object *obj)
136749ab747fSPaolo Bonzini {
13687302dcd6SKevin O'Connor     SDHCIState *s = SYSBUS_SDHCI(obj);
13695ec911c3SKevin O'Connor 
137040bbc194SPeter Maydell     sdhci_initfn(s);
13717302dcd6SKevin O'Connor }
13727302dcd6SKevin O'Connor 
13737302dcd6SKevin O'Connor static void sdhci_sysbus_finalize(Object *obj)
13747302dcd6SKevin O'Connor {
13757302dcd6SKevin O'Connor     SDHCIState *s = SYSBUS_SDHCI(obj);
137660765b6cSPhilippe Mathieu-Daudé 
137760765b6cSPhilippe Mathieu-Daudé     if (s->dma_mr) {
137860765b6cSPhilippe Mathieu-Daudé         object_unparent(OBJECT(s->dma_mr));
137960765b6cSPhilippe Mathieu-Daudé     }
138060765b6cSPhilippe Mathieu-Daudé 
13817302dcd6SKevin O'Connor     sdhci_uninitfn(s);
13827302dcd6SKevin O'Connor }
13837302dcd6SKevin O'Connor 
13847302dcd6SKevin O'Connor static void sdhci_sysbus_realize(DeviceState *dev, Error ** errp)
13857302dcd6SKevin O'Connor {
13867302dcd6SKevin O'Connor     SDHCIState *s = SYSBUS_SDHCI(dev);
138749ab747fSPaolo Bonzini     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
1388*ab958e38SPhilippe Mathieu-Daudé     Error *local_err = NULL;
138949ab747fSPaolo Bonzini 
139025367498SPhilippe Mathieu-Daudé     sdhci_common_realize(s, errp);
1391*ab958e38SPhilippe Mathieu-Daudé     if (local_err) {
1392*ab958e38SPhilippe Mathieu-Daudé         error_propagate(errp, local_err);
139325367498SPhilippe Mathieu-Daudé         return;
139425367498SPhilippe Mathieu-Daudé     }
139525367498SPhilippe Mathieu-Daudé 
139660765b6cSPhilippe Mathieu-Daudé     if (s->dma_mr) {
139702e57e1cSPhilippe Mathieu-Daudé         s->dma_as = &s->sysbus_dma_as;
139860765b6cSPhilippe Mathieu-Daudé         address_space_init(s->dma_as, s->dma_mr, "sdhci-dma");
139960765b6cSPhilippe Mathieu-Daudé     } else {
140060765b6cSPhilippe Mathieu-Daudé         /* use system_memory() if property "dma" not set */
1401dd55c485SPhilippe Mathieu-Daudé         s->dma_as = &address_space_memory;
140260765b6cSPhilippe Mathieu-Daudé     }
1403dd55c485SPhilippe Mathieu-Daudé 
140449ab747fSPaolo Bonzini     sysbus_init_irq(sbd, &s->irq);
1405fd1e5c81SAndrey Smirnov 
1406fd1e5c81SAndrey Smirnov     memory_region_init_io(&s->iomem, OBJECT(s), s->io_ops, s, "sdhci",
1407fd1e5c81SAndrey Smirnov             SDHC_REGISTERS_MAP_SIZE);
1408fd1e5c81SAndrey Smirnov 
140949ab747fSPaolo Bonzini     sysbus_init_mmio(sbd, &s->iomem);
141049ab747fSPaolo Bonzini }
141149ab747fSPaolo Bonzini 
14128b7455c7SPhilippe Mathieu-Daudé static void sdhci_sysbus_unrealize(DeviceState *dev, Error **errp)
14138b7455c7SPhilippe Mathieu-Daudé {
14148b7455c7SPhilippe Mathieu-Daudé     SDHCIState *s = SYSBUS_SDHCI(dev);
14158b7455c7SPhilippe Mathieu-Daudé 
14168b7455c7SPhilippe Mathieu-Daudé     sdhci_common_unrealize(s, &error_abort);
141760765b6cSPhilippe Mathieu-Daudé 
141860765b6cSPhilippe Mathieu-Daudé      if (s->dma_mr) {
141960765b6cSPhilippe Mathieu-Daudé         address_space_destroy(s->dma_as);
142060765b6cSPhilippe Mathieu-Daudé     }
14218b7455c7SPhilippe Mathieu-Daudé }
14228b7455c7SPhilippe Mathieu-Daudé 
14237302dcd6SKevin O'Connor static void sdhci_sysbus_class_init(ObjectClass *klass, void *data)
142449ab747fSPaolo Bonzini {
142549ab747fSPaolo Bonzini     DeviceClass *dc = DEVICE_CLASS(klass);
142649ab747fSPaolo Bonzini 
14275ec911c3SKevin O'Connor     dc->props = sdhci_sysbus_properties;
14287302dcd6SKevin O'Connor     dc->realize = sdhci_sysbus_realize;
14298b7455c7SPhilippe Mathieu-Daudé     dc->unrealize = sdhci_sysbus_unrealize;
14301c92c505SPhilippe Mathieu-Daudé 
14311c92c505SPhilippe Mathieu-Daudé     sdhci_common_class_init(klass, data);
143249ab747fSPaolo Bonzini }
143349ab747fSPaolo Bonzini 
14347302dcd6SKevin O'Connor static const TypeInfo sdhci_sysbus_info = {
14357302dcd6SKevin O'Connor     .name = TYPE_SYSBUS_SDHCI,
143649ab747fSPaolo Bonzini     .parent = TYPE_SYS_BUS_DEVICE,
143749ab747fSPaolo Bonzini     .instance_size = sizeof(SDHCIState),
14387302dcd6SKevin O'Connor     .instance_init = sdhci_sysbus_init,
14397302dcd6SKevin O'Connor     .instance_finalize = sdhci_sysbus_finalize,
14407302dcd6SKevin O'Connor     .class_init = sdhci_sysbus_class_init,
144149ab747fSPaolo Bonzini };
144249ab747fSPaolo Bonzini 
1443b635d98cSPhilippe Mathieu-Daudé /* --- qdev bus master --- */
1444b635d98cSPhilippe Mathieu-Daudé 
144540bbc194SPeter Maydell static void sdhci_bus_class_init(ObjectClass *klass, void *data)
144640bbc194SPeter Maydell {
144740bbc194SPeter Maydell     SDBusClass *sbc = SD_BUS_CLASS(klass);
144840bbc194SPeter Maydell 
144940bbc194SPeter Maydell     sbc->set_inserted = sdhci_set_inserted;
145040bbc194SPeter Maydell     sbc->set_readonly = sdhci_set_readonly;
145140bbc194SPeter Maydell }
145240bbc194SPeter Maydell 
145340bbc194SPeter Maydell static const TypeInfo sdhci_bus_info = {
145440bbc194SPeter Maydell     .name = TYPE_SDHCI_BUS,
145540bbc194SPeter Maydell     .parent = TYPE_SD_BUS,
145640bbc194SPeter Maydell     .instance_size = sizeof(SDBus),
145740bbc194SPeter Maydell     .class_init = sdhci_bus_class_init,
145840bbc194SPeter Maydell };
145940bbc194SPeter Maydell 
1460fd1e5c81SAndrey Smirnov static uint64_t usdhc_read(void *opaque, hwaddr offset, unsigned size)
1461fd1e5c81SAndrey Smirnov {
1462fd1e5c81SAndrey Smirnov     SDHCIState *s = SYSBUS_SDHCI(opaque);
1463fd1e5c81SAndrey Smirnov     uint32_t ret;
1464fd1e5c81SAndrey Smirnov     uint16_t hostctl;
1465fd1e5c81SAndrey Smirnov 
1466fd1e5c81SAndrey Smirnov     switch (offset) {
1467fd1e5c81SAndrey Smirnov     default:
1468fd1e5c81SAndrey Smirnov         return sdhci_read(opaque, offset, size);
1469fd1e5c81SAndrey Smirnov 
1470fd1e5c81SAndrey Smirnov     case SDHC_HOSTCTL:
1471fd1e5c81SAndrey Smirnov         /*
1472fd1e5c81SAndrey Smirnov          * For a detailed explanation on the following bit
1473fd1e5c81SAndrey Smirnov          * manipulation code see comments in a similar part of
1474fd1e5c81SAndrey Smirnov          * usdhc_write()
1475fd1e5c81SAndrey Smirnov          */
1476fd1e5c81SAndrey Smirnov         hostctl = SDHC_DMA_TYPE(s->hostctl) << (8 - 3);
1477fd1e5c81SAndrey Smirnov 
1478fd1e5c81SAndrey Smirnov         if (s->hostctl & SDHC_CTRL_8BITBUS) {
1479fd1e5c81SAndrey Smirnov             hostctl |= ESDHC_CTRL_8BITBUS;
1480fd1e5c81SAndrey Smirnov         }
1481fd1e5c81SAndrey Smirnov 
1482fd1e5c81SAndrey Smirnov         if (s->hostctl & SDHC_CTRL_4BITBUS) {
1483fd1e5c81SAndrey Smirnov             hostctl |= ESDHC_CTRL_4BITBUS;
1484fd1e5c81SAndrey Smirnov         }
1485fd1e5c81SAndrey Smirnov 
1486fd1e5c81SAndrey Smirnov         ret  = hostctl;
1487fd1e5c81SAndrey Smirnov         ret |= (uint32_t)s->blkgap << 16;
1488fd1e5c81SAndrey Smirnov         ret |= (uint32_t)s->wakcon << 24;
1489fd1e5c81SAndrey Smirnov 
1490fd1e5c81SAndrey Smirnov         break;
1491fd1e5c81SAndrey Smirnov 
1492fd1e5c81SAndrey Smirnov     case ESDHC_DLL_CTRL:
1493fd1e5c81SAndrey Smirnov     case ESDHC_TUNE_CTRL_STATUS:
1494fd1e5c81SAndrey Smirnov     case ESDHC_UNDOCUMENTED_REG27:
1495fd1e5c81SAndrey Smirnov     case ESDHC_TUNING_CTRL:
1496fd1e5c81SAndrey Smirnov     case ESDHC_VENDOR_SPEC:
1497fd1e5c81SAndrey Smirnov     case ESDHC_MIX_CTRL:
1498fd1e5c81SAndrey Smirnov     case ESDHC_WTMK_LVL:
1499fd1e5c81SAndrey Smirnov         ret = 0;
1500fd1e5c81SAndrey Smirnov         break;
1501fd1e5c81SAndrey Smirnov     }
1502fd1e5c81SAndrey Smirnov 
1503fd1e5c81SAndrey Smirnov     return ret;
1504fd1e5c81SAndrey Smirnov }
1505fd1e5c81SAndrey Smirnov 
1506fd1e5c81SAndrey Smirnov static void
1507fd1e5c81SAndrey Smirnov usdhc_write(void *opaque, hwaddr offset, uint64_t val, unsigned size)
1508fd1e5c81SAndrey Smirnov {
1509fd1e5c81SAndrey Smirnov     SDHCIState *s = SYSBUS_SDHCI(opaque);
1510fd1e5c81SAndrey Smirnov     uint8_t hostctl;
1511fd1e5c81SAndrey Smirnov     uint32_t value = (uint32_t)val;
1512fd1e5c81SAndrey Smirnov 
1513fd1e5c81SAndrey Smirnov     switch (offset) {
1514fd1e5c81SAndrey Smirnov     case ESDHC_DLL_CTRL:
1515fd1e5c81SAndrey Smirnov     case ESDHC_TUNE_CTRL_STATUS:
1516fd1e5c81SAndrey Smirnov     case ESDHC_UNDOCUMENTED_REG27:
1517fd1e5c81SAndrey Smirnov     case ESDHC_TUNING_CTRL:
1518fd1e5c81SAndrey Smirnov     case ESDHC_WTMK_LVL:
1519fd1e5c81SAndrey Smirnov     case ESDHC_VENDOR_SPEC:
1520fd1e5c81SAndrey Smirnov         break;
1521fd1e5c81SAndrey Smirnov 
1522fd1e5c81SAndrey Smirnov     case SDHC_HOSTCTL:
1523fd1e5c81SAndrey Smirnov         /*
1524fd1e5c81SAndrey Smirnov          * Here's What ESDHCI has at offset 0x28 (SDHC_HOSTCTL)
1525fd1e5c81SAndrey Smirnov          *
1526fd1e5c81SAndrey Smirnov          *       7         6     5      4      3      2        1      0
1527fd1e5c81SAndrey Smirnov          * |-----------+--------+--------+-----------+----------+---------|
1528fd1e5c81SAndrey Smirnov          * | Card      | Card   | Endian | DATA3     | Data     | Led     |
1529fd1e5c81SAndrey Smirnov          * | Detect    | Detect | Mode   | as Card   | Transfer | Control |
1530fd1e5c81SAndrey Smirnov          * | Signal    | Test   |        | Detection | Width    |         |
1531fd1e5c81SAndrey Smirnov          * | Selection | Level  |        | Pin       |          |         |
1532fd1e5c81SAndrey Smirnov          * |-----------+--------+--------+-----------+----------+---------|
1533fd1e5c81SAndrey Smirnov          *
1534fd1e5c81SAndrey Smirnov          * and 0x29
1535fd1e5c81SAndrey Smirnov          *
1536fd1e5c81SAndrey Smirnov          *  15      10 9    8
1537fd1e5c81SAndrey Smirnov          * |----------+------|
1538fd1e5c81SAndrey Smirnov          * | Reserved | DMA  |
1539fd1e5c81SAndrey Smirnov          * |          | Sel. |
1540fd1e5c81SAndrey Smirnov          * |          |      |
1541fd1e5c81SAndrey Smirnov          * |----------+------|
1542fd1e5c81SAndrey Smirnov          *
1543fd1e5c81SAndrey Smirnov          * and here's what SDCHI spec expects those offsets to be:
1544fd1e5c81SAndrey Smirnov          *
1545fd1e5c81SAndrey Smirnov          * 0x28 (Host Control Register)
1546fd1e5c81SAndrey Smirnov          *
1547fd1e5c81SAndrey Smirnov          *     7        6         5       4  3      2         1        0
1548fd1e5c81SAndrey Smirnov          * |--------+--------+----------+------+--------+----------+---------|
1549fd1e5c81SAndrey Smirnov          * | Card   | Card   | Extended | DMA  | High   | Data     | LED     |
1550fd1e5c81SAndrey Smirnov          * | Detect | Detect | Data     | Sel. | Speed  | Transfer | Control |
1551fd1e5c81SAndrey Smirnov          * | Signal | Test   | Transfer |      | Enable | Width    |         |
1552fd1e5c81SAndrey Smirnov          * | Sel.   | Level  | Width    |      |        |          |         |
1553fd1e5c81SAndrey Smirnov          * |--------+--------+----------+------+--------+----------+---------|
1554fd1e5c81SAndrey Smirnov          *
1555fd1e5c81SAndrey Smirnov          * and 0x29 (Power Control Register)
1556fd1e5c81SAndrey Smirnov          *
1557fd1e5c81SAndrey Smirnov          * |----------------------------------|
1558fd1e5c81SAndrey Smirnov          * | Power Control Register           |
1559fd1e5c81SAndrey Smirnov          * |                                  |
1560fd1e5c81SAndrey Smirnov          * | Description omitted,             |
1561fd1e5c81SAndrey Smirnov          * | since it has no analog in ESDHCI |
1562fd1e5c81SAndrey Smirnov          * |                                  |
1563fd1e5c81SAndrey Smirnov          * |----------------------------------|
1564fd1e5c81SAndrey Smirnov          *
1565fd1e5c81SAndrey Smirnov          * Since offsets 0x2A and 0x2B should be compatible between
1566fd1e5c81SAndrey Smirnov          * both IP specs we only need to reconcile least 16-bit of the
1567fd1e5c81SAndrey Smirnov          * word we've been given.
1568fd1e5c81SAndrey Smirnov          */
1569fd1e5c81SAndrey Smirnov 
1570fd1e5c81SAndrey Smirnov         /*
1571fd1e5c81SAndrey Smirnov          * First, save bits 7 6 and 0 since they are identical
1572fd1e5c81SAndrey Smirnov          */
1573fd1e5c81SAndrey Smirnov         hostctl = value & (SDHC_CTRL_LED |
1574fd1e5c81SAndrey Smirnov                            SDHC_CTRL_CDTEST_INS |
1575fd1e5c81SAndrey Smirnov                            SDHC_CTRL_CDTEST_EN);
1576fd1e5c81SAndrey Smirnov         /*
1577fd1e5c81SAndrey Smirnov          * Second, split "Data Transfer Width" from bits 2 and 1 in to
1578fd1e5c81SAndrey Smirnov          * bits 5 and 1
1579fd1e5c81SAndrey Smirnov          */
1580fd1e5c81SAndrey Smirnov         if (value & ESDHC_CTRL_8BITBUS) {
1581fd1e5c81SAndrey Smirnov             hostctl |= SDHC_CTRL_8BITBUS;
1582fd1e5c81SAndrey Smirnov         }
1583fd1e5c81SAndrey Smirnov 
1584fd1e5c81SAndrey Smirnov         if (value & ESDHC_CTRL_4BITBUS) {
1585fd1e5c81SAndrey Smirnov             hostctl |= ESDHC_CTRL_4BITBUS;
1586fd1e5c81SAndrey Smirnov         }
1587fd1e5c81SAndrey Smirnov 
1588fd1e5c81SAndrey Smirnov         /*
1589fd1e5c81SAndrey Smirnov          * Third, move DMA select from bits 9 and 8 to bits 4 and 3
1590fd1e5c81SAndrey Smirnov          */
1591fd1e5c81SAndrey Smirnov         hostctl |= SDHC_DMA_TYPE(value >> (8 - 3));
1592fd1e5c81SAndrey Smirnov 
1593fd1e5c81SAndrey Smirnov         /*
1594fd1e5c81SAndrey Smirnov          * Now place the corrected value into low 16-bit of the value
1595fd1e5c81SAndrey Smirnov          * we are going to give standard SDHCI write function
1596fd1e5c81SAndrey Smirnov          *
1597fd1e5c81SAndrey Smirnov          * NOTE: This transformation should be the inverse of what can
1598fd1e5c81SAndrey Smirnov          * be found in drivers/mmc/host/sdhci-esdhc-imx.c in Linux
1599fd1e5c81SAndrey Smirnov          * kernel
1600fd1e5c81SAndrey Smirnov          */
1601fd1e5c81SAndrey Smirnov         value &= ~UINT16_MAX;
1602fd1e5c81SAndrey Smirnov         value |= hostctl;
1603fd1e5c81SAndrey Smirnov         value |= (uint16_t)s->pwrcon << 8;
1604fd1e5c81SAndrey Smirnov 
1605fd1e5c81SAndrey Smirnov         sdhci_write(opaque, offset, value, size);
1606fd1e5c81SAndrey Smirnov         break;
1607fd1e5c81SAndrey Smirnov 
1608fd1e5c81SAndrey Smirnov     case ESDHC_MIX_CTRL:
1609fd1e5c81SAndrey Smirnov         /*
1610fd1e5c81SAndrey Smirnov          * So, when SD/MMC stack in Linux tries to write to "Transfer
1611fd1e5c81SAndrey Smirnov          * Mode Register", ESDHC i.MX quirk code will translate it
1612fd1e5c81SAndrey Smirnov          * into a write to ESDHC_MIX_CTRL, so we do the opposite in
1613fd1e5c81SAndrey Smirnov          * order to get where we started
1614fd1e5c81SAndrey Smirnov          *
1615fd1e5c81SAndrey Smirnov          * Note that Auto CMD23 Enable bit is located in a wrong place
1616fd1e5c81SAndrey Smirnov          * on i.MX, but since it is not used by QEMU we do not care.
1617fd1e5c81SAndrey Smirnov          *
1618fd1e5c81SAndrey Smirnov          * We don't want to call sdhci_write(.., SDHC_TRNMOD, ...)
1619fd1e5c81SAndrey Smirnov          * here becuase it will result in a call to
1620fd1e5c81SAndrey Smirnov          * sdhci_send_command(s) which we don't want.
1621fd1e5c81SAndrey Smirnov          *
1622fd1e5c81SAndrey Smirnov          */
1623fd1e5c81SAndrey Smirnov         s->trnmod = value & UINT16_MAX;
1624fd1e5c81SAndrey Smirnov         break;
1625fd1e5c81SAndrey Smirnov     case SDHC_TRNMOD:
1626fd1e5c81SAndrey Smirnov         /*
1627fd1e5c81SAndrey Smirnov          * Similar to above, but this time a write to "Command
1628fd1e5c81SAndrey Smirnov          * Register" will be translated into a 4-byte write to
1629fd1e5c81SAndrey Smirnov          * "Transfer Mode register" where lower 16-bit of value would
1630fd1e5c81SAndrey Smirnov          * be set to zero. So what we do is fill those bits with
1631fd1e5c81SAndrey Smirnov          * cached value from s->trnmod and let the SDHCI
1632fd1e5c81SAndrey Smirnov          * infrastructure handle the rest
1633fd1e5c81SAndrey Smirnov          */
1634fd1e5c81SAndrey Smirnov         sdhci_write(opaque, offset, val | s->trnmod, size);
1635fd1e5c81SAndrey Smirnov         break;
1636fd1e5c81SAndrey Smirnov     case SDHC_BLKSIZE:
1637fd1e5c81SAndrey Smirnov         /*
1638fd1e5c81SAndrey Smirnov          * ESDHCI does not implement "Host SDMA Buffer Boundary", and
1639fd1e5c81SAndrey Smirnov          * Linux driver will try to zero this field out which will
1640fd1e5c81SAndrey Smirnov          * break the rest of SDHCI emulation.
1641fd1e5c81SAndrey Smirnov          *
1642fd1e5c81SAndrey Smirnov          * Linux defaults to maximum possible setting (512K boundary)
1643fd1e5c81SAndrey Smirnov          * and it seems to be the only option that i.MX IP implements,
1644fd1e5c81SAndrey Smirnov          * so we artificially set it to that value.
1645fd1e5c81SAndrey Smirnov          */
1646fd1e5c81SAndrey Smirnov         val |= 0x7 << 12;
1647fd1e5c81SAndrey Smirnov         /* FALLTHROUGH */
1648fd1e5c81SAndrey Smirnov     default:
1649fd1e5c81SAndrey Smirnov         sdhci_write(opaque, offset, val, size);
1650fd1e5c81SAndrey Smirnov         break;
1651fd1e5c81SAndrey Smirnov     }
1652fd1e5c81SAndrey Smirnov }
1653fd1e5c81SAndrey Smirnov 
1654fd1e5c81SAndrey Smirnov 
1655fd1e5c81SAndrey Smirnov static const MemoryRegionOps usdhc_mmio_ops = {
1656fd1e5c81SAndrey Smirnov     .read = usdhc_read,
1657fd1e5c81SAndrey Smirnov     .write = usdhc_write,
1658fd1e5c81SAndrey Smirnov     .valid = {
1659fd1e5c81SAndrey Smirnov         .min_access_size = 1,
1660fd1e5c81SAndrey Smirnov         .max_access_size = 4,
1661fd1e5c81SAndrey Smirnov         .unaligned = false
1662fd1e5c81SAndrey Smirnov     },
1663fd1e5c81SAndrey Smirnov     .endianness = DEVICE_LITTLE_ENDIAN,
1664fd1e5c81SAndrey Smirnov };
1665fd1e5c81SAndrey Smirnov 
1666fd1e5c81SAndrey Smirnov static void imx_usdhc_init(Object *obj)
1667fd1e5c81SAndrey Smirnov {
1668fd1e5c81SAndrey Smirnov     SDHCIState *s = SYSBUS_SDHCI(obj);
1669fd1e5c81SAndrey Smirnov 
1670fd1e5c81SAndrey Smirnov     s->io_ops = &usdhc_mmio_ops;
1671fd1e5c81SAndrey Smirnov     s->quirks = SDHCI_QUIRK_NO_BUSY_IRQ;
1672fd1e5c81SAndrey Smirnov }
1673fd1e5c81SAndrey Smirnov 
1674fd1e5c81SAndrey Smirnov static const TypeInfo imx_usdhc_info = {
1675fd1e5c81SAndrey Smirnov     .name = TYPE_IMX_USDHC,
1676fd1e5c81SAndrey Smirnov     .parent = TYPE_SYSBUS_SDHCI,
1677fd1e5c81SAndrey Smirnov     .instance_init = imx_usdhc_init,
1678fd1e5c81SAndrey Smirnov };
1679fd1e5c81SAndrey Smirnov 
168049ab747fSPaolo Bonzini static void sdhci_register_types(void)
168149ab747fSPaolo Bonzini {
1682224d10ffSKevin O'Connor     type_register_static(&sdhci_pci_info);
16837302dcd6SKevin O'Connor     type_register_static(&sdhci_sysbus_info);
168440bbc194SPeter Maydell     type_register_static(&sdhci_bus_info);
1685fd1e5c81SAndrey Smirnov     type_register_static(&imx_usdhc_info);
168649ab747fSPaolo Bonzini }
168749ab747fSPaolo Bonzini 
168849ab747fSPaolo Bonzini type_init(sdhci_register_types)
1689