xref: /openbmc/qemu/hw/sd/sdhci.c (revision 946df4d500888c8ddad580b28fa72b138f106823)
149ab747fSPaolo Bonzini /*
249ab747fSPaolo Bonzini  * SD Association Host Standard Specification v2.0 controller emulation
349ab747fSPaolo Bonzini  *
4598a40b3SPhilippe Mathieu-Daudé  * Datasheet: PartA2_SD_Host_Controller_Simplified_Specification_Ver2.00.pdf
5598a40b3SPhilippe Mathieu-Daudé  *
649ab747fSPaolo Bonzini  * Copyright (c) 2011 Samsung Electronics Co., Ltd.
749ab747fSPaolo Bonzini  * Mitsyanko Igor <i.mitsyanko@samsung.com>
849ab747fSPaolo Bonzini  * Peter A.G. Crosthwaite <peter.crosthwaite@petalogix.com>
949ab747fSPaolo Bonzini  *
1049ab747fSPaolo Bonzini  * Based on MMC controller for Samsung S5PC1xx-based board emulation
1149ab747fSPaolo Bonzini  * by Alexey Merkulov and Vladimir Monakhov.
1249ab747fSPaolo Bonzini  *
1349ab747fSPaolo Bonzini  * This program is free software; you can redistribute it and/or modify it
1449ab747fSPaolo Bonzini  * under the terms of the GNU General Public License as published by the
1549ab747fSPaolo Bonzini  * Free Software Foundation; either version 2 of the License, or (at your
1649ab747fSPaolo Bonzini  * option) any later version.
1749ab747fSPaolo Bonzini  *
1849ab747fSPaolo Bonzini  * This program is distributed in the hope that it will be useful,
1949ab747fSPaolo Bonzini  * but WITHOUT ANY WARRANTY; without even the implied warranty of
2049ab747fSPaolo Bonzini  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.
2149ab747fSPaolo Bonzini  * See the GNU General Public License for more details.
2249ab747fSPaolo Bonzini  *
2349ab747fSPaolo Bonzini  * You should have received a copy of the GNU General Public License along
2449ab747fSPaolo Bonzini  * with this program; if not, see <http://www.gnu.org/licenses/>.
2549ab747fSPaolo Bonzini  */
2649ab747fSPaolo Bonzini 
270430891cSPeter Maydell #include "qemu/osdep.h"
284c8f9735SPhilippe Mathieu-Daudé #include "qemu/units.h"
296ff37c3dSPhilippe Mathieu-Daudé #include "qemu/error-report.h"
30b635d98cSPhilippe Mathieu-Daudé #include "qapi/error.h"
3164552b6bSMarkus Armbruster #include "hw/irq.h"
32a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h"
3349ab747fSPaolo Bonzini #include "sysemu/dma.h"
3449ab747fSPaolo Bonzini #include "qemu/timer.h"
3549ab747fSPaolo Bonzini #include "qemu/bitops.h"
36f82a0f44SPhilippe Mathieu-Daudé #include "hw/sd/sdhci.h"
37d6454270SMarkus Armbruster #include "migration/vmstate.h"
38637d23beSSai Pavan Boddu #include "sdhci-internal.h"
3903dd024fSPaolo Bonzini #include "qemu/log.h"
400b8fa32fSMarkus Armbruster #include "qemu/module.h"
418be487d8SPhilippe Mathieu-Daudé #include "trace.h"
42db1015e9SEduardo Habkost #include "qom/object.h"
4349ab747fSPaolo Bonzini 
4440bbc194SPeter Maydell #define TYPE_SDHCI_BUS "sdhci-bus"
45fa34a3c5SEduardo Habkost /* This is reusing the SDBus typedef from SD_BUS */
46fa34a3c5SEduardo Habkost DECLARE_INSTANCE_CHECKER(SDBus, SDHCI_BUS,
47fa34a3c5SEduardo Habkost                          TYPE_SDHCI_BUS)
4840bbc194SPeter Maydell 
49aa164fbfSPhilippe Mathieu-Daudé #define MASKED_WRITE(reg, mask, val)  (reg = (reg & (mask)) | (val))
50aa164fbfSPhilippe Mathieu-Daudé 
5109b738ffSPhilippe Mathieu-Daudé static inline unsigned int sdhci_get_fifolen(SDHCIState *s)
5209b738ffSPhilippe Mathieu-Daudé {
5309b738ffSPhilippe Mathieu-Daudé     return 1 << (9 + FIELD_EX32(s->capareg, SDHC_CAPAB, MAXBLOCKLENGTH));
5409b738ffSPhilippe Mathieu-Daudé }
5509b738ffSPhilippe Mathieu-Daudé 
566ff37c3dSPhilippe Mathieu-Daudé /* return true on error */
576ff37c3dSPhilippe Mathieu-Daudé static bool sdhci_check_capab_freq_range(SDHCIState *s, const char *desc,
586ff37c3dSPhilippe Mathieu-Daudé                                          uint8_t freq, Error **errp)
596ff37c3dSPhilippe Mathieu-Daudé {
604d67852dSPhilippe Mathieu-Daudé     if (s->sd_spec_version >= 3) {
614d67852dSPhilippe Mathieu-Daudé         return false;
624d67852dSPhilippe Mathieu-Daudé     }
636ff37c3dSPhilippe Mathieu-Daudé     switch (freq) {
646ff37c3dSPhilippe Mathieu-Daudé     case 0:
656ff37c3dSPhilippe Mathieu-Daudé     case 10 ... 63:
666ff37c3dSPhilippe Mathieu-Daudé         break;
676ff37c3dSPhilippe Mathieu-Daudé     default:
686ff37c3dSPhilippe Mathieu-Daudé         error_setg(errp, "SD %s clock frequency can have value"
696ff37c3dSPhilippe Mathieu-Daudé                    "in range 0-63 only", desc);
706ff37c3dSPhilippe Mathieu-Daudé         return true;
716ff37c3dSPhilippe Mathieu-Daudé     }
726ff37c3dSPhilippe Mathieu-Daudé     return false;
736ff37c3dSPhilippe Mathieu-Daudé }
746ff37c3dSPhilippe Mathieu-Daudé 
756ff37c3dSPhilippe Mathieu-Daudé static void sdhci_check_capareg(SDHCIState *s, Error **errp)
766ff37c3dSPhilippe Mathieu-Daudé {
776ff37c3dSPhilippe Mathieu-Daudé     uint64_t msk = s->capareg;
786ff37c3dSPhilippe Mathieu-Daudé     uint32_t val;
796ff37c3dSPhilippe Mathieu-Daudé     bool y;
806ff37c3dSPhilippe Mathieu-Daudé 
816ff37c3dSPhilippe Mathieu-Daudé     switch (s->sd_spec_version) {
821e23b63fSPhilippe Mathieu-Daudé     case 4:
831e23b63fSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, BUS64BIT_V4);
841e23b63fSPhilippe Mathieu-Daudé         trace_sdhci_capareg("64-bit system bus (v4)", val);
851e23b63fSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, BUS64BIT_V4, 0);
861e23b63fSPhilippe Mathieu-Daudé 
871e23b63fSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, UHS_II);
881e23b63fSPhilippe Mathieu-Daudé         trace_sdhci_capareg("UHS-II", val);
891e23b63fSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, UHS_II, 0);
901e23b63fSPhilippe Mathieu-Daudé 
911e23b63fSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, ADMA3);
921e23b63fSPhilippe Mathieu-Daudé         trace_sdhci_capareg("ADMA3", val);
931e23b63fSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, ADMA3, 0);
941e23b63fSPhilippe Mathieu-Daudé 
951e23b63fSPhilippe Mathieu-Daudé     /* fallthrough */
964d67852dSPhilippe Mathieu-Daudé     case 3:
974d67852dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, ASYNC_INT);
984d67852dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("async interrupt", val);
994d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, ASYNC_INT, 0);
1004d67852dSPhilippe Mathieu-Daudé 
1014d67852dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, SLOT_TYPE);
1024d67852dSPhilippe Mathieu-Daudé         if (val) {
1034d67852dSPhilippe Mathieu-Daudé             error_setg(errp, "slot-type not supported");
1044d67852dSPhilippe Mathieu-Daudé             return;
1054d67852dSPhilippe Mathieu-Daudé         }
1064d67852dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("slot type", val);
1074d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, SLOT_TYPE, 0);
1084d67852dSPhilippe Mathieu-Daudé 
1094d67852dSPhilippe Mathieu-Daudé         if (val != 2) {
1104d67852dSPhilippe Mathieu-Daudé             val = FIELD_EX64(s->capareg, SDHC_CAPAB, EMBEDDED_8BIT);
1114d67852dSPhilippe Mathieu-Daudé             trace_sdhci_capareg("8-bit bus", val);
1124d67852dSPhilippe Mathieu-Daudé         }
1134d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, EMBEDDED_8BIT, 0);
1144d67852dSPhilippe Mathieu-Daudé 
1154d67852dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, BUS_SPEED);
1164d67852dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("bus speed mask", val);
1174d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, BUS_SPEED, 0);
1184d67852dSPhilippe Mathieu-Daudé 
1194d67852dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, DRIVER_STRENGTH);
1204d67852dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("driver strength mask", val);
1214d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, DRIVER_STRENGTH, 0);
1224d67852dSPhilippe Mathieu-Daudé 
1234d67852dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, TIMER_RETUNING);
1244d67852dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("timer re-tuning", val);
1254d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, TIMER_RETUNING, 0);
1264d67852dSPhilippe Mathieu-Daudé 
1274d67852dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, SDR50_TUNING);
1284d67852dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("use SDR50 tuning", val);
1294d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, SDR50_TUNING, 0);
1304d67852dSPhilippe Mathieu-Daudé 
1314d67852dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, RETUNING_MODE);
1324d67852dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("re-tuning mode", val);
1334d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, RETUNING_MODE, 0);
1344d67852dSPhilippe Mathieu-Daudé 
1354d67852dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, CLOCK_MULT);
1364d67852dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("clock multiplier", val);
1374d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, CLOCK_MULT, 0);
1384d67852dSPhilippe Mathieu-Daudé 
1394d67852dSPhilippe Mathieu-Daudé     /* fallthrough */
1406ff37c3dSPhilippe Mathieu-Daudé     case 2: /* default version */
1410540fba9SPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, ADMA2);
1420540fba9SPhilippe Mathieu-Daudé         trace_sdhci_capareg("ADMA2", val);
1430540fba9SPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, ADMA2, 0);
1440540fba9SPhilippe Mathieu-Daudé 
1450540fba9SPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, ADMA1);
1460540fba9SPhilippe Mathieu-Daudé         trace_sdhci_capareg("ADMA1", val);
1470540fba9SPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, ADMA1, 0);
1480540fba9SPhilippe Mathieu-Daudé 
1490540fba9SPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, BUS64BIT);
1501e23b63fSPhilippe Mathieu-Daudé         trace_sdhci_capareg("64-bit system bus (v3)", val);
1510540fba9SPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, BUS64BIT, 0);
1526ff37c3dSPhilippe Mathieu-Daudé 
1536ff37c3dSPhilippe Mathieu-Daudé     /* fallthrough */
1546ff37c3dSPhilippe Mathieu-Daudé     case 1:
1556ff37c3dSPhilippe Mathieu-Daudé         y = FIELD_EX64(s->capareg, SDHC_CAPAB, TOUNIT);
1566ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, TOUNIT, 0);
1576ff37c3dSPhilippe Mathieu-Daudé 
1586ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, TOCLKFREQ);
1596ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg(y ? "timeout (MHz)" : "Timeout (KHz)", val);
1606ff37c3dSPhilippe Mathieu-Daudé         if (sdhci_check_capab_freq_range(s, "timeout", val, errp)) {
1616ff37c3dSPhilippe Mathieu-Daudé             return;
1626ff37c3dSPhilippe Mathieu-Daudé         }
1636ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, TOCLKFREQ, 0);
1646ff37c3dSPhilippe Mathieu-Daudé 
1656ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, BASECLKFREQ);
1666ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg(y ? "base (MHz)" : "Base (KHz)", val);
1676ff37c3dSPhilippe Mathieu-Daudé         if (sdhci_check_capab_freq_range(s, "base", val, errp)) {
1686ff37c3dSPhilippe Mathieu-Daudé             return;
1696ff37c3dSPhilippe Mathieu-Daudé         }
1706ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, BASECLKFREQ, 0);
1716ff37c3dSPhilippe Mathieu-Daudé 
1726ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, MAXBLOCKLENGTH);
1736ff37c3dSPhilippe Mathieu-Daudé         if (val >= 3) {
1746ff37c3dSPhilippe Mathieu-Daudé             error_setg(errp, "block size can be 512, 1024 or 2048 only");
1756ff37c3dSPhilippe Mathieu-Daudé             return;
1766ff37c3dSPhilippe Mathieu-Daudé         }
1776ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("max block length", sdhci_get_fifolen(s));
1786ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, MAXBLOCKLENGTH, 0);
1796ff37c3dSPhilippe Mathieu-Daudé 
1806ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, HIGHSPEED);
1816ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("high speed", val);
1826ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, HIGHSPEED, 0);
1836ff37c3dSPhilippe Mathieu-Daudé 
1846ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, SDMA);
1856ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("SDMA", val);
1866ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, SDMA, 0);
1876ff37c3dSPhilippe Mathieu-Daudé 
1886ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, SUSPRESUME);
1896ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("suspend/resume", val);
1906ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, SUSPRESUME, 0);
1916ff37c3dSPhilippe Mathieu-Daudé 
1926ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, V33);
1936ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("3.3v", val);
1946ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, V33, 0);
1956ff37c3dSPhilippe Mathieu-Daudé 
1966ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, V30);
1976ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("3.0v", val);
1986ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, V30, 0);
1996ff37c3dSPhilippe Mathieu-Daudé 
2006ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, V18);
2016ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("1.8v", val);
2026ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, V18, 0);
2036ff37c3dSPhilippe Mathieu-Daudé         break;
2046ff37c3dSPhilippe Mathieu-Daudé 
2056ff37c3dSPhilippe Mathieu-Daudé     default:
2066ff37c3dSPhilippe Mathieu-Daudé         error_setg(errp, "Unsupported spec version: %u", s->sd_spec_version);
2076ff37c3dSPhilippe Mathieu-Daudé     }
2086ff37c3dSPhilippe Mathieu-Daudé     if (msk) {
2096ff37c3dSPhilippe Mathieu-Daudé         qemu_log_mask(LOG_UNIMP,
2106ff37c3dSPhilippe Mathieu-Daudé                       "SDHCI: unknown CAPAB mask: 0x%016" PRIx64 "\n", msk);
2116ff37c3dSPhilippe Mathieu-Daudé     }
2126ff37c3dSPhilippe Mathieu-Daudé }
2136ff37c3dSPhilippe Mathieu-Daudé 
21449ab747fSPaolo Bonzini static uint8_t sdhci_slotint(SDHCIState *s)
21549ab747fSPaolo Bonzini {
21649ab747fSPaolo Bonzini     return (s->norintsts & s->norintsigen) || (s->errintsts & s->errintsigen) ||
21749ab747fSPaolo Bonzini          ((s->norintsts & SDHC_NIS_INSERT) && (s->wakcon & SDHC_WKUP_ON_INS)) ||
21849ab747fSPaolo Bonzini          ((s->norintsts & SDHC_NIS_REMOVE) && (s->wakcon & SDHC_WKUP_ON_RMV));
21949ab747fSPaolo Bonzini }
22049ab747fSPaolo Bonzini 
2212bd9ae7eSPhilippe Mathieu-Daudé /* Return true if IRQ was pending and delivered */
2222bd9ae7eSPhilippe Mathieu-Daudé static bool sdhci_update_irq(SDHCIState *s)
22349ab747fSPaolo Bonzini {
2242bd9ae7eSPhilippe Mathieu-Daudé     bool pending = sdhci_slotint(s);
2252bd9ae7eSPhilippe Mathieu-Daudé 
2262bd9ae7eSPhilippe Mathieu-Daudé     qemu_set_irq(s->irq, pending);
2272bd9ae7eSPhilippe Mathieu-Daudé 
2282bd9ae7eSPhilippe Mathieu-Daudé     return pending;
22949ab747fSPaolo Bonzini }
23049ab747fSPaolo Bonzini 
23149ab747fSPaolo Bonzini static void sdhci_raise_insertion_irq(void *opaque)
23249ab747fSPaolo Bonzini {
23349ab747fSPaolo Bonzini     SDHCIState *s = (SDHCIState *)opaque;
23449ab747fSPaolo Bonzini 
23549ab747fSPaolo Bonzini     if (s->norintsts & SDHC_NIS_REMOVE) {
236bc72ad67SAlex Bligh         timer_mod(s->insert_timer,
237bc72ad67SAlex Bligh                        qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY);
23849ab747fSPaolo Bonzini     } else {
23949ab747fSPaolo Bonzini         s->prnsts = 0x1ff0000;
24049ab747fSPaolo Bonzini         if (s->norintstsen & SDHC_NISEN_INSERT) {
24149ab747fSPaolo Bonzini             s->norintsts |= SDHC_NIS_INSERT;
24249ab747fSPaolo Bonzini         }
24349ab747fSPaolo Bonzini         sdhci_update_irq(s);
24449ab747fSPaolo Bonzini     }
24549ab747fSPaolo Bonzini }
24649ab747fSPaolo Bonzini 
24740bbc194SPeter Maydell static void sdhci_set_inserted(DeviceState *dev, bool level)
24849ab747fSPaolo Bonzini {
24940bbc194SPeter Maydell     SDHCIState *s = (SDHCIState *)dev;
25049ab747fSPaolo Bonzini 
2518be487d8SPhilippe Mathieu-Daudé     trace_sdhci_set_inserted(level ? "insert" : "eject");
25249ab747fSPaolo Bonzini     if ((s->norintsts & SDHC_NIS_REMOVE) && level) {
25349ab747fSPaolo Bonzini         /* Give target some time to notice card ejection */
254bc72ad67SAlex Bligh         timer_mod(s->insert_timer,
255bc72ad67SAlex Bligh                        qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY);
25649ab747fSPaolo Bonzini     } else {
25749ab747fSPaolo Bonzini         if (level) {
25849ab747fSPaolo Bonzini             s->prnsts = 0x1ff0000;
25949ab747fSPaolo Bonzini             if (s->norintstsen & SDHC_NISEN_INSERT) {
26049ab747fSPaolo Bonzini                 s->norintsts |= SDHC_NIS_INSERT;
26149ab747fSPaolo Bonzini             }
26249ab747fSPaolo Bonzini         } else {
26349ab747fSPaolo Bonzini             s->prnsts = 0x1fa0000;
26449ab747fSPaolo Bonzini             s->pwrcon &= ~SDHC_POWER_ON;
26549ab747fSPaolo Bonzini             s->clkcon &= ~SDHC_CLOCK_SDCLK_EN;
26649ab747fSPaolo Bonzini             if (s->norintstsen & SDHC_NISEN_REMOVE) {
26749ab747fSPaolo Bonzini                 s->norintsts |= SDHC_NIS_REMOVE;
26849ab747fSPaolo Bonzini             }
26949ab747fSPaolo Bonzini         }
27049ab747fSPaolo Bonzini         sdhci_update_irq(s);
27149ab747fSPaolo Bonzini     }
27249ab747fSPaolo Bonzini }
27349ab747fSPaolo Bonzini 
27440bbc194SPeter Maydell static void sdhci_set_readonly(DeviceState *dev, bool level)
27549ab747fSPaolo Bonzini {
27640bbc194SPeter Maydell     SDHCIState *s = (SDHCIState *)dev;
27749ab747fSPaolo Bonzini 
27849ab747fSPaolo Bonzini     if (level) {
27949ab747fSPaolo Bonzini         s->prnsts &= ~SDHC_WRITE_PROTECT;
28049ab747fSPaolo Bonzini     } else {
28149ab747fSPaolo Bonzini         /* Write enabled */
28249ab747fSPaolo Bonzini         s->prnsts |= SDHC_WRITE_PROTECT;
28349ab747fSPaolo Bonzini     }
28449ab747fSPaolo Bonzini }
28549ab747fSPaolo Bonzini 
28649ab747fSPaolo Bonzini static void sdhci_reset(SDHCIState *s)
28749ab747fSPaolo Bonzini {
28840bbc194SPeter Maydell     DeviceState *dev = DEVICE(s);
28940bbc194SPeter Maydell 
290bc72ad67SAlex Bligh     timer_del(s->insert_timer);
291bc72ad67SAlex Bligh     timer_del(s->transfer_timer);
292aceb5b06SPhilippe Mathieu-Daudé 
293aceb5b06SPhilippe Mathieu-Daudé     /* Set all registers to 0. Capabilities/Version registers are not cleared
29449ab747fSPaolo Bonzini      * and assumed to always preserve their value, given to them during
29549ab747fSPaolo Bonzini      * initialization */
29649ab747fSPaolo Bonzini     memset(&s->sdmasysad, 0, (uintptr_t)&s->capareg - (uintptr_t)&s->sdmasysad);
29749ab747fSPaolo Bonzini 
29840bbc194SPeter Maydell     /* Reset other state based on current card insertion/readonly status */
29940bbc194SPeter Maydell     sdhci_set_inserted(dev, sdbus_get_inserted(&s->sdbus));
30040bbc194SPeter Maydell     sdhci_set_readonly(dev, sdbus_get_readonly(&s->sdbus));
30140bbc194SPeter Maydell 
30249ab747fSPaolo Bonzini     s->data_count = 0;
30349ab747fSPaolo Bonzini     s->stopped_state = sdhc_not_stopped;
3040a7ac9f9SAndrew Baumann     s->pending_insert_state = false;
30549ab747fSPaolo Bonzini }
30649ab747fSPaolo Bonzini 
3078b41c305SPeter Maydell static void sdhci_poweron_reset(DeviceState *dev)
3088b41c305SPeter Maydell {
3098b41c305SPeter Maydell     /* QOM (ie power-on) reset. This is identical to reset
3108b41c305SPeter Maydell      * commanded via device register apart from handling of the
3118b41c305SPeter Maydell      * 'pending insert on powerup' quirk.
3128b41c305SPeter Maydell      */
3138b41c305SPeter Maydell     SDHCIState *s = (SDHCIState *)dev;
3148b41c305SPeter Maydell 
3158b41c305SPeter Maydell     sdhci_reset(s);
3168b41c305SPeter Maydell 
3178b41c305SPeter Maydell     if (s->pending_insert_quirk) {
3188b41c305SPeter Maydell         s->pending_insert_state = true;
3198b41c305SPeter Maydell     }
3208b41c305SPeter Maydell }
3218b41c305SPeter Maydell 
322d368ba43SKevin O'Connor static void sdhci_data_transfer(void *opaque);
32349ab747fSPaolo Bonzini 
324*946df4d5SLu Gao #define BLOCK_SIZE_MASK (4 * KiB - 1)
325*946df4d5SLu Gao 
32649ab747fSPaolo Bonzini static void sdhci_send_command(SDHCIState *s)
32749ab747fSPaolo Bonzini {
32849ab747fSPaolo Bonzini     SDRequest request;
32949ab747fSPaolo Bonzini     uint8_t response[16];
33049ab747fSPaolo Bonzini     int rlen;
331b263d8f9SBin Meng     bool timeout = false;
33249ab747fSPaolo Bonzini 
33349ab747fSPaolo Bonzini     s->errintsts = 0;
33449ab747fSPaolo Bonzini     s->acmd12errsts = 0;
33549ab747fSPaolo Bonzini     request.cmd = s->cmdreg >> 8;
33649ab747fSPaolo Bonzini     request.arg = s->argument;
3378be487d8SPhilippe Mathieu-Daudé 
3388be487d8SPhilippe Mathieu-Daudé     trace_sdhci_send_command(request.cmd, request.arg);
33940bbc194SPeter Maydell     rlen = sdbus_do_command(&s->sdbus, &request, response);
34049ab747fSPaolo Bonzini 
34149ab747fSPaolo Bonzini     if (s->cmdreg & SDHC_CMD_RESPONSE) {
34249ab747fSPaolo Bonzini         if (rlen == 4) {
343b3141c06SPhilippe Mathieu-Daudé             s->rspreg[0] = ldl_be_p(response);
34449ab747fSPaolo Bonzini             s->rspreg[1] = s->rspreg[2] = s->rspreg[3] = 0;
3458be487d8SPhilippe Mathieu-Daudé             trace_sdhci_response4(s->rspreg[0]);
34649ab747fSPaolo Bonzini         } else if (rlen == 16) {
347b3141c06SPhilippe Mathieu-Daudé             s->rspreg[0] = ldl_be_p(&response[11]);
348b3141c06SPhilippe Mathieu-Daudé             s->rspreg[1] = ldl_be_p(&response[7]);
349b3141c06SPhilippe Mathieu-Daudé             s->rspreg[2] = ldl_be_p(&response[3]);
35049ab747fSPaolo Bonzini             s->rspreg[3] = (response[0] << 16) | (response[1] << 8) |
35149ab747fSPaolo Bonzini                             response[2];
3528be487d8SPhilippe Mathieu-Daudé             trace_sdhci_response16(s->rspreg[3], s->rspreg[2],
3538be487d8SPhilippe Mathieu-Daudé                                    s->rspreg[1], s->rspreg[0]);
35449ab747fSPaolo Bonzini         } else {
355b263d8f9SBin Meng             timeout = true;
3568be487d8SPhilippe Mathieu-Daudé             trace_sdhci_error("timeout waiting for command response");
35749ab747fSPaolo Bonzini             if (s->errintstsen & SDHC_EISEN_CMDTIMEOUT) {
35849ab747fSPaolo Bonzini                 s->errintsts |= SDHC_EIS_CMDTIMEOUT;
35949ab747fSPaolo Bonzini                 s->norintsts |= SDHC_NIS_ERR;
36049ab747fSPaolo Bonzini             }
36149ab747fSPaolo Bonzini         }
36249ab747fSPaolo Bonzini 
363fd1e5c81SAndrey Smirnov         if (!(s->quirks & SDHCI_QUIRK_NO_BUSY_IRQ) &&
364fd1e5c81SAndrey Smirnov             (s->norintstsen & SDHC_NISEN_TRSCMP) &&
36549ab747fSPaolo Bonzini             (s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY) {
36649ab747fSPaolo Bonzini             s->norintsts |= SDHC_NIS_TRSCMP;
36749ab747fSPaolo Bonzini         }
36849ab747fSPaolo Bonzini     }
36949ab747fSPaolo Bonzini 
37049ab747fSPaolo Bonzini     if (s->norintstsen & SDHC_NISEN_CMDCMP) {
37149ab747fSPaolo Bonzini         s->norintsts |= SDHC_NIS_CMDCMP;
37249ab747fSPaolo Bonzini     }
37349ab747fSPaolo Bonzini 
37449ab747fSPaolo Bonzini     sdhci_update_irq(s);
37549ab747fSPaolo Bonzini 
376*946df4d5SLu Gao     if (!timeout && (s->blksize & BLOCK_SIZE_MASK) &&
377*946df4d5SLu Gao         (s->cmdreg & SDHC_CMD_DATA_PRESENT)) {
378656f416cSPeter Crosthwaite         s->data_count = 0;
379d368ba43SKevin O'Connor         sdhci_data_transfer(s);
38049ab747fSPaolo Bonzini     }
38149ab747fSPaolo Bonzini }
38249ab747fSPaolo Bonzini 
38349ab747fSPaolo Bonzini static void sdhci_end_transfer(SDHCIState *s)
38449ab747fSPaolo Bonzini {
38549ab747fSPaolo Bonzini     /* Automatically send CMD12 to stop transfer if AutoCMD12 enabled */
38649ab747fSPaolo Bonzini     if ((s->trnmod & SDHC_TRNS_ACMD12) != 0) {
38749ab747fSPaolo Bonzini         SDRequest request;
38849ab747fSPaolo Bonzini         uint8_t response[16];
38949ab747fSPaolo Bonzini 
39049ab747fSPaolo Bonzini         request.cmd = 0x0C;
39149ab747fSPaolo Bonzini         request.arg = 0;
3928be487d8SPhilippe Mathieu-Daudé         trace_sdhci_end_transfer(request.cmd, request.arg);
39340bbc194SPeter Maydell         sdbus_do_command(&s->sdbus, &request, response);
39449ab747fSPaolo Bonzini         /* Auto CMD12 response goes to the upper Response register */
395b3141c06SPhilippe Mathieu-Daudé         s->rspreg[3] = ldl_be_p(response);
39649ab747fSPaolo Bonzini     }
39749ab747fSPaolo Bonzini 
39849ab747fSPaolo Bonzini     s->prnsts &= ~(SDHC_DOING_READ | SDHC_DOING_WRITE |
39949ab747fSPaolo Bonzini             SDHC_DAT_LINE_ACTIVE | SDHC_DATA_INHIBIT |
40049ab747fSPaolo Bonzini             SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE);
40149ab747fSPaolo Bonzini 
40249ab747fSPaolo Bonzini     if (s->norintstsen & SDHC_NISEN_TRSCMP) {
40349ab747fSPaolo Bonzini         s->norintsts |= SDHC_NIS_TRSCMP;
40449ab747fSPaolo Bonzini     }
40549ab747fSPaolo Bonzini 
40649ab747fSPaolo Bonzini     sdhci_update_irq(s);
40749ab747fSPaolo Bonzini }
40849ab747fSPaolo Bonzini 
40949ab747fSPaolo Bonzini /*
41049ab747fSPaolo Bonzini  * Programmed i/o data transfer
41149ab747fSPaolo Bonzini  */
41249ab747fSPaolo Bonzini 
41349ab747fSPaolo Bonzini /* Fill host controller's read buffer with BLKSIZE bytes of data from card */
41449ab747fSPaolo Bonzini static void sdhci_read_block_from_card(SDHCIState *s)
41549ab747fSPaolo Bonzini {
416ea55a221SPhilippe Mathieu-Daudé     const uint16_t blk_size = s->blksize & BLOCK_SIZE_MASK;
41749ab747fSPaolo Bonzini 
41849ab747fSPaolo Bonzini     if ((s->trnmod & SDHC_TRNS_MULTI) &&
41949ab747fSPaolo Bonzini             (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) {
42049ab747fSPaolo Bonzini         return;
42149ab747fSPaolo Bonzini     }
42249ab747fSPaolo Bonzini 
423ea55a221SPhilippe Mathieu-Daudé     if (!FIELD_EX32(s->hostctl2, SDHC_HOSTCTL2, EXECUTE_TUNING)) {
42408022a91SPhilippe Mathieu-Daudé         /* Device is not in tuning */
425618e0be1SPhilippe Mathieu-Daudé         sdbus_read_data(&s->sdbus, s->fifo_buffer, blk_size);
426ea55a221SPhilippe Mathieu-Daudé     }
427ea55a221SPhilippe Mathieu-Daudé 
428ea55a221SPhilippe Mathieu-Daudé     if (FIELD_EX32(s->hostctl2, SDHC_HOSTCTL2, EXECUTE_TUNING)) {
42908022a91SPhilippe Mathieu-Daudé         /* Device is in tuning */
430ea55a221SPhilippe Mathieu-Daudé         s->hostctl2 &= ~R_SDHC_HOSTCTL2_EXECUTE_TUNING_MASK;
431ea55a221SPhilippe Mathieu-Daudé         s->hostctl2 |= R_SDHC_HOSTCTL2_SAMPLING_CLKSEL_MASK;
432ea55a221SPhilippe Mathieu-Daudé         s->prnsts &= ~(SDHC_DAT_LINE_ACTIVE | SDHC_DOING_READ |
433ea55a221SPhilippe Mathieu-Daudé                        SDHC_DATA_INHIBIT);
434ea55a221SPhilippe Mathieu-Daudé         goto read_done;
43549ab747fSPaolo Bonzini     }
43649ab747fSPaolo Bonzini 
43749ab747fSPaolo Bonzini     /* New data now available for READ through Buffer Port Register */
43849ab747fSPaolo Bonzini     s->prnsts |= SDHC_DATA_AVAILABLE;
43949ab747fSPaolo Bonzini     if (s->norintstsen & SDHC_NISEN_RBUFRDY) {
44049ab747fSPaolo Bonzini         s->norintsts |= SDHC_NIS_RBUFRDY;
44149ab747fSPaolo Bonzini     }
44249ab747fSPaolo Bonzini 
44349ab747fSPaolo Bonzini     /* Clear DAT line active status if that was the last block */
44449ab747fSPaolo Bonzini     if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
44549ab747fSPaolo Bonzini             ((s->trnmod & SDHC_TRNS_MULTI) && s->blkcnt == 1)) {
44649ab747fSPaolo Bonzini         s->prnsts &= ~SDHC_DAT_LINE_ACTIVE;
44749ab747fSPaolo Bonzini     }
44849ab747fSPaolo Bonzini 
44949ab747fSPaolo Bonzini     /* If stop at block gap request was set and it's not the last block of
45049ab747fSPaolo Bonzini      * data - generate Block Event interrupt */
45149ab747fSPaolo Bonzini     if (s->stopped_state == sdhc_gap_read && (s->trnmod & SDHC_TRNS_MULTI) &&
45249ab747fSPaolo Bonzini             s->blkcnt != 1)    {
45349ab747fSPaolo Bonzini         s->prnsts &= ~SDHC_DAT_LINE_ACTIVE;
45449ab747fSPaolo Bonzini         if (s->norintstsen & SDHC_EISEN_BLKGAP) {
45549ab747fSPaolo Bonzini             s->norintsts |= SDHC_EIS_BLKGAP;
45649ab747fSPaolo Bonzini         }
45749ab747fSPaolo Bonzini     }
45849ab747fSPaolo Bonzini 
459ea55a221SPhilippe Mathieu-Daudé read_done:
46049ab747fSPaolo Bonzini     sdhci_update_irq(s);
46149ab747fSPaolo Bonzini }
46249ab747fSPaolo Bonzini 
46349ab747fSPaolo Bonzini /* Read @size byte of data from host controller @s BUFFER DATA PORT register */
46449ab747fSPaolo Bonzini static uint32_t sdhci_read_dataport(SDHCIState *s, unsigned size)
46549ab747fSPaolo Bonzini {
46649ab747fSPaolo Bonzini     uint32_t value = 0;
46749ab747fSPaolo Bonzini     int i;
46849ab747fSPaolo Bonzini 
46949ab747fSPaolo Bonzini     /* first check that a valid data exists in host controller input buffer */
47049ab747fSPaolo Bonzini     if ((s->prnsts & SDHC_DATA_AVAILABLE) == 0) {
4718be487d8SPhilippe Mathieu-Daudé         trace_sdhci_error("read from empty buffer");
47249ab747fSPaolo Bonzini         return 0;
47349ab747fSPaolo Bonzini     }
47449ab747fSPaolo Bonzini 
47549ab747fSPaolo Bonzini     for (i = 0; i < size; i++) {
47649ab747fSPaolo Bonzini         value |= s->fifo_buffer[s->data_count] << i * 8;
47749ab747fSPaolo Bonzini         s->data_count++;
47849ab747fSPaolo Bonzini         /* check if we've read all valid data (blksize bytes) from buffer */
479bf8ec38eSPhilippe Mathieu-Daudé         if ((s->data_count) >= (s->blksize & BLOCK_SIZE_MASK)) {
4808be487d8SPhilippe Mathieu-Daudé             trace_sdhci_read_dataport(s->data_count);
48149ab747fSPaolo Bonzini             s->prnsts &= ~SDHC_DATA_AVAILABLE; /* no more data in a buffer */
48249ab747fSPaolo Bonzini             s->data_count = 0;  /* next buff read must start at position [0] */
48349ab747fSPaolo Bonzini 
48449ab747fSPaolo Bonzini             if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
48549ab747fSPaolo Bonzini                 s->blkcnt--;
48649ab747fSPaolo Bonzini             }
48749ab747fSPaolo Bonzini 
48849ab747fSPaolo Bonzini             /* if that was the last block of data */
48949ab747fSPaolo Bonzini             if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
49049ab747fSPaolo Bonzini                 ((s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) ||
49149ab747fSPaolo Bonzini                  /* stop at gap request */
49249ab747fSPaolo Bonzini                 (s->stopped_state == sdhc_gap_read &&
49349ab747fSPaolo Bonzini                  !(s->prnsts & SDHC_DAT_LINE_ACTIVE))) {
494d368ba43SKevin O'Connor                 sdhci_end_transfer(s);
49549ab747fSPaolo Bonzini             } else { /* if there are more data, read next block from card */
496d368ba43SKevin O'Connor                 sdhci_read_block_from_card(s);
49749ab747fSPaolo Bonzini             }
49849ab747fSPaolo Bonzini             break;
49949ab747fSPaolo Bonzini         }
50049ab747fSPaolo Bonzini     }
50149ab747fSPaolo Bonzini 
50249ab747fSPaolo Bonzini     return value;
50349ab747fSPaolo Bonzini }
50449ab747fSPaolo Bonzini 
50549ab747fSPaolo Bonzini /* Write data from host controller FIFO to card */
50649ab747fSPaolo Bonzini static void sdhci_write_block_to_card(SDHCIState *s)
50749ab747fSPaolo Bonzini {
50849ab747fSPaolo Bonzini     if (s->prnsts & SDHC_SPACE_AVAILABLE) {
50949ab747fSPaolo Bonzini         if (s->norintstsen & SDHC_NISEN_WBUFRDY) {
51049ab747fSPaolo Bonzini             s->norintsts |= SDHC_NIS_WBUFRDY;
51149ab747fSPaolo Bonzini         }
51249ab747fSPaolo Bonzini         sdhci_update_irq(s);
51349ab747fSPaolo Bonzini         return;
51449ab747fSPaolo Bonzini     }
51549ab747fSPaolo Bonzini 
51649ab747fSPaolo Bonzini     if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
51749ab747fSPaolo Bonzini         if (s->blkcnt == 0) {
51849ab747fSPaolo Bonzini             return;
51949ab747fSPaolo Bonzini         } else {
52049ab747fSPaolo Bonzini             s->blkcnt--;
52149ab747fSPaolo Bonzini         }
52249ab747fSPaolo Bonzini     }
52349ab747fSPaolo Bonzini 
52462a21be6SPhilippe Mathieu-Daudé     sdbus_write_data(&s->sdbus, s->fifo_buffer, s->blksize & BLOCK_SIZE_MASK);
52549ab747fSPaolo Bonzini 
52649ab747fSPaolo Bonzini     /* Next data can be written through BUFFER DATORT register */
52749ab747fSPaolo Bonzini     s->prnsts |= SDHC_SPACE_AVAILABLE;
52849ab747fSPaolo Bonzini 
52949ab747fSPaolo Bonzini     /* Finish transfer if that was the last block of data */
53049ab747fSPaolo Bonzini     if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
53149ab747fSPaolo Bonzini             ((s->trnmod & SDHC_TRNS_MULTI) &&
53249ab747fSPaolo Bonzini             (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0))) {
533d368ba43SKevin O'Connor         sdhci_end_transfer(s);
534dcdb4cd8SPeter Crosthwaite     } else if (s->norintstsen & SDHC_NISEN_WBUFRDY) {
535dcdb4cd8SPeter Crosthwaite         s->norintsts |= SDHC_NIS_WBUFRDY;
53649ab747fSPaolo Bonzini     }
53749ab747fSPaolo Bonzini 
53849ab747fSPaolo Bonzini     /* Generate Block Gap Event if requested and if not the last block */
53949ab747fSPaolo Bonzini     if (s->stopped_state == sdhc_gap_write && (s->trnmod & SDHC_TRNS_MULTI) &&
54049ab747fSPaolo Bonzini             s->blkcnt > 0) {
54149ab747fSPaolo Bonzini         s->prnsts &= ~SDHC_DOING_WRITE;
54249ab747fSPaolo Bonzini         if (s->norintstsen & SDHC_EISEN_BLKGAP) {
54349ab747fSPaolo Bonzini             s->norintsts |= SDHC_EIS_BLKGAP;
54449ab747fSPaolo Bonzini         }
545d368ba43SKevin O'Connor         sdhci_end_transfer(s);
54649ab747fSPaolo Bonzini     }
54749ab747fSPaolo Bonzini 
54849ab747fSPaolo Bonzini     sdhci_update_irq(s);
54949ab747fSPaolo Bonzini }
55049ab747fSPaolo Bonzini 
55149ab747fSPaolo Bonzini /* Write @size bytes of @value data to host controller @s Buffer Data Port
55249ab747fSPaolo Bonzini  * register */
55349ab747fSPaolo Bonzini static void sdhci_write_dataport(SDHCIState *s, uint32_t value, unsigned size)
55449ab747fSPaolo Bonzini {
55549ab747fSPaolo Bonzini     unsigned i;
55649ab747fSPaolo Bonzini 
55749ab747fSPaolo Bonzini     /* Check that there is free space left in a buffer */
55849ab747fSPaolo Bonzini     if (!(s->prnsts & SDHC_SPACE_AVAILABLE)) {
5598be487d8SPhilippe Mathieu-Daudé         trace_sdhci_error("Can't write to data buffer: buffer full");
56049ab747fSPaolo Bonzini         return;
56149ab747fSPaolo Bonzini     }
56249ab747fSPaolo Bonzini 
56349ab747fSPaolo Bonzini     for (i = 0; i < size; i++) {
56449ab747fSPaolo Bonzini         s->fifo_buffer[s->data_count] = value & 0xFF;
56549ab747fSPaolo Bonzini         s->data_count++;
56649ab747fSPaolo Bonzini         value >>= 8;
567bf8ec38eSPhilippe Mathieu-Daudé         if (s->data_count >= (s->blksize & BLOCK_SIZE_MASK)) {
5688be487d8SPhilippe Mathieu-Daudé             trace_sdhci_write_dataport(s->data_count);
56949ab747fSPaolo Bonzini             s->data_count = 0;
57049ab747fSPaolo Bonzini             s->prnsts &= ~SDHC_SPACE_AVAILABLE;
57149ab747fSPaolo Bonzini             if (s->prnsts & SDHC_DOING_WRITE) {
572d368ba43SKevin O'Connor                 sdhci_write_block_to_card(s);
57349ab747fSPaolo Bonzini             }
57449ab747fSPaolo Bonzini         }
57549ab747fSPaolo Bonzini     }
57649ab747fSPaolo Bonzini }
57749ab747fSPaolo Bonzini 
57849ab747fSPaolo Bonzini /*
57949ab747fSPaolo Bonzini  * Single DMA data transfer
58049ab747fSPaolo Bonzini  */
58149ab747fSPaolo Bonzini 
58249ab747fSPaolo Bonzini /* Multi block SDMA transfer */
58349ab747fSPaolo Bonzini static void sdhci_sdma_transfer_multi_blocks(SDHCIState *s)
58449ab747fSPaolo Bonzini {
58549ab747fSPaolo Bonzini     bool page_aligned = false;
586618e0be1SPhilippe Mathieu-Daudé     unsigned int begin;
587bf8ec38eSPhilippe Mathieu-Daudé     const uint16_t block_size = s->blksize & BLOCK_SIZE_MASK;
588bf8ec38eSPhilippe Mathieu-Daudé     uint32_t boundary_chk = 1 << (((s->blksize & ~BLOCK_SIZE_MASK) >> 12) + 12);
58949ab747fSPaolo Bonzini     uint32_t boundary_count = boundary_chk - (s->sdmasysad % boundary_chk);
59049ab747fSPaolo Bonzini 
5916e86d903SPrasad J Pandit     if (!(s->trnmod & SDHC_TRNS_BLK_CNT_EN) || !s->blkcnt) {
5926e86d903SPrasad J Pandit         qemu_log_mask(LOG_UNIMP, "infinite transfer is not supported\n");
5936e86d903SPrasad J Pandit         return;
5946e86d903SPrasad J Pandit     }
5956e86d903SPrasad J Pandit 
59649ab747fSPaolo Bonzini     /* XXX: Some sd/mmc drivers (for example, u-boot-slp) do not account for
59749ab747fSPaolo Bonzini      * possible stop at page boundary if initial address is not page aligned,
59849ab747fSPaolo Bonzini      * allow them to work properly */
59949ab747fSPaolo Bonzini     if ((s->sdmasysad % boundary_chk) == 0) {
60049ab747fSPaolo Bonzini         page_aligned = true;
60149ab747fSPaolo Bonzini     }
60249ab747fSPaolo Bonzini 
6038bc1f1aaSBin Meng     s->prnsts |= SDHC_DATA_INHIBIT | SDHC_DAT_LINE_ACTIVE;
60449ab747fSPaolo Bonzini     if (s->trnmod & SDHC_TRNS_READ) {
6058bc1f1aaSBin Meng         s->prnsts |= SDHC_DOING_READ;
60649ab747fSPaolo Bonzini         while (s->blkcnt) {
60749ab747fSPaolo Bonzini             if (s->data_count == 0) {
608618e0be1SPhilippe Mathieu-Daudé                 sdbus_read_data(&s->sdbus, s->fifo_buffer, block_size);
60949ab747fSPaolo Bonzini             }
61049ab747fSPaolo Bonzini             begin = s->data_count;
61149ab747fSPaolo Bonzini             if (((boundary_count + begin) < block_size) && page_aligned) {
61249ab747fSPaolo Bonzini                 s->data_count = boundary_count + begin;
61349ab747fSPaolo Bonzini                 boundary_count = 0;
61449ab747fSPaolo Bonzini              } else {
61549ab747fSPaolo Bonzini                 s->data_count = block_size;
61649ab747fSPaolo Bonzini                 boundary_count -= block_size - begin;
61749ab747fSPaolo Bonzini                 if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
61849ab747fSPaolo Bonzini                     s->blkcnt--;
61949ab747fSPaolo Bonzini                 }
62049ab747fSPaolo Bonzini             }
621ba06fe8aSPhilippe Mathieu-Daudé             dma_memory_write(s->dma_as, s->sdmasysad, &s->fifo_buffer[begin],
622ba06fe8aSPhilippe Mathieu-Daudé                              s->data_count - begin, MEMTXATTRS_UNSPECIFIED);
62349ab747fSPaolo Bonzini             s->sdmasysad += s->data_count - begin;
62449ab747fSPaolo Bonzini             if (s->data_count == block_size) {
62549ab747fSPaolo Bonzini                 s->data_count = 0;
62649ab747fSPaolo Bonzini             }
62749ab747fSPaolo Bonzini             if (page_aligned && boundary_count == 0) {
62849ab747fSPaolo Bonzini                 break;
62949ab747fSPaolo Bonzini             }
63049ab747fSPaolo Bonzini         }
63149ab747fSPaolo Bonzini     } else {
6328bc1f1aaSBin Meng         s->prnsts |= SDHC_DOING_WRITE;
63349ab747fSPaolo Bonzini         while (s->blkcnt) {
63449ab747fSPaolo Bonzini             begin = s->data_count;
63549ab747fSPaolo Bonzini             if (((boundary_count + begin) < block_size) && page_aligned) {
63649ab747fSPaolo Bonzini                 s->data_count = boundary_count + begin;
63749ab747fSPaolo Bonzini                 boundary_count = 0;
63849ab747fSPaolo Bonzini              } else {
63949ab747fSPaolo Bonzini                 s->data_count = block_size;
64049ab747fSPaolo Bonzini                 boundary_count -= block_size - begin;
64149ab747fSPaolo Bonzini             }
642ba06fe8aSPhilippe Mathieu-Daudé             dma_memory_read(s->dma_as, s->sdmasysad, &s->fifo_buffer[begin],
643ba06fe8aSPhilippe Mathieu-Daudé                             s->data_count - begin, MEMTXATTRS_UNSPECIFIED);
64449ab747fSPaolo Bonzini             s->sdmasysad += s->data_count - begin;
64549ab747fSPaolo Bonzini             if (s->data_count == block_size) {
64662a21be6SPhilippe Mathieu-Daudé                 sdbus_write_data(&s->sdbus, s->fifo_buffer, block_size);
64749ab747fSPaolo Bonzini                 s->data_count = 0;
64849ab747fSPaolo Bonzini                 if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
64949ab747fSPaolo Bonzini                     s->blkcnt--;
65049ab747fSPaolo Bonzini                 }
65149ab747fSPaolo Bonzini             }
65249ab747fSPaolo Bonzini             if (page_aligned && boundary_count == 0) {
65349ab747fSPaolo Bonzini                 break;
65449ab747fSPaolo Bonzini             }
65549ab747fSPaolo Bonzini         }
65649ab747fSPaolo Bonzini     }
65749ab747fSPaolo Bonzini 
65849ab747fSPaolo Bonzini     if (s->blkcnt == 0) {
659d368ba43SKevin O'Connor         sdhci_end_transfer(s);
66049ab747fSPaolo Bonzini     } else {
66149ab747fSPaolo Bonzini         if (s->norintstsen & SDHC_NISEN_DMA) {
66249ab747fSPaolo Bonzini             s->norintsts |= SDHC_NIS_DMA;
66349ab747fSPaolo Bonzini         }
66449ab747fSPaolo Bonzini         sdhci_update_irq(s);
66549ab747fSPaolo Bonzini     }
66649ab747fSPaolo Bonzini }
66749ab747fSPaolo Bonzini 
66849ab747fSPaolo Bonzini /* single block SDMA transfer */
66949ab747fSPaolo Bonzini static void sdhci_sdma_transfer_single_block(SDHCIState *s)
67049ab747fSPaolo Bonzini {
671bf8ec38eSPhilippe Mathieu-Daudé     uint32_t datacnt = s->blksize & BLOCK_SIZE_MASK;
67249ab747fSPaolo Bonzini 
67349ab747fSPaolo Bonzini     if (s->trnmod & SDHC_TRNS_READ) {
674618e0be1SPhilippe Mathieu-Daudé         sdbus_read_data(&s->sdbus, s->fifo_buffer, datacnt);
675ba06fe8aSPhilippe Mathieu-Daudé         dma_memory_write(s->dma_as, s->sdmasysad, s->fifo_buffer, datacnt,
676ba06fe8aSPhilippe Mathieu-Daudé                          MEMTXATTRS_UNSPECIFIED);
67749ab747fSPaolo Bonzini     } else {
678ba06fe8aSPhilippe Mathieu-Daudé         dma_memory_read(s->dma_as, s->sdmasysad, s->fifo_buffer, datacnt,
679ba06fe8aSPhilippe Mathieu-Daudé                         MEMTXATTRS_UNSPECIFIED);
68062a21be6SPhilippe Mathieu-Daudé         sdbus_write_data(&s->sdbus, s->fifo_buffer, datacnt);
68149ab747fSPaolo Bonzini     }
68249ab747fSPaolo Bonzini     s->blkcnt--;
68349ab747fSPaolo Bonzini 
684d368ba43SKevin O'Connor     sdhci_end_transfer(s);
68549ab747fSPaolo Bonzini }
68649ab747fSPaolo Bonzini 
68749ab747fSPaolo Bonzini typedef struct ADMADescr {
68849ab747fSPaolo Bonzini     hwaddr addr;
68949ab747fSPaolo Bonzini     uint16_t length;
69049ab747fSPaolo Bonzini     uint8_t attr;
69149ab747fSPaolo Bonzini     uint8_t incr;
69249ab747fSPaolo Bonzini } ADMADescr;
69349ab747fSPaolo Bonzini 
69449ab747fSPaolo Bonzini static void get_adma_description(SDHCIState *s, ADMADescr *dscr)
69549ab747fSPaolo Bonzini {
69649ab747fSPaolo Bonzini     uint32_t adma1 = 0;
69749ab747fSPaolo Bonzini     uint64_t adma2 = 0;
69849ab747fSPaolo Bonzini     hwaddr entry_addr = (hwaddr)s->admasysaddr;
69906c5120bSPhilippe Mathieu-Daudé     switch (SDHC_DMA_TYPE(s->hostctl1)) {
70049ab747fSPaolo Bonzini     case SDHC_CTRL_ADMA2_32:
701ba06fe8aSPhilippe Mathieu-Daudé         dma_memory_read(s->dma_as, entry_addr, &adma2, sizeof(adma2),
702ba06fe8aSPhilippe Mathieu-Daudé                         MEMTXATTRS_UNSPECIFIED);
70349ab747fSPaolo Bonzini         adma2 = le64_to_cpu(adma2);
70449ab747fSPaolo Bonzini         /* The spec does not specify endianness of descriptor table.
70549ab747fSPaolo Bonzini          * We currently assume that it is LE.
70649ab747fSPaolo Bonzini          */
70749ab747fSPaolo Bonzini         dscr->addr = (hwaddr)extract64(adma2, 32, 32) & ~0x3ull;
70849ab747fSPaolo Bonzini         dscr->length = (uint16_t)extract64(adma2, 16, 16);
70949ab747fSPaolo Bonzini         dscr->attr = (uint8_t)extract64(adma2, 0, 7);
71049ab747fSPaolo Bonzini         dscr->incr = 8;
71149ab747fSPaolo Bonzini         break;
71249ab747fSPaolo Bonzini     case SDHC_CTRL_ADMA1_32:
713ba06fe8aSPhilippe Mathieu-Daudé         dma_memory_read(s->dma_as, entry_addr, &adma1, sizeof(adma1),
714ba06fe8aSPhilippe Mathieu-Daudé                         MEMTXATTRS_UNSPECIFIED);
71549ab747fSPaolo Bonzini         adma1 = le32_to_cpu(adma1);
71649ab747fSPaolo Bonzini         dscr->addr = (hwaddr)(adma1 & 0xFFFFF000);
71749ab747fSPaolo Bonzini         dscr->attr = (uint8_t)extract32(adma1, 0, 7);
71849ab747fSPaolo Bonzini         dscr->incr = 4;
71949ab747fSPaolo Bonzini         if ((dscr->attr & SDHC_ADMA_ATTR_ACT_MASK) == SDHC_ADMA_ATTR_SET_LEN) {
72049ab747fSPaolo Bonzini             dscr->length = (uint16_t)extract32(adma1, 12, 16);
72149ab747fSPaolo Bonzini         } else {
7224c8f9735SPhilippe Mathieu-Daudé             dscr->length = 4 * KiB;
72349ab747fSPaolo Bonzini         }
72449ab747fSPaolo Bonzini         break;
72549ab747fSPaolo Bonzini     case SDHC_CTRL_ADMA2_64:
726ba06fe8aSPhilippe Mathieu-Daudé         dma_memory_read(s->dma_as, entry_addr, &dscr->attr, 1,
727ba06fe8aSPhilippe Mathieu-Daudé                         MEMTXATTRS_UNSPECIFIED);
728ba06fe8aSPhilippe Mathieu-Daudé         dma_memory_read(s->dma_as, entry_addr + 2, &dscr->length, 2,
729ba06fe8aSPhilippe Mathieu-Daudé                         MEMTXATTRS_UNSPECIFIED);
73049ab747fSPaolo Bonzini         dscr->length = le16_to_cpu(dscr->length);
731ba06fe8aSPhilippe Mathieu-Daudé         dma_memory_read(s->dma_as, entry_addr + 4, &dscr->addr, 8,
732ba06fe8aSPhilippe Mathieu-Daudé                         MEMTXATTRS_UNSPECIFIED);
73304654b5aSSai Pavan Boddu         dscr->addr = le64_to_cpu(dscr->addr);
73404654b5aSSai Pavan Boddu         dscr->attr &= (uint8_t) ~0xC0;
73549ab747fSPaolo Bonzini         dscr->incr = 12;
73649ab747fSPaolo Bonzini         break;
73749ab747fSPaolo Bonzini     }
73849ab747fSPaolo Bonzini }
73949ab747fSPaolo Bonzini 
74049ab747fSPaolo Bonzini /* Advanced DMA data transfer */
74149ab747fSPaolo Bonzini 
74249ab747fSPaolo Bonzini static void sdhci_do_adma(SDHCIState *s)
74349ab747fSPaolo Bonzini {
744618e0be1SPhilippe Mathieu-Daudé     unsigned int begin, length;
745bf8ec38eSPhilippe Mathieu-Daudé     const uint16_t block_size = s->blksize & BLOCK_SIZE_MASK;
746799f7f01SPhilippe Mathieu-Daudé     const MemTxAttrs attrs = { .memory = true };
7478be487d8SPhilippe Mathieu-Daudé     ADMADescr dscr = {};
74878e619cbSPhilippe Mathieu-Daudé     MemTxResult res;
74949ab747fSPaolo Bonzini     int i;
75049ab747fSPaolo Bonzini 
7516a9e5cc6SPhilippe Mathieu-Daudé     if (s->trnmod & SDHC_TRNS_BLK_CNT_EN && !s->blkcnt) {
7526a9e5cc6SPhilippe Mathieu-Daudé         /* Stop Multiple Transfer */
7536a9e5cc6SPhilippe Mathieu-Daudé         sdhci_end_transfer(s);
7546a9e5cc6SPhilippe Mathieu-Daudé         return;
7556a9e5cc6SPhilippe Mathieu-Daudé     }
7566a9e5cc6SPhilippe Mathieu-Daudé 
75749ab747fSPaolo Bonzini     for (i = 0; i < SDHC_ADMA_DESCS_PER_DELAY; ++i) {
75849ab747fSPaolo Bonzini         s->admaerr &= ~SDHC_ADMAERR_LENGTH_MISMATCH;
75949ab747fSPaolo Bonzini 
76049ab747fSPaolo Bonzini         get_adma_description(s, &dscr);
7618be487d8SPhilippe Mathieu-Daudé         trace_sdhci_adma_loop(dscr.addr, dscr.length, dscr.attr);
76249ab747fSPaolo Bonzini 
76349ab747fSPaolo Bonzini         if ((dscr.attr & SDHC_ADMA_ATTR_VALID) == 0) {
76449ab747fSPaolo Bonzini             /* Indicate that error occurred in ST_FDS state */
76549ab747fSPaolo Bonzini             s->admaerr &= ~SDHC_ADMAERR_STATE_MASK;
76649ab747fSPaolo Bonzini             s->admaerr |= SDHC_ADMAERR_STATE_ST_FDS;
76749ab747fSPaolo Bonzini 
76849ab747fSPaolo Bonzini             /* Generate ADMA error interrupt */
76949ab747fSPaolo Bonzini             if (s->errintstsen & SDHC_EISEN_ADMAERR) {
77049ab747fSPaolo Bonzini                 s->errintsts |= SDHC_EIS_ADMAERR;
77149ab747fSPaolo Bonzini                 s->norintsts |= SDHC_NIS_ERR;
77249ab747fSPaolo Bonzini             }
77349ab747fSPaolo Bonzini 
77449ab747fSPaolo Bonzini             sdhci_update_irq(s);
77549ab747fSPaolo Bonzini             return;
77649ab747fSPaolo Bonzini         }
77749ab747fSPaolo Bonzini 
7784c8f9735SPhilippe Mathieu-Daudé         length = dscr.length ? dscr.length : 64 * KiB;
77949ab747fSPaolo Bonzini 
78049ab747fSPaolo Bonzini         switch (dscr.attr & SDHC_ADMA_ATTR_ACT_MASK) {
78149ab747fSPaolo Bonzini         case SDHC_ADMA_ATTR_ACT_TRAN:  /* data transfer */
782bc6f2899SBin Meng             s->prnsts |= SDHC_DATA_INHIBIT | SDHC_DAT_LINE_ACTIVE;
78349ab747fSPaolo Bonzini             if (s->trnmod & SDHC_TRNS_READ) {
784bc6f2899SBin Meng                 s->prnsts |= SDHC_DOING_READ;
78549ab747fSPaolo Bonzini                 while (length) {
78649ab747fSPaolo Bonzini                     if (s->data_count == 0) {
787618e0be1SPhilippe Mathieu-Daudé                         sdbus_read_data(&s->sdbus, s->fifo_buffer, block_size);
78849ab747fSPaolo Bonzini                     }
78949ab747fSPaolo Bonzini                     begin = s->data_count;
79049ab747fSPaolo Bonzini                     if ((length + begin) < block_size) {
79149ab747fSPaolo Bonzini                         s->data_count = length + begin;
79249ab747fSPaolo Bonzini                         length = 0;
79349ab747fSPaolo Bonzini                      } else {
79449ab747fSPaolo Bonzini                         s->data_count = block_size;
79549ab747fSPaolo Bonzini                         length -= block_size - begin;
79649ab747fSPaolo Bonzini                     }
79778e619cbSPhilippe Mathieu-Daudé                     res = dma_memory_write(s->dma_as, dscr.addr,
79849ab747fSPaolo Bonzini                                            &s->fifo_buffer[begin],
799ba06fe8aSPhilippe Mathieu-Daudé                                            s->data_count - begin,
800799f7f01SPhilippe Mathieu-Daudé                                            attrs);
80178e619cbSPhilippe Mathieu-Daudé                     if (res != MEMTX_OK) {
80278e619cbSPhilippe Mathieu-Daudé                         break;
80378e619cbSPhilippe Mathieu-Daudé                     }
80449ab747fSPaolo Bonzini                     dscr.addr += s->data_count - begin;
80549ab747fSPaolo Bonzini                     if (s->data_count == block_size) {
80649ab747fSPaolo Bonzini                         s->data_count = 0;
80749ab747fSPaolo Bonzini                         if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
80849ab747fSPaolo Bonzini                             s->blkcnt--;
80949ab747fSPaolo Bonzini                             if (s->blkcnt == 0) {
81049ab747fSPaolo Bonzini                                 break;
81149ab747fSPaolo Bonzini                             }
81249ab747fSPaolo Bonzini                         }
81349ab747fSPaolo Bonzini                     }
81449ab747fSPaolo Bonzini                 }
81549ab747fSPaolo Bonzini             } else {
816bc6f2899SBin Meng                 s->prnsts |= SDHC_DOING_WRITE;
81749ab747fSPaolo Bonzini                 while (length) {
81849ab747fSPaolo Bonzini                     begin = s->data_count;
81949ab747fSPaolo Bonzini                     if ((length + begin) < block_size) {
82049ab747fSPaolo Bonzini                         s->data_count = length + begin;
82149ab747fSPaolo Bonzini                         length = 0;
82249ab747fSPaolo Bonzini                      } else {
82349ab747fSPaolo Bonzini                         s->data_count = block_size;
82449ab747fSPaolo Bonzini                         length -= block_size - begin;
82549ab747fSPaolo Bonzini                     }
82678e619cbSPhilippe Mathieu-Daudé                     res = dma_memory_read(s->dma_as, dscr.addr,
8279db11cefSPeter Crosthwaite                                           &s->fifo_buffer[begin],
828ba06fe8aSPhilippe Mathieu-Daudé                                           s->data_count - begin,
829799f7f01SPhilippe Mathieu-Daudé                                           attrs);
83078e619cbSPhilippe Mathieu-Daudé                     if (res != MEMTX_OK) {
83178e619cbSPhilippe Mathieu-Daudé                         break;
83278e619cbSPhilippe Mathieu-Daudé                     }
83349ab747fSPaolo Bonzini                     dscr.addr += s->data_count - begin;
83449ab747fSPaolo Bonzini                     if (s->data_count == block_size) {
83562a21be6SPhilippe Mathieu-Daudé                         sdbus_write_data(&s->sdbus, s->fifo_buffer, block_size);
83649ab747fSPaolo Bonzini                         s->data_count = 0;
83749ab747fSPaolo Bonzini                         if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
83849ab747fSPaolo Bonzini                             s->blkcnt--;
83949ab747fSPaolo Bonzini                             if (s->blkcnt == 0) {
84049ab747fSPaolo Bonzini                                 break;
84149ab747fSPaolo Bonzini                             }
84249ab747fSPaolo Bonzini                         }
84349ab747fSPaolo Bonzini                     }
84449ab747fSPaolo Bonzini                 }
84549ab747fSPaolo Bonzini             }
84678e619cbSPhilippe Mathieu-Daudé             if (res != MEMTX_OK) {
84778e619cbSPhilippe Mathieu-Daudé                 if (s->errintstsen & SDHC_EISEN_ADMAERR) {
84878e619cbSPhilippe Mathieu-Daudé                     trace_sdhci_error("Set ADMA error flag");
84978e619cbSPhilippe Mathieu-Daudé                     s->errintsts |= SDHC_EIS_ADMAERR;
85078e619cbSPhilippe Mathieu-Daudé                     s->norintsts |= SDHC_NIS_ERR;
85178e619cbSPhilippe Mathieu-Daudé                 }
85278e619cbSPhilippe Mathieu-Daudé                 sdhci_update_irq(s);
85378e619cbSPhilippe Mathieu-Daudé             } else {
85449ab747fSPaolo Bonzini                 s->admasysaddr += dscr.incr;
85578e619cbSPhilippe Mathieu-Daudé             }
85649ab747fSPaolo Bonzini             break;
85749ab747fSPaolo Bonzini         case SDHC_ADMA_ATTR_ACT_LINK:   /* link to next descriptor table */
85849ab747fSPaolo Bonzini             s->admasysaddr = dscr.addr;
8598be487d8SPhilippe Mathieu-Daudé             trace_sdhci_adma("link", s->admasysaddr);
86049ab747fSPaolo Bonzini             break;
86149ab747fSPaolo Bonzini         default:
86249ab747fSPaolo Bonzini             s->admasysaddr += dscr.incr;
86349ab747fSPaolo Bonzini             break;
86449ab747fSPaolo Bonzini         }
86549ab747fSPaolo Bonzini 
8661d32c26fSPeter Crosthwaite         if (dscr.attr & SDHC_ADMA_ATTR_INT) {
8678be487d8SPhilippe Mathieu-Daudé             trace_sdhci_adma("interrupt", s->admasysaddr);
8681d32c26fSPeter Crosthwaite             if (s->norintstsen & SDHC_NISEN_DMA) {
8691d32c26fSPeter Crosthwaite                 s->norintsts |= SDHC_NIS_DMA;
8701d32c26fSPeter Crosthwaite             }
8711d32c26fSPeter Crosthwaite 
8729321c1f2SPhilippe Mathieu-Daudé             if (sdhci_update_irq(s) && !(dscr.attr & SDHC_ADMA_ATTR_END)) {
8739321c1f2SPhilippe Mathieu-Daudé                 /* IRQ delivered, reschedule current transfer */
8749321c1f2SPhilippe Mathieu-Daudé                 break;
8759321c1f2SPhilippe Mathieu-Daudé             }
8761d32c26fSPeter Crosthwaite         }
8771d32c26fSPeter Crosthwaite 
87849ab747fSPaolo Bonzini         /* ADMA transfer terminates if blkcnt == 0 or by END attribute */
87949ab747fSPaolo Bonzini         if (((s->trnmod & SDHC_TRNS_BLK_CNT_EN) &&
88049ab747fSPaolo Bonzini                     (s->blkcnt == 0)) || (dscr.attr & SDHC_ADMA_ATTR_END)) {
8818be487d8SPhilippe Mathieu-Daudé             trace_sdhci_adma_transfer_completed();
88249ab747fSPaolo Bonzini             if (length || ((dscr.attr & SDHC_ADMA_ATTR_END) &&
88349ab747fSPaolo Bonzini                 (s->trnmod & SDHC_TRNS_BLK_CNT_EN) &&
88449ab747fSPaolo Bonzini                 s->blkcnt != 0)) {
8858be487d8SPhilippe Mathieu-Daudé                 trace_sdhci_error("SD/MMC host ADMA length mismatch");
88649ab747fSPaolo Bonzini                 s->admaerr |= SDHC_ADMAERR_LENGTH_MISMATCH |
88749ab747fSPaolo Bonzini                         SDHC_ADMAERR_STATE_ST_TFR;
88849ab747fSPaolo Bonzini                 if (s->errintstsen & SDHC_EISEN_ADMAERR) {
8898be487d8SPhilippe Mathieu-Daudé                     trace_sdhci_error("Set ADMA error flag");
89049ab747fSPaolo Bonzini                     s->errintsts |= SDHC_EIS_ADMAERR;
89149ab747fSPaolo Bonzini                     s->norintsts |= SDHC_NIS_ERR;
89249ab747fSPaolo Bonzini                 }
89349ab747fSPaolo Bonzini 
89449ab747fSPaolo Bonzini                 sdhci_update_irq(s);
89549ab747fSPaolo Bonzini             }
896d368ba43SKevin O'Connor             sdhci_end_transfer(s);
89749ab747fSPaolo Bonzini             return;
89849ab747fSPaolo Bonzini         }
89949ab747fSPaolo Bonzini 
90049ab747fSPaolo Bonzini     }
90149ab747fSPaolo Bonzini 
90249ab747fSPaolo Bonzini     /* we have unfinished business - reschedule to continue ADMA */
903bc72ad67SAlex Bligh     timer_mod(s->transfer_timer,
904bc72ad67SAlex Bligh                    qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_TRANSFER_DELAY);
90549ab747fSPaolo Bonzini }
90649ab747fSPaolo Bonzini 
90749ab747fSPaolo Bonzini /* Perform data transfer according to controller configuration */
90849ab747fSPaolo Bonzini 
909d368ba43SKevin O'Connor static void sdhci_data_transfer(void *opaque)
91049ab747fSPaolo Bonzini {
911d368ba43SKevin O'Connor     SDHCIState *s = (SDHCIState *)opaque;
91249ab747fSPaolo Bonzini 
91349ab747fSPaolo Bonzini     if (s->trnmod & SDHC_TRNS_DMA) {
91406c5120bSPhilippe Mathieu-Daudé         switch (SDHC_DMA_TYPE(s->hostctl1)) {
91549ab747fSPaolo Bonzini         case SDHC_CTRL_SDMA:
91649ab747fSPaolo Bonzini             if ((s->blkcnt == 1) || !(s->trnmod & SDHC_TRNS_MULTI)) {
917d368ba43SKevin O'Connor                 sdhci_sdma_transfer_single_block(s);
91849ab747fSPaolo Bonzini             } else {
919d368ba43SKevin O'Connor                 sdhci_sdma_transfer_multi_blocks(s);
92049ab747fSPaolo Bonzini             }
92149ab747fSPaolo Bonzini 
92249ab747fSPaolo Bonzini             break;
92349ab747fSPaolo Bonzini         case SDHC_CTRL_ADMA1_32:
9240540fba9SPhilippe Mathieu-Daudé             if (!(s->capareg & R_SDHC_CAPAB_ADMA1_MASK)) {
9258be487d8SPhilippe Mathieu-Daudé                 trace_sdhci_error("ADMA1 not supported");
92649ab747fSPaolo Bonzini                 break;
92749ab747fSPaolo Bonzini             }
92849ab747fSPaolo Bonzini 
929d368ba43SKevin O'Connor             sdhci_do_adma(s);
93049ab747fSPaolo Bonzini             break;
93149ab747fSPaolo Bonzini         case SDHC_CTRL_ADMA2_32:
9320540fba9SPhilippe Mathieu-Daudé             if (!(s->capareg & R_SDHC_CAPAB_ADMA2_MASK)) {
9338be487d8SPhilippe Mathieu-Daudé                 trace_sdhci_error("ADMA2 not supported");
93449ab747fSPaolo Bonzini                 break;
93549ab747fSPaolo Bonzini             }
93649ab747fSPaolo Bonzini 
937d368ba43SKevin O'Connor             sdhci_do_adma(s);
93849ab747fSPaolo Bonzini             break;
93949ab747fSPaolo Bonzini         case SDHC_CTRL_ADMA2_64:
9400540fba9SPhilippe Mathieu-Daudé             if (!(s->capareg & R_SDHC_CAPAB_ADMA2_MASK) ||
9410540fba9SPhilippe Mathieu-Daudé                     !(s->capareg & R_SDHC_CAPAB_BUS64BIT_MASK)) {
9428be487d8SPhilippe Mathieu-Daudé                 trace_sdhci_error("64 bit ADMA not supported");
94349ab747fSPaolo Bonzini                 break;
94449ab747fSPaolo Bonzini             }
94549ab747fSPaolo Bonzini 
946d368ba43SKevin O'Connor             sdhci_do_adma(s);
94749ab747fSPaolo Bonzini             break;
94849ab747fSPaolo Bonzini         default:
9498be487d8SPhilippe Mathieu-Daudé             trace_sdhci_error("Unsupported DMA type");
95049ab747fSPaolo Bonzini             break;
95149ab747fSPaolo Bonzini         }
95249ab747fSPaolo Bonzini     } else {
95340bbc194SPeter Maydell         if ((s->trnmod & SDHC_TRNS_READ) && sdbus_data_ready(&s->sdbus)) {
95449ab747fSPaolo Bonzini             s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT |
95549ab747fSPaolo Bonzini                     SDHC_DAT_LINE_ACTIVE;
956d368ba43SKevin O'Connor             sdhci_read_block_from_card(s);
95749ab747fSPaolo Bonzini         } else {
95849ab747fSPaolo Bonzini             s->prnsts |= SDHC_DOING_WRITE | SDHC_DAT_LINE_ACTIVE |
95949ab747fSPaolo Bonzini                     SDHC_SPACE_AVAILABLE | SDHC_DATA_INHIBIT;
960d368ba43SKevin O'Connor             sdhci_write_block_to_card(s);
96149ab747fSPaolo Bonzini         }
96249ab747fSPaolo Bonzini     }
96349ab747fSPaolo Bonzini }
96449ab747fSPaolo Bonzini 
96549ab747fSPaolo Bonzini static bool sdhci_can_issue_command(SDHCIState *s)
96649ab747fSPaolo Bonzini {
9676890a695SPeter Crosthwaite     if (!SDHC_CLOCK_IS_ON(s->clkcon) ||
96849ab747fSPaolo Bonzini         (((s->prnsts & SDHC_DATA_INHIBIT) || s->stopped_state) &&
96949ab747fSPaolo Bonzini         ((s->cmdreg & SDHC_CMD_DATA_PRESENT) ||
97049ab747fSPaolo Bonzini         ((s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY &&
97149ab747fSPaolo Bonzini         !(SDHC_COMMAND_TYPE(s->cmdreg) == SDHC_CMD_ABORT))))) {
97249ab747fSPaolo Bonzini         return false;
97349ab747fSPaolo Bonzini     }
97449ab747fSPaolo Bonzini 
97549ab747fSPaolo Bonzini     return true;
97649ab747fSPaolo Bonzini }
97749ab747fSPaolo Bonzini 
97849ab747fSPaolo Bonzini /* The Buffer Data Port register must be accessed in sequential and
97949ab747fSPaolo Bonzini  * continuous manner */
98049ab747fSPaolo Bonzini static inline bool
98149ab747fSPaolo Bonzini sdhci_buff_access_is_sequential(SDHCIState *s, unsigned byte_num)
98249ab747fSPaolo Bonzini {
98349ab747fSPaolo Bonzini     if ((s->data_count & 0x3) != byte_num) {
9848be487d8SPhilippe Mathieu-Daudé         trace_sdhci_error("Non-sequential access to Buffer Data Port register"
98549ab747fSPaolo Bonzini                           "is prohibited\n");
98649ab747fSPaolo Bonzini         return false;
98749ab747fSPaolo Bonzini     }
98849ab747fSPaolo Bonzini     return true;
98949ab747fSPaolo Bonzini }
99049ab747fSPaolo Bonzini 
99145e5dc43SPhilippe Mathieu-Daudé static void sdhci_resume_pending_transfer(SDHCIState *s)
99245e5dc43SPhilippe Mathieu-Daudé {
99345e5dc43SPhilippe Mathieu-Daudé     timer_del(s->transfer_timer);
99445e5dc43SPhilippe Mathieu-Daudé     sdhci_data_transfer(s);
99545e5dc43SPhilippe Mathieu-Daudé }
99645e5dc43SPhilippe Mathieu-Daudé 
997d368ba43SKevin O'Connor static uint64_t sdhci_read(void *opaque, hwaddr offset, unsigned size)
99849ab747fSPaolo Bonzini {
999d368ba43SKevin O'Connor     SDHCIState *s = (SDHCIState *)opaque;
100049ab747fSPaolo Bonzini     uint32_t ret = 0;
100149ab747fSPaolo Bonzini 
100245e5dc43SPhilippe Mathieu-Daudé     if (timer_pending(s->transfer_timer)) {
100345e5dc43SPhilippe Mathieu-Daudé         sdhci_resume_pending_transfer(s);
100445e5dc43SPhilippe Mathieu-Daudé     }
100545e5dc43SPhilippe Mathieu-Daudé 
100649ab747fSPaolo Bonzini     switch (offset & ~0x3) {
100749ab747fSPaolo Bonzini     case SDHC_SYSAD:
100849ab747fSPaolo Bonzini         ret = s->sdmasysad;
100949ab747fSPaolo Bonzini         break;
101049ab747fSPaolo Bonzini     case SDHC_BLKSIZE:
101149ab747fSPaolo Bonzini         ret = s->blksize | (s->blkcnt << 16);
101249ab747fSPaolo Bonzini         break;
101349ab747fSPaolo Bonzini     case SDHC_ARGUMENT:
101449ab747fSPaolo Bonzini         ret = s->argument;
101549ab747fSPaolo Bonzini         break;
101649ab747fSPaolo Bonzini     case SDHC_TRNMOD:
101749ab747fSPaolo Bonzini         ret = s->trnmod | (s->cmdreg << 16);
101849ab747fSPaolo Bonzini         break;
101949ab747fSPaolo Bonzini     case SDHC_RSPREG0 ... SDHC_RSPREG3:
102049ab747fSPaolo Bonzini         ret = s->rspreg[((offset & ~0x3) - SDHC_RSPREG0) >> 2];
102149ab747fSPaolo Bonzini         break;
102249ab747fSPaolo Bonzini     case  SDHC_BDATA:
102349ab747fSPaolo Bonzini         if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) {
1024d368ba43SKevin O'Connor             ret = sdhci_read_dataport(s, size);
10258be487d8SPhilippe Mathieu-Daudé             trace_sdhci_access("rd", size << 3, offset, "->", ret, ret);
102649ab747fSPaolo Bonzini             return ret;
102749ab747fSPaolo Bonzini         }
102849ab747fSPaolo Bonzini         break;
102949ab747fSPaolo Bonzini     case SDHC_PRNSTS:
103049ab747fSPaolo Bonzini         ret = s->prnsts;
1031da346922SPhilippe Mathieu-Daudé         ret = FIELD_DP32(ret, SDHC_PRNSTS, DAT_LVL,
1032da346922SPhilippe Mathieu-Daudé                          sdbus_get_dat_lines(&s->sdbus));
1033da346922SPhilippe Mathieu-Daudé         ret = FIELD_DP32(ret, SDHC_PRNSTS, CMD_LVL,
1034da346922SPhilippe Mathieu-Daudé                          sdbus_get_cmd_line(&s->sdbus));
103549ab747fSPaolo Bonzini         break;
103649ab747fSPaolo Bonzini     case SDHC_HOSTCTL:
103706c5120bSPhilippe Mathieu-Daudé         ret = s->hostctl1 | (s->pwrcon << 8) | (s->blkgap << 16) |
103849ab747fSPaolo Bonzini               (s->wakcon << 24);
103949ab747fSPaolo Bonzini         break;
104049ab747fSPaolo Bonzini     case SDHC_CLKCON:
104149ab747fSPaolo Bonzini         ret = s->clkcon | (s->timeoutcon << 16);
104249ab747fSPaolo Bonzini         break;
104349ab747fSPaolo Bonzini     case SDHC_NORINTSTS:
104449ab747fSPaolo Bonzini         ret = s->norintsts | (s->errintsts << 16);
104549ab747fSPaolo Bonzini         break;
104649ab747fSPaolo Bonzini     case SDHC_NORINTSTSEN:
104749ab747fSPaolo Bonzini         ret = s->norintstsen | (s->errintstsen << 16);
104849ab747fSPaolo Bonzini         break;
104949ab747fSPaolo Bonzini     case SDHC_NORINTSIGEN:
105049ab747fSPaolo Bonzini         ret = s->norintsigen | (s->errintsigen << 16);
105149ab747fSPaolo Bonzini         break;
105249ab747fSPaolo Bonzini     case SDHC_ACMD12ERRSTS:
1053ea55a221SPhilippe Mathieu-Daudé         ret = s->acmd12errsts | (s->hostctl2 << 16);
105449ab747fSPaolo Bonzini         break;
1055cd209421SPhilippe Mathieu-Daudé     case SDHC_CAPAB:
10565efc9016SPhilippe Mathieu-Daudé         ret = (uint32_t)s->capareg;
10575efc9016SPhilippe Mathieu-Daudé         break;
10585efc9016SPhilippe Mathieu-Daudé     case SDHC_CAPAB + 4:
10595efc9016SPhilippe Mathieu-Daudé         ret = (uint32_t)(s->capareg >> 32);
106049ab747fSPaolo Bonzini         break;
106149ab747fSPaolo Bonzini     case SDHC_MAXCURR:
10625efc9016SPhilippe Mathieu-Daudé         ret = (uint32_t)s->maxcurr;
10635efc9016SPhilippe Mathieu-Daudé         break;
10645efc9016SPhilippe Mathieu-Daudé     case SDHC_MAXCURR + 4:
10655efc9016SPhilippe Mathieu-Daudé         ret = (uint32_t)(s->maxcurr >> 32);
106649ab747fSPaolo Bonzini         break;
106749ab747fSPaolo Bonzini     case SDHC_ADMAERR:
106849ab747fSPaolo Bonzini         ret =  s->admaerr;
106949ab747fSPaolo Bonzini         break;
107049ab747fSPaolo Bonzini     case SDHC_ADMASYSADDR:
107149ab747fSPaolo Bonzini         ret = (uint32_t)s->admasysaddr;
107249ab747fSPaolo Bonzini         break;
107349ab747fSPaolo Bonzini     case SDHC_ADMASYSADDR + 4:
107449ab747fSPaolo Bonzini         ret = (uint32_t)(s->admasysaddr >> 32);
107549ab747fSPaolo Bonzini         break;
107649ab747fSPaolo Bonzini     case SDHC_SLOT_INT_STATUS:
1077aceb5b06SPhilippe Mathieu-Daudé         ret = (s->version << 16) | sdhci_slotint(s);
107849ab747fSPaolo Bonzini         break;
107949ab747fSPaolo Bonzini     default:
108000b004b3SPhilippe Mathieu-Daudé         qemu_log_mask(LOG_UNIMP, "SDHC rd_%ub @0x%02" HWADDR_PRIx " "
108100b004b3SPhilippe Mathieu-Daudé                       "not implemented\n", size, offset);
108249ab747fSPaolo Bonzini         break;
108349ab747fSPaolo Bonzini     }
108449ab747fSPaolo Bonzini 
108549ab747fSPaolo Bonzini     ret >>= (offset & 0x3) * 8;
108649ab747fSPaolo Bonzini     ret &= (1ULL << (size * 8)) - 1;
10878be487d8SPhilippe Mathieu-Daudé     trace_sdhci_access("rd", size << 3, offset, "->", ret, ret);
108849ab747fSPaolo Bonzini     return ret;
108949ab747fSPaolo Bonzini }
109049ab747fSPaolo Bonzini 
109149ab747fSPaolo Bonzini static inline void sdhci_blkgap_write(SDHCIState *s, uint8_t value)
109249ab747fSPaolo Bonzini {
109349ab747fSPaolo Bonzini     if ((value & SDHC_STOP_AT_GAP_REQ) && (s->blkgap & SDHC_STOP_AT_GAP_REQ)) {
109449ab747fSPaolo Bonzini         return;
109549ab747fSPaolo Bonzini     }
109649ab747fSPaolo Bonzini     s->blkgap = value & SDHC_STOP_AT_GAP_REQ;
109749ab747fSPaolo Bonzini 
109849ab747fSPaolo Bonzini     if ((value & SDHC_CONTINUE_REQ) && s->stopped_state &&
109949ab747fSPaolo Bonzini             (s->blkgap & SDHC_STOP_AT_GAP_REQ) == 0) {
110049ab747fSPaolo Bonzini         if (s->stopped_state == sdhc_gap_read) {
110149ab747fSPaolo Bonzini             s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_READ;
1102d368ba43SKevin O'Connor             sdhci_read_block_from_card(s);
110349ab747fSPaolo Bonzini         } else {
110449ab747fSPaolo Bonzini             s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_WRITE;
1105d368ba43SKevin O'Connor             sdhci_write_block_to_card(s);
110649ab747fSPaolo Bonzini         }
110749ab747fSPaolo Bonzini         s->stopped_state = sdhc_not_stopped;
110849ab747fSPaolo Bonzini     } else if (!s->stopped_state && (value & SDHC_STOP_AT_GAP_REQ)) {
110949ab747fSPaolo Bonzini         if (s->prnsts & SDHC_DOING_READ) {
111049ab747fSPaolo Bonzini             s->stopped_state = sdhc_gap_read;
111149ab747fSPaolo Bonzini         } else if (s->prnsts & SDHC_DOING_WRITE) {
111249ab747fSPaolo Bonzini             s->stopped_state = sdhc_gap_write;
111349ab747fSPaolo Bonzini         }
111449ab747fSPaolo Bonzini     }
111549ab747fSPaolo Bonzini }
111649ab747fSPaolo Bonzini 
111749ab747fSPaolo Bonzini static inline void sdhci_reset_write(SDHCIState *s, uint8_t value)
111849ab747fSPaolo Bonzini {
111949ab747fSPaolo Bonzini     switch (value) {
112049ab747fSPaolo Bonzini     case SDHC_RESET_ALL:
1121d368ba43SKevin O'Connor         sdhci_reset(s);
112249ab747fSPaolo Bonzini         break;
112349ab747fSPaolo Bonzini     case SDHC_RESET_CMD:
112449ab747fSPaolo Bonzini         s->prnsts &= ~SDHC_CMD_INHIBIT;
112549ab747fSPaolo Bonzini         s->norintsts &= ~SDHC_NIS_CMDCMP;
112649ab747fSPaolo Bonzini         break;
112749ab747fSPaolo Bonzini     case SDHC_RESET_DATA:
112849ab747fSPaolo Bonzini         s->data_count = 0;
112949ab747fSPaolo Bonzini         s->prnsts &= ~(SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE |
113049ab747fSPaolo Bonzini                 SDHC_DOING_READ | SDHC_DOING_WRITE |
113149ab747fSPaolo Bonzini                 SDHC_DATA_INHIBIT | SDHC_DAT_LINE_ACTIVE);
113249ab747fSPaolo Bonzini         s->blkgap &= ~(SDHC_STOP_AT_GAP_REQ | SDHC_CONTINUE_REQ);
113349ab747fSPaolo Bonzini         s->stopped_state = sdhc_not_stopped;
113449ab747fSPaolo Bonzini         s->norintsts &= ~(SDHC_NIS_WBUFRDY | SDHC_NIS_RBUFRDY |
113549ab747fSPaolo Bonzini                 SDHC_NIS_DMA | SDHC_NIS_TRSCMP | SDHC_NIS_BLKGAP);
113649ab747fSPaolo Bonzini         break;
113749ab747fSPaolo Bonzini     }
113849ab747fSPaolo Bonzini }
113949ab747fSPaolo Bonzini 
114049ab747fSPaolo Bonzini static void
1141d368ba43SKevin O'Connor sdhci_write(void *opaque, hwaddr offset, uint64_t val, unsigned size)
114249ab747fSPaolo Bonzini {
1143d368ba43SKevin O'Connor     SDHCIState *s = (SDHCIState *)opaque;
114449ab747fSPaolo Bonzini     unsigned shift =  8 * (offset & 0x3);
114549ab747fSPaolo Bonzini     uint32_t mask = ~(((1ULL << (size * 8)) - 1) << shift);
1146d368ba43SKevin O'Connor     uint32_t value = val;
114749ab747fSPaolo Bonzini     value <<= shift;
114849ab747fSPaolo Bonzini 
114945e5dc43SPhilippe Mathieu-Daudé     if (timer_pending(s->transfer_timer)) {
115045e5dc43SPhilippe Mathieu-Daudé         sdhci_resume_pending_transfer(s);
115145e5dc43SPhilippe Mathieu-Daudé     }
115245e5dc43SPhilippe Mathieu-Daudé 
115349ab747fSPaolo Bonzini     switch (offset & ~0x3) {
115449ab747fSPaolo Bonzini     case SDHC_SYSAD:
11558be45cc9SBin Meng         if (!TRANSFERRING_DATA(s->prnsts)) {
115649ab747fSPaolo Bonzini             s->sdmasysad = (s->sdmasysad & mask) | value;
115749ab747fSPaolo Bonzini             MASKED_WRITE(s->sdmasysad, mask, value);
115849ab747fSPaolo Bonzini             /* Writing to last byte of sdmasysad might trigger transfer */
1159*946df4d5SLu Gao             if (!(mask & 0xFF000000) && s->blkcnt &&
1160*946df4d5SLu Gao                 (s->blksize & BLOCK_SIZE_MASK) &&
11618be45cc9SBin Meng                 SDHC_DMA_TYPE(s->hostctl1) == SDHC_CTRL_SDMA) {
116245ba9f76SPrasad J Pandit                 if (s->trnmod & SDHC_TRNS_MULTI) {
1163d368ba43SKevin O'Connor                     sdhci_sdma_transfer_multi_blocks(s);
116445ba9f76SPrasad J Pandit                 } else {
116545ba9f76SPrasad J Pandit                     sdhci_sdma_transfer_single_block(s);
116645ba9f76SPrasad J Pandit                 }
116749ab747fSPaolo Bonzini             }
11688be45cc9SBin Meng         }
116949ab747fSPaolo Bonzini         break;
117049ab747fSPaolo Bonzini     case SDHC_BLKSIZE:
117149ab747fSPaolo Bonzini         if (!TRANSFERRING_DATA(s->prnsts)) {
1172cffb446eSBin Meng             uint16_t blksize = s->blksize;
1173cffb446eSBin Meng 
1174*946df4d5SLu Gao             /*
1175*946df4d5SLu Gao              * [14:12] SDMA Buffer Boundary
1176*946df4d5SLu Gao              * [11:00] Transfer Block Size
1177*946df4d5SLu Gao              */
1178*946df4d5SLu Gao             MASKED_WRITE(s->blksize, mask, extract32(value, 0, 15));
117949ab747fSPaolo Bonzini             MASKED_WRITE(s->blkcnt, mask >> 16, value >> 16);
11809201bb9aSAlistair Francis 
11819201bb9aSAlistair Francis             /* Limit block size to the maximum buffer size */
11829201bb9aSAlistair Francis             if (extract32(s->blksize, 0, 12) > s->buf_maxsz) {
118378ee6bd0SPhilippe Mathieu-Daudé                 qemu_log_mask(LOG_GUEST_ERROR, "%s: Size 0x%x is larger than "
11849227cc52SPhilippe Mathieu-Daudé                               "the maximum buffer 0x%x\n", __func__, s->blksize,
11859201bb9aSAlistair Francis                               s->buf_maxsz);
11869201bb9aSAlistair Francis 
11879201bb9aSAlistair Francis                 s->blksize = deposit32(s->blksize, 0, 12, s->buf_maxsz);
11889201bb9aSAlistair Francis             }
1189cffb446eSBin Meng 
1190cffb446eSBin Meng             /*
1191cffb446eSBin Meng              * If the block size is programmed to a different value from
1192cffb446eSBin Meng              * the previous one, reset the data pointer of s->fifo_buffer[]
1193cffb446eSBin Meng              * so that s->fifo_buffer[] can be filled in using the new block
1194cffb446eSBin Meng              * size in the next transfer.
1195cffb446eSBin Meng              */
1196cffb446eSBin Meng             if (blksize != s->blksize) {
1197cffb446eSBin Meng                 s->data_count = 0;
1198cffb446eSBin Meng             }
11995cd7aa34SBin Meng         }
12009201bb9aSAlistair Francis 
120149ab747fSPaolo Bonzini         break;
120249ab747fSPaolo Bonzini     case SDHC_ARGUMENT:
120349ab747fSPaolo Bonzini         MASKED_WRITE(s->argument, mask, value);
120449ab747fSPaolo Bonzini         break;
120549ab747fSPaolo Bonzini     case SDHC_TRNMOD:
120649ab747fSPaolo Bonzini         /* DMA can be enabled only if it is supported as indicated by
120749ab747fSPaolo Bonzini          * capabilities register */
12086ff37c3dSPhilippe Mathieu-Daudé         if (!(s->capareg & R_SDHC_CAPAB_SDMA_MASK)) {
120949ab747fSPaolo Bonzini             value &= ~SDHC_TRNS_DMA;
121049ab747fSPaolo Bonzini         }
121124bddf9dSPhilippe Mathieu-Daudé         MASKED_WRITE(s->trnmod, mask, value & SDHC_TRNMOD_MASK);
121249ab747fSPaolo Bonzini         MASKED_WRITE(s->cmdreg, mask >> 16, value >> 16);
121349ab747fSPaolo Bonzini 
121449ab747fSPaolo Bonzini         /* Writing to the upper byte of CMDREG triggers SD command generation */
1215d368ba43SKevin O'Connor         if ((mask & 0xFF000000) || !sdhci_can_issue_command(s)) {
121649ab747fSPaolo Bonzini             break;
121749ab747fSPaolo Bonzini         }
121849ab747fSPaolo Bonzini 
1219d368ba43SKevin O'Connor         sdhci_send_command(s);
122049ab747fSPaolo Bonzini         break;
122149ab747fSPaolo Bonzini     case  SDHC_BDATA:
122249ab747fSPaolo Bonzini         if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) {
1223d368ba43SKevin O'Connor             sdhci_write_dataport(s, value >> shift, size);
122449ab747fSPaolo Bonzini         }
122549ab747fSPaolo Bonzini         break;
122649ab747fSPaolo Bonzini     case SDHC_HOSTCTL:
122749ab747fSPaolo Bonzini         if (!(mask & 0xFF0000)) {
122849ab747fSPaolo Bonzini             sdhci_blkgap_write(s, value >> 16);
122949ab747fSPaolo Bonzini         }
123006c5120bSPhilippe Mathieu-Daudé         MASKED_WRITE(s->hostctl1, mask, value);
123149ab747fSPaolo Bonzini         MASKED_WRITE(s->pwrcon, mask >> 8, value >> 8);
123249ab747fSPaolo Bonzini         MASKED_WRITE(s->wakcon, mask >> 24, value >> 24);
123349ab747fSPaolo Bonzini         if (!(s->prnsts & SDHC_CARD_PRESENT) || ((s->pwrcon >> 1) & 0x7) < 5 ||
123449ab747fSPaolo Bonzini                 !(s->capareg & (1 << (31 - ((s->pwrcon >> 1) & 0x7))))) {
123549ab747fSPaolo Bonzini             s->pwrcon &= ~SDHC_POWER_ON;
123649ab747fSPaolo Bonzini         }
123749ab747fSPaolo Bonzini         break;
123849ab747fSPaolo Bonzini     case SDHC_CLKCON:
123949ab747fSPaolo Bonzini         if (!(mask & 0xFF000000)) {
124049ab747fSPaolo Bonzini             sdhci_reset_write(s, value >> 24);
124149ab747fSPaolo Bonzini         }
124249ab747fSPaolo Bonzini         MASKED_WRITE(s->clkcon, mask, value);
124349ab747fSPaolo Bonzini         MASKED_WRITE(s->timeoutcon, mask >> 16, value >> 16);
124449ab747fSPaolo Bonzini         if (s->clkcon & SDHC_CLOCK_INT_EN) {
124549ab747fSPaolo Bonzini             s->clkcon |= SDHC_CLOCK_INT_STABLE;
124649ab747fSPaolo Bonzini         } else {
124749ab747fSPaolo Bonzini             s->clkcon &= ~SDHC_CLOCK_INT_STABLE;
124849ab747fSPaolo Bonzini         }
124949ab747fSPaolo Bonzini         break;
125049ab747fSPaolo Bonzini     case SDHC_NORINTSTS:
125149ab747fSPaolo Bonzini         if (s->norintstsen & SDHC_NISEN_CARDINT) {
125249ab747fSPaolo Bonzini             value &= ~SDHC_NIS_CARDINT;
125349ab747fSPaolo Bonzini         }
125449ab747fSPaolo Bonzini         s->norintsts &= mask | ~value;
125549ab747fSPaolo Bonzini         s->errintsts &= (mask >> 16) | ~(value >> 16);
125649ab747fSPaolo Bonzini         if (s->errintsts) {
125749ab747fSPaolo Bonzini             s->norintsts |= SDHC_NIS_ERR;
125849ab747fSPaolo Bonzini         } else {
125949ab747fSPaolo Bonzini             s->norintsts &= ~SDHC_NIS_ERR;
126049ab747fSPaolo Bonzini         }
126149ab747fSPaolo Bonzini         sdhci_update_irq(s);
126249ab747fSPaolo Bonzini         break;
126349ab747fSPaolo Bonzini     case SDHC_NORINTSTSEN:
126449ab747fSPaolo Bonzini         MASKED_WRITE(s->norintstsen, mask, value);
126549ab747fSPaolo Bonzini         MASKED_WRITE(s->errintstsen, mask >> 16, value >> 16);
126649ab747fSPaolo Bonzini         s->norintsts &= s->norintstsen;
126749ab747fSPaolo Bonzini         s->errintsts &= s->errintstsen;
126849ab747fSPaolo Bonzini         if (s->errintsts) {
126949ab747fSPaolo Bonzini             s->norintsts |= SDHC_NIS_ERR;
127049ab747fSPaolo Bonzini         } else {
127149ab747fSPaolo Bonzini             s->norintsts &= ~SDHC_NIS_ERR;
127249ab747fSPaolo Bonzini         }
12730a7ac9f9SAndrew Baumann         /* Quirk for Raspberry Pi: pending card insert interrupt
12740a7ac9f9SAndrew Baumann          * appears when first enabled after power on */
12750a7ac9f9SAndrew Baumann         if ((s->norintstsen & SDHC_NISEN_INSERT) && s->pending_insert_state) {
12760a7ac9f9SAndrew Baumann             assert(s->pending_insert_quirk);
12770a7ac9f9SAndrew Baumann             s->norintsts |= SDHC_NIS_INSERT;
12780a7ac9f9SAndrew Baumann             s->pending_insert_state = false;
12790a7ac9f9SAndrew Baumann         }
128049ab747fSPaolo Bonzini         sdhci_update_irq(s);
128149ab747fSPaolo Bonzini         break;
128249ab747fSPaolo Bonzini     case SDHC_NORINTSIGEN:
128349ab747fSPaolo Bonzini         MASKED_WRITE(s->norintsigen, mask, value);
128449ab747fSPaolo Bonzini         MASKED_WRITE(s->errintsigen, mask >> 16, value >> 16);
128549ab747fSPaolo Bonzini         sdhci_update_irq(s);
128649ab747fSPaolo Bonzini         break;
128749ab747fSPaolo Bonzini     case SDHC_ADMAERR:
128849ab747fSPaolo Bonzini         MASKED_WRITE(s->admaerr, mask, value);
128949ab747fSPaolo Bonzini         break;
129049ab747fSPaolo Bonzini     case SDHC_ADMASYSADDR:
129149ab747fSPaolo Bonzini         s->admasysaddr = (s->admasysaddr & (0xFFFFFFFF00000000ULL |
129249ab747fSPaolo Bonzini                 (uint64_t)mask)) | (uint64_t)value;
129349ab747fSPaolo Bonzini         break;
129449ab747fSPaolo Bonzini     case SDHC_ADMASYSADDR + 4:
129549ab747fSPaolo Bonzini         s->admasysaddr = (s->admasysaddr & (0x00000000FFFFFFFFULL |
129649ab747fSPaolo Bonzini                 ((uint64_t)mask << 32))) | ((uint64_t)value << 32);
129749ab747fSPaolo Bonzini         break;
129849ab747fSPaolo Bonzini     case SDHC_FEAER:
129949ab747fSPaolo Bonzini         s->acmd12errsts |= value;
130049ab747fSPaolo Bonzini         s->errintsts |= (value >> 16) & s->errintstsen;
130149ab747fSPaolo Bonzini         if (s->acmd12errsts) {
130249ab747fSPaolo Bonzini             s->errintsts |= SDHC_EIS_CMD12ERR;
130349ab747fSPaolo Bonzini         }
130449ab747fSPaolo Bonzini         if (s->errintsts) {
130549ab747fSPaolo Bonzini             s->norintsts |= SDHC_NIS_ERR;
130649ab747fSPaolo Bonzini         }
130749ab747fSPaolo Bonzini         sdhci_update_irq(s);
130849ab747fSPaolo Bonzini         break;
13095d2c0464SAndrey Smirnov     case SDHC_ACMD12ERRSTS:
13100034ebe6SPhilippe Mathieu-Daudé         MASKED_WRITE(s->acmd12errsts, mask, value & UINT16_MAX);
13110034ebe6SPhilippe Mathieu-Daudé         if (s->uhs_mode >= UHS_I) {
13120034ebe6SPhilippe Mathieu-Daudé             MASKED_WRITE(s->hostctl2, mask >> 16, value >> 16);
13130034ebe6SPhilippe Mathieu-Daudé 
13140034ebe6SPhilippe Mathieu-Daudé             if (FIELD_EX32(s->hostctl2, SDHC_HOSTCTL2, V18_ENA)) {
13150034ebe6SPhilippe Mathieu-Daudé                 sdbus_set_voltage(&s->sdbus, SD_VOLTAGE_1_8V);
13160034ebe6SPhilippe Mathieu-Daudé             } else {
13170034ebe6SPhilippe Mathieu-Daudé                 sdbus_set_voltage(&s->sdbus, SD_VOLTAGE_3_3V);
13180034ebe6SPhilippe Mathieu-Daudé             }
13190034ebe6SPhilippe Mathieu-Daudé         }
13205d2c0464SAndrey Smirnov         break;
13215efc9016SPhilippe Mathieu-Daudé 
13225efc9016SPhilippe Mathieu-Daudé     case SDHC_CAPAB:
13235efc9016SPhilippe Mathieu-Daudé     case SDHC_CAPAB + 4:
13245efc9016SPhilippe Mathieu-Daudé     case SDHC_MAXCURR:
13255efc9016SPhilippe Mathieu-Daudé     case SDHC_MAXCURR + 4:
13265efc9016SPhilippe Mathieu-Daudé         qemu_log_mask(LOG_GUEST_ERROR, "SDHC wr_%ub @0x%02" HWADDR_PRIx
13275efc9016SPhilippe Mathieu-Daudé                       " <- 0x%08x read-only\n", size, offset, value >> shift);
13285efc9016SPhilippe Mathieu-Daudé         break;
13295efc9016SPhilippe Mathieu-Daudé 
133049ab747fSPaolo Bonzini     default:
133100b004b3SPhilippe Mathieu-Daudé         qemu_log_mask(LOG_UNIMP, "SDHC wr_%ub @0x%02" HWADDR_PRIx " <- 0x%08x "
133200b004b3SPhilippe Mathieu-Daudé                       "not implemented\n", size, offset, value >> shift);
133349ab747fSPaolo Bonzini         break;
133449ab747fSPaolo Bonzini     }
13358be487d8SPhilippe Mathieu-Daudé     trace_sdhci_access("wr", size << 3, offset, "<-",
13368be487d8SPhilippe Mathieu-Daudé                        value >> shift, value >> shift);
133749ab747fSPaolo Bonzini }
133849ab747fSPaolo Bonzini 
1339c0a55a0cSPhilippe Mathieu-Daudé static const MemoryRegionOps sdhci_mmio_le_ops = {
1340d368ba43SKevin O'Connor     .read = sdhci_read,
1341d368ba43SKevin O'Connor     .write = sdhci_write,
134249ab747fSPaolo Bonzini     .valid = {
134349ab747fSPaolo Bonzini         .min_access_size = 1,
134449ab747fSPaolo Bonzini         .max_access_size = 4,
134549ab747fSPaolo Bonzini         .unaligned = false
134649ab747fSPaolo Bonzini     },
134749ab747fSPaolo Bonzini     .endianness = DEVICE_LITTLE_ENDIAN,
134849ab747fSPaolo Bonzini };
134949ab747fSPaolo Bonzini 
1350c0a55a0cSPhilippe Mathieu-Daudé static const MemoryRegionOps sdhci_mmio_be_ops = {
1351c0a55a0cSPhilippe Mathieu-Daudé     .read = sdhci_read,
1352c0a55a0cSPhilippe Mathieu-Daudé     .write = sdhci_write,
1353c0a55a0cSPhilippe Mathieu-Daudé     .impl = {
1354c0a55a0cSPhilippe Mathieu-Daudé         .min_access_size = 4,
1355c0a55a0cSPhilippe Mathieu-Daudé         .max_access_size = 4,
1356c0a55a0cSPhilippe Mathieu-Daudé     },
1357c0a55a0cSPhilippe Mathieu-Daudé     .valid = {
1358c0a55a0cSPhilippe Mathieu-Daudé         .min_access_size = 1,
1359c0a55a0cSPhilippe Mathieu-Daudé         .max_access_size = 4,
1360c0a55a0cSPhilippe Mathieu-Daudé         .unaligned = false
1361c0a55a0cSPhilippe Mathieu-Daudé     },
1362c0a55a0cSPhilippe Mathieu-Daudé     .endianness = DEVICE_BIG_ENDIAN,
1363c0a55a0cSPhilippe Mathieu-Daudé };
1364c0a55a0cSPhilippe Mathieu-Daudé 
1365aceb5b06SPhilippe Mathieu-Daudé static void sdhci_init_readonly_registers(SDHCIState *s, Error **errp)
1366aceb5b06SPhilippe Mathieu-Daudé {
1367de1b3800SVladimir Sementsov-Ogievskiy     ERRP_GUARD();
13686ff37c3dSPhilippe Mathieu-Daudé 
13694d67852dSPhilippe Mathieu-Daudé     switch (s->sd_spec_version) {
13704d67852dSPhilippe Mathieu-Daudé     case 2 ... 3:
13714d67852dSPhilippe Mathieu-Daudé         break;
13724d67852dSPhilippe Mathieu-Daudé     default:
13734d67852dSPhilippe Mathieu-Daudé         error_setg(errp, "Only Spec v2/v3 are supported");
1374aceb5b06SPhilippe Mathieu-Daudé         return;
1375aceb5b06SPhilippe Mathieu-Daudé     }
1376aceb5b06SPhilippe Mathieu-Daudé     s->version = (SDHC_HCVER_VENDOR << 8) | (s->sd_spec_version - 1);
13776ff37c3dSPhilippe Mathieu-Daudé 
1378de1b3800SVladimir Sementsov-Ogievskiy     sdhci_check_capareg(s, errp);
1379de1b3800SVladimir Sementsov-Ogievskiy     if (*errp) {
13806ff37c3dSPhilippe Mathieu-Daudé         return;
13816ff37c3dSPhilippe Mathieu-Daudé     }
1382aceb5b06SPhilippe Mathieu-Daudé }
1383aceb5b06SPhilippe Mathieu-Daudé 
1384b635d98cSPhilippe Mathieu-Daudé /* --- qdev common --- */
1385b635d98cSPhilippe Mathieu-Daudé 
1386ce864603SThomas Huth void sdhci_initfn(SDHCIState *s)
138749ab747fSPaolo Bonzini {
1388d637e1dcSPeter Maydell     qbus_init(&s->sdbus, sizeof(s->sdbus), TYPE_SDHCI_BUS, DEVICE(s), "sd-bus");
138949ab747fSPaolo Bonzini 
1390bc72ad67SAlex Bligh     s->insert_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_raise_insertion_irq, s);
1391d368ba43SKevin O'Connor     s->transfer_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_data_transfer, s);
13923b830790SBernhard Beschow 
13933b830790SBernhard Beschow     s->io_ops = &sdhci_mmio_le_ops;
139449ab747fSPaolo Bonzini }
139549ab747fSPaolo Bonzini 
1396ce864603SThomas Huth void sdhci_uninitfn(SDHCIState *s)
139749ab747fSPaolo Bonzini {
1398bc72ad67SAlex Bligh     timer_free(s->insert_timer);
1399bc72ad67SAlex Bligh     timer_free(s->transfer_timer);
140049ab747fSPaolo Bonzini 
140149ab747fSPaolo Bonzini     g_free(s->fifo_buffer);
140249ab747fSPaolo Bonzini     s->fifo_buffer = NULL;
140349ab747fSPaolo Bonzini }
140449ab747fSPaolo Bonzini 
1405ce864603SThomas Huth void sdhci_common_realize(SDHCIState *s, Error **errp)
140625367498SPhilippe Mathieu-Daudé {
1407de1b3800SVladimir Sementsov-Ogievskiy     ERRP_GUARD();
1408aceb5b06SPhilippe Mathieu-Daudé 
1409c0a55a0cSPhilippe Mathieu-Daudé     switch (s->endianness) {
1410c0a55a0cSPhilippe Mathieu-Daudé     case DEVICE_LITTLE_ENDIAN:
14113b830790SBernhard Beschow         /* s->io_ops is little endian by default */
1412c0a55a0cSPhilippe Mathieu-Daudé         break;
1413c0a55a0cSPhilippe Mathieu-Daudé     case DEVICE_BIG_ENDIAN:
14143b830790SBernhard Beschow         if (s->io_ops != &sdhci_mmio_le_ops) {
14153b830790SBernhard Beschow             error_setg(errp, "SD controller doesn't support big endianness");
14163b830790SBernhard Beschow             return;
14173b830790SBernhard Beschow         }
1418c0a55a0cSPhilippe Mathieu-Daudé         s->io_ops = &sdhci_mmio_be_ops;
1419c0a55a0cSPhilippe Mathieu-Daudé         break;
1420c0a55a0cSPhilippe Mathieu-Daudé     default:
1421c0a55a0cSPhilippe Mathieu-Daudé         error_setg(errp, "Incorrect endianness");
1422c0a55a0cSPhilippe Mathieu-Daudé         return;
1423c0a55a0cSPhilippe Mathieu-Daudé     }
1424c0a55a0cSPhilippe Mathieu-Daudé 
1425de1b3800SVladimir Sementsov-Ogievskiy     sdhci_init_readonly_registers(s, errp);
1426de1b3800SVladimir Sementsov-Ogievskiy     if (*errp) {
1427aceb5b06SPhilippe Mathieu-Daudé         return;
1428aceb5b06SPhilippe Mathieu-Daudé     }
1429c0a55a0cSPhilippe Mathieu-Daudé 
143025367498SPhilippe Mathieu-Daudé     s->buf_maxsz = sdhci_get_fifolen(s);
143125367498SPhilippe Mathieu-Daudé     s->fifo_buffer = g_malloc0(s->buf_maxsz);
143225367498SPhilippe Mathieu-Daudé 
1433c0983085SPeter Maydell     memory_region_init_io(&s->iomem, OBJECT(s), s->io_ops, s, "sdhci",
143425367498SPhilippe Mathieu-Daudé                           SDHC_REGISTERS_MAP_SIZE);
143525367498SPhilippe Mathieu-Daudé }
143625367498SPhilippe Mathieu-Daudé 
1437b69c3c21SMarkus Armbruster void sdhci_common_unrealize(SDHCIState *s)
14388b7455c7SPhilippe Mathieu-Daudé {
14398b7455c7SPhilippe Mathieu-Daudé     /* This function is expected to be called only once for each class:
14408b7455c7SPhilippe Mathieu-Daudé      * - SysBus:    via DeviceClass->unrealize(),
14418b7455c7SPhilippe Mathieu-Daudé      * - PCI:       via PCIDeviceClass->exit().
14428b7455c7SPhilippe Mathieu-Daudé      * However to avoid double-free and/or use-after-free we still nullify
14438b7455c7SPhilippe Mathieu-Daudé      * this variable (better safe than sorry!). */
14448b7455c7SPhilippe Mathieu-Daudé     g_free(s->fifo_buffer);
14458b7455c7SPhilippe Mathieu-Daudé     s->fifo_buffer = NULL;
14468b7455c7SPhilippe Mathieu-Daudé }
14478b7455c7SPhilippe Mathieu-Daudé 
14480a7ac9f9SAndrew Baumann static bool sdhci_pending_insert_vmstate_needed(void *opaque)
14490a7ac9f9SAndrew Baumann {
14500a7ac9f9SAndrew Baumann     SDHCIState *s = opaque;
14510a7ac9f9SAndrew Baumann 
14520a7ac9f9SAndrew Baumann     return s->pending_insert_state;
14530a7ac9f9SAndrew Baumann }
14540a7ac9f9SAndrew Baumann 
14550a7ac9f9SAndrew Baumann static const VMStateDescription sdhci_pending_insert_vmstate = {
14560a7ac9f9SAndrew Baumann     .name = "sdhci/pending-insert",
14570a7ac9f9SAndrew Baumann     .version_id = 1,
14580a7ac9f9SAndrew Baumann     .minimum_version_id = 1,
14590a7ac9f9SAndrew Baumann     .needed = sdhci_pending_insert_vmstate_needed,
14600a7ac9f9SAndrew Baumann     .fields = (VMStateField[]) {
14610a7ac9f9SAndrew Baumann         VMSTATE_BOOL(pending_insert_state, SDHCIState),
14620a7ac9f9SAndrew Baumann         VMSTATE_END_OF_LIST()
14630a7ac9f9SAndrew Baumann     },
14640a7ac9f9SAndrew Baumann };
14650a7ac9f9SAndrew Baumann 
146649ab747fSPaolo Bonzini const VMStateDescription sdhci_vmstate = {
146749ab747fSPaolo Bonzini     .name = "sdhci",
146849ab747fSPaolo Bonzini     .version_id = 1,
146949ab747fSPaolo Bonzini     .minimum_version_id = 1,
147049ab747fSPaolo Bonzini     .fields = (VMStateField[]) {
147149ab747fSPaolo Bonzini         VMSTATE_UINT32(sdmasysad, SDHCIState),
147249ab747fSPaolo Bonzini         VMSTATE_UINT16(blksize, SDHCIState),
147349ab747fSPaolo Bonzini         VMSTATE_UINT16(blkcnt, SDHCIState),
147449ab747fSPaolo Bonzini         VMSTATE_UINT32(argument, SDHCIState),
147549ab747fSPaolo Bonzini         VMSTATE_UINT16(trnmod, SDHCIState),
147649ab747fSPaolo Bonzini         VMSTATE_UINT16(cmdreg, SDHCIState),
147749ab747fSPaolo Bonzini         VMSTATE_UINT32_ARRAY(rspreg, SDHCIState, 4),
147849ab747fSPaolo Bonzini         VMSTATE_UINT32(prnsts, SDHCIState),
147906c5120bSPhilippe Mathieu-Daudé         VMSTATE_UINT8(hostctl1, SDHCIState),
148049ab747fSPaolo Bonzini         VMSTATE_UINT8(pwrcon, SDHCIState),
148149ab747fSPaolo Bonzini         VMSTATE_UINT8(blkgap, SDHCIState),
148249ab747fSPaolo Bonzini         VMSTATE_UINT8(wakcon, SDHCIState),
148349ab747fSPaolo Bonzini         VMSTATE_UINT16(clkcon, SDHCIState),
148449ab747fSPaolo Bonzini         VMSTATE_UINT8(timeoutcon, SDHCIState),
148549ab747fSPaolo Bonzini         VMSTATE_UINT8(admaerr, SDHCIState),
148649ab747fSPaolo Bonzini         VMSTATE_UINT16(norintsts, SDHCIState),
148749ab747fSPaolo Bonzini         VMSTATE_UINT16(errintsts, SDHCIState),
148849ab747fSPaolo Bonzini         VMSTATE_UINT16(norintstsen, SDHCIState),
148949ab747fSPaolo Bonzini         VMSTATE_UINT16(errintstsen, SDHCIState),
149049ab747fSPaolo Bonzini         VMSTATE_UINT16(norintsigen, SDHCIState),
149149ab747fSPaolo Bonzini         VMSTATE_UINT16(errintsigen, SDHCIState),
149249ab747fSPaolo Bonzini         VMSTATE_UINT16(acmd12errsts, SDHCIState),
149349ab747fSPaolo Bonzini         VMSTATE_UINT16(data_count, SDHCIState),
149449ab747fSPaolo Bonzini         VMSTATE_UINT64(admasysaddr, SDHCIState),
149549ab747fSPaolo Bonzini         VMSTATE_UINT8(stopped_state, SDHCIState),
149659046ec2SHalil Pasic         VMSTATE_VBUFFER_UINT32(fifo_buffer, SDHCIState, 1, NULL, buf_maxsz),
1497e720677eSPaolo Bonzini         VMSTATE_TIMER_PTR(insert_timer, SDHCIState),
1498e720677eSPaolo Bonzini         VMSTATE_TIMER_PTR(transfer_timer, SDHCIState),
149949ab747fSPaolo Bonzini         VMSTATE_END_OF_LIST()
15000a7ac9f9SAndrew Baumann     },
15010a7ac9f9SAndrew Baumann     .subsections = (const VMStateDescription*[]) {
15020a7ac9f9SAndrew Baumann         &sdhci_pending_insert_vmstate,
15030a7ac9f9SAndrew Baumann         NULL
15040a7ac9f9SAndrew Baumann     },
150549ab747fSPaolo Bonzini };
150649ab747fSPaolo Bonzini 
1507ce864603SThomas Huth void sdhci_common_class_init(ObjectClass *klass, void *data)
15081c92c505SPhilippe Mathieu-Daudé {
15091c92c505SPhilippe Mathieu-Daudé     DeviceClass *dc = DEVICE_CLASS(klass);
15101c92c505SPhilippe Mathieu-Daudé 
15111c92c505SPhilippe Mathieu-Daudé     set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
15121c92c505SPhilippe Mathieu-Daudé     dc->vmsd = &sdhci_vmstate;
15131c92c505SPhilippe Mathieu-Daudé     dc->reset = sdhci_poweron_reset;
15141c92c505SPhilippe Mathieu-Daudé }
15151c92c505SPhilippe Mathieu-Daudé 
1516b635d98cSPhilippe Mathieu-Daudé /* --- qdev SysBus --- */
1517b635d98cSPhilippe Mathieu-Daudé 
15185ec911c3SKevin O'Connor static Property sdhci_sysbus_properties[] = {
1519b635d98cSPhilippe Mathieu-Daudé     DEFINE_SDHCI_COMMON_PROPERTIES(SDHCIState),
15200a7ac9f9SAndrew Baumann     DEFINE_PROP_BOOL("pending-insert-quirk", SDHCIState, pending_insert_quirk,
15210a7ac9f9SAndrew Baumann                      false),
152260765b6cSPhilippe Mathieu-Daudé     DEFINE_PROP_LINK("dma", SDHCIState,
152360765b6cSPhilippe Mathieu-Daudé                      dma_mr, TYPE_MEMORY_REGION, MemoryRegion *),
15245ec911c3SKevin O'Connor     DEFINE_PROP_END_OF_LIST(),
15255ec911c3SKevin O'Connor };
15265ec911c3SKevin O'Connor 
15277302dcd6SKevin O'Connor static void sdhci_sysbus_init(Object *obj)
152849ab747fSPaolo Bonzini {
15297302dcd6SKevin O'Connor     SDHCIState *s = SYSBUS_SDHCI(obj);
15305ec911c3SKevin O'Connor 
153140bbc194SPeter Maydell     sdhci_initfn(s);
15327302dcd6SKevin O'Connor }
15337302dcd6SKevin O'Connor 
15347302dcd6SKevin O'Connor static void sdhci_sysbus_finalize(Object *obj)
15357302dcd6SKevin O'Connor {
15367302dcd6SKevin O'Connor     SDHCIState *s = SYSBUS_SDHCI(obj);
153760765b6cSPhilippe Mathieu-Daudé 
153860765b6cSPhilippe Mathieu-Daudé     if (s->dma_mr) {
153960765b6cSPhilippe Mathieu-Daudé         object_unparent(OBJECT(s->dma_mr));
154060765b6cSPhilippe Mathieu-Daudé     }
154160765b6cSPhilippe Mathieu-Daudé 
15427302dcd6SKevin O'Connor     sdhci_uninitfn(s);
15437302dcd6SKevin O'Connor }
15447302dcd6SKevin O'Connor 
15457302dcd6SKevin O'Connor static void sdhci_sysbus_realize(DeviceState *dev, Error **errp)
15467302dcd6SKevin O'Connor {
1547de1b3800SVladimir Sementsov-Ogievskiy     ERRP_GUARD();
15487302dcd6SKevin O'Connor     SDHCIState *s = SYSBUS_SDHCI(dev);
154949ab747fSPaolo Bonzini     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
155049ab747fSPaolo Bonzini 
1551de1b3800SVladimir Sementsov-Ogievskiy     sdhci_common_realize(s, errp);
1552de1b3800SVladimir Sementsov-Ogievskiy     if (*errp) {
155325367498SPhilippe Mathieu-Daudé         return;
155425367498SPhilippe Mathieu-Daudé     }
155525367498SPhilippe Mathieu-Daudé 
155660765b6cSPhilippe Mathieu-Daudé     if (s->dma_mr) {
155702e57e1cSPhilippe Mathieu-Daudé         s->dma_as = &s->sysbus_dma_as;
155860765b6cSPhilippe Mathieu-Daudé         address_space_init(s->dma_as, s->dma_mr, "sdhci-dma");
155960765b6cSPhilippe Mathieu-Daudé     } else {
156060765b6cSPhilippe Mathieu-Daudé         /* use system_memory() if property "dma" not set */
1561dd55c485SPhilippe Mathieu-Daudé         s->dma_as = &address_space_memory;
156260765b6cSPhilippe Mathieu-Daudé     }
1563dd55c485SPhilippe Mathieu-Daudé 
156449ab747fSPaolo Bonzini     sysbus_init_irq(sbd, &s->irq);
1565fd1e5c81SAndrey Smirnov 
156649ab747fSPaolo Bonzini     sysbus_init_mmio(sbd, &s->iomem);
156749ab747fSPaolo Bonzini }
156849ab747fSPaolo Bonzini 
1569b69c3c21SMarkus Armbruster static void sdhci_sysbus_unrealize(DeviceState *dev)
15708b7455c7SPhilippe Mathieu-Daudé {
15718b7455c7SPhilippe Mathieu-Daudé     SDHCIState *s = SYSBUS_SDHCI(dev);
15728b7455c7SPhilippe Mathieu-Daudé 
1573b69c3c21SMarkus Armbruster     sdhci_common_unrealize(s);
157460765b6cSPhilippe Mathieu-Daudé 
157560765b6cSPhilippe Mathieu-Daudé      if (s->dma_mr) {
157660765b6cSPhilippe Mathieu-Daudé         address_space_destroy(s->dma_as);
157760765b6cSPhilippe Mathieu-Daudé     }
15788b7455c7SPhilippe Mathieu-Daudé }
15798b7455c7SPhilippe Mathieu-Daudé 
15807302dcd6SKevin O'Connor static void sdhci_sysbus_class_init(ObjectClass *klass, void *data)
158149ab747fSPaolo Bonzini {
158249ab747fSPaolo Bonzini     DeviceClass *dc = DEVICE_CLASS(klass);
158349ab747fSPaolo Bonzini 
15844f67d30bSMarc-André Lureau     device_class_set_props(dc, sdhci_sysbus_properties);
15857302dcd6SKevin O'Connor     dc->realize = sdhci_sysbus_realize;
15868b7455c7SPhilippe Mathieu-Daudé     dc->unrealize = sdhci_sysbus_unrealize;
15871c92c505SPhilippe Mathieu-Daudé 
15881c92c505SPhilippe Mathieu-Daudé     sdhci_common_class_init(klass, data);
158949ab747fSPaolo Bonzini }
159049ab747fSPaolo Bonzini 
15917302dcd6SKevin O'Connor static const TypeInfo sdhci_sysbus_info = {
15927302dcd6SKevin O'Connor     .name = TYPE_SYSBUS_SDHCI,
159349ab747fSPaolo Bonzini     .parent = TYPE_SYS_BUS_DEVICE,
159449ab747fSPaolo Bonzini     .instance_size = sizeof(SDHCIState),
15957302dcd6SKevin O'Connor     .instance_init = sdhci_sysbus_init,
15967302dcd6SKevin O'Connor     .instance_finalize = sdhci_sysbus_finalize,
15977302dcd6SKevin O'Connor     .class_init = sdhci_sysbus_class_init,
159849ab747fSPaolo Bonzini };
159949ab747fSPaolo Bonzini 
1600b635d98cSPhilippe Mathieu-Daudé /* --- qdev bus master --- */
1601b635d98cSPhilippe Mathieu-Daudé 
160240bbc194SPeter Maydell static void sdhci_bus_class_init(ObjectClass *klass, void *data)
160340bbc194SPeter Maydell {
160440bbc194SPeter Maydell     SDBusClass *sbc = SD_BUS_CLASS(klass);
160540bbc194SPeter Maydell 
160640bbc194SPeter Maydell     sbc->set_inserted = sdhci_set_inserted;
160740bbc194SPeter Maydell     sbc->set_readonly = sdhci_set_readonly;
160840bbc194SPeter Maydell }
160940bbc194SPeter Maydell 
161040bbc194SPeter Maydell static const TypeInfo sdhci_bus_info = {
161140bbc194SPeter Maydell     .name = TYPE_SDHCI_BUS,
161240bbc194SPeter Maydell     .parent = TYPE_SD_BUS,
161340bbc194SPeter Maydell     .instance_size = sizeof(SDBus),
161440bbc194SPeter Maydell     .class_init = sdhci_bus_class_init,
161540bbc194SPeter Maydell };
161640bbc194SPeter Maydell 
1617efadc818SPhilippe Mathieu-Daudé /* --- qdev i.MX eSDHC --- */
1618efadc818SPhilippe Mathieu-Daudé 
16191e76667fSBernhard Beschow #define USDHC_MIX_CTRL                  0x48
1620c038e574SBernhard Beschow 
16211e76667fSBernhard Beschow #define USDHC_VENDOR_SPEC               0xc0
16221e76667fSBernhard Beschow #define USDHC_IMX_FRC_SDCLK_ON          (1 << 8)
1623c038e574SBernhard Beschow 
16241e76667fSBernhard Beschow #define USDHC_DLL_CTRL                  0x60
1625c038e574SBernhard Beschow 
16261e76667fSBernhard Beschow #define USDHC_TUNING_CTRL               0xcc
16271e76667fSBernhard Beschow #define USDHC_TUNE_CTRL_STATUS          0x68
16281e76667fSBernhard Beschow #define USDHC_WTMK_LVL                  0x44
1629c038e574SBernhard Beschow 
1630c038e574SBernhard Beschow /* Undocumented register used by guests working around erratum ERR004536 */
16311e76667fSBernhard Beschow #define USDHC_UNDOCUMENTED_REG27        0x6c
1632c038e574SBernhard Beschow 
16331e76667fSBernhard Beschow #define USDHC_CTRL_4BITBUS              (0x1 << 1)
16341e76667fSBernhard Beschow #define USDHC_CTRL_8BITBUS              (0x2 << 1)
1635c038e574SBernhard Beschow 
16361e76667fSBernhard Beschow #define USDHC_PRNSTS_SDSTB              (1 << 3)
1637c038e574SBernhard Beschow 
1638fd1e5c81SAndrey Smirnov static uint64_t usdhc_read(void *opaque, hwaddr offset, unsigned size)
1639fd1e5c81SAndrey Smirnov {
1640fd1e5c81SAndrey Smirnov     SDHCIState *s = SYSBUS_SDHCI(opaque);
1641fd1e5c81SAndrey Smirnov     uint32_t ret;
164206c5120bSPhilippe Mathieu-Daudé     uint16_t hostctl1;
1643fd1e5c81SAndrey Smirnov 
1644fd1e5c81SAndrey Smirnov     switch (offset) {
1645fd1e5c81SAndrey Smirnov     default:
1646fd1e5c81SAndrey Smirnov         return sdhci_read(opaque, offset, size);
1647fd1e5c81SAndrey Smirnov 
1648fd1e5c81SAndrey Smirnov     case SDHC_HOSTCTL:
1649fd1e5c81SAndrey Smirnov         /*
1650fd1e5c81SAndrey Smirnov          * For a detailed explanation on the following bit
1651fd1e5c81SAndrey Smirnov          * manipulation code see comments in a similar part of
1652fd1e5c81SAndrey Smirnov          * usdhc_write()
1653fd1e5c81SAndrey Smirnov          */
165406c5120bSPhilippe Mathieu-Daudé         hostctl1 = SDHC_DMA_TYPE(s->hostctl1) << (8 - 3);
1655fd1e5c81SAndrey Smirnov 
165606c5120bSPhilippe Mathieu-Daudé         if (s->hostctl1 & SDHC_CTRL_8BITBUS) {
16571e76667fSBernhard Beschow             hostctl1 |= USDHC_CTRL_8BITBUS;
1658fd1e5c81SAndrey Smirnov         }
1659fd1e5c81SAndrey Smirnov 
166006c5120bSPhilippe Mathieu-Daudé         if (s->hostctl1 & SDHC_CTRL_4BITBUS) {
16611e76667fSBernhard Beschow             hostctl1 |= USDHC_CTRL_4BITBUS;
1662fd1e5c81SAndrey Smirnov         }
1663fd1e5c81SAndrey Smirnov 
166406c5120bSPhilippe Mathieu-Daudé         ret  = hostctl1;
1665fd1e5c81SAndrey Smirnov         ret |= (uint32_t)s->blkgap << 16;
1666fd1e5c81SAndrey Smirnov         ret |= (uint32_t)s->wakcon << 24;
1667fd1e5c81SAndrey Smirnov 
1668fd1e5c81SAndrey Smirnov         break;
1669fd1e5c81SAndrey Smirnov 
16706bfd06daSHans-Erik Floryd     case SDHC_PRNSTS:
16716bfd06daSHans-Erik Floryd         /* Add SDSTB (SD Clock Stable) bit to PRNSTS */
16721e76667fSBernhard Beschow         ret = sdhci_read(opaque, offset, size) & ~USDHC_PRNSTS_SDSTB;
16736bfd06daSHans-Erik Floryd         if (s->clkcon & SDHC_CLOCK_INT_STABLE) {
16741e76667fSBernhard Beschow             ret |= USDHC_PRNSTS_SDSTB;
16756bfd06daSHans-Erik Floryd         }
16766bfd06daSHans-Erik Floryd         break;
16776bfd06daSHans-Erik Floryd 
16781e76667fSBernhard Beschow     case USDHC_VENDOR_SPEC:
16793b2d8176SGuenter Roeck         ret = s->vendor_spec;
16803b2d8176SGuenter Roeck         break;
16811e76667fSBernhard Beschow     case USDHC_DLL_CTRL:
16821e76667fSBernhard Beschow     case USDHC_TUNE_CTRL_STATUS:
16831e76667fSBernhard Beschow     case USDHC_UNDOCUMENTED_REG27:
16841e76667fSBernhard Beschow     case USDHC_TUNING_CTRL:
16851e76667fSBernhard Beschow     case USDHC_MIX_CTRL:
16861e76667fSBernhard Beschow     case USDHC_WTMK_LVL:
1687fd1e5c81SAndrey Smirnov         ret = 0;
1688fd1e5c81SAndrey Smirnov         break;
1689fd1e5c81SAndrey Smirnov     }
1690fd1e5c81SAndrey Smirnov 
1691fd1e5c81SAndrey Smirnov     return ret;
1692fd1e5c81SAndrey Smirnov }
1693fd1e5c81SAndrey Smirnov 
1694fd1e5c81SAndrey Smirnov static void
1695fd1e5c81SAndrey Smirnov usdhc_write(void *opaque, hwaddr offset, uint64_t val, unsigned size)
1696fd1e5c81SAndrey Smirnov {
1697fd1e5c81SAndrey Smirnov     SDHCIState *s = SYSBUS_SDHCI(opaque);
169806c5120bSPhilippe Mathieu-Daudé     uint8_t hostctl1;
1699fd1e5c81SAndrey Smirnov     uint32_t value = (uint32_t)val;
1700fd1e5c81SAndrey Smirnov 
1701fd1e5c81SAndrey Smirnov     switch (offset) {
17021e76667fSBernhard Beschow     case USDHC_DLL_CTRL:
17031e76667fSBernhard Beschow     case USDHC_TUNE_CTRL_STATUS:
17041e76667fSBernhard Beschow     case USDHC_UNDOCUMENTED_REG27:
17051e76667fSBernhard Beschow     case USDHC_TUNING_CTRL:
17061e76667fSBernhard Beschow     case USDHC_WTMK_LVL:
17073b2d8176SGuenter Roeck         break;
17083b2d8176SGuenter Roeck 
17091e76667fSBernhard Beschow     case USDHC_VENDOR_SPEC:
17103b2d8176SGuenter Roeck         s->vendor_spec = value;
17113b2d8176SGuenter Roeck         switch (s->vendor) {
17123b2d8176SGuenter Roeck         case SDHCI_VENDOR_IMX:
17131e76667fSBernhard Beschow             if (value & USDHC_IMX_FRC_SDCLK_ON) {
17143b2d8176SGuenter Roeck                 s->prnsts &= ~SDHC_IMX_CLOCK_GATE_OFF;
17153b2d8176SGuenter Roeck             } else {
17163b2d8176SGuenter Roeck                 s->prnsts |= SDHC_IMX_CLOCK_GATE_OFF;
17173b2d8176SGuenter Roeck             }
17183b2d8176SGuenter Roeck             break;
17193b2d8176SGuenter Roeck         default:
17203b2d8176SGuenter Roeck             break;
17213b2d8176SGuenter Roeck         }
1722fd1e5c81SAndrey Smirnov         break;
1723fd1e5c81SAndrey Smirnov 
1724fd1e5c81SAndrey Smirnov     case SDHC_HOSTCTL:
1725fd1e5c81SAndrey Smirnov         /*
1726fd1e5c81SAndrey Smirnov          * Here's What ESDHCI has at offset 0x28 (SDHC_HOSTCTL)
1727fd1e5c81SAndrey Smirnov          *
1728fd1e5c81SAndrey Smirnov          *       7         6     5      4      3      2        1      0
1729fd1e5c81SAndrey Smirnov          * |-----------+--------+--------+-----------+----------+---------|
1730fd1e5c81SAndrey Smirnov          * | Card      | Card   | Endian | DATA3     | Data     | Led     |
1731fd1e5c81SAndrey Smirnov          * | Detect    | Detect | Mode   | as Card   | Transfer | Control |
1732fd1e5c81SAndrey Smirnov          * | Signal    | Test   |        | Detection | Width    |         |
1733fd1e5c81SAndrey Smirnov          * | Selection | Level  |        | Pin       |          |         |
1734fd1e5c81SAndrey Smirnov          * |-----------+--------+--------+-----------+----------+---------|
1735fd1e5c81SAndrey Smirnov          *
1736fd1e5c81SAndrey Smirnov          * and 0x29
1737fd1e5c81SAndrey Smirnov          *
1738fd1e5c81SAndrey Smirnov          *  15      10 9    8
1739fd1e5c81SAndrey Smirnov          * |----------+------|
1740fd1e5c81SAndrey Smirnov          * | Reserved | DMA  |
1741fd1e5c81SAndrey Smirnov          * |          | Sel. |
1742fd1e5c81SAndrey Smirnov          * |          |      |
1743fd1e5c81SAndrey Smirnov          * |----------+------|
1744fd1e5c81SAndrey Smirnov          *
1745fd1e5c81SAndrey Smirnov          * and here's what SDCHI spec expects those offsets to be:
1746fd1e5c81SAndrey Smirnov          *
1747fd1e5c81SAndrey Smirnov          * 0x28 (Host Control Register)
1748fd1e5c81SAndrey Smirnov          *
1749fd1e5c81SAndrey Smirnov          *     7        6         5       4  3      2         1        0
1750fd1e5c81SAndrey Smirnov          * |--------+--------+----------+------+--------+----------+---------|
1751fd1e5c81SAndrey Smirnov          * | Card   | Card   | Extended | DMA  | High   | Data     | LED     |
1752fd1e5c81SAndrey Smirnov          * | Detect | Detect | Data     | Sel. | Speed  | Transfer | Control |
1753fd1e5c81SAndrey Smirnov          * | Signal | Test   | Transfer |      | Enable | Width    |         |
1754fd1e5c81SAndrey Smirnov          * | Sel.   | Level  | Width    |      |        |          |         |
1755fd1e5c81SAndrey Smirnov          * |--------+--------+----------+------+--------+----------+---------|
1756fd1e5c81SAndrey Smirnov          *
1757fd1e5c81SAndrey Smirnov          * and 0x29 (Power Control Register)
1758fd1e5c81SAndrey Smirnov          *
1759fd1e5c81SAndrey Smirnov          * |----------------------------------|
1760fd1e5c81SAndrey Smirnov          * | Power Control Register           |
1761fd1e5c81SAndrey Smirnov          * |                                  |
1762fd1e5c81SAndrey Smirnov          * | Description omitted,             |
1763fd1e5c81SAndrey Smirnov          * | since it has no analog in ESDHCI |
1764fd1e5c81SAndrey Smirnov          * |                                  |
1765fd1e5c81SAndrey Smirnov          * |----------------------------------|
1766fd1e5c81SAndrey Smirnov          *
1767fd1e5c81SAndrey Smirnov          * Since offsets 0x2A and 0x2B should be compatible between
1768fd1e5c81SAndrey Smirnov          * both IP specs we only need to reconcile least 16-bit of the
1769fd1e5c81SAndrey Smirnov          * word we've been given.
1770fd1e5c81SAndrey Smirnov          */
1771fd1e5c81SAndrey Smirnov 
1772fd1e5c81SAndrey Smirnov         /*
1773fd1e5c81SAndrey Smirnov          * First, save bits 7 6 and 0 since they are identical
1774fd1e5c81SAndrey Smirnov          */
177506c5120bSPhilippe Mathieu-Daudé         hostctl1 = value & (SDHC_CTRL_LED |
1776fd1e5c81SAndrey Smirnov                             SDHC_CTRL_CDTEST_INS |
1777fd1e5c81SAndrey Smirnov                             SDHC_CTRL_CDTEST_EN);
1778fd1e5c81SAndrey Smirnov         /*
1779fd1e5c81SAndrey Smirnov          * Second, split "Data Transfer Width" from bits 2 and 1 in to
1780fd1e5c81SAndrey Smirnov          * bits 5 and 1
1781fd1e5c81SAndrey Smirnov          */
17821e76667fSBernhard Beschow         if (value & USDHC_CTRL_8BITBUS) {
178306c5120bSPhilippe Mathieu-Daudé             hostctl1 |= SDHC_CTRL_8BITBUS;
1784fd1e5c81SAndrey Smirnov         }
1785fd1e5c81SAndrey Smirnov 
17861e76667fSBernhard Beschow         if (value & USDHC_CTRL_4BITBUS) {
17871e76667fSBernhard Beschow             hostctl1 |= USDHC_CTRL_4BITBUS;
1788fd1e5c81SAndrey Smirnov         }
1789fd1e5c81SAndrey Smirnov 
1790fd1e5c81SAndrey Smirnov         /*
1791fd1e5c81SAndrey Smirnov          * Third, move DMA select from bits 9 and 8 to bits 4 and 3
1792fd1e5c81SAndrey Smirnov          */
179306c5120bSPhilippe Mathieu-Daudé         hostctl1 |= SDHC_DMA_TYPE(value >> (8 - 3));
1794fd1e5c81SAndrey Smirnov 
1795fd1e5c81SAndrey Smirnov         /*
1796fd1e5c81SAndrey Smirnov          * Now place the corrected value into low 16-bit of the value
1797fd1e5c81SAndrey Smirnov          * we are going to give standard SDHCI write function
1798fd1e5c81SAndrey Smirnov          *
1799fd1e5c81SAndrey Smirnov          * NOTE: This transformation should be the inverse of what can
1800fd1e5c81SAndrey Smirnov          * be found in drivers/mmc/host/sdhci-esdhc-imx.c in Linux
1801fd1e5c81SAndrey Smirnov          * kernel
1802fd1e5c81SAndrey Smirnov          */
1803fd1e5c81SAndrey Smirnov         value &= ~UINT16_MAX;
180406c5120bSPhilippe Mathieu-Daudé         value |= hostctl1;
1805fd1e5c81SAndrey Smirnov         value |= (uint16_t)s->pwrcon << 8;
1806fd1e5c81SAndrey Smirnov 
1807fd1e5c81SAndrey Smirnov         sdhci_write(opaque, offset, value, size);
1808fd1e5c81SAndrey Smirnov         break;
1809fd1e5c81SAndrey Smirnov 
18101e76667fSBernhard Beschow     case USDHC_MIX_CTRL:
1811fd1e5c81SAndrey Smirnov         /*
1812fd1e5c81SAndrey Smirnov          * So, when SD/MMC stack in Linux tries to write to "Transfer
1813fd1e5c81SAndrey Smirnov          * Mode Register", ESDHC i.MX quirk code will translate it
1814fd1e5c81SAndrey Smirnov          * into a write to ESDHC_MIX_CTRL, so we do the opposite in
1815fd1e5c81SAndrey Smirnov          * order to get where we started
1816fd1e5c81SAndrey Smirnov          *
1817fd1e5c81SAndrey Smirnov          * Note that Auto CMD23 Enable bit is located in a wrong place
1818fd1e5c81SAndrey Smirnov          * on i.MX, but since it is not used by QEMU we do not care.
1819fd1e5c81SAndrey Smirnov          *
1820fd1e5c81SAndrey Smirnov          * We don't want to call sdhci_write(.., SDHC_TRNMOD, ...)
1821b8d09982SMichael Tokarev          * here because it will result in a call to
1822fd1e5c81SAndrey Smirnov          * sdhci_send_command(s) which we don't want.
1823fd1e5c81SAndrey Smirnov          *
1824fd1e5c81SAndrey Smirnov          */
1825fd1e5c81SAndrey Smirnov         s->trnmod = value & UINT16_MAX;
1826fd1e5c81SAndrey Smirnov         break;
1827fd1e5c81SAndrey Smirnov     case SDHC_TRNMOD:
1828fd1e5c81SAndrey Smirnov         /*
1829fd1e5c81SAndrey Smirnov          * Similar to above, but this time a write to "Command
1830fd1e5c81SAndrey Smirnov          * Register" will be translated into a 4-byte write to
1831fd1e5c81SAndrey Smirnov          * "Transfer Mode register" where lower 16-bit of value would
1832fd1e5c81SAndrey Smirnov          * be set to zero. So what we do is fill those bits with
1833fd1e5c81SAndrey Smirnov          * cached value from s->trnmod and let the SDHCI
1834fd1e5c81SAndrey Smirnov          * infrastructure handle the rest
1835fd1e5c81SAndrey Smirnov          */
1836fd1e5c81SAndrey Smirnov         sdhci_write(opaque, offset, val | s->trnmod, size);
1837fd1e5c81SAndrey Smirnov         break;
1838fd1e5c81SAndrey Smirnov     case SDHC_BLKSIZE:
1839fd1e5c81SAndrey Smirnov         /*
1840fd1e5c81SAndrey Smirnov          * ESDHCI does not implement "Host SDMA Buffer Boundary", and
1841fd1e5c81SAndrey Smirnov          * Linux driver will try to zero this field out which will
1842fd1e5c81SAndrey Smirnov          * break the rest of SDHCI emulation.
1843fd1e5c81SAndrey Smirnov          *
1844fd1e5c81SAndrey Smirnov          * Linux defaults to maximum possible setting (512K boundary)
1845fd1e5c81SAndrey Smirnov          * and it seems to be the only option that i.MX IP implements,
1846fd1e5c81SAndrey Smirnov          * so we artificially set it to that value.
1847fd1e5c81SAndrey Smirnov          */
1848fd1e5c81SAndrey Smirnov         val |= 0x7 << 12;
1849fd1e5c81SAndrey Smirnov         /* FALLTHROUGH */
1850fd1e5c81SAndrey Smirnov     default:
1851fd1e5c81SAndrey Smirnov         sdhci_write(opaque, offset, val, size);
1852fd1e5c81SAndrey Smirnov         break;
1853fd1e5c81SAndrey Smirnov     }
1854fd1e5c81SAndrey Smirnov }
1855fd1e5c81SAndrey Smirnov 
1856fd1e5c81SAndrey Smirnov static const MemoryRegionOps usdhc_mmio_ops = {
1857fd1e5c81SAndrey Smirnov     .read = usdhc_read,
1858fd1e5c81SAndrey Smirnov     .write = usdhc_write,
1859fd1e5c81SAndrey Smirnov     .valid = {
1860fd1e5c81SAndrey Smirnov         .min_access_size = 1,
1861fd1e5c81SAndrey Smirnov         .max_access_size = 4,
1862fd1e5c81SAndrey Smirnov         .unaligned = false
1863fd1e5c81SAndrey Smirnov     },
1864fd1e5c81SAndrey Smirnov     .endianness = DEVICE_LITTLE_ENDIAN,
1865fd1e5c81SAndrey Smirnov };
1866fd1e5c81SAndrey Smirnov 
1867fd1e5c81SAndrey Smirnov static void imx_usdhc_init(Object *obj)
1868fd1e5c81SAndrey Smirnov {
1869fd1e5c81SAndrey Smirnov     SDHCIState *s = SYSBUS_SDHCI(obj);
1870fd1e5c81SAndrey Smirnov 
1871fd1e5c81SAndrey Smirnov     s->io_ops = &usdhc_mmio_ops;
1872fd1e5c81SAndrey Smirnov     s->quirks = SDHCI_QUIRK_NO_BUSY_IRQ;
1873fd1e5c81SAndrey Smirnov }
1874fd1e5c81SAndrey Smirnov 
1875fd1e5c81SAndrey Smirnov static const TypeInfo imx_usdhc_info = {
1876fd1e5c81SAndrey Smirnov     .name = TYPE_IMX_USDHC,
1877fd1e5c81SAndrey Smirnov     .parent = TYPE_SYSBUS_SDHCI,
1878fd1e5c81SAndrey Smirnov     .instance_init = imx_usdhc_init,
1879fd1e5c81SAndrey Smirnov };
1880fd1e5c81SAndrey Smirnov 
1881c85fba50SPhilippe Mathieu-Daudé /* --- qdev Samsung s3c --- */
1882c85fba50SPhilippe Mathieu-Daudé 
1883c85fba50SPhilippe Mathieu-Daudé #define S3C_SDHCI_CONTROL2      0x80
1884c85fba50SPhilippe Mathieu-Daudé #define S3C_SDHCI_CONTROL3      0x84
1885c85fba50SPhilippe Mathieu-Daudé #define S3C_SDHCI_CONTROL4      0x8c
1886c85fba50SPhilippe Mathieu-Daudé 
1887c85fba50SPhilippe Mathieu-Daudé static uint64_t sdhci_s3c_read(void *opaque, hwaddr offset, unsigned size)
1888c85fba50SPhilippe Mathieu-Daudé {
1889c85fba50SPhilippe Mathieu-Daudé     uint64_t ret;
1890c85fba50SPhilippe Mathieu-Daudé 
1891c85fba50SPhilippe Mathieu-Daudé     switch (offset) {
1892c85fba50SPhilippe Mathieu-Daudé     case S3C_SDHCI_CONTROL2:
1893c85fba50SPhilippe Mathieu-Daudé     case S3C_SDHCI_CONTROL3:
1894c85fba50SPhilippe Mathieu-Daudé     case S3C_SDHCI_CONTROL4:
1895c85fba50SPhilippe Mathieu-Daudé         /* ignore */
1896c85fba50SPhilippe Mathieu-Daudé         ret = 0;
1897c85fba50SPhilippe Mathieu-Daudé         break;
1898c85fba50SPhilippe Mathieu-Daudé     default:
1899c85fba50SPhilippe Mathieu-Daudé         ret = sdhci_read(opaque, offset, size);
1900c85fba50SPhilippe Mathieu-Daudé         break;
1901c85fba50SPhilippe Mathieu-Daudé     }
1902c85fba50SPhilippe Mathieu-Daudé 
1903c85fba50SPhilippe Mathieu-Daudé     return ret;
1904c85fba50SPhilippe Mathieu-Daudé }
1905c85fba50SPhilippe Mathieu-Daudé 
1906c85fba50SPhilippe Mathieu-Daudé static void sdhci_s3c_write(void *opaque, hwaddr offset, uint64_t val,
1907c85fba50SPhilippe Mathieu-Daudé                             unsigned size)
1908c85fba50SPhilippe Mathieu-Daudé {
1909c85fba50SPhilippe Mathieu-Daudé     switch (offset) {
1910c85fba50SPhilippe Mathieu-Daudé     case S3C_SDHCI_CONTROL2:
1911c85fba50SPhilippe Mathieu-Daudé     case S3C_SDHCI_CONTROL3:
1912c85fba50SPhilippe Mathieu-Daudé     case S3C_SDHCI_CONTROL4:
1913c85fba50SPhilippe Mathieu-Daudé         /* ignore */
1914c85fba50SPhilippe Mathieu-Daudé         break;
1915c85fba50SPhilippe Mathieu-Daudé     default:
1916c85fba50SPhilippe Mathieu-Daudé         sdhci_write(opaque, offset, val, size);
1917c85fba50SPhilippe Mathieu-Daudé         break;
1918c85fba50SPhilippe Mathieu-Daudé     }
1919c85fba50SPhilippe Mathieu-Daudé }
1920c85fba50SPhilippe Mathieu-Daudé 
1921c85fba50SPhilippe Mathieu-Daudé static const MemoryRegionOps sdhci_s3c_mmio_ops = {
1922c85fba50SPhilippe Mathieu-Daudé     .read = sdhci_s3c_read,
1923c85fba50SPhilippe Mathieu-Daudé     .write = sdhci_s3c_write,
1924c85fba50SPhilippe Mathieu-Daudé     .valid = {
1925c85fba50SPhilippe Mathieu-Daudé         .min_access_size = 1,
1926c85fba50SPhilippe Mathieu-Daudé         .max_access_size = 4,
1927c85fba50SPhilippe Mathieu-Daudé         .unaligned = false
1928c85fba50SPhilippe Mathieu-Daudé     },
1929c85fba50SPhilippe Mathieu-Daudé     .endianness = DEVICE_LITTLE_ENDIAN,
1930c85fba50SPhilippe Mathieu-Daudé };
1931c85fba50SPhilippe Mathieu-Daudé 
1932c85fba50SPhilippe Mathieu-Daudé static void sdhci_s3c_init(Object *obj)
1933c85fba50SPhilippe Mathieu-Daudé {
1934c85fba50SPhilippe Mathieu-Daudé     SDHCIState *s = SYSBUS_SDHCI(obj);
1935c85fba50SPhilippe Mathieu-Daudé 
1936c85fba50SPhilippe Mathieu-Daudé     s->io_ops = &sdhci_s3c_mmio_ops;
1937c85fba50SPhilippe Mathieu-Daudé }
1938c85fba50SPhilippe Mathieu-Daudé 
1939c85fba50SPhilippe Mathieu-Daudé static const TypeInfo sdhci_s3c_info = {
1940c85fba50SPhilippe Mathieu-Daudé     .name = TYPE_S3C_SDHCI  ,
1941c85fba50SPhilippe Mathieu-Daudé     .parent = TYPE_SYSBUS_SDHCI,
1942c85fba50SPhilippe Mathieu-Daudé     .instance_init = sdhci_s3c_init,
1943c85fba50SPhilippe Mathieu-Daudé };
1944c85fba50SPhilippe Mathieu-Daudé 
194549ab747fSPaolo Bonzini static void sdhci_register_types(void)
194649ab747fSPaolo Bonzini {
19477302dcd6SKevin O'Connor     type_register_static(&sdhci_sysbus_info);
194840bbc194SPeter Maydell     type_register_static(&sdhci_bus_info);
1949fd1e5c81SAndrey Smirnov     type_register_static(&imx_usdhc_info);
1950c85fba50SPhilippe Mathieu-Daudé     type_register_static(&sdhci_s3c_info);
195149ab747fSPaolo Bonzini }
195249ab747fSPaolo Bonzini 
195349ab747fSPaolo Bonzini type_init(sdhci_register_types)
1954