149ab747fSPaolo Bonzini /* 249ab747fSPaolo Bonzini * SD Association Host Standard Specification v2.0 controller emulation 349ab747fSPaolo Bonzini * 449ab747fSPaolo Bonzini * Copyright (c) 2011 Samsung Electronics Co., Ltd. 549ab747fSPaolo Bonzini * Mitsyanko Igor <i.mitsyanko@samsung.com> 649ab747fSPaolo Bonzini * Peter A.G. Crosthwaite <peter.crosthwaite@petalogix.com> 749ab747fSPaolo Bonzini * 849ab747fSPaolo Bonzini * Based on MMC controller for Samsung S5PC1xx-based board emulation 949ab747fSPaolo Bonzini * by Alexey Merkulov and Vladimir Monakhov. 1049ab747fSPaolo Bonzini * 1149ab747fSPaolo Bonzini * This program is free software; you can redistribute it and/or modify it 1249ab747fSPaolo Bonzini * under the terms of the GNU General Public License as published by the 1349ab747fSPaolo Bonzini * Free Software Foundation; either version 2 of the License, or (at your 1449ab747fSPaolo Bonzini * option) any later version. 1549ab747fSPaolo Bonzini * 1649ab747fSPaolo Bonzini * This program is distributed in the hope that it will be useful, 1749ab747fSPaolo Bonzini * but WITHOUT ANY WARRANTY; without even the implied warranty of 1849ab747fSPaolo Bonzini * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. 1949ab747fSPaolo Bonzini * See the GNU General Public License for more details. 2049ab747fSPaolo Bonzini * 2149ab747fSPaolo Bonzini * You should have received a copy of the GNU General Public License along 2249ab747fSPaolo Bonzini * with this program; if not, see <http://www.gnu.org/licenses/>. 2349ab747fSPaolo Bonzini */ 2449ab747fSPaolo Bonzini 250430891cSPeter Maydell #include "qemu/osdep.h" 264c8f9735SPhilippe Mathieu-Daudé #include "qemu/units.h" 276ff37c3dSPhilippe Mathieu-Daudé #include "qemu/error-report.h" 28b635d98cSPhilippe Mathieu-Daudé #include "qapi/error.h" 2964552b6bSMarkus Armbruster #include "hw/irq.h" 30a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h" 3149ab747fSPaolo Bonzini #include "sysemu/dma.h" 3249ab747fSPaolo Bonzini #include "qemu/timer.h" 3349ab747fSPaolo Bonzini #include "qemu/bitops.h" 34f82a0f44SPhilippe Mathieu-Daudé #include "hw/sd/sdhci.h" 35d6454270SMarkus Armbruster #include "migration/vmstate.h" 36637d23beSSai Pavan Boddu #include "sdhci-internal.h" 3703dd024fSPaolo Bonzini #include "qemu/log.h" 380b8fa32fSMarkus Armbruster #include "qemu/module.h" 398be487d8SPhilippe Mathieu-Daudé #include "trace.h" 40db1015e9SEduardo Habkost #include "qom/object.h" 4149ab747fSPaolo Bonzini 4240bbc194SPeter Maydell #define TYPE_SDHCI_BUS "sdhci-bus" 43fa34a3c5SEduardo Habkost /* This is reusing the SDBus typedef from SD_BUS */ 44fa34a3c5SEduardo Habkost DECLARE_INSTANCE_CHECKER(SDBus, SDHCI_BUS, 45fa34a3c5SEduardo Habkost TYPE_SDHCI_BUS) 4640bbc194SPeter Maydell 47aa164fbfSPhilippe Mathieu-Daudé #define MASKED_WRITE(reg, mask, val) (reg = (reg & (mask)) | (val)) 48aa164fbfSPhilippe Mathieu-Daudé 4909b738ffSPhilippe Mathieu-Daudé static inline unsigned int sdhci_get_fifolen(SDHCIState *s) 5009b738ffSPhilippe Mathieu-Daudé { 5109b738ffSPhilippe Mathieu-Daudé return 1 << (9 + FIELD_EX32(s->capareg, SDHC_CAPAB, MAXBLOCKLENGTH)); 5209b738ffSPhilippe Mathieu-Daudé } 5309b738ffSPhilippe Mathieu-Daudé 546ff37c3dSPhilippe Mathieu-Daudé /* return true on error */ 556ff37c3dSPhilippe Mathieu-Daudé static bool sdhci_check_capab_freq_range(SDHCIState *s, const char *desc, 566ff37c3dSPhilippe Mathieu-Daudé uint8_t freq, Error **errp) 576ff37c3dSPhilippe Mathieu-Daudé { 584d67852dSPhilippe Mathieu-Daudé if (s->sd_spec_version >= 3) { 594d67852dSPhilippe Mathieu-Daudé return false; 604d67852dSPhilippe Mathieu-Daudé } 616ff37c3dSPhilippe Mathieu-Daudé switch (freq) { 626ff37c3dSPhilippe Mathieu-Daudé case 0: 636ff37c3dSPhilippe Mathieu-Daudé case 10 ... 63: 646ff37c3dSPhilippe Mathieu-Daudé break; 656ff37c3dSPhilippe Mathieu-Daudé default: 666ff37c3dSPhilippe Mathieu-Daudé error_setg(errp, "SD %s clock frequency can have value" 676ff37c3dSPhilippe Mathieu-Daudé "in range 0-63 only", desc); 686ff37c3dSPhilippe Mathieu-Daudé return true; 696ff37c3dSPhilippe Mathieu-Daudé } 706ff37c3dSPhilippe Mathieu-Daudé return false; 716ff37c3dSPhilippe Mathieu-Daudé } 726ff37c3dSPhilippe Mathieu-Daudé 736ff37c3dSPhilippe Mathieu-Daudé static void sdhci_check_capareg(SDHCIState *s, Error **errp) 746ff37c3dSPhilippe Mathieu-Daudé { 756ff37c3dSPhilippe Mathieu-Daudé uint64_t msk = s->capareg; 766ff37c3dSPhilippe Mathieu-Daudé uint32_t val; 776ff37c3dSPhilippe Mathieu-Daudé bool y; 786ff37c3dSPhilippe Mathieu-Daudé 796ff37c3dSPhilippe Mathieu-Daudé switch (s->sd_spec_version) { 801e23b63fSPhilippe Mathieu-Daudé case 4: 811e23b63fSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, BUS64BIT_V4); 821e23b63fSPhilippe Mathieu-Daudé trace_sdhci_capareg("64-bit system bus (v4)", val); 831e23b63fSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, BUS64BIT_V4, 0); 841e23b63fSPhilippe Mathieu-Daudé 851e23b63fSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, UHS_II); 861e23b63fSPhilippe Mathieu-Daudé trace_sdhci_capareg("UHS-II", val); 871e23b63fSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, UHS_II, 0); 881e23b63fSPhilippe Mathieu-Daudé 891e23b63fSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, ADMA3); 901e23b63fSPhilippe Mathieu-Daudé trace_sdhci_capareg("ADMA3", val); 911e23b63fSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, ADMA3, 0); 921e23b63fSPhilippe Mathieu-Daudé 931e23b63fSPhilippe Mathieu-Daudé /* fallthrough */ 944d67852dSPhilippe Mathieu-Daudé case 3: 954d67852dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, ASYNC_INT); 964d67852dSPhilippe Mathieu-Daudé trace_sdhci_capareg("async interrupt", val); 974d67852dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, ASYNC_INT, 0); 984d67852dSPhilippe Mathieu-Daudé 994d67852dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, SLOT_TYPE); 1004d67852dSPhilippe Mathieu-Daudé if (val) { 1014d67852dSPhilippe Mathieu-Daudé error_setg(errp, "slot-type not supported"); 1024d67852dSPhilippe Mathieu-Daudé return; 1034d67852dSPhilippe Mathieu-Daudé } 1044d67852dSPhilippe Mathieu-Daudé trace_sdhci_capareg("slot type", val); 1054d67852dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, SLOT_TYPE, 0); 1064d67852dSPhilippe Mathieu-Daudé 1074d67852dSPhilippe Mathieu-Daudé if (val != 2) { 1084d67852dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, EMBEDDED_8BIT); 1094d67852dSPhilippe Mathieu-Daudé trace_sdhci_capareg("8-bit bus", val); 1104d67852dSPhilippe Mathieu-Daudé } 1114d67852dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, EMBEDDED_8BIT, 0); 1124d67852dSPhilippe Mathieu-Daudé 1134d67852dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, BUS_SPEED); 1144d67852dSPhilippe Mathieu-Daudé trace_sdhci_capareg("bus speed mask", val); 1154d67852dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, BUS_SPEED, 0); 1164d67852dSPhilippe Mathieu-Daudé 1174d67852dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, DRIVER_STRENGTH); 1184d67852dSPhilippe Mathieu-Daudé trace_sdhci_capareg("driver strength mask", val); 1194d67852dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, DRIVER_STRENGTH, 0); 1204d67852dSPhilippe Mathieu-Daudé 1214d67852dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, TIMER_RETUNING); 1224d67852dSPhilippe Mathieu-Daudé trace_sdhci_capareg("timer re-tuning", val); 1234d67852dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, TIMER_RETUNING, 0); 1244d67852dSPhilippe Mathieu-Daudé 1254d67852dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, SDR50_TUNING); 1264d67852dSPhilippe Mathieu-Daudé trace_sdhci_capareg("use SDR50 tuning", val); 1274d67852dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, SDR50_TUNING, 0); 1284d67852dSPhilippe Mathieu-Daudé 1294d67852dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, RETUNING_MODE); 1304d67852dSPhilippe Mathieu-Daudé trace_sdhci_capareg("re-tuning mode", val); 1314d67852dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, RETUNING_MODE, 0); 1324d67852dSPhilippe Mathieu-Daudé 1334d67852dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, CLOCK_MULT); 1344d67852dSPhilippe Mathieu-Daudé trace_sdhci_capareg("clock multiplier", val); 1354d67852dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, CLOCK_MULT, 0); 1364d67852dSPhilippe Mathieu-Daudé 1374d67852dSPhilippe Mathieu-Daudé /* fallthrough */ 1386ff37c3dSPhilippe Mathieu-Daudé case 2: /* default version */ 1390540fba9SPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, ADMA2); 1400540fba9SPhilippe Mathieu-Daudé trace_sdhci_capareg("ADMA2", val); 1410540fba9SPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, ADMA2, 0); 1420540fba9SPhilippe Mathieu-Daudé 1430540fba9SPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, ADMA1); 1440540fba9SPhilippe Mathieu-Daudé trace_sdhci_capareg("ADMA1", val); 1450540fba9SPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, ADMA1, 0); 1460540fba9SPhilippe Mathieu-Daudé 1470540fba9SPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, BUS64BIT); 1481e23b63fSPhilippe Mathieu-Daudé trace_sdhci_capareg("64-bit system bus (v3)", val); 1490540fba9SPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, BUS64BIT, 0); 1506ff37c3dSPhilippe Mathieu-Daudé 1516ff37c3dSPhilippe Mathieu-Daudé /* fallthrough */ 1526ff37c3dSPhilippe Mathieu-Daudé case 1: 1536ff37c3dSPhilippe Mathieu-Daudé y = FIELD_EX64(s->capareg, SDHC_CAPAB, TOUNIT); 1546ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, TOUNIT, 0); 1556ff37c3dSPhilippe Mathieu-Daudé 1566ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, TOCLKFREQ); 1576ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg(y ? "timeout (MHz)" : "Timeout (KHz)", val); 1586ff37c3dSPhilippe Mathieu-Daudé if (sdhci_check_capab_freq_range(s, "timeout", val, errp)) { 1596ff37c3dSPhilippe Mathieu-Daudé return; 1606ff37c3dSPhilippe Mathieu-Daudé } 1616ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, TOCLKFREQ, 0); 1626ff37c3dSPhilippe Mathieu-Daudé 1636ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, BASECLKFREQ); 1646ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg(y ? "base (MHz)" : "Base (KHz)", val); 1656ff37c3dSPhilippe Mathieu-Daudé if (sdhci_check_capab_freq_range(s, "base", val, errp)) { 1666ff37c3dSPhilippe Mathieu-Daudé return; 1676ff37c3dSPhilippe Mathieu-Daudé } 1686ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, BASECLKFREQ, 0); 1696ff37c3dSPhilippe Mathieu-Daudé 1706ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, MAXBLOCKLENGTH); 1716ff37c3dSPhilippe Mathieu-Daudé if (val >= 3) { 1726ff37c3dSPhilippe Mathieu-Daudé error_setg(errp, "block size can be 512, 1024 or 2048 only"); 1736ff37c3dSPhilippe Mathieu-Daudé return; 1746ff37c3dSPhilippe Mathieu-Daudé } 1756ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg("max block length", sdhci_get_fifolen(s)); 1766ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, MAXBLOCKLENGTH, 0); 1776ff37c3dSPhilippe Mathieu-Daudé 1786ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, HIGHSPEED); 1796ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg("high speed", val); 1806ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, HIGHSPEED, 0); 1816ff37c3dSPhilippe Mathieu-Daudé 1826ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, SDMA); 1836ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg("SDMA", val); 1846ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, SDMA, 0); 1856ff37c3dSPhilippe Mathieu-Daudé 1866ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, SUSPRESUME); 1876ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg("suspend/resume", val); 1886ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, SUSPRESUME, 0); 1896ff37c3dSPhilippe Mathieu-Daudé 1906ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, V33); 1916ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg("3.3v", val); 1926ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, V33, 0); 1936ff37c3dSPhilippe Mathieu-Daudé 1946ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, V30); 1956ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg("3.0v", val); 1966ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, V30, 0); 1976ff37c3dSPhilippe Mathieu-Daudé 1986ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, V18); 1996ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg("1.8v", val); 2006ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, V18, 0); 2016ff37c3dSPhilippe Mathieu-Daudé break; 2026ff37c3dSPhilippe Mathieu-Daudé 2036ff37c3dSPhilippe Mathieu-Daudé default: 2046ff37c3dSPhilippe Mathieu-Daudé error_setg(errp, "Unsupported spec version: %u", s->sd_spec_version); 2056ff37c3dSPhilippe Mathieu-Daudé } 2066ff37c3dSPhilippe Mathieu-Daudé if (msk) { 2076ff37c3dSPhilippe Mathieu-Daudé qemu_log_mask(LOG_UNIMP, 2086ff37c3dSPhilippe Mathieu-Daudé "SDHCI: unknown CAPAB mask: 0x%016" PRIx64 "\n", msk); 2096ff37c3dSPhilippe Mathieu-Daudé } 2106ff37c3dSPhilippe Mathieu-Daudé } 2116ff37c3dSPhilippe Mathieu-Daudé 21249ab747fSPaolo Bonzini static uint8_t sdhci_slotint(SDHCIState *s) 21349ab747fSPaolo Bonzini { 21449ab747fSPaolo Bonzini return (s->norintsts & s->norintsigen) || (s->errintsts & s->errintsigen) || 21549ab747fSPaolo Bonzini ((s->norintsts & SDHC_NIS_INSERT) && (s->wakcon & SDHC_WKUP_ON_INS)) || 21649ab747fSPaolo Bonzini ((s->norintsts & SDHC_NIS_REMOVE) && (s->wakcon & SDHC_WKUP_ON_RMV)); 21749ab747fSPaolo Bonzini } 21849ab747fSPaolo Bonzini 21949ab747fSPaolo Bonzini static inline void sdhci_update_irq(SDHCIState *s) 22049ab747fSPaolo Bonzini { 22149ab747fSPaolo Bonzini qemu_set_irq(s->irq, sdhci_slotint(s)); 22249ab747fSPaolo Bonzini } 22349ab747fSPaolo Bonzini 22449ab747fSPaolo Bonzini static void sdhci_raise_insertion_irq(void *opaque) 22549ab747fSPaolo Bonzini { 22649ab747fSPaolo Bonzini SDHCIState *s = (SDHCIState *)opaque; 22749ab747fSPaolo Bonzini 22849ab747fSPaolo Bonzini if (s->norintsts & SDHC_NIS_REMOVE) { 229bc72ad67SAlex Bligh timer_mod(s->insert_timer, 230bc72ad67SAlex Bligh qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY); 23149ab747fSPaolo Bonzini } else { 23249ab747fSPaolo Bonzini s->prnsts = 0x1ff0000; 23349ab747fSPaolo Bonzini if (s->norintstsen & SDHC_NISEN_INSERT) { 23449ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_INSERT; 23549ab747fSPaolo Bonzini } 23649ab747fSPaolo Bonzini sdhci_update_irq(s); 23749ab747fSPaolo Bonzini } 23849ab747fSPaolo Bonzini } 23949ab747fSPaolo Bonzini 24040bbc194SPeter Maydell static void sdhci_set_inserted(DeviceState *dev, bool level) 24149ab747fSPaolo Bonzini { 24240bbc194SPeter Maydell SDHCIState *s = (SDHCIState *)dev; 24349ab747fSPaolo Bonzini 2448be487d8SPhilippe Mathieu-Daudé trace_sdhci_set_inserted(level ? "insert" : "eject"); 24549ab747fSPaolo Bonzini if ((s->norintsts & SDHC_NIS_REMOVE) && level) { 24649ab747fSPaolo Bonzini /* Give target some time to notice card ejection */ 247bc72ad67SAlex Bligh timer_mod(s->insert_timer, 248bc72ad67SAlex Bligh qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY); 24949ab747fSPaolo Bonzini } else { 25049ab747fSPaolo Bonzini if (level) { 25149ab747fSPaolo Bonzini s->prnsts = 0x1ff0000; 25249ab747fSPaolo Bonzini if (s->norintstsen & SDHC_NISEN_INSERT) { 25349ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_INSERT; 25449ab747fSPaolo Bonzini } 25549ab747fSPaolo Bonzini } else { 25649ab747fSPaolo Bonzini s->prnsts = 0x1fa0000; 25749ab747fSPaolo Bonzini s->pwrcon &= ~SDHC_POWER_ON; 25849ab747fSPaolo Bonzini s->clkcon &= ~SDHC_CLOCK_SDCLK_EN; 25949ab747fSPaolo Bonzini if (s->norintstsen & SDHC_NISEN_REMOVE) { 26049ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_REMOVE; 26149ab747fSPaolo Bonzini } 26249ab747fSPaolo Bonzini } 26349ab747fSPaolo Bonzini sdhci_update_irq(s); 26449ab747fSPaolo Bonzini } 26549ab747fSPaolo Bonzini } 26649ab747fSPaolo Bonzini 26740bbc194SPeter Maydell static void sdhci_set_readonly(DeviceState *dev, bool level) 26849ab747fSPaolo Bonzini { 26940bbc194SPeter Maydell SDHCIState *s = (SDHCIState *)dev; 27049ab747fSPaolo Bonzini 27149ab747fSPaolo Bonzini if (level) { 27249ab747fSPaolo Bonzini s->prnsts &= ~SDHC_WRITE_PROTECT; 27349ab747fSPaolo Bonzini } else { 27449ab747fSPaolo Bonzini /* Write enabled */ 27549ab747fSPaolo Bonzini s->prnsts |= SDHC_WRITE_PROTECT; 27649ab747fSPaolo Bonzini } 27749ab747fSPaolo Bonzini } 27849ab747fSPaolo Bonzini 27949ab747fSPaolo Bonzini static void sdhci_reset(SDHCIState *s) 28049ab747fSPaolo Bonzini { 28140bbc194SPeter Maydell DeviceState *dev = DEVICE(s); 28240bbc194SPeter Maydell 283bc72ad67SAlex Bligh timer_del(s->insert_timer); 284bc72ad67SAlex Bligh timer_del(s->transfer_timer); 285aceb5b06SPhilippe Mathieu-Daudé 286aceb5b06SPhilippe Mathieu-Daudé /* Set all registers to 0. Capabilities/Version registers are not cleared 28749ab747fSPaolo Bonzini * and assumed to always preserve their value, given to them during 28849ab747fSPaolo Bonzini * initialization */ 28949ab747fSPaolo Bonzini memset(&s->sdmasysad, 0, (uintptr_t)&s->capareg - (uintptr_t)&s->sdmasysad); 29049ab747fSPaolo Bonzini 29140bbc194SPeter Maydell /* Reset other state based on current card insertion/readonly status */ 29240bbc194SPeter Maydell sdhci_set_inserted(dev, sdbus_get_inserted(&s->sdbus)); 29340bbc194SPeter Maydell sdhci_set_readonly(dev, sdbus_get_readonly(&s->sdbus)); 29440bbc194SPeter Maydell 29549ab747fSPaolo Bonzini s->data_count = 0; 29649ab747fSPaolo Bonzini s->stopped_state = sdhc_not_stopped; 2970a7ac9f9SAndrew Baumann s->pending_insert_state = false; 29849ab747fSPaolo Bonzini } 29949ab747fSPaolo Bonzini 3008b41c305SPeter Maydell static void sdhci_poweron_reset(DeviceState *dev) 3018b41c305SPeter Maydell { 3028b41c305SPeter Maydell /* QOM (ie power-on) reset. This is identical to reset 3038b41c305SPeter Maydell * commanded via device register apart from handling of the 3048b41c305SPeter Maydell * 'pending insert on powerup' quirk. 3058b41c305SPeter Maydell */ 3068b41c305SPeter Maydell SDHCIState *s = (SDHCIState *)dev; 3078b41c305SPeter Maydell 3088b41c305SPeter Maydell sdhci_reset(s); 3098b41c305SPeter Maydell 3108b41c305SPeter Maydell if (s->pending_insert_quirk) { 3118b41c305SPeter Maydell s->pending_insert_state = true; 3128b41c305SPeter Maydell } 3138b41c305SPeter Maydell } 3148b41c305SPeter Maydell 315d368ba43SKevin O'Connor static void sdhci_data_transfer(void *opaque); 31649ab747fSPaolo Bonzini 31749ab747fSPaolo Bonzini static void sdhci_send_command(SDHCIState *s) 31849ab747fSPaolo Bonzini { 31949ab747fSPaolo Bonzini SDRequest request; 32049ab747fSPaolo Bonzini uint8_t response[16]; 32149ab747fSPaolo Bonzini int rlen; 32249ab747fSPaolo Bonzini 32349ab747fSPaolo Bonzini s->errintsts = 0; 32449ab747fSPaolo Bonzini s->acmd12errsts = 0; 32549ab747fSPaolo Bonzini request.cmd = s->cmdreg >> 8; 32649ab747fSPaolo Bonzini request.arg = s->argument; 3278be487d8SPhilippe Mathieu-Daudé 3288be487d8SPhilippe Mathieu-Daudé trace_sdhci_send_command(request.cmd, request.arg); 32940bbc194SPeter Maydell rlen = sdbus_do_command(&s->sdbus, &request, response); 33049ab747fSPaolo Bonzini 33149ab747fSPaolo Bonzini if (s->cmdreg & SDHC_CMD_RESPONSE) { 33249ab747fSPaolo Bonzini if (rlen == 4) { 333b3141c06SPhilippe Mathieu-Daudé s->rspreg[0] = ldl_be_p(response); 33449ab747fSPaolo Bonzini s->rspreg[1] = s->rspreg[2] = s->rspreg[3] = 0; 3358be487d8SPhilippe Mathieu-Daudé trace_sdhci_response4(s->rspreg[0]); 33649ab747fSPaolo Bonzini } else if (rlen == 16) { 337b3141c06SPhilippe Mathieu-Daudé s->rspreg[0] = ldl_be_p(&response[11]); 338b3141c06SPhilippe Mathieu-Daudé s->rspreg[1] = ldl_be_p(&response[7]); 339b3141c06SPhilippe Mathieu-Daudé s->rspreg[2] = ldl_be_p(&response[3]); 34049ab747fSPaolo Bonzini s->rspreg[3] = (response[0] << 16) | (response[1] << 8) | 34149ab747fSPaolo Bonzini response[2]; 3428be487d8SPhilippe Mathieu-Daudé trace_sdhci_response16(s->rspreg[3], s->rspreg[2], 3438be487d8SPhilippe Mathieu-Daudé s->rspreg[1], s->rspreg[0]); 34449ab747fSPaolo Bonzini } else { 3458be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("timeout waiting for command response"); 34649ab747fSPaolo Bonzini if (s->errintstsen & SDHC_EISEN_CMDTIMEOUT) { 34749ab747fSPaolo Bonzini s->errintsts |= SDHC_EIS_CMDTIMEOUT; 34849ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_ERR; 34949ab747fSPaolo Bonzini } 35049ab747fSPaolo Bonzini } 35149ab747fSPaolo Bonzini 352fd1e5c81SAndrey Smirnov if (!(s->quirks & SDHCI_QUIRK_NO_BUSY_IRQ) && 353fd1e5c81SAndrey Smirnov (s->norintstsen & SDHC_NISEN_TRSCMP) && 35449ab747fSPaolo Bonzini (s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY) { 35549ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_TRSCMP; 35649ab747fSPaolo Bonzini } 35749ab747fSPaolo Bonzini } 35849ab747fSPaolo Bonzini 35949ab747fSPaolo Bonzini if (s->norintstsen & SDHC_NISEN_CMDCMP) { 36049ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_CMDCMP; 36149ab747fSPaolo Bonzini } 36249ab747fSPaolo Bonzini 36349ab747fSPaolo Bonzini sdhci_update_irq(s); 36449ab747fSPaolo Bonzini 36549ab747fSPaolo Bonzini if (s->blksize && (s->cmdreg & SDHC_CMD_DATA_PRESENT)) { 366656f416cSPeter Crosthwaite s->data_count = 0; 367d368ba43SKevin O'Connor sdhci_data_transfer(s); 36849ab747fSPaolo Bonzini } 36949ab747fSPaolo Bonzini } 37049ab747fSPaolo Bonzini 37149ab747fSPaolo Bonzini static void sdhci_end_transfer(SDHCIState *s) 37249ab747fSPaolo Bonzini { 37349ab747fSPaolo Bonzini /* Automatically send CMD12 to stop transfer if AutoCMD12 enabled */ 37449ab747fSPaolo Bonzini if ((s->trnmod & SDHC_TRNS_ACMD12) != 0) { 37549ab747fSPaolo Bonzini SDRequest request; 37649ab747fSPaolo Bonzini uint8_t response[16]; 37749ab747fSPaolo Bonzini 37849ab747fSPaolo Bonzini request.cmd = 0x0C; 37949ab747fSPaolo Bonzini request.arg = 0; 3808be487d8SPhilippe Mathieu-Daudé trace_sdhci_end_transfer(request.cmd, request.arg); 38140bbc194SPeter Maydell sdbus_do_command(&s->sdbus, &request, response); 38249ab747fSPaolo Bonzini /* Auto CMD12 response goes to the upper Response register */ 383b3141c06SPhilippe Mathieu-Daudé s->rspreg[3] = ldl_be_p(response); 38449ab747fSPaolo Bonzini } 38549ab747fSPaolo Bonzini 38649ab747fSPaolo Bonzini s->prnsts &= ~(SDHC_DOING_READ | SDHC_DOING_WRITE | 38749ab747fSPaolo Bonzini SDHC_DAT_LINE_ACTIVE | SDHC_DATA_INHIBIT | 38849ab747fSPaolo Bonzini SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE); 38949ab747fSPaolo Bonzini 39049ab747fSPaolo Bonzini if (s->norintstsen & SDHC_NISEN_TRSCMP) { 39149ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_TRSCMP; 39249ab747fSPaolo Bonzini } 39349ab747fSPaolo Bonzini 39449ab747fSPaolo Bonzini sdhci_update_irq(s); 39549ab747fSPaolo Bonzini } 39649ab747fSPaolo Bonzini 39749ab747fSPaolo Bonzini /* 39849ab747fSPaolo Bonzini * Programmed i/o data transfer 39949ab747fSPaolo Bonzini */ 400d23b6caaSPhilippe Mathieu-Daudé #define BLOCK_SIZE_MASK (4 * KiB - 1) 40149ab747fSPaolo Bonzini 40249ab747fSPaolo Bonzini /* Fill host controller's read buffer with BLKSIZE bytes of data from card */ 40349ab747fSPaolo Bonzini static void sdhci_read_block_from_card(SDHCIState *s) 40449ab747fSPaolo Bonzini { 405ea55a221SPhilippe Mathieu-Daudé const uint16_t blk_size = s->blksize & BLOCK_SIZE_MASK; 40649ab747fSPaolo Bonzini 40749ab747fSPaolo Bonzini if ((s->trnmod & SDHC_TRNS_MULTI) && 40849ab747fSPaolo Bonzini (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) { 40949ab747fSPaolo Bonzini return; 41049ab747fSPaolo Bonzini } 41149ab747fSPaolo Bonzini 412ea55a221SPhilippe Mathieu-Daudé if (!FIELD_EX32(s->hostctl2, SDHC_HOSTCTL2, EXECUTE_TUNING)) { 41308022a91SPhilippe Mathieu-Daudé /* Device is not in tuning */ 414618e0be1SPhilippe Mathieu-Daudé sdbus_read_data(&s->sdbus, s->fifo_buffer, blk_size); 415ea55a221SPhilippe Mathieu-Daudé } 416ea55a221SPhilippe Mathieu-Daudé 417ea55a221SPhilippe Mathieu-Daudé if (FIELD_EX32(s->hostctl2, SDHC_HOSTCTL2, EXECUTE_TUNING)) { 41808022a91SPhilippe Mathieu-Daudé /* Device is in tuning */ 419ea55a221SPhilippe Mathieu-Daudé s->hostctl2 &= ~R_SDHC_HOSTCTL2_EXECUTE_TUNING_MASK; 420ea55a221SPhilippe Mathieu-Daudé s->hostctl2 |= R_SDHC_HOSTCTL2_SAMPLING_CLKSEL_MASK; 421ea55a221SPhilippe Mathieu-Daudé s->prnsts &= ~(SDHC_DAT_LINE_ACTIVE | SDHC_DOING_READ | 422ea55a221SPhilippe Mathieu-Daudé SDHC_DATA_INHIBIT); 423ea55a221SPhilippe Mathieu-Daudé goto read_done; 42449ab747fSPaolo Bonzini } 42549ab747fSPaolo Bonzini 42649ab747fSPaolo Bonzini /* New data now available for READ through Buffer Port Register */ 42749ab747fSPaolo Bonzini s->prnsts |= SDHC_DATA_AVAILABLE; 42849ab747fSPaolo Bonzini if (s->norintstsen & SDHC_NISEN_RBUFRDY) { 42949ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_RBUFRDY; 43049ab747fSPaolo Bonzini } 43149ab747fSPaolo Bonzini 43249ab747fSPaolo Bonzini /* Clear DAT line active status if that was the last block */ 43349ab747fSPaolo Bonzini if ((s->trnmod & SDHC_TRNS_MULTI) == 0 || 43449ab747fSPaolo Bonzini ((s->trnmod & SDHC_TRNS_MULTI) && s->blkcnt == 1)) { 43549ab747fSPaolo Bonzini s->prnsts &= ~SDHC_DAT_LINE_ACTIVE; 43649ab747fSPaolo Bonzini } 43749ab747fSPaolo Bonzini 43849ab747fSPaolo Bonzini /* If stop at block gap request was set and it's not the last block of 43949ab747fSPaolo Bonzini * data - generate Block Event interrupt */ 44049ab747fSPaolo Bonzini if (s->stopped_state == sdhc_gap_read && (s->trnmod & SDHC_TRNS_MULTI) && 44149ab747fSPaolo Bonzini s->blkcnt != 1) { 44249ab747fSPaolo Bonzini s->prnsts &= ~SDHC_DAT_LINE_ACTIVE; 44349ab747fSPaolo Bonzini if (s->norintstsen & SDHC_EISEN_BLKGAP) { 44449ab747fSPaolo Bonzini s->norintsts |= SDHC_EIS_BLKGAP; 44549ab747fSPaolo Bonzini } 44649ab747fSPaolo Bonzini } 44749ab747fSPaolo Bonzini 448ea55a221SPhilippe Mathieu-Daudé read_done: 44949ab747fSPaolo Bonzini sdhci_update_irq(s); 45049ab747fSPaolo Bonzini } 45149ab747fSPaolo Bonzini 45249ab747fSPaolo Bonzini /* Read @size byte of data from host controller @s BUFFER DATA PORT register */ 45349ab747fSPaolo Bonzini static uint32_t sdhci_read_dataport(SDHCIState *s, unsigned size) 45449ab747fSPaolo Bonzini { 45549ab747fSPaolo Bonzini uint32_t value = 0; 45649ab747fSPaolo Bonzini int i; 45749ab747fSPaolo Bonzini 45849ab747fSPaolo Bonzini /* first check that a valid data exists in host controller input buffer */ 45949ab747fSPaolo Bonzini if ((s->prnsts & SDHC_DATA_AVAILABLE) == 0) { 4608be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("read from empty buffer"); 46149ab747fSPaolo Bonzini return 0; 46249ab747fSPaolo Bonzini } 46349ab747fSPaolo Bonzini 46449ab747fSPaolo Bonzini for (i = 0; i < size; i++) { 46549ab747fSPaolo Bonzini value |= s->fifo_buffer[s->data_count] << i * 8; 46649ab747fSPaolo Bonzini s->data_count++; 46749ab747fSPaolo Bonzini /* check if we've read all valid data (blksize bytes) from buffer */ 468bf8ec38eSPhilippe Mathieu-Daudé if ((s->data_count) >= (s->blksize & BLOCK_SIZE_MASK)) { 4698be487d8SPhilippe Mathieu-Daudé trace_sdhci_read_dataport(s->data_count); 47049ab747fSPaolo Bonzini s->prnsts &= ~SDHC_DATA_AVAILABLE; /* no more data in a buffer */ 47149ab747fSPaolo Bonzini s->data_count = 0; /* next buff read must start at position [0] */ 47249ab747fSPaolo Bonzini 47349ab747fSPaolo Bonzini if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 47449ab747fSPaolo Bonzini s->blkcnt--; 47549ab747fSPaolo Bonzini } 47649ab747fSPaolo Bonzini 47749ab747fSPaolo Bonzini /* if that was the last block of data */ 47849ab747fSPaolo Bonzini if ((s->trnmod & SDHC_TRNS_MULTI) == 0 || 47949ab747fSPaolo Bonzini ((s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) || 48049ab747fSPaolo Bonzini /* stop at gap request */ 48149ab747fSPaolo Bonzini (s->stopped_state == sdhc_gap_read && 48249ab747fSPaolo Bonzini !(s->prnsts & SDHC_DAT_LINE_ACTIVE))) { 483d368ba43SKevin O'Connor sdhci_end_transfer(s); 48449ab747fSPaolo Bonzini } else { /* if there are more data, read next block from card */ 485d368ba43SKevin O'Connor sdhci_read_block_from_card(s); 48649ab747fSPaolo Bonzini } 48749ab747fSPaolo Bonzini break; 48849ab747fSPaolo Bonzini } 48949ab747fSPaolo Bonzini } 49049ab747fSPaolo Bonzini 49149ab747fSPaolo Bonzini return value; 49249ab747fSPaolo Bonzini } 49349ab747fSPaolo Bonzini 49449ab747fSPaolo Bonzini /* Write data from host controller FIFO to card */ 49549ab747fSPaolo Bonzini static void sdhci_write_block_to_card(SDHCIState *s) 49649ab747fSPaolo Bonzini { 49749ab747fSPaolo Bonzini if (s->prnsts & SDHC_SPACE_AVAILABLE) { 49849ab747fSPaolo Bonzini if (s->norintstsen & SDHC_NISEN_WBUFRDY) { 49949ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_WBUFRDY; 50049ab747fSPaolo Bonzini } 50149ab747fSPaolo Bonzini sdhci_update_irq(s); 50249ab747fSPaolo Bonzini return; 50349ab747fSPaolo Bonzini } 50449ab747fSPaolo Bonzini 50549ab747fSPaolo Bonzini if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 50649ab747fSPaolo Bonzini if (s->blkcnt == 0) { 50749ab747fSPaolo Bonzini return; 50849ab747fSPaolo Bonzini } else { 50949ab747fSPaolo Bonzini s->blkcnt--; 51049ab747fSPaolo Bonzini } 51149ab747fSPaolo Bonzini } 51249ab747fSPaolo Bonzini 51362a21be6SPhilippe Mathieu-Daudé sdbus_write_data(&s->sdbus, s->fifo_buffer, s->blksize & BLOCK_SIZE_MASK); 51449ab747fSPaolo Bonzini 51549ab747fSPaolo Bonzini /* Next data can be written through BUFFER DATORT register */ 51649ab747fSPaolo Bonzini s->prnsts |= SDHC_SPACE_AVAILABLE; 51749ab747fSPaolo Bonzini 51849ab747fSPaolo Bonzini /* Finish transfer if that was the last block of data */ 51949ab747fSPaolo Bonzini if ((s->trnmod & SDHC_TRNS_MULTI) == 0 || 52049ab747fSPaolo Bonzini ((s->trnmod & SDHC_TRNS_MULTI) && 52149ab747fSPaolo Bonzini (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0))) { 522d368ba43SKevin O'Connor sdhci_end_transfer(s); 523dcdb4cd8SPeter Crosthwaite } else if (s->norintstsen & SDHC_NISEN_WBUFRDY) { 524dcdb4cd8SPeter Crosthwaite s->norintsts |= SDHC_NIS_WBUFRDY; 52549ab747fSPaolo Bonzini } 52649ab747fSPaolo Bonzini 52749ab747fSPaolo Bonzini /* Generate Block Gap Event if requested and if not the last block */ 52849ab747fSPaolo Bonzini if (s->stopped_state == sdhc_gap_write && (s->trnmod & SDHC_TRNS_MULTI) && 52949ab747fSPaolo Bonzini s->blkcnt > 0) { 53049ab747fSPaolo Bonzini s->prnsts &= ~SDHC_DOING_WRITE; 53149ab747fSPaolo Bonzini if (s->norintstsen & SDHC_EISEN_BLKGAP) { 53249ab747fSPaolo Bonzini s->norintsts |= SDHC_EIS_BLKGAP; 53349ab747fSPaolo Bonzini } 534d368ba43SKevin O'Connor sdhci_end_transfer(s); 53549ab747fSPaolo Bonzini } 53649ab747fSPaolo Bonzini 53749ab747fSPaolo Bonzini sdhci_update_irq(s); 53849ab747fSPaolo Bonzini } 53949ab747fSPaolo Bonzini 54049ab747fSPaolo Bonzini /* Write @size bytes of @value data to host controller @s Buffer Data Port 54149ab747fSPaolo Bonzini * register */ 54249ab747fSPaolo Bonzini static void sdhci_write_dataport(SDHCIState *s, uint32_t value, unsigned size) 54349ab747fSPaolo Bonzini { 54449ab747fSPaolo Bonzini unsigned i; 54549ab747fSPaolo Bonzini 54649ab747fSPaolo Bonzini /* Check that there is free space left in a buffer */ 54749ab747fSPaolo Bonzini if (!(s->prnsts & SDHC_SPACE_AVAILABLE)) { 5488be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("Can't write to data buffer: buffer full"); 54949ab747fSPaolo Bonzini return; 55049ab747fSPaolo Bonzini } 55149ab747fSPaolo Bonzini 55249ab747fSPaolo Bonzini for (i = 0; i < size; i++) { 55349ab747fSPaolo Bonzini s->fifo_buffer[s->data_count] = value & 0xFF; 55449ab747fSPaolo Bonzini s->data_count++; 55549ab747fSPaolo Bonzini value >>= 8; 556bf8ec38eSPhilippe Mathieu-Daudé if (s->data_count >= (s->blksize & BLOCK_SIZE_MASK)) { 5578be487d8SPhilippe Mathieu-Daudé trace_sdhci_write_dataport(s->data_count); 55849ab747fSPaolo Bonzini s->data_count = 0; 55949ab747fSPaolo Bonzini s->prnsts &= ~SDHC_SPACE_AVAILABLE; 56049ab747fSPaolo Bonzini if (s->prnsts & SDHC_DOING_WRITE) { 561d368ba43SKevin O'Connor sdhci_write_block_to_card(s); 56249ab747fSPaolo Bonzini } 56349ab747fSPaolo Bonzini } 56449ab747fSPaolo Bonzini } 56549ab747fSPaolo Bonzini } 56649ab747fSPaolo Bonzini 56749ab747fSPaolo Bonzini /* 56849ab747fSPaolo Bonzini * Single DMA data transfer 56949ab747fSPaolo Bonzini */ 57049ab747fSPaolo Bonzini 57149ab747fSPaolo Bonzini /* Multi block SDMA transfer */ 57249ab747fSPaolo Bonzini static void sdhci_sdma_transfer_multi_blocks(SDHCIState *s) 57349ab747fSPaolo Bonzini { 57449ab747fSPaolo Bonzini bool page_aligned = false; 575618e0be1SPhilippe Mathieu-Daudé unsigned int begin; 576bf8ec38eSPhilippe Mathieu-Daudé const uint16_t block_size = s->blksize & BLOCK_SIZE_MASK; 577bf8ec38eSPhilippe Mathieu-Daudé uint32_t boundary_chk = 1 << (((s->blksize & ~BLOCK_SIZE_MASK) >> 12) + 12); 57849ab747fSPaolo Bonzini uint32_t boundary_count = boundary_chk - (s->sdmasysad % boundary_chk); 57949ab747fSPaolo Bonzini 5806e86d903SPrasad J Pandit if (!(s->trnmod & SDHC_TRNS_BLK_CNT_EN) || !s->blkcnt) { 5816e86d903SPrasad J Pandit qemu_log_mask(LOG_UNIMP, "infinite transfer is not supported\n"); 5826e86d903SPrasad J Pandit return; 5836e86d903SPrasad J Pandit } 5846e86d903SPrasad J Pandit 58549ab747fSPaolo Bonzini /* XXX: Some sd/mmc drivers (for example, u-boot-slp) do not account for 58649ab747fSPaolo Bonzini * possible stop at page boundary if initial address is not page aligned, 58749ab747fSPaolo Bonzini * allow them to work properly */ 58849ab747fSPaolo Bonzini if ((s->sdmasysad % boundary_chk) == 0) { 58949ab747fSPaolo Bonzini page_aligned = true; 59049ab747fSPaolo Bonzini } 59149ab747fSPaolo Bonzini 59249ab747fSPaolo Bonzini if (s->trnmod & SDHC_TRNS_READ) { 59349ab747fSPaolo Bonzini s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT | 59449ab747fSPaolo Bonzini SDHC_DAT_LINE_ACTIVE; 59549ab747fSPaolo Bonzini while (s->blkcnt) { 59649ab747fSPaolo Bonzini if (s->data_count == 0) { 597618e0be1SPhilippe Mathieu-Daudé sdbus_read_data(&s->sdbus, s->fifo_buffer, block_size); 59849ab747fSPaolo Bonzini } 59949ab747fSPaolo Bonzini begin = s->data_count; 60049ab747fSPaolo Bonzini if (((boundary_count + begin) < block_size) && page_aligned) { 60149ab747fSPaolo Bonzini s->data_count = boundary_count + begin; 60249ab747fSPaolo Bonzini boundary_count = 0; 60349ab747fSPaolo Bonzini } else { 60449ab747fSPaolo Bonzini s->data_count = block_size; 60549ab747fSPaolo Bonzini boundary_count -= block_size - begin; 60649ab747fSPaolo Bonzini if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 60749ab747fSPaolo Bonzini s->blkcnt--; 60849ab747fSPaolo Bonzini } 60949ab747fSPaolo Bonzini } 610dd55c485SPhilippe Mathieu-Daudé dma_memory_write(s->dma_as, s->sdmasysad, 61149ab747fSPaolo Bonzini &s->fifo_buffer[begin], s->data_count - begin); 61249ab747fSPaolo Bonzini s->sdmasysad += s->data_count - begin; 61349ab747fSPaolo Bonzini if (s->data_count == block_size) { 61449ab747fSPaolo Bonzini s->data_count = 0; 61549ab747fSPaolo Bonzini } 61649ab747fSPaolo Bonzini if (page_aligned && boundary_count == 0) { 61749ab747fSPaolo Bonzini break; 61849ab747fSPaolo Bonzini } 61949ab747fSPaolo Bonzini } 62049ab747fSPaolo Bonzini } else { 62149ab747fSPaolo Bonzini s->prnsts |= SDHC_DOING_WRITE | SDHC_DATA_INHIBIT | 62249ab747fSPaolo Bonzini SDHC_DAT_LINE_ACTIVE; 62349ab747fSPaolo Bonzini while (s->blkcnt) { 62449ab747fSPaolo Bonzini begin = s->data_count; 62549ab747fSPaolo Bonzini if (((boundary_count + begin) < block_size) && page_aligned) { 62649ab747fSPaolo Bonzini s->data_count = boundary_count + begin; 62749ab747fSPaolo Bonzini boundary_count = 0; 62849ab747fSPaolo Bonzini } else { 62949ab747fSPaolo Bonzini s->data_count = block_size; 63049ab747fSPaolo Bonzini boundary_count -= block_size - begin; 63149ab747fSPaolo Bonzini } 632dd55c485SPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, s->sdmasysad, 63342922105SPrasad J Pandit &s->fifo_buffer[begin], s->data_count - begin); 63449ab747fSPaolo Bonzini s->sdmasysad += s->data_count - begin; 63549ab747fSPaolo Bonzini if (s->data_count == block_size) { 63662a21be6SPhilippe Mathieu-Daudé sdbus_write_data(&s->sdbus, s->fifo_buffer, block_size); 63749ab747fSPaolo Bonzini s->data_count = 0; 63849ab747fSPaolo Bonzini if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 63949ab747fSPaolo Bonzini s->blkcnt--; 64049ab747fSPaolo Bonzini } 64149ab747fSPaolo Bonzini } 64249ab747fSPaolo Bonzini if (page_aligned && boundary_count == 0) { 64349ab747fSPaolo Bonzini break; 64449ab747fSPaolo Bonzini } 64549ab747fSPaolo Bonzini } 64649ab747fSPaolo Bonzini } 64749ab747fSPaolo Bonzini 64849ab747fSPaolo Bonzini if (s->blkcnt == 0) { 649d368ba43SKevin O'Connor sdhci_end_transfer(s); 65049ab747fSPaolo Bonzini } else { 65149ab747fSPaolo Bonzini if (s->norintstsen & SDHC_NISEN_DMA) { 65249ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_DMA; 65349ab747fSPaolo Bonzini } 65449ab747fSPaolo Bonzini sdhci_update_irq(s); 65549ab747fSPaolo Bonzini } 65649ab747fSPaolo Bonzini } 65749ab747fSPaolo Bonzini 65849ab747fSPaolo Bonzini /* single block SDMA transfer */ 65949ab747fSPaolo Bonzini static void sdhci_sdma_transfer_single_block(SDHCIState *s) 66049ab747fSPaolo Bonzini { 661bf8ec38eSPhilippe Mathieu-Daudé uint32_t datacnt = s->blksize & BLOCK_SIZE_MASK; 66249ab747fSPaolo Bonzini 66349ab747fSPaolo Bonzini if (s->trnmod & SDHC_TRNS_READ) { 664618e0be1SPhilippe Mathieu-Daudé sdbus_read_data(&s->sdbus, s->fifo_buffer, datacnt); 665dd55c485SPhilippe Mathieu-Daudé dma_memory_write(s->dma_as, s->sdmasysad, s->fifo_buffer, datacnt); 66649ab747fSPaolo Bonzini } else { 667dd55c485SPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, s->sdmasysad, s->fifo_buffer, datacnt); 66862a21be6SPhilippe Mathieu-Daudé sdbus_write_data(&s->sdbus, s->fifo_buffer, datacnt); 66949ab747fSPaolo Bonzini } 67049ab747fSPaolo Bonzini s->blkcnt--; 67149ab747fSPaolo Bonzini 672d368ba43SKevin O'Connor sdhci_end_transfer(s); 67349ab747fSPaolo Bonzini } 67449ab747fSPaolo Bonzini 67549ab747fSPaolo Bonzini typedef struct ADMADescr { 67649ab747fSPaolo Bonzini hwaddr addr; 67749ab747fSPaolo Bonzini uint16_t length; 67849ab747fSPaolo Bonzini uint8_t attr; 67949ab747fSPaolo Bonzini uint8_t incr; 68049ab747fSPaolo Bonzini } ADMADescr; 68149ab747fSPaolo Bonzini 68249ab747fSPaolo Bonzini static void get_adma_description(SDHCIState *s, ADMADescr *dscr) 68349ab747fSPaolo Bonzini { 68449ab747fSPaolo Bonzini uint32_t adma1 = 0; 68549ab747fSPaolo Bonzini uint64_t adma2 = 0; 68649ab747fSPaolo Bonzini hwaddr entry_addr = (hwaddr)s->admasysaddr; 68706c5120bSPhilippe Mathieu-Daudé switch (SDHC_DMA_TYPE(s->hostctl1)) { 68849ab747fSPaolo Bonzini case SDHC_CTRL_ADMA2_32: 68918610bfdSPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, entry_addr, &adma2, sizeof(adma2)); 69049ab747fSPaolo Bonzini adma2 = le64_to_cpu(adma2); 69149ab747fSPaolo Bonzini /* The spec does not specify endianness of descriptor table. 69249ab747fSPaolo Bonzini * We currently assume that it is LE. 69349ab747fSPaolo Bonzini */ 69449ab747fSPaolo Bonzini dscr->addr = (hwaddr)extract64(adma2, 32, 32) & ~0x3ull; 69549ab747fSPaolo Bonzini dscr->length = (uint16_t)extract64(adma2, 16, 16); 69649ab747fSPaolo Bonzini dscr->attr = (uint8_t)extract64(adma2, 0, 7); 69749ab747fSPaolo Bonzini dscr->incr = 8; 69849ab747fSPaolo Bonzini break; 69949ab747fSPaolo Bonzini case SDHC_CTRL_ADMA1_32: 70018610bfdSPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, entry_addr, &adma1, sizeof(adma1)); 70149ab747fSPaolo Bonzini adma1 = le32_to_cpu(adma1); 70249ab747fSPaolo Bonzini dscr->addr = (hwaddr)(adma1 & 0xFFFFF000); 70349ab747fSPaolo Bonzini dscr->attr = (uint8_t)extract32(adma1, 0, 7); 70449ab747fSPaolo Bonzini dscr->incr = 4; 70549ab747fSPaolo Bonzini if ((dscr->attr & SDHC_ADMA_ATTR_ACT_MASK) == SDHC_ADMA_ATTR_SET_LEN) { 70649ab747fSPaolo Bonzini dscr->length = (uint16_t)extract32(adma1, 12, 16); 70749ab747fSPaolo Bonzini } else { 7084c8f9735SPhilippe Mathieu-Daudé dscr->length = 4 * KiB; 70949ab747fSPaolo Bonzini } 71049ab747fSPaolo Bonzini break; 71149ab747fSPaolo Bonzini case SDHC_CTRL_ADMA2_64: 71218610bfdSPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, entry_addr, &dscr->attr, 1); 71318610bfdSPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, entry_addr + 2, &dscr->length, 2); 71449ab747fSPaolo Bonzini dscr->length = le16_to_cpu(dscr->length); 71518610bfdSPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, entry_addr + 4, &dscr->addr, 8); 71604654b5aSSai Pavan Boddu dscr->addr = le64_to_cpu(dscr->addr); 71704654b5aSSai Pavan Boddu dscr->attr &= (uint8_t) ~0xC0; 71849ab747fSPaolo Bonzini dscr->incr = 12; 71949ab747fSPaolo Bonzini break; 72049ab747fSPaolo Bonzini } 72149ab747fSPaolo Bonzini } 72249ab747fSPaolo Bonzini 72349ab747fSPaolo Bonzini /* Advanced DMA data transfer */ 72449ab747fSPaolo Bonzini 72549ab747fSPaolo Bonzini static void sdhci_do_adma(SDHCIState *s) 72649ab747fSPaolo Bonzini { 727618e0be1SPhilippe Mathieu-Daudé unsigned int begin, length; 728bf8ec38eSPhilippe Mathieu-Daudé const uint16_t block_size = s->blksize & BLOCK_SIZE_MASK; 7298be487d8SPhilippe Mathieu-Daudé ADMADescr dscr = {}; 73049ab747fSPaolo Bonzini int i; 73149ab747fSPaolo Bonzini 73249ab747fSPaolo Bonzini for (i = 0; i < SDHC_ADMA_DESCS_PER_DELAY; ++i) { 73349ab747fSPaolo Bonzini s->admaerr &= ~SDHC_ADMAERR_LENGTH_MISMATCH; 73449ab747fSPaolo Bonzini 73549ab747fSPaolo Bonzini get_adma_description(s, &dscr); 7368be487d8SPhilippe Mathieu-Daudé trace_sdhci_adma_loop(dscr.addr, dscr.length, dscr.attr); 73749ab747fSPaolo Bonzini 73849ab747fSPaolo Bonzini if ((dscr.attr & SDHC_ADMA_ATTR_VALID) == 0) { 73949ab747fSPaolo Bonzini /* Indicate that error occurred in ST_FDS state */ 74049ab747fSPaolo Bonzini s->admaerr &= ~SDHC_ADMAERR_STATE_MASK; 74149ab747fSPaolo Bonzini s->admaerr |= SDHC_ADMAERR_STATE_ST_FDS; 74249ab747fSPaolo Bonzini 74349ab747fSPaolo Bonzini /* Generate ADMA error interrupt */ 74449ab747fSPaolo Bonzini if (s->errintstsen & SDHC_EISEN_ADMAERR) { 74549ab747fSPaolo Bonzini s->errintsts |= SDHC_EIS_ADMAERR; 74649ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_ERR; 74749ab747fSPaolo Bonzini } 74849ab747fSPaolo Bonzini 74949ab747fSPaolo Bonzini sdhci_update_irq(s); 75049ab747fSPaolo Bonzini return; 75149ab747fSPaolo Bonzini } 75249ab747fSPaolo Bonzini 7534c8f9735SPhilippe Mathieu-Daudé length = dscr.length ? dscr.length : 64 * KiB; 75449ab747fSPaolo Bonzini 75549ab747fSPaolo Bonzini switch (dscr.attr & SDHC_ADMA_ATTR_ACT_MASK) { 75649ab747fSPaolo Bonzini case SDHC_ADMA_ATTR_ACT_TRAN: /* data transfer */ 75749ab747fSPaolo Bonzini 75849ab747fSPaolo Bonzini if (s->trnmod & SDHC_TRNS_READ) { 75949ab747fSPaolo Bonzini while (length) { 76049ab747fSPaolo Bonzini if (s->data_count == 0) { 761618e0be1SPhilippe Mathieu-Daudé sdbus_read_data(&s->sdbus, s->fifo_buffer, block_size); 76249ab747fSPaolo Bonzini } 76349ab747fSPaolo Bonzini begin = s->data_count; 76449ab747fSPaolo Bonzini if ((length + begin) < block_size) { 76549ab747fSPaolo Bonzini s->data_count = length + begin; 76649ab747fSPaolo Bonzini length = 0; 76749ab747fSPaolo Bonzini } else { 76849ab747fSPaolo Bonzini s->data_count = block_size; 76949ab747fSPaolo Bonzini length -= block_size - begin; 77049ab747fSPaolo Bonzini } 771dd55c485SPhilippe Mathieu-Daudé dma_memory_write(s->dma_as, dscr.addr, 77249ab747fSPaolo Bonzini &s->fifo_buffer[begin], 77349ab747fSPaolo Bonzini s->data_count - begin); 77449ab747fSPaolo Bonzini dscr.addr += s->data_count - begin; 77549ab747fSPaolo Bonzini if (s->data_count == block_size) { 77649ab747fSPaolo Bonzini s->data_count = 0; 77749ab747fSPaolo Bonzini if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 77849ab747fSPaolo Bonzini s->blkcnt--; 77949ab747fSPaolo Bonzini if (s->blkcnt == 0) { 78049ab747fSPaolo Bonzini break; 78149ab747fSPaolo Bonzini } 78249ab747fSPaolo Bonzini } 78349ab747fSPaolo Bonzini } 78449ab747fSPaolo Bonzini } 78549ab747fSPaolo Bonzini } else { 78649ab747fSPaolo Bonzini while (length) { 78749ab747fSPaolo Bonzini begin = s->data_count; 78849ab747fSPaolo Bonzini if ((length + begin) < block_size) { 78949ab747fSPaolo Bonzini s->data_count = length + begin; 79049ab747fSPaolo Bonzini length = 0; 79149ab747fSPaolo Bonzini } else { 79249ab747fSPaolo Bonzini s->data_count = block_size; 79349ab747fSPaolo Bonzini length -= block_size - begin; 79449ab747fSPaolo Bonzini } 795dd55c485SPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, dscr.addr, 7969db11cefSPeter Crosthwaite &s->fifo_buffer[begin], 7979db11cefSPeter Crosthwaite s->data_count - begin); 79849ab747fSPaolo Bonzini dscr.addr += s->data_count - begin; 79949ab747fSPaolo Bonzini if (s->data_count == block_size) { 80062a21be6SPhilippe Mathieu-Daudé sdbus_write_data(&s->sdbus, s->fifo_buffer, block_size); 80149ab747fSPaolo Bonzini s->data_count = 0; 80249ab747fSPaolo Bonzini if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 80349ab747fSPaolo Bonzini s->blkcnt--; 80449ab747fSPaolo Bonzini if (s->blkcnt == 0) { 80549ab747fSPaolo Bonzini break; 80649ab747fSPaolo Bonzini } 80749ab747fSPaolo Bonzini } 80849ab747fSPaolo Bonzini } 80949ab747fSPaolo Bonzini } 81049ab747fSPaolo Bonzini } 81149ab747fSPaolo Bonzini s->admasysaddr += dscr.incr; 81249ab747fSPaolo Bonzini break; 81349ab747fSPaolo Bonzini case SDHC_ADMA_ATTR_ACT_LINK: /* link to next descriptor table */ 81449ab747fSPaolo Bonzini s->admasysaddr = dscr.addr; 8158be487d8SPhilippe Mathieu-Daudé trace_sdhci_adma("link", s->admasysaddr); 81649ab747fSPaolo Bonzini break; 81749ab747fSPaolo Bonzini default: 81849ab747fSPaolo Bonzini s->admasysaddr += dscr.incr; 81949ab747fSPaolo Bonzini break; 82049ab747fSPaolo Bonzini } 82149ab747fSPaolo Bonzini 8221d32c26fSPeter Crosthwaite if (dscr.attr & SDHC_ADMA_ATTR_INT) { 8238be487d8SPhilippe Mathieu-Daudé trace_sdhci_adma("interrupt", s->admasysaddr); 8241d32c26fSPeter Crosthwaite if (s->norintstsen & SDHC_NISEN_DMA) { 8251d32c26fSPeter Crosthwaite s->norintsts |= SDHC_NIS_DMA; 8261d32c26fSPeter Crosthwaite } 8271d32c26fSPeter Crosthwaite 8281d32c26fSPeter Crosthwaite sdhci_update_irq(s); 8291d32c26fSPeter Crosthwaite } 8301d32c26fSPeter Crosthwaite 83149ab747fSPaolo Bonzini /* ADMA transfer terminates if blkcnt == 0 or by END attribute */ 83249ab747fSPaolo Bonzini if (((s->trnmod & SDHC_TRNS_BLK_CNT_EN) && 83349ab747fSPaolo Bonzini (s->blkcnt == 0)) || (dscr.attr & SDHC_ADMA_ATTR_END)) { 8348be487d8SPhilippe Mathieu-Daudé trace_sdhci_adma_transfer_completed(); 83549ab747fSPaolo Bonzini if (length || ((dscr.attr & SDHC_ADMA_ATTR_END) && 83649ab747fSPaolo Bonzini (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && 83749ab747fSPaolo Bonzini s->blkcnt != 0)) { 8388be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("SD/MMC host ADMA length mismatch"); 83949ab747fSPaolo Bonzini s->admaerr |= SDHC_ADMAERR_LENGTH_MISMATCH | 84049ab747fSPaolo Bonzini SDHC_ADMAERR_STATE_ST_TFR; 84149ab747fSPaolo Bonzini if (s->errintstsen & SDHC_EISEN_ADMAERR) { 8428be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("Set ADMA error flag"); 84349ab747fSPaolo Bonzini s->errintsts |= SDHC_EIS_ADMAERR; 84449ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_ERR; 84549ab747fSPaolo Bonzini } 84649ab747fSPaolo Bonzini 84749ab747fSPaolo Bonzini sdhci_update_irq(s); 84849ab747fSPaolo Bonzini } 849d368ba43SKevin O'Connor sdhci_end_transfer(s); 85049ab747fSPaolo Bonzini return; 85149ab747fSPaolo Bonzini } 85249ab747fSPaolo Bonzini 85349ab747fSPaolo Bonzini } 85449ab747fSPaolo Bonzini 85549ab747fSPaolo Bonzini /* we have unfinished business - reschedule to continue ADMA */ 856bc72ad67SAlex Bligh timer_mod(s->transfer_timer, 857bc72ad67SAlex Bligh qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_TRANSFER_DELAY); 85849ab747fSPaolo Bonzini } 85949ab747fSPaolo Bonzini 86049ab747fSPaolo Bonzini /* Perform data transfer according to controller configuration */ 86149ab747fSPaolo Bonzini 862d368ba43SKevin O'Connor static void sdhci_data_transfer(void *opaque) 86349ab747fSPaolo Bonzini { 864d368ba43SKevin O'Connor SDHCIState *s = (SDHCIState *)opaque; 86549ab747fSPaolo Bonzini 86649ab747fSPaolo Bonzini if (s->trnmod & SDHC_TRNS_DMA) { 86706c5120bSPhilippe Mathieu-Daudé switch (SDHC_DMA_TYPE(s->hostctl1)) { 86849ab747fSPaolo Bonzini case SDHC_CTRL_SDMA: 86949ab747fSPaolo Bonzini if ((s->blkcnt == 1) || !(s->trnmod & SDHC_TRNS_MULTI)) { 870d368ba43SKevin O'Connor sdhci_sdma_transfer_single_block(s); 87149ab747fSPaolo Bonzini } else { 872d368ba43SKevin O'Connor sdhci_sdma_transfer_multi_blocks(s); 87349ab747fSPaolo Bonzini } 87449ab747fSPaolo Bonzini 87549ab747fSPaolo Bonzini break; 87649ab747fSPaolo Bonzini case SDHC_CTRL_ADMA1_32: 8770540fba9SPhilippe Mathieu-Daudé if (!(s->capareg & R_SDHC_CAPAB_ADMA1_MASK)) { 8788be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("ADMA1 not supported"); 87949ab747fSPaolo Bonzini break; 88049ab747fSPaolo Bonzini } 88149ab747fSPaolo Bonzini 882d368ba43SKevin O'Connor sdhci_do_adma(s); 88349ab747fSPaolo Bonzini break; 88449ab747fSPaolo Bonzini case SDHC_CTRL_ADMA2_32: 8850540fba9SPhilippe Mathieu-Daudé if (!(s->capareg & R_SDHC_CAPAB_ADMA2_MASK)) { 8868be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("ADMA2 not supported"); 88749ab747fSPaolo Bonzini break; 88849ab747fSPaolo Bonzini } 88949ab747fSPaolo Bonzini 890d368ba43SKevin O'Connor sdhci_do_adma(s); 89149ab747fSPaolo Bonzini break; 89249ab747fSPaolo Bonzini case SDHC_CTRL_ADMA2_64: 8930540fba9SPhilippe Mathieu-Daudé if (!(s->capareg & R_SDHC_CAPAB_ADMA2_MASK) || 8940540fba9SPhilippe Mathieu-Daudé !(s->capareg & R_SDHC_CAPAB_BUS64BIT_MASK)) { 8958be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("64 bit ADMA not supported"); 89649ab747fSPaolo Bonzini break; 89749ab747fSPaolo Bonzini } 89849ab747fSPaolo Bonzini 899d368ba43SKevin O'Connor sdhci_do_adma(s); 90049ab747fSPaolo Bonzini break; 90149ab747fSPaolo Bonzini default: 9028be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("Unsupported DMA type"); 90349ab747fSPaolo Bonzini break; 90449ab747fSPaolo Bonzini } 90549ab747fSPaolo Bonzini } else { 90640bbc194SPeter Maydell if ((s->trnmod & SDHC_TRNS_READ) && sdbus_data_ready(&s->sdbus)) { 90749ab747fSPaolo Bonzini s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT | 90849ab747fSPaolo Bonzini SDHC_DAT_LINE_ACTIVE; 909d368ba43SKevin O'Connor sdhci_read_block_from_card(s); 91049ab747fSPaolo Bonzini } else { 91149ab747fSPaolo Bonzini s->prnsts |= SDHC_DOING_WRITE | SDHC_DAT_LINE_ACTIVE | 91249ab747fSPaolo Bonzini SDHC_SPACE_AVAILABLE | SDHC_DATA_INHIBIT; 913d368ba43SKevin O'Connor sdhci_write_block_to_card(s); 91449ab747fSPaolo Bonzini } 91549ab747fSPaolo Bonzini } 91649ab747fSPaolo Bonzini } 91749ab747fSPaolo Bonzini 91849ab747fSPaolo Bonzini static bool sdhci_can_issue_command(SDHCIState *s) 91949ab747fSPaolo Bonzini { 9206890a695SPeter Crosthwaite if (!SDHC_CLOCK_IS_ON(s->clkcon) || 92149ab747fSPaolo Bonzini (((s->prnsts & SDHC_DATA_INHIBIT) || s->stopped_state) && 92249ab747fSPaolo Bonzini ((s->cmdreg & SDHC_CMD_DATA_PRESENT) || 92349ab747fSPaolo Bonzini ((s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY && 92449ab747fSPaolo Bonzini !(SDHC_COMMAND_TYPE(s->cmdreg) == SDHC_CMD_ABORT))))) { 92549ab747fSPaolo Bonzini return false; 92649ab747fSPaolo Bonzini } 92749ab747fSPaolo Bonzini 92849ab747fSPaolo Bonzini return true; 92949ab747fSPaolo Bonzini } 93049ab747fSPaolo Bonzini 93149ab747fSPaolo Bonzini /* The Buffer Data Port register must be accessed in sequential and 93249ab747fSPaolo Bonzini * continuous manner */ 93349ab747fSPaolo Bonzini static inline bool 93449ab747fSPaolo Bonzini sdhci_buff_access_is_sequential(SDHCIState *s, unsigned byte_num) 93549ab747fSPaolo Bonzini { 93649ab747fSPaolo Bonzini if ((s->data_count & 0x3) != byte_num) { 9378be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("Non-sequential access to Buffer Data Port register" 93849ab747fSPaolo Bonzini "is prohibited\n"); 93949ab747fSPaolo Bonzini return false; 94049ab747fSPaolo Bonzini } 94149ab747fSPaolo Bonzini return true; 94249ab747fSPaolo Bonzini } 94349ab747fSPaolo Bonzini 944d368ba43SKevin O'Connor static uint64_t sdhci_read(void *opaque, hwaddr offset, unsigned size) 94549ab747fSPaolo Bonzini { 946d368ba43SKevin O'Connor SDHCIState *s = (SDHCIState *)opaque; 94749ab747fSPaolo Bonzini uint32_t ret = 0; 94849ab747fSPaolo Bonzini 94949ab747fSPaolo Bonzini switch (offset & ~0x3) { 95049ab747fSPaolo Bonzini case SDHC_SYSAD: 95149ab747fSPaolo Bonzini ret = s->sdmasysad; 95249ab747fSPaolo Bonzini break; 95349ab747fSPaolo Bonzini case SDHC_BLKSIZE: 95449ab747fSPaolo Bonzini ret = s->blksize | (s->blkcnt << 16); 95549ab747fSPaolo Bonzini break; 95649ab747fSPaolo Bonzini case SDHC_ARGUMENT: 95749ab747fSPaolo Bonzini ret = s->argument; 95849ab747fSPaolo Bonzini break; 95949ab747fSPaolo Bonzini case SDHC_TRNMOD: 96049ab747fSPaolo Bonzini ret = s->trnmod | (s->cmdreg << 16); 96149ab747fSPaolo Bonzini break; 96249ab747fSPaolo Bonzini case SDHC_RSPREG0 ... SDHC_RSPREG3: 96349ab747fSPaolo Bonzini ret = s->rspreg[((offset & ~0x3) - SDHC_RSPREG0) >> 2]; 96449ab747fSPaolo Bonzini break; 96549ab747fSPaolo Bonzini case SDHC_BDATA: 96649ab747fSPaolo Bonzini if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) { 967d368ba43SKevin O'Connor ret = sdhci_read_dataport(s, size); 9688be487d8SPhilippe Mathieu-Daudé trace_sdhci_access("rd", size << 3, offset, "->", ret, ret); 96949ab747fSPaolo Bonzini return ret; 97049ab747fSPaolo Bonzini } 97149ab747fSPaolo Bonzini break; 97249ab747fSPaolo Bonzini case SDHC_PRNSTS: 97349ab747fSPaolo Bonzini ret = s->prnsts; 974da346922SPhilippe Mathieu-Daudé ret = FIELD_DP32(ret, SDHC_PRNSTS, DAT_LVL, 975da346922SPhilippe Mathieu-Daudé sdbus_get_dat_lines(&s->sdbus)); 976da346922SPhilippe Mathieu-Daudé ret = FIELD_DP32(ret, SDHC_PRNSTS, CMD_LVL, 977da346922SPhilippe Mathieu-Daudé sdbus_get_cmd_line(&s->sdbus)); 97849ab747fSPaolo Bonzini break; 97949ab747fSPaolo Bonzini case SDHC_HOSTCTL: 98006c5120bSPhilippe Mathieu-Daudé ret = s->hostctl1 | (s->pwrcon << 8) | (s->blkgap << 16) | 98149ab747fSPaolo Bonzini (s->wakcon << 24); 98249ab747fSPaolo Bonzini break; 98349ab747fSPaolo Bonzini case SDHC_CLKCON: 98449ab747fSPaolo Bonzini ret = s->clkcon | (s->timeoutcon << 16); 98549ab747fSPaolo Bonzini break; 98649ab747fSPaolo Bonzini case SDHC_NORINTSTS: 98749ab747fSPaolo Bonzini ret = s->norintsts | (s->errintsts << 16); 98849ab747fSPaolo Bonzini break; 98949ab747fSPaolo Bonzini case SDHC_NORINTSTSEN: 99049ab747fSPaolo Bonzini ret = s->norintstsen | (s->errintstsen << 16); 99149ab747fSPaolo Bonzini break; 99249ab747fSPaolo Bonzini case SDHC_NORINTSIGEN: 99349ab747fSPaolo Bonzini ret = s->norintsigen | (s->errintsigen << 16); 99449ab747fSPaolo Bonzini break; 99549ab747fSPaolo Bonzini case SDHC_ACMD12ERRSTS: 996ea55a221SPhilippe Mathieu-Daudé ret = s->acmd12errsts | (s->hostctl2 << 16); 99749ab747fSPaolo Bonzini break; 998cd209421SPhilippe Mathieu-Daudé case SDHC_CAPAB: 9995efc9016SPhilippe Mathieu-Daudé ret = (uint32_t)s->capareg; 10005efc9016SPhilippe Mathieu-Daudé break; 10015efc9016SPhilippe Mathieu-Daudé case SDHC_CAPAB + 4: 10025efc9016SPhilippe Mathieu-Daudé ret = (uint32_t)(s->capareg >> 32); 100349ab747fSPaolo Bonzini break; 100449ab747fSPaolo Bonzini case SDHC_MAXCURR: 10055efc9016SPhilippe Mathieu-Daudé ret = (uint32_t)s->maxcurr; 10065efc9016SPhilippe Mathieu-Daudé break; 10075efc9016SPhilippe Mathieu-Daudé case SDHC_MAXCURR + 4: 10085efc9016SPhilippe Mathieu-Daudé ret = (uint32_t)(s->maxcurr >> 32); 100949ab747fSPaolo Bonzini break; 101049ab747fSPaolo Bonzini case SDHC_ADMAERR: 101149ab747fSPaolo Bonzini ret = s->admaerr; 101249ab747fSPaolo Bonzini break; 101349ab747fSPaolo Bonzini case SDHC_ADMASYSADDR: 101449ab747fSPaolo Bonzini ret = (uint32_t)s->admasysaddr; 101549ab747fSPaolo Bonzini break; 101649ab747fSPaolo Bonzini case SDHC_ADMASYSADDR + 4: 101749ab747fSPaolo Bonzini ret = (uint32_t)(s->admasysaddr >> 32); 101849ab747fSPaolo Bonzini break; 101949ab747fSPaolo Bonzini case SDHC_SLOT_INT_STATUS: 1020aceb5b06SPhilippe Mathieu-Daudé ret = (s->version << 16) | sdhci_slotint(s); 102149ab747fSPaolo Bonzini break; 102249ab747fSPaolo Bonzini default: 102300b004b3SPhilippe Mathieu-Daudé qemu_log_mask(LOG_UNIMP, "SDHC rd_%ub @0x%02" HWADDR_PRIx " " 102400b004b3SPhilippe Mathieu-Daudé "not implemented\n", size, offset); 102549ab747fSPaolo Bonzini break; 102649ab747fSPaolo Bonzini } 102749ab747fSPaolo Bonzini 102849ab747fSPaolo Bonzini ret >>= (offset & 0x3) * 8; 102949ab747fSPaolo Bonzini ret &= (1ULL << (size * 8)) - 1; 10308be487d8SPhilippe Mathieu-Daudé trace_sdhci_access("rd", size << 3, offset, "->", ret, ret); 103149ab747fSPaolo Bonzini return ret; 103249ab747fSPaolo Bonzini } 103349ab747fSPaolo Bonzini 103449ab747fSPaolo Bonzini static inline void sdhci_blkgap_write(SDHCIState *s, uint8_t value) 103549ab747fSPaolo Bonzini { 103649ab747fSPaolo Bonzini if ((value & SDHC_STOP_AT_GAP_REQ) && (s->blkgap & SDHC_STOP_AT_GAP_REQ)) { 103749ab747fSPaolo Bonzini return; 103849ab747fSPaolo Bonzini } 103949ab747fSPaolo Bonzini s->blkgap = value & SDHC_STOP_AT_GAP_REQ; 104049ab747fSPaolo Bonzini 104149ab747fSPaolo Bonzini if ((value & SDHC_CONTINUE_REQ) && s->stopped_state && 104249ab747fSPaolo Bonzini (s->blkgap & SDHC_STOP_AT_GAP_REQ) == 0) { 104349ab747fSPaolo Bonzini if (s->stopped_state == sdhc_gap_read) { 104449ab747fSPaolo Bonzini s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_READ; 1045d368ba43SKevin O'Connor sdhci_read_block_from_card(s); 104649ab747fSPaolo Bonzini } else { 104749ab747fSPaolo Bonzini s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_WRITE; 1048d368ba43SKevin O'Connor sdhci_write_block_to_card(s); 104949ab747fSPaolo Bonzini } 105049ab747fSPaolo Bonzini s->stopped_state = sdhc_not_stopped; 105149ab747fSPaolo Bonzini } else if (!s->stopped_state && (value & SDHC_STOP_AT_GAP_REQ)) { 105249ab747fSPaolo Bonzini if (s->prnsts & SDHC_DOING_READ) { 105349ab747fSPaolo Bonzini s->stopped_state = sdhc_gap_read; 105449ab747fSPaolo Bonzini } else if (s->prnsts & SDHC_DOING_WRITE) { 105549ab747fSPaolo Bonzini s->stopped_state = sdhc_gap_write; 105649ab747fSPaolo Bonzini } 105749ab747fSPaolo Bonzini } 105849ab747fSPaolo Bonzini } 105949ab747fSPaolo Bonzini 106049ab747fSPaolo Bonzini static inline void sdhci_reset_write(SDHCIState *s, uint8_t value) 106149ab747fSPaolo Bonzini { 106249ab747fSPaolo Bonzini switch (value) { 106349ab747fSPaolo Bonzini case SDHC_RESET_ALL: 1064d368ba43SKevin O'Connor sdhci_reset(s); 106549ab747fSPaolo Bonzini break; 106649ab747fSPaolo Bonzini case SDHC_RESET_CMD: 106749ab747fSPaolo Bonzini s->prnsts &= ~SDHC_CMD_INHIBIT; 106849ab747fSPaolo Bonzini s->norintsts &= ~SDHC_NIS_CMDCMP; 106949ab747fSPaolo Bonzini break; 107049ab747fSPaolo Bonzini case SDHC_RESET_DATA: 107149ab747fSPaolo Bonzini s->data_count = 0; 107249ab747fSPaolo Bonzini s->prnsts &= ~(SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE | 107349ab747fSPaolo Bonzini SDHC_DOING_READ | SDHC_DOING_WRITE | 107449ab747fSPaolo Bonzini SDHC_DATA_INHIBIT | SDHC_DAT_LINE_ACTIVE); 107549ab747fSPaolo Bonzini s->blkgap &= ~(SDHC_STOP_AT_GAP_REQ | SDHC_CONTINUE_REQ); 107649ab747fSPaolo Bonzini s->stopped_state = sdhc_not_stopped; 107749ab747fSPaolo Bonzini s->norintsts &= ~(SDHC_NIS_WBUFRDY | SDHC_NIS_RBUFRDY | 107849ab747fSPaolo Bonzini SDHC_NIS_DMA | SDHC_NIS_TRSCMP | SDHC_NIS_BLKGAP); 107949ab747fSPaolo Bonzini break; 108049ab747fSPaolo Bonzini } 108149ab747fSPaolo Bonzini } 108249ab747fSPaolo Bonzini 108349ab747fSPaolo Bonzini static void 1084d368ba43SKevin O'Connor sdhci_write(void *opaque, hwaddr offset, uint64_t val, unsigned size) 108549ab747fSPaolo Bonzini { 1086d368ba43SKevin O'Connor SDHCIState *s = (SDHCIState *)opaque; 108749ab747fSPaolo Bonzini unsigned shift = 8 * (offset & 0x3); 108849ab747fSPaolo Bonzini uint32_t mask = ~(((1ULL << (size * 8)) - 1) << shift); 1089d368ba43SKevin O'Connor uint32_t value = val; 109049ab747fSPaolo Bonzini value <<= shift; 109149ab747fSPaolo Bonzini 109249ab747fSPaolo Bonzini switch (offset & ~0x3) { 109349ab747fSPaolo Bonzini case SDHC_SYSAD: 109449ab747fSPaolo Bonzini s->sdmasysad = (s->sdmasysad & mask) | value; 109549ab747fSPaolo Bonzini MASKED_WRITE(s->sdmasysad, mask, value); 109649ab747fSPaolo Bonzini /* Writing to last byte of sdmasysad might trigger transfer */ 109749ab747fSPaolo Bonzini if (!(mask & 0xFF000000) && TRANSFERRING_DATA(s->prnsts) && s->blkcnt && 109806c5120bSPhilippe Mathieu-Daudé s->blksize && SDHC_DMA_TYPE(s->hostctl1) == SDHC_CTRL_SDMA) { 109945ba9f76SPrasad J Pandit if (s->trnmod & SDHC_TRNS_MULTI) { 1100d368ba43SKevin O'Connor sdhci_sdma_transfer_multi_blocks(s); 110145ba9f76SPrasad J Pandit } else { 110245ba9f76SPrasad J Pandit sdhci_sdma_transfer_single_block(s); 110345ba9f76SPrasad J Pandit } 110449ab747fSPaolo Bonzini } 110549ab747fSPaolo Bonzini break; 110649ab747fSPaolo Bonzini case SDHC_BLKSIZE: 110749ab747fSPaolo Bonzini if (!TRANSFERRING_DATA(s->prnsts)) { 110849ab747fSPaolo Bonzini MASKED_WRITE(s->blksize, mask, value); 110949ab747fSPaolo Bonzini MASKED_WRITE(s->blkcnt, mask >> 16, value >> 16); 111049ab747fSPaolo Bonzini } 11119201bb9aSAlistair Francis 11129201bb9aSAlistair Francis /* Limit block size to the maximum buffer size */ 11139201bb9aSAlistair Francis if (extract32(s->blksize, 0, 12) > s->buf_maxsz) { 111478ee6bd0SPhilippe Mathieu-Daudé qemu_log_mask(LOG_GUEST_ERROR, "%s: Size 0x%x is larger than " 1115*9227cc52SPhilippe Mathieu-Daudé "the maximum buffer 0x%x\n", __func__, s->blksize, 11169201bb9aSAlistair Francis s->buf_maxsz); 11179201bb9aSAlistair Francis 11189201bb9aSAlistair Francis s->blksize = deposit32(s->blksize, 0, 12, s->buf_maxsz); 11199201bb9aSAlistair Francis } 11209201bb9aSAlistair Francis 112149ab747fSPaolo Bonzini break; 112249ab747fSPaolo Bonzini case SDHC_ARGUMENT: 112349ab747fSPaolo Bonzini MASKED_WRITE(s->argument, mask, value); 112449ab747fSPaolo Bonzini break; 112549ab747fSPaolo Bonzini case SDHC_TRNMOD: 112649ab747fSPaolo Bonzini /* DMA can be enabled only if it is supported as indicated by 112749ab747fSPaolo Bonzini * capabilities register */ 11286ff37c3dSPhilippe Mathieu-Daudé if (!(s->capareg & R_SDHC_CAPAB_SDMA_MASK)) { 112949ab747fSPaolo Bonzini value &= ~SDHC_TRNS_DMA; 113049ab747fSPaolo Bonzini } 113124bddf9dSPhilippe Mathieu-Daudé MASKED_WRITE(s->trnmod, mask, value & SDHC_TRNMOD_MASK); 113249ab747fSPaolo Bonzini MASKED_WRITE(s->cmdreg, mask >> 16, value >> 16); 113349ab747fSPaolo Bonzini 113449ab747fSPaolo Bonzini /* Writing to the upper byte of CMDREG triggers SD command generation */ 1135d368ba43SKevin O'Connor if ((mask & 0xFF000000) || !sdhci_can_issue_command(s)) { 113649ab747fSPaolo Bonzini break; 113749ab747fSPaolo Bonzini } 113849ab747fSPaolo Bonzini 1139d368ba43SKevin O'Connor sdhci_send_command(s); 114049ab747fSPaolo Bonzini break; 114149ab747fSPaolo Bonzini case SDHC_BDATA: 114249ab747fSPaolo Bonzini if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) { 1143d368ba43SKevin O'Connor sdhci_write_dataport(s, value >> shift, size); 114449ab747fSPaolo Bonzini } 114549ab747fSPaolo Bonzini break; 114649ab747fSPaolo Bonzini case SDHC_HOSTCTL: 114749ab747fSPaolo Bonzini if (!(mask & 0xFF0000)) { 114849ab747fSPaolo Bonzini sdhci_blkgap_write(s, value >> 16); 114949ab747fSPaolo Bonzini } 115006c5120bSPhilippe Mathieu-Daudé MASKED_WRITE(s->hostctl1, mask, value); 115149ab747fSPaolo Bonzini MASKED_WRITE(s->pwrcon, mask >> 8, value >> 8); 115249ab747fSPaolo Bonzini MASKED_WRITE(s->wakcon, mask >> 24, value >> 24); 115349ab747fSPaolo Bonzini if (!(s->prnsts & SDHC_CARD_PRESENT) || ((s->pwrcon >> 1) & 0x7) < 5 || 115449ab747fSPaolo Bonzini !(s->capareg & (1 << (31 - ((s->pwrcon >> 1) & 0x7))))) { 115549ab747fSPaolo Bonzini s->pwrcon &= ~SDHC_POWER_ON; 115649ab747fSPaolo Bonzini } 115749ab747fSPaolo Bonzini break; 115849ab747fSPaolo Bonzini case SDHC_CLKCON: 115949ab747fSPaolo Bonzini if (!(mask & 0xFF000000)) { 116049ab747fSPaolo Bonzini sdhci_reset_write(s, value >> 24); 116149ab747fSPaolo Bonzini } 116249ab747fSPaolo Bonzini MASKED_WRITE(s->clkcon, mask, value); 116349ab747fSPaolo Bonzini MASKED_WRITE(s->timeoutcon, mask >> 16, value >> 16); 116449ab747fSPaolo Bonzini if (s->clkcon & SDHC_CLOCK_INT_EN) { 116549ab747fSPaolo Bonzini s->clkcon |= SDHC_CLOCK_INT_STABLE; 116649ab747fSPaolo Bonzini } else { 116749ab747fSPaolo Bonzini s->clkcon &= ~SDHC_CLOCK_INT_STABLE; 116849ab747fSPaolo Bonzini } 116949ab747fSPaolo Bonzini break; 117049ab747fSPaolo Bonzini case SDHC_NORINTSTS: 117149ab747fSPaolo Bonzini if (s->norintstsen & SDHC_NISEN_CARDINT) { 117249ab747fSPaolo Bonzini value &= ~SDHC_NIS_CARDINT; 117349ab747fSPaolo Bonzini } 117449ab747fSPaolo Bonzini s->norintsts &= mask | ~value; 117549ab747fSPaolo Bonzini s->errintsts &= (mask >> 16) | ~(value >> 16); 117649ab747fSPaolo Bonzini if (s->errintsts) { 117749ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_ERR; 117849ab747fSPaolo Bonzini } else { 117949ab747fSPaolo Bonzini s->norintsts &= ~SDHC_NIS_ERR; 118049ab747fSPaolo Bonzini } 118149ab747fSPaolo Bonzini sdhci_update_irq(s); 118249ab747fSPaolo Bonzini break; 118349ab747fSPaolo Bonzini case SDHC_NORINTSTSEN: 118449ab747fSPaolo Bonzini MASKED_WRITE(s->norintstsen, mask, value); 118549ab747fSPaolo Bonzini MASKED_WRITE(s->errintstsen, mask >> 16, value >> 16); 118649ab747fSPaolo Bonzini s->norintsts &= s->norintstsen; 118749ab747fSPaolo Bonzini s->errintsts &= s->errintstsen; 118849ab747fSPaolo Bonzini if (s->errintsts) { 118949ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_ERR; 119049ab747fSPaolo Bonzini } else { 119149ab747fSPaolo Bonzini s->norintsts &= ~SDHC_NIS_ERR; 119249ab747fSPaolo Bonzini } 11930a7ac9f9SAndrew Baumann /* Quirk for Raspberry Pi: pending card insert interrupt 11940a7ac9f9SAndrew Baumann * appears when first enabled after power on */ 11950a7ac9f9SAndrew Baumann if ((s->norintstsen & SDHC_NISEN_INSERT) && s->pending_insert_state) { 11960a7ac9f9SAndrew Baumann assert(s->pending_insert_quirk); 11970a7ac9f9SAndrew Baumann s->norintsts |= SDHC_NIS_INSERT; 11980a7ac9f9SAndrew Baumann s->pending_insert_state = false; 11990a7ac9f9SAndrew Baumann } 120049ab747fSPaolo Bonzini sdhci_update_irq(s); 120149ab747fSPaolo Bonzini break; 120249ab747fSPaolo Bonzini case SDHC_NORINTSIGEN: 120349ab747fSPaolo Bonzini MASKED_WRITE(s->norintsigen, mask, value); 120449ab747fSPaolo Bonzini MASKED_WRITE(s->errintsigen, mask >> 16, value >> 16); 120549ab747fSPaolo Bonzini sdhci_update_irq(s); 120649ab747fSPaolo Bonzini break; 120749ab747fSPaolo Bonzini case SDHC_ADMAERR: 120849ab747fSPaolo Bonzini MASKED_WRITE(s->admaerr, mask, value); 120949ab747fSPaolo Bonzini break; 121049ab747fSPaolo Bonzini case SDHC_ADMASYSADDR: 121149ab747fSPaolo Bonzini s->admasysaddr = (s->admasysaddr & (0xFFFFFFFF00000000ULL | 121249ab747fSPaolo Bonzini (uint64_t)mask)) | (uint64_t)value; 121349ab747fSPaolo Bonzini break; 121449ab747fSPaolo Bonzini case SDHC_ADMASYSADDR + 4: 121549ab747fSPaolo Bonzini s->admasysaddr = (s->admasysaddr & (0x00000000FFFFFFFFULL | 121649ab747fSPaolo Bonzini ((uint64_t)mask << 32))) | ((uint64_t)value << 32); 121749ab747fSPaolo Bonzini break; 121849ab747fSPaolo Bonzini case SDHC_FEAER: 121949ab747fSPaolo Bonzini s->acmd12errsts |= value; 122049ab747fSPaolo Bonzini s->errintsts |= (value >> 16) & s->errintstsen; 122149ab747fSPaolo Bonzini if (s->acmd12errsts) { 122249ab747fSPaolo Bonzini s->errintsts |= SDHC_EIS_CMD12ERR; 122349ab747fSPaolo Bonzini } 122449ab747fSPaolo Bonzini if (s->errintsts) { 122549ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_ERR; 122649ab747fSPaolo Bonzini } 122749ab747fSPaolo Bonzini sdhci_update_irq(s); 122849ab747fSPaolo Bonzini break; 12295d2c0464SAndrey Smirnov case SDHC_ACMD12ERRSTS: 12300034ebe6SPhilippe Mathieu-Daudé MASKED_WRITE(s->acmd12errsts, mask, value & UINT16_MAX); 12310034ebe6SPhilippe Mathieu-Daudé if (s->uhs_mode >= UHS_I) { 12320034ebe6SPhilippe Mathieu-Daudé MASKED_WRITE(s->hostctl2, mask >> 16, value >> 16); 12330034ebe6SPhilippe Mathieu-Daudé 12340034ebe6SPhilippe Mathieu-Daudé if (FIELD_EX32(s->hostctl2, SDHC_HOSTCTL2, V18_ENA)) { 12350034ebe6SPhilippe Mathieu-Daudé sdbus_set_voltage(&s->sdbus, SD_VOLTAGE_1_8V); 12360034ebe6SPhilippe Mathieu-Daudé } else { 12370034ebe6SPhilippe Mathieu-Daudé sdbus_set_voltage(&s->sdbus, SD_VOLTAGE_3_3V); 12380034ebe6SPhilippe Mathieu-Daudé } 12390034ebe6SPhilippe Mathieu-Daudé } 12405d2c0464SAndrey Smirnov break; 12415efc9016SPhilippe Mathieu-Daudé 12425efc9016SPhilippe Mathieu-Daudé case SDHC_CAPAB: 12435efc9016SPhilippe Mathieu-Daudé case SDHC_CAPAB + 4: 12445efc9016SPhilippe Mathieu-Daudé case SDHC_MAXCURR: 12455efc9016SPhilippe Mathieu-Daudé case SDHC_MAXCURR + 4: 12465efc9016SPhilippe Mathieu-Daudé qemu_log_mask(LOG_GUEST_ERROR, "SDHC wr_%ub @0x%02" HWADDR_PRIx 12475efc9016SPhilippe Mathieu-Daudé " <- 0x%08x read-only\n", size, offset, value >> shift); 12485efc9016SPhilippe Mathieu-Daudé break; 12495efc9016SPhilippe Mathieu-Daudé 125049ab747fSPaolo Bonzini default: 125100b004b3SPhilippe Mathieu-Daudé qemu_log_mask(LOG_UNIMP, "SDHC wr_%ub @0x%02" HWADDR_PRIx " <- 0x%08x " 125200b004b3SPhilippe Mathieu-Daudé "not implemented\n", size, offset, value >> shift); 125349ab747fSPaolo Bonzini break; 125449ab747fSPaolo Bonzini } 12558be487d8SPhilippe Mathieu-Daudé trace_sdhci_access("wr", size << 3, offset, "<-", 12568be487d8SPhilippe Mathieu-Daudé value >> shift, value >> shift); 125749ab747fSPaolo Bonzini } 125849ab747fSPaolo Bonzini 125949ab747fSPaolo Bonzini static const MemoryRegionOps sdhci_mmio_ops = { 1260d368ba43SKevin O'Connor .read = sdhci_read, 1261d368ba43SKevin O'Connor .write = sdhci_write, 126249ab747fSPaolo Bonzini .valid = { 126349ab747fSPaolo Bonzini .min_access_size = 1, 126449ab747fSPaolo Bonzini .max_access_size = 4, 126549ab747fSPaolo Bonzini .unaligned = false 126649ab747fSPaolo Bonzini }, 126749ab747fSPaolo Bonzini .endianness = DEVICE_LITTLE_ENDIAN, 126849ab747fSPaolo Bonzini }; 126949ab747fSPaolo Bonzini 1270aceb5b06SPhilippe Mathieu-Daudé static void sdhci_init_readonly_registers(SDHCIState *s, Error **errp) 1271aceb5b06SPhilippe Mathieu-Daudé { 1272de1b3800SVladimir Sementsov-Ogievskiy ERRP_GUARD(); 12736ff37c3dSPhilippe Mathieu-Daudé 12744d67852dSPhilippe Mathieu-Daudé switch (s->sd_spec_version) { 12754d67852dSPhilippe Mathieu-Daudé case 2 ... 3: 12764d67852dSPhilippe Mathieu-Daudé break; 12774d67852dSPhilippe Mathieu-Daudé default: 12784d67852dSPhilippe Mathieu-Daudé error_setg(errp, "Only Spec v2/v3 are supported"); 1279aceb5b06SPhilippe Mathieu-Daudé return; 1280aceb5b06SPhilippe Mathieu-Daudé } 1281aceb5b06SPhilippe Mathieu-Daudé s->version = (SDHC_HCVER_VENDOR << 8) | (s->sd_spec_version - 1); 12826ff37c3dSPhilippe Mathieu-Daudé 1283de1b3800SVladimir Sementsov-Ogievskiy sdhci_check_capareg(s, errp); 1284de1b3800SVladimir Sementsov-Ogievskiy if (*errp) { 12856ff37c3dSPhilippe Mathieu-Daudé return; 12866ff37c3dSPhilippe Mathieu-Daudé } 1287aceb5b06SPhilippe Mathieu-Daudé } 1288aceb5b06SPhilippe Mathieu-Daudé 1289b635d98cSPhilippe Mathieu-Daudé /* --- qdev common --- */ 1290b635d98cSPhilippe Mathieu-Daudé 1291ce864603SThomas Huth void sdhci_initfn(SDHCIState *s) 129249ab747fSPaolo Bonzini { 129340bbc194SPeter Maydell qbus_create_inplace(&s->sdbus, sizeof(s->sdbus), 129440bbc194SPeter Maydell TYPE_SDHCI_BUS, DEVICE(s), "sd-bus"); 129549ab747fSPaolo Bonzini 1296bc72ad67SAlex Bligh s->insert_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_raise_insertion_irq, s); 1297d368ba43SKevin O'Connor s->transfer_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_data_transfer, s); 1298fd1e5c81SAndrey Smirnov 1299fd1e5c81SAndrey Smirnov s->io_ops = &sdhci_mmio_ops; 130049ab747fSPaolo Bonzini } 130149ab747fSPaolo Bonzini 1302ce864603SThomas Huth void sdhci_uninitfn(SDHCIState *s) 130349ab747fSPaolo Bonzini { 1304bc72ad67SAlex Bligh timer_del(s->insert_timer); 1305bc72ad67SAlex Bligh timer_free(s->insert_timer); 1306bc72ad67SAlex Bligh timer_del(s->transfer_timer); 1307bc72ad67SAlex Bligh timer_free(s->transfer_timer); 130849ab747fSPaolo Bonzini 130949ab747fSPaolo Bonzini g_free(s->fifo_buffer); 131049ab747fSPaolo Bonzini s->fifo_buffer = NULL; 131149ab747fSPaolo Bonzini } 131249ab747fSPaolo Bonzini 1313ce864603SThomas Huth void sdhci_common_realize(SDHCIState *s, Error **errp) 131425367498SPhilippe Mathieu-Daudé { 1315de1b3800SVladimir Sementsov-Ogievskiy ERRP_GUARD(); 1316aceb5b06SPhilippe Mathieu-Daudé 1317de1b3800SVladimir Sementsov-Ogievskiy sdhci_init_readonly_registers(s, errp); 1318de1b3800SVladimir Sementsov-Ogievskiy if (*errp) { 1319aceb5b06SPhilippe Mathieu-Daudé return; 1320aceb5b06SPhilippe Mathieu-Daudé } 132125367498SPhilippe Mathieu-Daudé s->buf_maxsz = sdhci_get_fifolen(s); 132225367498SPhilippe Mathieu-Daudé s->fifo_buffer = g_malloc0(s->buf_maxsz); 132325367498SPhilippe Mathieu-Daudé 1324c0983085SPeter Maydell memory_region_init_io(&s->iomem, OBJECT(s), s->io_ops, s, "sdhci", 132525367498SPhilippe Mathieu-Daudé SDHC_REGISTERS_MAP_SIZE); 132625367498SPhilippe Mathieu-Daudé } 132725367498SPhilippe Mathieu-Daudé 1328b69c3c21SMarkus Armbruster void sdhci_common_unrealize(SDHCIState *s) 13298b7455c7SPhilippe Mathieu-Daudé { 13308b7455c7SPhilippe Mathieu-Daudé /* This function is expected to be called only once for each class: 13318b7455c7SPhilippe Mathieu-Daudé * - SysBus: via DeviceClass->unrealize(), 13328b7455c7SPhilippe Mathieu-Daudé * - PCI: via PCIDeviceClass->exit(). 13338b7455c7SPhilippe Mathieu-Daudé * However to avoid double-free and/or use-after-free we still nullify 13348b7455c7SPhilippe Mathieu-Daudé * this variable (better safe than sorry!). */ 13358b7455c7SPhilippe Mathieu-Daudé g_free(s->fifo_buffer); 13368b7455c7SPhilippe Mathieu-Daudé s->fifo_buffer = NULL; 13378b7455c7SPhilippe Mathieu-Daudé } 13388b7455c7SPhilippe Mathieu-Daudé 13390a7ac9f9SAndrew Baumann static bool sdhci_pending_insert_vmstate_needed(void *opaque) 13400a7ac9f9SAndrew Baumann { 13410a7ac9f9SAndrew Baumann SDHCIState *s = opaque; 13420a7ac9f9SAndrew Baumann 13430a7ac9f9SAndrew Baumann return s->pending_insert_state; 13440a7ac9f9SAndrew Baumann } 13450a7ac9f9SAndrew Baumann 13460a7ac9f9SAndrew Baumann static const VMStateDescription sdhci_pending_insert_vmstate = { 13470a7ac9f9SAndrew Baumann .name = "sdhci/pending-insert", 13480a7ac9f9SAndrew Baumann .version_id = 1, 13490a7ac9f9SAndrew Baumann .minimum_version_id = 1, 13500a7ac9f9SAndrew Baumann .needed = sdhci_pending_insert_vmstate_needed, 13510a7ac9f9SAndrew Baumann .fields = (VMStateField[]) { 13520a7ac9f9SAndrew Baumann VMSTATE_BOOL(pending_insert_state, SDHCIState), 13530a7ac9f9SAndrew Baumann VMSTATE_END_OF_LIST() 13540a7ac9f9SAndrew Baumann }, 13550a7ac9f9SAndrew Baumann }; 13560a7ac9f9SAndrew Baumann 135749ab747fSPaolo Bonzini const VMStateDescription sdhci_vmstate = { 135849ab747fSPaolo Bonzini .name = "sdhci", 135949ab747fSPaolo Bonzini .version_id = 1, 136049ab747fSPaolo Bonzini .minimum_version_id = 1, 136149ab747fSPaolo Bonzini .fields = (VMStateField[]) { 136249ab747fSPaolo Bonzini VMSTATE_UINT32(sdmasysad, SDHCIState), 136349ab747fSPaolo Bonzini VMSTATE_UINT16(blksize, SDHCIState), 136449ab747fSPaolo Bonzini VMSTATE_UINT16(blkcnt, SDHCIState), 136549ab747fSPaolo Bonzini VMSTATE_UINT32(argument, SDHCIState), 136649ab747fSPaolo Bonzini VMSTATE_UINT16(trnmod, SDHCIState), 136749ab747fSPaolo Bonzini VMSTATE_UINT16(cmdreg, SDHCIState), 136849ab747fSPaolo Bonzini VMSTATE_UINT32_ARRAY(rspreg, SDHCIState, 4), 136949ab747fSPaolo Bonzini VMSTATE_UINT32(prnsts, SDHCIState), 137006c5120bSPhilippe Mathieu-Daudé VMSTATE_UINT8(hostctl1, SDHCIState), 137149ab747fSPaolo Bonzini VMSTATE_UINT8(pwrcon, SDHCIState), 137249ab747fSPaolo Bonzini VMSTATE_UINT8(blkgap, SDHCIState), 137349ab747fSPaolo Bonzini VMSTATE_UINT8(wakcon, SDHCIState), 137449ab747fSPaolo Bonzini VMSTATE_UINT16(clkcon, SDHCIState), 137549ab747fSPaolo Bonzini VMSTATE_UINT8(timeoutcon, SDHCIState), 137649ab747fSPaolo Bonzini VMSTATE_UINT8(admaerr, SDHCIState), 137749ab747fSPaolo Bonzini VMSTATE_UINT16(norintsts, SDHCIState), 137849ab747fSPaolo Bonzini VMSTATE_UINT16(errintsts, SDHCIState), 137949ab747fSPaolo Bonzini VMSTATE_UINT16(norintstsen, SDHCIState), 138049ab747fSPaolo Bonzini VMSTATE_UINT16(errintstsen, SDHCIState), 138149ab747fSPaolo Bonzini VMSTATE_UINT16(norintsigen, SDHCIState), 138249ab747fSPaolo Bonzini VMSTATE_UINT16(errintsigen, SDHCIState), 138349ab747fSPaolo Bonzini VMSTATE_UINT16(acmd12errsts, SDHCIState), 138449ab747fSPaolo Bonzini VMSTATE_UINT16(data_count, SDHCIState), 138549ab747fSPaolo Bonzini VMSTATE_UINT64(admasysaddr, SDHCIState), 138649ab747fSPaolo Bonzini VMSTATE_UINT8(stopped_state, SDHCIState), 138759046ec2SHalil Pasic VMSTATE_VBUFFER_UINT32(fifo_buffer, SDHCIState, 1, NULL, buf_maxsz), 1388e720677eSPaolo Bonzini VMSTATE_TIMER_PTR(insert_timer, SDHCIState), 1389e720677eSPaolo Bonzini VMSTATE_TIMER_PTR(transfer_timer, SDHCIState), 139049ab747fSPaolo Bonzini VMSTATE_END_OF_LIST() 13910a7ac9f9SAndrew Baumann }, 13920a7ac9f9SAndrew Baumann .subsections = (const VMStateDescription*[]) { 13930a7ac9f9SAndrew Baumann &sdhci_pending_insert_vmstate, 13940a7ac9f9SAndrew Baumann NULL 13950a7ac9f9SAndrew Baumann }, 139649ab747fSPaolo Bonzini }; 139749ab747fSPaolo Bonzini 1398ce864603SThomas Huth void sdhci_common_class_init(ObjectClass *klass, void *data) 13991c92c505SPhilippe Mathieu-Daudé { 14001c92c505SPhilippe Mathieu-Daudé DeviceClass *dc = DEVICE_CLASS(klass); 14011c92c505SPhilippe Mathieu-Daudé 14021c92c505SPhilippe Mathieu-Daudé set_bit(DEVICE_CATEGORY_STORAGE, dc->categories); 14031c92c505SPhilippe Mathieu-Daudé dc->vmsd = &sdhci_vmstate; 14041c92c505SPhilippe Mathieu-Daudé dc->reset = sdhci_poweron_reset; 14051c92c505SPhilippe Mathieu-Daudé } 14061c92c505SPhilippe Mathieu-Daudé 1407b635d98cSPhilippe Mathieu-Daudé /* --- qdev SysBus --- */ 1408b635d98cSPhilippe Mathieu-Daudé 14095ec911c3SKevin O'Connor static Property sdhci_sysbus_properties[] = { 1410b635d98cSPhilippe Mathieu-Daudé DEFINE_SDHCI_COMMON_PROPERTIES(SDHCIState), 14110a7ac9f9SAndrew Baumann DEFINE_PROP_BOOL("pending-insert-quirk", SDHCIState, pending_insert_quirk, 14120a7ac9f9SAndrew Baumann false), 141360765b6cSPhilippe Mathieu-Daudé DEFINE_PROP_LINK("dma", SDHCIState, 141460765b6cSPhilippe Mathieu-Daudé dma_mr, TYPE_MEMORY_REGION, MemoryRegion *), 14155ec911c3SKevin O'Connor DEFINE_PROP_END_OF_LIST(), 14165ec911c3SKevin O'Connor }; 14175ec911c3SKevin O'Connor 14187302dcd6SKevin O'Connor static void sdhci_sysbus_init(Object *obj) 141949ab747fSPaolo Bonzini { 14207302dcd6SKevin O'Connor SDHCIState *s = SYSBUS_SDHCI(obj); 14215ec911c3SKevin O'Connor 142240bbc194SPeter Maydell sdhci_initfn(s); 14237302dcd6SKevin O'Connor } 14247302dcd6SKevin O'Connor 14257302dcd6SKevin O'Connor static void sdhci_sysbus_finalize(Object *obj) 14267302dcd6SKevin O'Connor { 14277302dcd6SKevin O'Connor SDHCIState *s = SYSBUS_SDHCI(obj); 142860765b6cSPhilippe Mathieu-Daudé 142960765b6cSPhilippe Mathieu-Daudé if (s->dma_mr) { 143060765b6cSPhilippe Mathieu-Daudé object_unparent(OBJECT(s->dma_mr)); 143160765b6cSPhilippe Mathieu-Daudé } 143260765b6cSPhilippe Mathieu-Daudé 14337302dcd6SKevin O'Connor sdhci_uninitfn(s); 14347302dcd6SKevin O'Connor } 14357302dcd6SKevin O'Connor 14367302dcd6SKevin O'Connor static void sdhci_sysbus_realize(DeviceState *dev, Error **errp) 14377302dcd6SKevin O'Connor { 1438de1b3800SVladimir Sementsov-Ogievskiy ERRP_GUARD(); 14397302dcd6SKevin O'Connor SDHCIState *s = SYSBUS_SDHCI(dev); 144049ab747fSPaolo Bonzini SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 144149ab747fSPaolo Bonzini 1442de1b3800SVladimir Sementsov-Ogievskiy sdhci_common_realize(s, errp); 1443de1b3800SVladimir Sementsov-Ogievskiy if (*errp) { 144425367498SPhilippe Mathieu-Daudé return; 144525367498SPhilippe Mathieu-Daudé } 144625367498SPhilippe Mathieu-Daudé 144760765b6cSPhilippe Mathieu-Daudé if (s->dma_mr) { 144802e57e1cSPhilippe Mathieu-Daudé s->dma_as = &s->sysbus_dma_as; 144960765b6cSPhilippe Mathieu-Daudé address_space_init(s->dma_as, s->dma_mr, "sdhci-dma"); 145060765b6cSPhilippe Mathieu-Daudé } else { 145160765b6cSPhilippe Mathieu-Daudé /* use system_memory() if property "dma" not set */ 1452dd55c485SPhilippe Mathieu-Daudé s->dma_as = &address_space_memory; 145360765b6cSPhilippe Mathieu-Daudé } 1454dd55c485SPhilippe Mathieu-Daudé 145549ab747fSPaolo Bonzini sysbus_init_irq(sbd, &s->irq); 1456fd1e5c81SAndrey Smirnov 145749ab747fSPaolo Bonzini sysbus_init_mmio(sbd, &s->iomem); 145849ab747fSPaolo Bonzini } 145949ab747fSPaolo Bonzini 1460b69c3c21SMarkus Armbruster static void sdhci_sysbus_unrealize(DeviceState *dev) 14618b7455c7SPhilippe Mathieu-Daudé { 14628b7455c7SPhilippe Mathieu-Daudé SDHCIState *s = SYSBUS_SDHCI(dev); 14638b7455c7SPhilippe Mathieu-Daudé 1464b69c3c21SMarkus Armbruster sdhci_common_unrealize(s); 146560765b6cSPhilippe Mathieu-Daudé 146660765b6cSPhilippe Mathieu-Daudé if (s->dma_mr) { 146760765b6cSPhilippe Mathieu-Daudé address_space_destroy(s->dma_as); 146860765b6cSPhilippe Mathieu-Daudé } 14698b7455c7SPhilippe Mathieu-Daudé } 14708b7455c7SPhilippe Mathieu-Daudé 14717302dcd6SKevin O'Connor static void sdhci_sysbus_class_init(ObjectClass *klass, void *data) 147249ab747fSPaolo Bonzini { 147349ab747fSPaolo Bonzini DeviceClass *dc = DEVICE_CLASS(klass); 147449ab747fSPaolo Bonzini 14754f67d30bSMarc-André Lureau device_class_set_props(dc, sdhci_sysbus_properties); 14767302dcd6SKevin O'Connor dc->realize = sdhci_sysbus_realize; 14778b7455c7SPhilippe Mathieu-Daudé dc->unrealize = sdhci_sysbus_unrealize; 14781c92c505SPhilippe Mathieu-Daudé 14791c92c505SPhilippe Mathieu-Daudé sdhci_common_class_init(klass, data); 148049ab747fSPaolo Bonzini } 148149ab747fSPaolo Bonzini 14827302dcd6SKevin O'Connor static const TypeInfo sdhci_sysbus_info = { 14837302dcd6SKevin O'Connor .name = TYPE_SYSBUS_SDHCI, 148449ab747fSPaolo Bonzini .parent = TYPE_SYS_BUS_DEVICE, 148549ab747fSPaolo Bonzini .instance_size = sizeof(SDHCIState), 14867302dcd6SKevin O'Connor .instance_init = sdhci_sysbus_init, 14877302dcd6SKevin O'Connor .instance_finalize = sdhci_sysbus_finalize, 14887302dcd6SKevin O'Connor .class_init = sdhci_sysbus_class_init, 148949ab747fSPaolo Bonzini }; 149049ab747fSPaolo Bonzini 1491b635d98cSPhilippe Mathieu-Daudé /* --- qdev bus master --- */ 1492b635d98cSPhilippe Mathieu-Daudé 149340bbc194SPeter Maydell static void sdhci_bus_class_init(ObjectClass *klass, void *data) 149440bbc194SPeter Maydell { 149540bbc194SPeter Maydell SDBusClass *sbc = SD_BUS_CLASS(klass); 149640bbc194SPeter Maydell 149740bbc194SPeter Maydell sbc->set_inserted = sdhci_set_inserted; 149840bbc194SPeter Maydell sbc->set_readonly = sdhci_set_readonly; 149940bbc194SPeter Maydell } 150040bbc194SPeter Maydell 150140bbc194SPeter Maydell static const TypeInfo sdhci_bus_info = { 150240bbc194SPeter Maydell .name = TYPE_SDHCI_BUS, 150340bbc194SPeter Maydell .parent = TYPE_SD_BUS, 150440bbc194SPeter Maydell .instance_size = sizeof(SDBus), 150540bbc194SPeter Maydell .class_init = sdhci_bus_class_init, 150640bbc194SPeter Maydell }; 150740bbc194SPeter Maydell 1508efadc818SPhilippe Mathieu-Daudé /* --- qdev i.MX eSDHC --- */ 1509efadc818SPhilippe Mathieu-Daudé 1510fd1e5c81SAndrey Smirnov static uint64_t usdhc_read(void *opaque, hwaddr offset, unsigned size) 1511fd1e5c81SAndrey Smirnov { 1512fd1e5c81SAndrey Smirnov SDHCIState *s = SYSBUS_SDHCI(opaque); 1513fd1e5c81SAndrey Smirnov uint32_t ret; 151406c5120bSPhilippe Mathieu-Daudé uint16_t hostctl1; 1515fd1e5c81SAndrey Smirnov 1516fd1e5c81SAndrey Smirnov switch (offset) { 1517fd1e5c81SAndrey Smirnov default: 1518fd1e5c81SAndrey Smirnov return sdhci_read(opaque, offset, size); 1519fd1e5c81SAndrey Smirnov 1520fd1e5c81SAndrey Smirnov case SDHC_HOSTCTL: 1521fd1e5c81SAndrey Smirnov /* 1522fd1e5c81SAndrey Smirnov * For a detailed explanation on the following bit 1523fd1e5c81SAndrey Smirnov * manipulation code see comments in a similar part of 1524fd1e5c81SAndrey Smirnov * usdhc_write() 1525fd1e5c81SAndrey Smirnov */ 152606c5120bSPhilippe Mathieu-Daudé hostctl1 = SDHC_DMA_TYPE(s->hostctl1) << (8 - 3); 1527fd1e5c81SAndrey Smirnov 152806c5120bSPhilippe Mathieu-Daudé if (s->hostctl1 & SDHC_CTRL_8BITBUS) { 152906c5120bSPhilippe Mathieu-Daudé hostctl1 |= ESDHC_CTRL_8BITBUS; 1530fd1e5c81SAndrey Smirnov } 1531fd1e5c81SAndrey Smirnov 153206c5120bSPhilippe Mathieu-Daudé if (s->hostctl1 & SDHC_CTRL_4BITBUS) { 153306c5120bSPhilippe Mathieu-Daudé hostctl1 |= ESDHC_CTRL_4BITBUS; 1534fd1e5c81SAndrey Smirnov } 1535fd1e5c81SAndrey Smirnov 153606c5120bSPhilippe Mathieu-Daudé ret = hostctl1; 1537fd1e5c81SAndrey Smirnov ret |= (uint32_t)s->blkgap << 16; 1538fd1e5c81SAndrey Smirnov ret |= (uint32_t)s->wakcon << 24; 1539fd1e5c81SAndrey Smirnov 1540fd1e5c81SAndrey Smirnov break; 1541fd1e5c81SAndrey Smirnov 15426bfd06daSHans-Erik Floryd case SDHC_PRNSTS: 15436bfd06daSHans-Erik Floryd /* Add SDSTB (SD Clock Stable) bit to PRNSTS */ 15446bfd06daSHans-Erik Floryd ret = sdhci_read(opaque, offset, size) & ~ESDHC_PRNSTS_SDSTB; 15456bfd06daSHans-Erik Floryd if (s->clkcon & SDHC_CLOCK_INT_STABLE) { 15466bfd06daSHans-Erik Floryd ret |= ESDHC_PRNSTS_SDSTB; 15476bfd06daSHans-Erik Floryd } 15486bfd06daSHans-Erik Floryd break; 15496bfd06daSHans-Erik Floryd 15503b2d8176SGuenter Roeck case ESDHC_VENDOR_SPEC: 15513b2d8176SGuenter Roeck ret = s->vendor_spec; 15523b2d8176SGuenter Roeck break; 1553fd1e5c81SAndrey Smirnov case ESDHC_DLL_CTRL: 1554fd1e5c81SAndrey Smirnov case ESDHC_TUNE_CTRL_STATUS: 1555fd1e5c81SAndrey Smirnov case ESDHC_UNDOCUMENTED_REG27: 1556fd1e5c81SAndrey Smirnov case ESDHC_TUNING_CTRL: 1557fd1e5c81SAndrey Smirnov case ESDHC_MIX_CTRL: 1558fd1e5c81SAndrey Smirnov case ESDHC_WTMK_LVL: 1559fd1e5c81SAndrey Smirnov ret = 0; 1560fd1e5c81SAndrey Smirnov break; 1561fd1e5c81SAndrey Smirnov } 1562fd1e5c81SAndrey Smirnov 1563fd1e5c81SAndrey Smirnov return ret; 1564fd1e5c81SAndrey Smirnov } 1565fd1e5c81SAndrey Smirnov 1566fd1e5c81SAndrey Smirnov static void 1567fd1e5c81SAndrey Smirnov usdhc_write(void *opaque, hwaddr offset, uint64_t val, unsigned size) 1568fd1e5c81SAndrey Smirnov { 1569fd1e5c81SAndrey Smirnov SDHCIState *s = SYSBUS_SDHCI(opaque); 157006c5120bSPhilippe Mathieu-Daudé uint8_t hostctl1; 1571fd1e5c81SAndrey Smirnov uint32_t value = (uint32_t)val; 1572fd1e5c81SAndrey Smirnov 1573fd1e5c81SAndrey Smirnov switch (offset) { 1574fd1e5c81SAndrey Smirnov case ESDHC_DLL_CTRL: 1575fd1e5c81SAndrey Smirnov case ESDHC_TUNE_CTRL_STATUS: 1576fd1e5c81SAndrey Smirnov case ESDHC_UNDOCUMENTED_REG27: 1577fd1e5c81SAndrey Smirnov case ESDHC_TUNING_CTRL: 1578fd1e5c81SAndrey Smirnov case ESDHC_WTMK_LVL: 15793b2d8176SGuenter Roeck break; 15803b2d8176SGuenter Roeck 1581fd1e5c81SAndrey Smirnov case ESDHC_VENDOR_SPEC: 15823b2d8176SGuenter Roeck s->vendor_spec = value; 15833b2d8176SGuenter Roeck switch (s->vendor) { 15843b2d8176SGuenter Roeck case SDHCI_VENDOR_IMX: 15853b2d8176SGuenter Roeck if (value & ESDHC_IMX_FRC_SDCLK_ON) { 15863b2d8176SGuenter Roeck s->prnsts &= ~SDHC_IMX_CLOCK_GATE_OFF; 15873b2d8176SGuenter Roeck } else { 15883b2d8176SGuenter Roeck s->prnsts |= SDHC_IMX_CLOCK_GATE_OFF; 15893b2d8176SGuenter Roeck } 15903b2d8176SGuenter Roeck break; 15913b2d8176SGuenter Roeck default: 15923b2d8176SGuenter Roeck break; 15933b2d8176SGuenter Roeck } 1594fd1e5c81SAndrey Smirnov break; 1595fd1e5c81SAndrey Smirnov 1596fd1e5c81SAndrey Smirnov case SDHC_HOSTCTL: 1597fd1e5c81SAndrey Smirnov /* 1598fd1e5c81SAndrey Smirnov * Here's What ESDHCI has at offset 0x28 (SDHC_HOSTCTL) 1599fd1e5c81SAndrey Smirnov * 1600fd1e5c81SAndrey Smirnov * 7 6 5 4 3 2 1 0 1601fd1e5c81SAndrey Smirnov * |-----------+--------+--------+-----------+----------+---------| 1602fd1e5c81SAndrey Smirnov * | Card | Card | Endian | DATA3 | Data | Led | 1603fd1e5c81SAndrey Smirnov * | Detect | Detect | Mode | as Card | Transfer | Control | 1604fd1e5c81SAndrey Smirnov * | Signal | Test | | Detection | Width | | 1605fd1e5c81SAndrey Smirnov * | Selection | Level | | Pin | | | 1606fd1e5c81SAndrey Smirnov * |-----------+--------+--------+-----------+----------+---------| 1607fd1e5c81SAndrey Smirnov * 1608fd1e5c81SAndrey Smirnov * and 0x29 1609fd1e5c81SAndrey Smirnov * 1610fd1e5c81SAndrey Smirnov * 15 10 9 8 1611fd1e5c81SAndrey Smirnov * |----------+------| 1612fd1e5c81SAndrey Smirnov * | Reserved | DMA | 1613fd1e5c81SAndrey Smirnov * | | Sel. | 1614fd1e5c81SAndrey Smirnov * | | | 1615fd1e5c81SAndrey Smirnov * |----------+------| 1616fd1e5c81SAndrey Smirnov * 1617fd1e5c81SAndrey Smirnov * and here's what SDCHI spec expects those offsets to be: 1618fd1e5c81SAndrey Smirnov * 1619fd1e5c81SAndrey Smirnov * 0x28 (Host Control Register) 1620fd1e5c81SAndrey Smirnov * 1621fd1e5c81SAndrey Smirnov * 7 6 5 4 3 2 1 0 1622fd1e5c81SAndrey Smirnov * |--------+--------+----------+------+--------+----------+---------| 1623fd1e5c81SAndrey Smirnov * | Card | Card | Extended | DMA | High | Data | LED | 1624fd1e5c81SAndrey Smirnov * | Detect | Detect | Data | Sel. | Speed | Transfer | Control | 1625fd1e5c81SAndrey Smirnov * | Signal | Test | Transfer | | Enable | Width | | 1626fd1e5c81SAndrey Smirnov * | Sel. | Level | Width | | | | | 1627fd1e5c81SAndrey Smirnov * |--------+--------+----------+------+--------+----------+---------| 1628fd1e5c81SAndrey Smirnov * 1629fd1e5c81SAndrey Smirnov * and 0x29 (Power Control Register) 1630fd1e5c81SAndrey Smirnov * 1631fd1e5c81SAndrey Smirnov * |----------------------------------| 1632fd1e5c81SAndrey Smirnov * | Power Control Register | 1633fd1e5c81SAndrey Smirnov * | | 1634fd1e5c81SAndrey Smirnov * | Description omitted, | 1635fd1e5c81SAndrey Smirnov * | since it has no analog in ESDHCI | 1636fd1e5c81SAndrey Smirnov * | | 1637fd1e5c81SAndrey Smirnov * |----------------------------------| 1638fd1e5c81SAndrey Smirnov * 1639fd1e5c81SAndrey Smirnov * Since offsets 0x2A and 0x2B should be compatible between 1640fd1e5c81SAndrey Smirnov * both IP specs we only need to reconcile least 16-bit of the 1641fd1e5c81SAndrey Smirnov * word we've been given. 1642fd1e5c81SAndrey Smirnov */ 1643fd1e5c81SAndrey Smirnov 1644fd1e5c81SAndrey Smirnov /* 1645fd1e5c81SAndrey Smirnov * First, save bits 7 6 and 0 since they are identical 1646fd1e5c81SAndrey Smirnov */ 164706c5120bSPhilippe Mathieu-Daudé hostctl1 = value & (SDHC_CTRL_LED | 1648fd1e5c81SAndrey Smirnov SDHC_CTRL_CDTEST_INS | 1649fd1e5c81SAndrey Smirnov SDHC_CTRL_CDTEST_EN); 1650fd1e5c81SAndrey Smirnov /* 1651fd1e5c81SAndrey Smirnov * Second, split "Data Transfer Width" from bits 2 and 1 in to 1652fd1e5c81SAndrey Smirnov * bits 5 and 1 1653fd1e5c81SAndrey Smirnov */ 1654fd1e5c81SAndrey Smirnov if (value & ESDHC_CTRL_8BITBUS) { 165506c5120bSPhilippe Mathieu-Daudé hostctl1 |= SDHC_CTRL_8BITBUS; 1656fd1e5c81SAndrey Smirnov } 1657fd1e5c81SAndrey Smirnov 1658fd1e5c81SAndrey Smirnov if (value & ESDHC_CTRL_4BITBUS) { 165906c5120bSPhilippe Mathieu-Daudé hostctl1 |= ESDHC_CTRL_4BITBUS; 1660fd1e5c81SAndrey Smirnov } 1661fd1e5c81SAndrey Smirnov 1662fd1e5c81SAndrey Smirnov /* 1663fd1e5c81SAndrey Smirnov * Third, move DMA select from bits 9 and 8 to bits 4 and 3 1664fd1e5c81SAndrey Smirnov */ 166506c5120bSPhilippe Mathieu-Daudé hostctl1 |= SDHC_DMA_TYPE(value >> (8 - 3)); 1666fd1e5c81SAndrey Smirnov 1667fd1e5c81SAndrey Smirnov /* 1668fd1e5c81SAndrey Smirnov * Now place the corrected value into low 16-bit of the value 1669fd1e5c81SAndrey Smirnov * we are going to give standard SDHCI write function 1670fd1e5c81SAndrey Smirnov * 1671fd1e5c81SAndrey Smirnov * NOTE: This transformation should be the inverse of what can 1672fd1e5c81SAndrey Smirnov * be found in drivers/mmc/host/sdhci-esdhc-imx.c in Linux 1673fd1e5c81SAndrey Smirnov * kernel 1674fd1e5c81SAndrey Smirnov */ 1675fd1e5c81SAndrey Smirnov value &= ~UINT16_MAX; 167606c5120bSPhilippe Mathieu-Daudé value |= hostctl1; 1677fd1e5c81SAndrey Smirnov value |= (uint16_t)s->pwrcon << 8; 1678fd1e5c81SAndrey Smirnov 1679fd1e5c81SAndrey Smirnov sdhci_write(opaque, offset, value, size); 1680fd1e5c81SAndrey Smirnov break; 1681fd1e5c81SAndrey Smirnov 1682fd1e5c81SAndrey Smirnov case ESDHC_MIX_CTRL: 1683fd1e5c81SAndrey Smirnov /* 1684fd1e5c81SAndrey Smirnov * So, when SD/MMC stack in Linux tries to write to "Transfer 1685fd1e5c81SAndrey Smirnov * Mode Register", ESDHC i.MX quirk code will translate it 1686fd1e5c81SAndrey Smirnov * into a write to ESDHC_MIX_CTRL, so we do the opposite in 1687fd1e5c81SAndrey Smirnov * order to get where we started 1688fd1e5c81SAndrey Smirnov * 1689fd1e5c81SAndrey Smirnov * Note that Auto CMD23 Enable bit is located in a wrong place 1690fd1e5c81SAndrey Smirnov * on i.MX, but since it is not used by QEMU we do not care. 1691fd1e5c81SAndrey Smirnov * 1692fd1e5c81SAndrey Smirnov * We don't want to call sdhci_write(.., SDHC_TRNMOD, ...) 1693fd1e5c81SAndrey Smirnov * here becuase it will result in a call to 1694fd1e5c81SAndrey Smirnov * sdhci_send_command(s) which we don't want. 1695fd1e5c81SAndrey Smirnov * 1696fd1e5c81SAndrey Smirnov */ 1697fd1e5c81SAndrey Smirnov s->trnmod = value & UINT16_MAX; 1698fd1e5c81SAndrey Smirnov break; 1699fd1e5c81SAndrey Smirnov case SDHC_TRNMOD: 1700fd1e5c81SAndrey Smirnov /* 1701fd1e5c81SAndrey Smirnov * Similar to above, but this time a write to "Command 1702fd1e5c81SAndrey Smirnov * Register" will be translated into a 4-byte write to 1703fd1e5c81SAndrey Smirnov * "Transfer Mode register" where lower 16-bit of value would 1704fd1e5c81SAndrey Smirnov * be set to zero. So what we do is fill those bits with 1705fd1e5c81SAndrey Smirnov * cached value from s->trnmod and let the SDHCI 1706fd1e5c81SAndrey Smirnov * infrastructure handle the rest 1707fd1e5c81SAndrey Smirnov */ 1708fd1e5c81SAndrey Smirnov sdhci_write(opaque, offset, val | s->trnmod, size); 1709fd1e5c81SAndrey Smirnov break; 1710fd1e5c81SAndrey Smirnov case SDHC_BLKSIZE: 1711fd1e5c81SAndrey Smirnov /* 1712fd1e5c81SAndrey Smirnov * ESDHCI does not implement "Host SDMA Buffer Boundary", and 1713fd1e5c81SAndrey Smirnov * Linux driver will try to zero this field out which will 1714fd1e5c81SAndrey Smirnov * break the rest of SDHCI emulation. 1715fd1e5c81SAndrey Smirnov * 1716fd1e5c81SAndrey Smirnov * Linux defaults to maximum possible setting (512K boundary) 1717fd1e5c81SAndrey Smirnov * and it seems to be the only option that i.MX IP implements, 1718fd1e5c81SAndrey Smirnov * so we artificially set it to that value. 1719fd1e5c81SAndrey Smirnov */ 1720fd1e5c81SAndrey Smirnov val |= 0x7 << 12; 1721fd1e5c81SAndrey Smirnov /* FALLTHROUGH */ 1722fd1e5c81SAndrey Smirnov default: 1723fd1e5c81SAndrey Smirnov sdhci_write(opaque, offset, val, size); 1724fd1e5c81SAndrey Smirnov break; 1725fd1e5c81SAndrey Smirnov } 1726fd1e5c81SAndrey Smirnov } 1727fd1e5c81SAndrey Smirnov 1728fd1e5c81SAndrey Smirnov static const MemoryRegionOps usdhc_mmio_ops = { 1729fd1e5c81SAndrey Smirnov .read = usdhc_read, 1730fd1e5c81SAndrey Smirnov .write = usdhc_write, 1731fd1e5c81SAndrey Smirnov .valid = { 1732fd1e5c81SAndrey Smirnov .min_access_size = 1, 1733fd1e5c81SAndrey Smirnov .max_access_size = 4, 1734fd1e5c81SAndrey Smirnov .unaligned = false 1735fd1e5c81SAndrey Smirnov }, 1736fd1e5c81SAndrey Smirnov .endianness = DEVICE_LITTLE_ENDIAN, 1737fd1e5c81SAndrey Smirnov }; 1738fd1e5c81SAndrey Smirnov 1739fd1e5c81SAndrey Smirnov static void imx_usdhc_init(Object *obj) 1740fd1e5c81SAndrey Smirnov { 1741fd1e5c81SAndrey Smirnov SDHCIState *s = SYSBUS_SDHCI(obj); 1742fd1e5c81SAndrey Smirnov 1743fd1e5c81SAndrey Smirnov s->io_ops = &usdhc_mmio_ops; 1744fd1e5c81SAndrey Smirnov s->quirks = SDHCI_QUIRK_NO_BUSY_IRQ; 1745fd1e5c81SAndrey Smirnov } 1746fd1e5c81SAndrey Smirnov 1747fd1e5c81SAndrey Smirnov static const TypeInfo imx_usdhc_info = { 1748fd1e5c81SAndrey Smirnov .name = TYPE_IMX_USDHC, 1749fd1e5c81SAndrey Smirnov .parent = TYPE_SYSBUS_SDHCI, 1750fd1e5c81SAndrey Smirnov .instance_init = imx_usdhc_init, 1751fd1e5c81SAndrey Smirnov }; 1752fd1e5c81SAndrey Smirnov 1753c85fba50SPhilippe Mathieu-Daudé /* --- qdev Samsung s3c --- */ 1754c85fba50SPhilippe Mathieu-Daudé 1755c85fba50SPhilippe Mathieu-Daudé #define S3C_SDHCI_CONTROL2 0x80 1756c85fba50SPhilippe Mathieu-Daudé #define S3C_SDHCI_CONTROL3 0x84 1757c85fba50SPhilippe Mathieu-Daudé #define S3C_SDHCI_CONTROL4 0x8c 1758c85fba50SPhilippe Mathieu-Daudé 1759c85fba50SPhilippe Mathieu-Daudé static uint64_t sdhci_s3c_read(void *opaque, hwaddr offset, unsigned size) 1760c85fba50SPhilippe Mathieu-Daudé { 1761c85fba50SPhilippe Mathieu-Daudé uint64_t ret; 1762c85fba50SPhilippe Mathieu-Daudé 1763c85fba50SPhilippe Mathieu-Daudé switch (offset) { 1764c85fba50SPhilippe Mathieu-Daudé case S3C_SDHCI_CONTROL2: 1765c85fba50SPhilippe Mathieu-Daudé case S3C_SDHCI_CONTROL3: 1766c85fba50SPhilippe Mathieu-Daudé case S3C_SDHCI_CONTROL4: 1767c85fba50SPhilippe Mathieu-Daudé /* ignore */ 1768c85fba50SPhilippe Mathieu-Daudé ret = 0; 1769c85fba50SPhilippe Mathieu-Daudé break; 1770c85fba50SPhilippe Mathieu-Daudé default: 1771c85fba50SPhilippe Mathieu-Daudé ret = sdhci_read(opaque, offset, size); 1772c85fba50SPhilippe Mathieu-Daudé break; 1773c85fba50SPhilippe Mathieu-Daudé } 1774c85fba50SPhilippe Mathieu-Daudé 1775c85fba50SPhilippe Mathieu-Daudé return ret; 1776c85fba50SPhilippe Mathieu-Daudé } 1777c85fba50SPhilippe Mathieu-Daudé 1778c85fba50SPhilippe Mathieu-Daudé static void sdhci_s3c_write(void *opaque, hwaddr offset, uint64_t val, 1779c85fba50SPhilippe Mathieu-Daudé unsigned size) 1780c85fba50SPhilippe Mathieu-Daudé { 1781c85fba50SPhilippe Mathieu-Daudé switch (offset) { 1782c85fba50SPhilippe Mathieu-Daudé case S3C_SDHCI_CONTROL2: 1783c85fba50SPhilippe Mathieu-Daudé case S3C_SDHCI_CONTROL3: 1784c85fba50SPhilippe Mathieu-Daudé case S3C_SDHCI_CONTROL4: 1785c85fba50SPhilippe Mathieu-Daudé /* ignore */ 1786c85fba50SPhilippe Mathieu-Daudé break; 1787c85fba50SPhilippe Mathieu-Daudé default: 1788c85fba50SPhilippe Mathieu-Daudé sdhci_write(opaque, offset, val, size); 1789c85fba50SPhilippe Mathieu-Daudé break; 1790c85fba50SPhilippe Mathieu-Daudé } 1791c85fba50SPhilippe Mathieu-Daudé } 1792c85fba50SPhilippe Mathieu-Daudé 1793c85fba50SPhilippe Mathieu-Daudé static const MemoryRegionOps sdhci_s3c_mmio_ops = { 1794c85fba50SPhilippe Mathieu-Daudé .read = sdhci_s3c_read, 1795c85fba50SPhilippe Mathieu-Daudé .write = sdhci_s3c_write, 1796c85fba50SPhilippe Mathieu-Daudé .valid = { 1797c85fba50SPhilippe Mathieu-Daudé .min_access_size = 1, 1798c85fba50SPhilippe Mathieu-Daudé .max_access_size = 4, 1799c85fba50SPhilippe Mathieu-Daudé .unaligned = false 1800c85fba50SPhilippe Mathieu-Daudé }, 1801c85fba50SPhilippe Mathieu-Daudé .endianness = DEVICE_LITTLE_ENDIAN, 1802c85fba50SPhilippe Mathieu-Daudé }; 1803c85fba50SPhilippe Mathieu-Daudé 1804c85fba50SPhilippe Mathieu-Daudé static void sdhci_s3c_init(Object *obj) 1805c85fba50SPhilippe Mathieu-Daudé { 1806c85fba50SPhilippe Mathieu-Daudé SDHCIState *s = SYSBUS_SDHCI(obj); 1807c85fba50SPhilippe Mathieu-Daudé 1808c85fba50SPhilippe Mathieu-Daudé s->io_ops = &sdhci_s3c_mmio_ops; 1809c85fba50SPhilippe Mathieu-Daudé } 1810c85fba50SPhilippe Mathieu-Daudé 1811c85fba50SPhilippe Mathieu-Daudé static const TypeInfo sdhci_s3c_info = { 1812c85fba50SPhilippe Mathieu-Daudé .name = TYPE_S3C_SDHCI , 1813c85fba50SPhilippe Mathieu-Daudé .parent = TYPE_SYSBUS_SDHCI, 1814c85fba50SPhilippe Mathieu-Daudé .instance_init = sdhci_s3c_init, 1815c85fba50SPhilippe Mathieu-Daudé }; 1816c85fba50SPhilippe Mathieu-Daudé 181749ab747fSPaolo Bonzini static void sdhci_register_types(void) 181849ab747fSPaolo Bonzini { 18197302dcd6SKevin O'Connor type_register_static(&sdhci_sysbus_info); 182040bbc194SPeter Maydell type_register_static(&sdhci_bus_info); 1821fd1e5c81SAndrey Smirnov type_register_static(&imx_usdhc_info); 1822c85fba50SPhilippe Mathieu-Daudé type_register_static(&sdhci_s3c_info); 182349ab747fSPaolo Bonzini } 182449ab747fSPaolo Bonzini 182549ab747fSPaolo Bonzini type_init(sdhci_register_types) 1826