149ab747fSPaolo Bonzini /* 249ab747fSPaolo Bonzini * SD Association Host Standard Specification v2.0 controller emulation 349ab747fSPaolo Bonzini * 4598a40b3SPhilippe Mathieu-Daudé * Datasheet: PartA2_SD_Host_Controller_Simplified_Specification_Ver2.00.pdf 5598a40b3SPhilippe Mathieu-Daudé * 649ab747fSPaolo Bonzini * Copyright (c) 2011 Samsung Electronics Co., Ltd. 749ab747fSPaolo Bonzini * Mitsyanko Igor <i.mitsyanko@samsung.com> 849ab747fSPaolo Bonzini * Peter A.G. Crosthwaite <peter.crosthwaite@petalogix.com> 949ab747fSPaolo Bonzini * 1049ab747fSPaolo Bonzini * Based on MMC controller for Samsung S5PC1xx-based board emulation 1149ab747fSPaolo Bonzini * by Alexey Merkulov and Vladimir Monakhov. 1249ab747fSPaolo Bonzini * 1349ab747fSPaolo Bonzini * This program is free software; you can redistribute it and/or modify it 1449ab747fSPaolo Bonzini * under the terms of the GNU General Public License as published by the 1549ab747fSPaolo Bonzini * Free Software Foundation; either version 2 of the License, or (at your 1649ab747fSPaolo Bonzini * option) any later version. 1749ab747fSPaolo Bonzini * 1849ab747fSPaolo Bonzini * This program is distributed in the hope that it will be useful, 1949ab747fSPaolo Bonzini * but WITHOUT ANY WARRANTY; without even the implied warranty of 2049ab747fSPaolo Bonzini * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. 2149ab747fSPaolo Bonzini * See the GNU General Public License for more details. 2249ab747fSPaolo Bonzini * 2349ab747fSPaolo Bonzini * You should have received a copy of the GNU General Public License along 2449ab747fSPaolo Bonzini * with this program; if not, see <http://www.gnu.org/licenses/>. 2549ab747fSPaolo Bonzini */ 2649ab747fSPaolo Bonzini 270430891cSPeter Maydell #include "qemu/osdep.h" 284c8f9735SPhilippe Mathieu-Daudé #include "qemu/units.h" 296ff37c3dSPhilippe Mathieu-Daudé #include "qemu/error-report.h" 30b635d98cSPhilippe Mathieu-Daudé #include "qapi/error.h" 3164552b6bSMarkus Armbruster #include "hw/irq.h" 32a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h" 3349ab747fSPaolo Bonzini #include "sysemu/dma.h" 3449ab747fSPaolo Bonzini #include "qemu/timer.h" 3549ab747fSPaolo Bonzini #include "qemu/bitops.h" 36f82a0f44SPhilippe Mathieu-Daudé #include "hw/sd/sdhci.h" 37d6454270SMarkus Armbruster #include "migration/vmstate.h" 38637d23beSSai Pavan Boddu #include "sdhci-internal.h" 3903dd024fSPaolo Bonzini #include "qemu/log.h" 408be487d8SPhilippe Mathieu-Daudé #include "trace.h" 41db1015e9SEduardo Habkost #include "qom/object.h" 4249ab747fSPaolo Bonzini 4340bbc194SPeter Maydell #define TYPE_SDHCI_BUS "sdhci-bus" 44fa34a3c5SEduardo Habkost /* This is reusing the SDBus typedef from SD_BUS */ 45fa34a3c5SEduardo Habkost DECLARE_INSTANCE_CHECKER(SDBus, SDHCI_BUS, 46fa34a3c5SEduardo Habkost TYPE_SDHCI_BUS) 4740bbc194SPeter Maydell 48aa164fbfSPhilippe Mathieu-Daudé #define MASKED_WRITE(reg, mask, val) (reg = (reg & (mask)) | (val)) 49aa164fbfSPhilippe Mathieu-Daudé 5009b738ffSPhilippe Mathieu-Daudé static inline unsigned int sdhci_get_fifolen(SDHCIState *s) 5109b738ffSPhilippe Mathieu-Daudé { 5209b738ffSPhilippe Mathieu-Daudé return 1 << (9 + FIELD_EX32(s->capareg, SDHC_CAPAB, MAXBLOCKLENGTH)); 5309b738ffSPhilippe Mathieu-Daudé } 5409b738ffSPhilippe Mathieu-Daudé 556ff37c3dSPhilippe Mathieu-Daudé /* return true on error */ 566ff37c3dSPhilippe Mathieu-Daudé static bool sdhci_check_capab_freq_range(SDHCIState *s, const char *desc, 576ff37c3dSPhilippe Mathieu-Daudé uint8_t freq, Error **errp) 586ff37c3dSPhilippe Mathieu-Daudé { 594d67852dSPhilippe Mathieu-Daudé if (s->sd_spec_version >= 3) { 604d67852dSPhilippe Mathieu-Daudé return false; 614d67852dSPhilippe Mathieu-Daudé } 626ff37c3dSPhilippe Mathieu-Daudé switch (freq) { 636ff37c3dSPhilippe Mathieu-Daudé case 0: 646ff37c3dSPhilippe Mathieu-Daudé case 10 ... 63: 656ff37c3dSPhilippe Mathieu-Daudé break; 666ff37c3dSPhilippe Mathieu-Daudé default: 676ff37c3dSPhilippe Mathieu-Daudé error_setg(errp, "SD %s clock frequency can have value" 686ff37c3dSPhilippe Mathieu-Daudé "in range 0-63 only", desc); 696ff37c3dSPhilippe Mathieu-Daudé return true; 706ff37c3dSPhilippe Mathieu-Daudé } 716ff37c3dSPhilippe Mathieu-Daudé return false; 726ff37c3dSPhilippe Mathieu-Daudé } 736ff37c3dSPhilippe Mathieu-Daudé 746ff37c3dSPhilippe Mathieu-Daudé static void sdhci_check_capareg(SDHCIState *s, Error **errp) 756ff37c3dSPhilippe Mathieu-Daudé { 766ff37c3dSPhilippe Mathieu-Daudé uint64_t msk = s->capareg; 776ff37c3dSPhilippe Mathieu-Daudé uint32_t val; 786ff37c3dSPhilippe Mathieu-Daudé bool y; 796ff37c3dSPhilippe Mathieu-Daudé 806ff37c3dSPhilippe Mathieu-Daudé switch (s->sd_spec_version) { 811e23b63fSPhilippe Mathieu-Daudé case 4: 821e23b63fSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, BUS64BIT_V4); 831e23b63fSPhilippe Mathieu-Daudé trace_sdhci_capareg("64-bit system bus (v4)", val); 841e23b63fSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, BUS64BIT_V4, 0); 851e23b63fSPhilippe Mathieu-Daudé 861e23b63fSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, UHS_II); 871e23b63fSPhilippe Mathieu-Daudé trace_sdhci_capareg("UHS-II", val); 881e23b63fSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, UHS_II, 0); 891e23b63fSPhilippe Mathieu-Daudé 901e23b63fSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, ADMA3); 911e23b63fSPhilippe Mathieu-Daudé trace_sdhci_capareg("ADMA3", val); 921e23b63fSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, ADMA3, 0); 931e23b63fSPhilippe Mathieu-Daudé 941e23b63fSPhilippe Mathieu-Daudé /* fallthrough */ 954d67852dSPhilippe Mathieu-Daudé case 3: 964d67852dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, ASYNC_INT); 974d67852dSPhilippe Mathieu-Daudé trace_sdhci_capareg("async interrupt", val); 984d67852dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, ASYNC_INT, 0); 994d67852dSPhilippe Mathieu-Daudé 1004d67852dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, SLOT_TYPE); 1014d67852dSPhilippe Mathieu-Daudé if (val) { 1024d67852dSPhilippe Mathieu-Daudé error_setg(errp, "slot-type not supported"); 1034d67852dSPhilippe Mathieu-Daudé return; 1044d67852dSPhilippe Mathieu-Daudé } 1054d67852dSPhilippe Mathieu-Daudé trace_sdhci_capareg("slot type", val); 1064d67852dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, SLOT_TYPE, 0); 1074d67852dSPhilippe Mathieu-Daudé 1084d67852dSPhilippe Mathieu-Daudé if (val != 2) { 1094d67852dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, EMBEDDED_8BIT); 1104d67852dSPhilippe Mathieu-Daudé trace_sdhci_capareg("8-bit bus", val); 1114d67852dSPhilippe Mathieu-Daudé } 1124d67852dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, EMBEDDED_8BIT, 0); 1134d67852dSPhilippe Mathieu-Daudé 1144d67852dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, BUS_SPEED); 1154d67852dSPhilippe Mathieu-Daudé trace_sdhci_capareg("bus speed mask", val); 1164d67852dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, BUS_SPEED, 0); 1174d67852dSPhilippe Mathieu-Daudé 1184d67852dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, DRIVER_STRENGTH); 1194d67852dSPhilippe Mathieu-Daudé trace_sdhci_capareg("driver strength mask", val); 1204d67852dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, DRIVER_STRENGTH, 0); 1214d67852dSPhilippe Mathieu-Daudé 1224d67852dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, TIMER_RETUNING); 1234d67852dSPhilippe Mathieu-Daudé trace_sdhci_capareg("timer re-tuning", val); 1244d67852dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, TIMER_RETUNING, 0); 1254d67852dSPhilippe Mathieu-Daudé 1264d67852dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, SDR50_TUNING); 1274d67852dSPhilippe Mathieu-Daudé trace_sdhci_capareg("use SDR50 tuning", val); 1284d67852dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, SDR50_TUNING, 0); 1294d67852dSPhilippe Mathieu-Daudé 1304d67852dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, RETUNING_MODE); 1314d67852dSPhilippe Mathieu-Daudé trace_sdhci_capareg("re-tuning mode", val); 1324d67852dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, RETUNING_MODE, 0); 1334d67852dSPhilippe Mathieu-Daudé 1344d67852dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, CLOCK_MULT); 1354d67852dSPhilippe Mathieu-Daudé trace_sdhci_capareg("clock multiplier", val); 1364d67852dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, CLOCK_MULT, 0); 1374d67852dSPhilippe Mathieu-Daudé 1384d67852dSPhilippe Mathieu-Daudé /* fallthrough */ 1396ff37c3dSPhilippe Mathieu-Daudé case 2: /* default version */ 1400540fba9SPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, ADMA2); 1410540fba9SPhilippe Mathieu-Daudé trace_sdhci_capareg("ADMA2", val); 1420540fba9SPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, ADMA2, 0); 1430540fba9SPhilippe Mathieu-Daudé 1440540fba9SPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, ADMA1); 1450540fba9SPhilippe Mathieu-Daudé trace_sdhci_capareg("ADMA1", val); 1460540fba9SPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, ADMA1, 0); 1470540fba9SPhilippe Mathieu-Daudé 1480540fba9SPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, BUS64BIT); 1491e23b63fSPhilippe Mathieu-Daudé trace_sdhci_capareg("64-bit system bus (v3)", val); 1500540fba9SPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, BUS64BIT, 0); 1516ff37c3dSPhilippe Mathieu-Daudé 1526ff37c3dSPhilippe Mathieu-Daudé /* fallthrough */ 1536ff37c3dSPhilippe Mathieu-Daudé case 1: 1546ff37c3dSPhilippe Mathieu-Daudé y = FIELD_EX64(s->capareg, SDHC_CAPAB, TOUNIT); 1556ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, TOUNIT, 0); 1566ff37c3dSPhilippe Mathieu-Daudé 1576ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, TOCLKFREQ); 1586ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg(y ? "timeout (MHz)" : "Timeout (KHz)", val); 1596ff37c3dSPhilippe Mathieu-Daudé if (sdhci_check_capab_freq_range(s, "timeout", val, errp)) { 1606ff37c3dSPhilippe Mathieu-Daudé return; 1616ff37c3dSPhilippe Mathieu-Daudé } 1626ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, TOCLKFREQ, 0); 1636ff37c3dSPhilippe Mathieu-Daudé 1646ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, BASECLKFREQ); 1656ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg(y ? "base (MHz)" : "Base (KHz)", val); 1666ff37c3dSPhilippe Mathieu-Daudé if (sdhci_check_capab_freq_range(s, "base", val, errp)) { 1676ff37c3dSPhilippe Mathieu-Daudé return; 1686ff37c3dSPhilippe Mathieu-Daudé } 1696ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, BASECLKFREQ, 0); 1706ff37c3dSPhilippe Mathieu-Daudé 1716ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, MAXBLOCKLENGTH); 1726ff37c3dSPhilippe Mathieu-Daudé if (val >= 3) { 1736ff37c3dSPhilippe Mathieu-Daudé error_setg(errp, "block size can be 512, 1024 or 2048 only"); 1746ff37c3dSPhilippe Mathieu-Daudé return; 1756ff37c3dSPhilippe Mathieu-Daudé } 1766ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg("max block length", sdhci_get_fifolen(s)); 1776ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, MAXBLOCKLENGTH, 0); 1786ff37c3dSPhilippe Mathieu-Daudé 1796ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, HIGHSPEED); 1806ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg("high speed", val); 1816ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, HIGHSPEED, 0); 1826ff37c3dSPhilippe Mathieu-Daudé 1836ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, SDMA); 1846ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg("SDMA", val); 1856ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, SDMA, 0); 1866ff37c3dSPhilippe Mathieu-Daudé 1876ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, SUSPRESUME); 1886ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg("suspend/resume", val); 1896ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, SUSPRESUME, 0); 1906ff37c3dSPhilippe Mathieu-Daudé 1916ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, V33); 1926ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg("3.3v", val); 1936ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, V33, 0); 1946ff37c3dSPhilippe Mathieu-Daudé 1956ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, V30); 1966ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg("3.0v", val); 1976ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, V30, 0); 1986ff37c3dSPhilippe Mathieu-Daudé 1996ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, V18); 2006ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg("1.8v", val); 2016ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, V18, 0); 2026ff37c3dSPhilippe Mathieu-Daudé break; 2036ff37c3dSPhilippe Mathieu-Daudé 2046ff37c3dSPhilippe Mathieu-Daudé default: 2056ff37c3dSPhilippe Mathieu-Daudé error_setg(errp, "Unsupported spec version: %u", s->sd_spec_version); 2066ff37c3dSPhilippe Mathieu-Daudé } 2076ff37c3dSPhilippe Mathieu-Daudé if (msk) { 2086ff37c3dSPhilippe Mathieu-Daudé qemu_log_mask(LOG_UNIMP, 2096ff37c3dSPhilippe Mathieu-Daudé "SDHCI: unknown CAPAB mask: 0x%016" PRIx64 "\n", msk); 2106ff37c3dSPhilippe Mathieu-Daudé } 2116ff37c3dSPhilippe Mathieu-Daudé } 2126ff37c3dSPhilippe Mathieu-Daudé 21349ab747fSPaolo Bonzini static uint8_t sdhci_slotint(SDHCIState *s) 21449ab747fSPaolo Bonzini { 21549ab747fSPaolo Bonzini return (s->norintsts & s->norintsigen) || (s->errintsts & s->errintsigen) || 21649ab747fSPaolo Bonzini ((s->norintsts & SDHC_NIS_INSERT) && (s->wakcon & SDHC_WKUP_ON_INS)) || 21749ab747fSPaolo Bonzini ((s->norintsts & SDHC_NIS_REMOVE) && (s->wakcon & SDHC_WKUP_ON_RMV)); 21849ab747fSPaolo Bonzini } 21949ab747fSPaolo Bonzini 2202bd9ae7eSPhilippe Mathieu-Daudé /* Return true if IRQ was pending and delivered */ 2212bd9ae7eSPhilippe Mathieu-Daudé static bool sdhci_update_irq(SDHCIState *s) 22249ab747fSPaolo Bonzini { 2232bd9ae7eSPhilippe Mathieu-Daudé bool pending = sdhci_slotint(s); 2242bd9ae7eSPhilippe Mathieu-Daudé 2252bd9ae7eSPhilippe Mathieu-Daudé qemu_set_irq(s->irq, pending); 2262bd9ae7eSPhilippe Mathieu-Daudé 2272bd9ae7eSPhilippe Mathieu-Daudé return pending; 22849ab747fSPaolo Bonzini } 22949ab747fSPaolo Bonzini 23049ab747fSPaolo Bonzini static void sdhci_raise_insertion_irq(void *opaque) 23149ab747fSPaolo Bonzini { 23249ab747fSPaolo Bonzini SDHCIState *s = (SDHCIState *)opaque; 23349ab747fSPaolo Bonzini 23449ab747fSPaolo Bonzini if (s->norintsts & SDHC_NIS_REMOVE) { 235bc72ad67SAlex Bligh timer_mod(s->insert_timer, 236bc72ad67SAlex Bligh qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY); 23749ab747fSPaolo Bonzini } else { 23849ab747fSPaolo Bonzini s->prnsts = 0x1ff0000; 23949ab747fSPaolo Bonzini if (s->norintstsen & SDHC_NISEN_INSERT) { 24049ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_INSERT; 24149ab747fSPaolo Bonzini } 24249ab747fSPaolo Bonzini sdhci_update_irq(s); 24349ab747fSPaolo Bonzini } 24449ab747fSPaolo Bonzini } 24549ab747fSPaolo Bonzini 24640bbc194SPeter Maydell static void sdhci_set_inserted(DeviceState *dev, bool level) 24749ab747fSPaolo Bonzini { 24840bbc194SPeter Maydell SDHCIState *s = (SDHCIState *)dev; 24949ab747fSPaolo Bonzini 2508be487d8SPhilippe Mathieu-Daudé trace_sdhci_set_inserted(level ? "insert" : "eject"); 25149ab747fSPaolo Bonzini if ((s->norintsts & SDHC_NIS_REMOVE) && level) { 25249ab747fSPaolo Bonzini /* Give target some time to notice card ejection */ 253bc72ad67SAlex Bligh timer_mod(s->insert_timer, 254bc72ad67SAlex Bligh qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY); 25549ab747fSPaolo Bonzini } else { 25649ab747fSPaolo Bonzini if (level) { 25749ab747fSPaolo Bonzini s->prnsts = 0x1ff0000; 25849ab747fSPaolo Bonzini if (s->norintstsen & SDHC_NISEN_INSERT) { 25949ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_INSERT; 26049ab747fSPaolo Bonzini } 26149ab747fSPaolo Bonzini } else { 26249ab747fSPaolo Bonzini s->prnsts = 0x1fa0000; 26349ab747fSPaolo Bonzini s->pwrcon &= ~SDHC_POWER_ON; 26449ab747fSPaolo Bonzini s->clkcon &= ~SDHC_CLOCK_SDCLK_EN; 26549ab747fSPaolo Bonzini if (s->norintstsen & SDHC_NISEN_REMOVE) { 26649ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_REMOVE; 26749ab747fSPaolo Bonzini } 26849ab747fSPaolo Bonzini } 26949ab747fSPaolo Bonzini sdhci_update_irq(s); 27049ab747fSPaolo Bonzini } 27149ab747fSPaolo Bonzini } 27249ab747fSPaolo Bonzini 27340bbc194SPeter Maydell static void sdhci_set_readonly(DeviceState *dev, bool level) 27449ab747fSPaolo Bonzini { 27540bbc194SPeter Maydell SDHCIState *s = (SDHCIState *)dev; 27649ab747fSPaolo Bonzini 27749ab747fSPaolo Bonzini if (level) { 27849ab747fSPaolo Bonzini s->prnsts &= ~SDHC_WRITE_PROTECT; 27949ab747fSPaolo Bonzini } else { 28049ab747fSPaolo Bonzini /* Write enabled */ 28149ab747fSPaolo Bonzini s->prnsts |= SDHC_WRITE_PROTECT; 28249ab747fSPaolo Bonzini } 28349ab747fSPaolo Bonzini } 28449ab747fSPaolo Bonzini 28549ab747fSPaolo Bonzini static void sdhci_reset(SDHCIState *s) 28649ab747fSPaolo Bonzini { 28740bbc194SPeter Maydell DeviceState *dev = DEVICE(s); 28840bbc194SPeter Maydell 289bc72ad67SAlex Bligh timer_del(s->insert_timer); 290bc72ad67SAlex Bligh timer_del(s->transfer_timer); 291aceb5b06SPhilippe Mathieu-Daudé 292aceb5b06SPhilippe Mathieu-Daudé /* Set all registers to 0. Capabilities/Version registers are not cleared 29349ab747fSPaolo Bonzini * and assumed to always preserve their value, given to them during 29449ab747fSPaolo Bonzini * initialization */ 29549ab747fSPaolo Bonzini memset(&s->sdmasysad, 0, (uintptr_t)&s->capareg - (uintptr_t)&s->sdmasysad); 29649ab747fSPaolo Bonzini 29740bbc194SPeter Maydell /* Reset other state based on current card insertion/readonly status */ 29840bbc194SPeter Maydell sdhci_set_inserted(dev, sdbus_get_inserted(&s->sdbus)); 29940bbc194SPeter Maydell sdhci_set_readonly(dev, sdbus_get_readonly(&s->sdbus)); 30040bbc194SPeter Maydell 30149ab747fSPaolo Bonzini s->data_count = 0; 30249ab747fSPaolo Bonzini s->stopped_state = sdhc_not_stopped; 3030a7ac9f9SAndrew Baumann s->pending_insert_state = false; 30449ab747fSPaolo Bonzini } 30549ab747fSPaolo Bonzini 3068b41c305SPeter Maydell static void sdhci_poweron_reset(DeviceState *dev) 3078b41c305SPeter Maydell { 3088b41c305SPeter Maydell /* QOM (ie power-on) reset. This is identical to reset 3098b41c305SPeter Maydell * commanded via device register apart from handling of the 3108b41c305SPeter Maydell * 'pending insert on powerup' quirk. 3118b41c305SPeter Maydell */ 3128b41c305SPeter Maydell SDHCIState *s = (SDHCIState *)dev; 3138b41c305SPeter Maydell 3148b41c305SPeter Maydell sdhci_reset(s); 3158b41c305SPeter Maydell 3168b41c305SPeter Maydell if (s->pending_insert_quirk) { 3178b41c305SPeter Maydell s->pending_insert_state = true; 3188b41c305SPeter Maydell } 3198b41c305SPeter Maydell } 3208b41c305SPeter Maydell 321d368ba43SKevin O'Connor static void sdhci_data_transfer(void *opaque); 32249ab747fSPaolo Bonzini 323946df4d5SLu Gao #define BLOCK_SIZE_MASK (4 * KiB - 1) 324946df4d5SLu Gao 32549ab747fSPaolo Bonzini static void sdhci_send_command(SDHCIState *s) 32649ab747fSPaolo Bonzini { 32749ab747fSPaolo Bonzini SDRequest request; 32849ab747fSPaolo Bonzini uint8_t response[16]; 32949ab747fSPaolo Bonzini int rlen; 330b263d8f9SBin Meng bool timeout = false; 33149ab747fSPaolo Bonzini 33249ab747fSPaolo Bonzini s->errintsts = 0; 33349ab747fSPaolo Bonzini s->acmd12errsts = 0; 33449ab747fSPaolo Bonzini request.cmd = s->cmdreg >> 8; 33549ab747fSPaolo Bonzini request.arg = s->argument; 3368be487d8SPhilippe Mathieu-Daudé 3378be487d8SPhilippe Mathieu-Daudé trace_sdhci_send_command(request.cmd, request.arg); 33840bbc194SPeter Maydell rlen = sdbus_do_command(&s->sdbus, &request, response); 33949ab747fSPaolo Bonzini 34049ab747fSPaolo Bonzini if (s->cmdreg & SDHC_CMD_RESPONSE) { 34149ab747fSPaolo Bonzini if (rlen == 4) { 342b3141c06SPhilippe Mathieu-Daudé s->rspreg[0] = ldl_be_p(response); 34349ab747fSPaolo Bonzini s->rspreg[1] = s->rspreg[2] = s->rspreg[3] = 0; 3448be487d8SPhilippe Mathieu-Daudé trace_sdhci_response4(s->rspreg[0]); 34549ab747fSPaolo Bonzini } else if (rlen == 16) { 346b3141c06SPhilippe Mathieu-Daudé s->rspreg[0] = ldl_be_p(&response[11]); 347b3141c06SPhilippe Mathieu-Daudé s->rspreg[1] = ldl_be_p(&response[7]); 348b3141c06SPhilippe Mathieu-Daudé s->rspreg[2] = ldl_be_p(&response[3]); 34949ab747fSPaolo Bonzini s->rspreg[3] = (response[0] << 16) | (response[1] << 8) | 35049ab747fSPaolo Bonzini response[2]; 3518be487d8SPhilippe Mathieu-Daudé trace_sdhci_response16(s->rspreg[3], s->rspreg[2], 3528be487d8SPhilippe Mathieu-Daudé s->rspreg[1], s->rspreg[0]); 35349ab747fSPaolo Bonzini } else { 354b263d8f9SBin Meng timeout = true; 3558be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("timeout waiting for command response"); 35649ab747fSPaolo Bonzini if (s->errintstsen & SDHC_EISEN_CMDTIMEOUT) { 35749ab747fSPaolo Bonzini s->errintsts |= SDHC_EIS_CMDTIMEOUT; 35849ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_ERR; 35949ab747fSPaolo Bonzini } 36049ab747fSPaolo Bonzini } 36149ab747fSPaolo Bonzini 362fd1e5c81SAndrey Smirnov if (!(s->quirks & SDHCI_QUIRK_NO_BUSY_IRQ) && 363fd1e5c81SAndrey Smirnov (s->norintstsen & SDHC_NISEN_TRSCMP) && 36449ab747fSPaolo Bonzini (s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY) { 36549ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_TRSCMP; 36649ab747fSPaolo Bonzini } 36749ab747fSPaolo Bonzini } 36849ab747fSPaolo Bonzini 36949ab747fSPaolo Bonzini if (s->norintstsen & SDHC_NISEN_CMDCMP) { 37049ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_CMDCMP; 37149ab747fSPaolo Bonzini } 37249ab747fSPaolo Bonzini 37349ab747fSPaolo Bonzini sdhci_update_irq(s); 37449ab747fSPaolo Bonzini 375946df4d5SLu Gao if (!timeout && (s->blksize & BLOCK_SIZE_MASK) && 376946df4d5SLu Gao (s->cmdreg & SDHC_CMD_DATA_PRESENT)) { 377656f416cSPeter Crosthwaite s->data_count = 0; 378d368ba43SKevin O'Connor sdhci_data_transfer(s); 37949ab747fSPaolo Bonzini } 38049ab747fSPaolo Bonzini } 38149ab747fSPaolo Bonzini 38249ab747fSPaolo Bonzini static void sdhci_end_transfer(SDHCIState *s) 38349ab747fSPaolo Bonzini { 38449ab747fSPaolo Bonzini /* Automatically send CMD12 to stop transfer if AutoCMD12 enabled */ 38549ab747fSPaolo Bonzini if ((s->trnmod & SDHC_TRNS_ACMD12) != 0) { 38649ab747fSPaolo Bonzini SDRequest request; 38749ab747fSPaolo Bonzini uint8_t response[16]; 38849ab747fSPaolo Bonzini 38949ab747fSPaolo Bonzini request.cmd = 0x0C; 39049ab747fSPaolo Bonzini request.arg = 0; 3918be487d8SPhilippe Mathieu-Daudé trace_sdhci_end_transfer(request.cmd, request.arg); 39240bbc194SPeter Maydell sdbus_do_command(&s->sdbus, &request, response); 39349ab747fSPaolo Bonzini /* Auto CMD12 response goes to the upper Response register */ 394b3141c06SPhilippe Mathieu-Daudé s->rspreg[3] = ldl_be_p(response); 39549ab747fSPaolo Bonzini } 39649ab747fSPaolo Bonzini 39749ab747fSPaolo Bonzini s->prnsts &= ~(SDHC_DOING_READ | SDHC_DOING_WRITE | 39849ab747fSPaolo Bonzini SDHC_DAT_LINE_ACTIVE | SDHC_DATA_INHIBIT | 39949ab747fSPaolo Bonzini SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE); 40049ab747fSPaolo Bonzini 40149ab747fSPaolo Bonzini if (s->norintstsen & SDHC_NISEN_TRSCMP) { 40249ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_TRSCMP; 40349ab747fSPaolo Bonzini } 40449ab747fSPaolo Bonzini 40549ab747fSPaolo Bonzini sdhci_update_irq(s); 40649ab747fSPaolo Bonzini } 40749ab747fSPaolo Bonzini 40849ab747fSPaolo Bonzini /* 40949ab747fSPaolo Bonzini * Programmed i/o data transfer 41049ab747fSPaolo Bonzini */ 41149ab747fSPaolo Bonzini 41249ab747fSPaolo Bonzini /* Fill host controller's read buffer with BLKSIZE bytes of data from card */ 41349ab747fSPaolo Bonzini static void sdhci_read_block_from_card(SDHCIState *s) 41449ab747fSPaolo Bonzini { 415ea55a221SPhilippe Mathieu-Daudé const uint16_t blk_size = s->blksize & BLOCK_SIZE_MASK; 41649ab747fSPaolo Bonzini 41749ab747fSPaolo Bonzini if ((s->trnmod & SDHC_TRNS_MULTI) && 41849ab747fSPaolo Bonzini (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) { 41949ab747fSPaolo Bonzini return; 42049ab747fSPaolo Bonzini } 42149ab747fSPaolo Bonzini 422ea55a221SPhilippe Mathieu-Daudé if (!FIELD_EX32(s->hostctl2, SDHC_HOSTCTL2, EXECUTE_TUNING)) { 42308022a91SPhilippe Mathieu-Daudé /* Device is not in tuning */ 424618e0be1SPhilippe Mathieu-Daudé sdbus_read_data(&s->sdbus, s->fifo_buffer, blk_size); 425ea55a221SPhilippe Mathieu-Daudé } 426ea55a221SPhilippe Mathieu-Daudé 427ea55a221SPhilippe Mathieu-Daudé if (FIELD_EX32(s->hostctl2, SDHC_HOSTCTL2, EXECUTE_TUNING)) { 42808022a91SPhilippe Mathieu-Daudé /* Device is in tuning */ 429ea55a221SPhilippe Mathieu-Daudé s->hostctl2 &= ~R_SDHC_HOSTCTL2_EXECUTE_TUNING_MASK; 430ea55a221SPhilippe Mathieu-Daudé s->hostctl2 |= R_SDHC_HOSTCTL2_SAMPLING_CLKSEL_MASK; 431ea55a221SPhilippe Mathieu-Daudé s->prnsts &= ~(SDHC_DAT_LINE_ACTIVE | SDHC_DOING_READ | 432ea55a221SPhilippe Mathieu-Daudé SDHC_DATA_INHIBIT); 433ea55a221SPhilippe Mathieu-Daudé goto read_done; 43449ab747fSPaolo Bonzini } 43549ab747fSPaolo Bonzini 43649ab747fSPaolo Bonzini /* New data now available for READ through Buffer Port Register */ 43749ab747fSPaolo Bonzini s->prnsts |= SDHC_DATA_AVAILABLE; 43849ab747fSPaolo Bonzini if (s->norintstsen & SDHC_NISEN_RBUFRDY) { 43949ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_RBUFRDY; 44049ab747fSPaolo Bonzini } 44149ab747fSPaolo Bonzini 44249ab747fSPaolo Bonzini /* Clear DAT line active status if that was the last block */ 44349ab747fSPaolo Bonzini if ((s->trnmod & SDHC_TRNS_MULTI) == 0 || 44449ab747fSPaolo Bonzini ((s->trnmod & SDHC_TRNS_MULTI) && s->blkcnt == 1)) { 44549ab747fSPaolo Bonzini s->prnsts &= ~SDHC_DAT_LINE_ACTIVE; 44649ab747fSPaolo Bonzini } 44749ab747fSPaolo Bonzini 44849ab747fSPaolo Bonzini /* If stop at block gap request was set and it's not the last block of 44949ab747fSPaolo Bonzini * data - generate Block Event interrupt */ 45049ab747fSPaolo Bonzini if (s->stopped_state == sdhc_gap_read && (s->trnmod & SDHC_TRNS_MULTI) && 45149ab747fSPaolo Bonzini s->blkcnt != 1) { 45249ab747fSPaolo Bonzini s->prnsts &= ~SDHC_DAT_LINE_ACTIVE; 45349ab747fSPaolo Bonzini if (s->norintstsen & SDHC_EISEN_BLKGAP) { 45449ab747fSPaolo Bonzini s->norintsts |= SDHC_EIS_BLKGAP; 45549ab747fSPaolo Bonzini } 45649ab747fSPaolo Bonzini } 45749ab747fSPaolo Bonzini 458ea55a221SPhilippe Mathieu-Daudé read_done: 45949ab747fSPaolo Bonzini sdhci_update_irq(s); 46049ab747fSPaolo Bonzini } 46149ab747fSPaolo Bonzini 46249ab747fSPaolo Bonzini /* Read @size byte of data from host controller @s BUFFER DATA PORT register */ 46349ab747fSPaolo Bonzini static uint32_t sdhci_read_dataport(SDHCIState *s, unsigned size) 46449ab747fSPaolo Bonzini { 46549ab747fSPaolo Bonzini uint32_t value = 0; 46649ab747fSPaolo Bonzini int i; 46749ab747fSPaolo Bonzini 46849ab747fSPaolo Bonzini /* first check that a valid data exists in host controller input buffer */ 46949ab747fSPaolo Bonzini if ((s->prnsts & SDHC_DATA_AVAILABLE) == 0) { 4708be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("read from empty buffer"); 47149ab747fSPaolo Bonzini return 0; 47249ab747fSPaolo Bonzini } 47349ab747fSPaolo Bonzini 47449ab747fSPaolo Bonzini for (i = 0; i < size; i++) { 4759e4b27caSPhilippe Mathieu-Daudé assert(s->data_count < s->buf_maxsz); 47649ab747fSPaolo Bonzini value |= s->fifo_buffer[s->data_count] << i * 8; 47749ab747fSPaolo Bonzini s->data_count++; 47849ab747fSPaolo Bonzini /* check if we've read all valid data (blksize bytes) from buffer */ 479bf8ec38eSPhilippe Mathieu-Daudé if ((s->data_count) >= (s->blksize & BLOCK_SIZE_MASK)) { 4808be487d8SPhilippe Mathieu-Daudé trace_sdhci_read_dataport(s->data_count); 48149ab747fSPaolo Bonzini s->prnsts &= ~SDHC_DATA_AVAILABLE; /* no more data in a buffer */ 48249ab747fSPaolo Bonzini s->data_count = 0; /* next buff read must start at position [0] */ 48349ab747fSPaolo Bonzini 48449ab747fSPaolo Bonzini if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 48549ab747fSPaolo Bonzini s->blkcnt--; 48649ab747fSPaolo Bonzini } 48749ab747fSPaolo Bonzini 48849ab747fSPaolo Bonzini /* if that was the last block of data */ 48949ab747fSPaolo Bonzini if ((s->trnmod & SDHC_TRNS_MULTI) == 0 || 49049ab747fSPaolo Bonzini ((s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) || 49149ab747fSPaolo Bonzini /* stop at gap request */ 49249ab747fSPaolo Bonzini (s->stopped_state == sdhc_gap_read && 49349ab747fSPaolo Bonzini !(s->prnsts & SDHC_DAT_LINE_ACTIVE))) { 494d368ba43SKevin O'Connor sdhci_end_transfer(s); 49549ab747fSPaolo Bonzini } else { /* if there are more data, read next block from card */ 496d368ba43SKevin O'Connor sdhci_read_block_from_card(s); 49749ab747fSPaolo Bonzini } 49849ab747fSPaolo Bonzini break; 49949ab747fSPaolo Bonzini } 50049ab747fSPaolo Bonzini } 50149ab747fSPaolo Bonzini 50249ab747fSPaolo Bonzini return value; 50349ab747fSPaolo Bonzini } 50449ab747fSPaolo Bonzini 50549ab747fSPaolo Bonzini /* Write data from host controller FIFO to card */ 50649ab747fSPaolo Bonzini static void sdhci_write_block_to_card(SDHCIState *s) 50749ab747fSPaolo Bonzini { 50849ab747fSPaolo Bonzini if (s->prnsts & SDHC_SPACE_AVAILABLE) { 50949ab747fSPaolo Bonzini if (s->norintstsen & SDHC_NISEN_WBUFRDY) { 51049ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_WBUFRDY; 51149ab747fSPaolo Bonzini } 51249ab747fSPaolo Bonzini sdhci_update_irq(s); 51349ab747fSPaolo Bonzini return; 51449ab747fSPaolo Bonzini } 51549ab747fSPaolo Bonzini 51649ab747fSPaolo Bonzini if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 51749ab747fSPaolo Bonzini if (s->blkcnt == 0) { 51849ab747fSPaolo Bonzini return; 51949ab747fSPaolo Bonzini } else { 52049ab747fSPaolo Bonzini s->blkcnt--; 52149ab747fSPaolo Bonzini } 52249ab747fSPaolo Bonzini } 52349ab747fSPaolo Bonzini 52462a21be6SPhilippe Mathieu-Daudé sdbus_write_data(&s->sdbus, s->fifo_buffer, s->blksize & BLOCK_SIZE_MASK); 52549ab747fSPaolo Bonzini 52649ab747fSPaolo Bonzini /* Next data can be written through BUFFER DATORT register */ 52749ab747fSPaolo Bonzini s->prnsts |= SDHC_SPACE_AVAILABLE; 52849ab747fSPaolo Bonzini 52949ab747fSPaolo Bonzini /* Finish transfer if that was the last block of data */ 53049ab747fSPaolo Bonzini if ((s->trnmod & SDHC_TRNS_MULTI) == 0 || 53149ab747fSPaolo Bonzini ((s->trnmod & SDHC_TRNS_MULTI) && 53249ab747fSPaolo Bonzini (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0))) { 533d368ba43SKevin O'Connor sdhci_end_transfer(s); 534dcdb4cd8SPeter Crosthwaite } else if (s->norintstsen & SDHC_NISEN_WBUFRDY) { 535dcdb4cd8SPeter Crosthwaite s->norintsts |= SDHC_NIS_WBUFRDY; 53649ab747fSPaolo Bonzini } 53749ab747fSPaolo Bonzini 53849ab747fSPaolo Bonzini /* Generate Block Gap Event if requested and if not the last block */ 53949ab747fSPaolo Bonzini if (s->stopped_state == sdhc_gap_write && (s->trnmod & SDHC_TRNS_MULTI) && 54049ab747fSPaolo Bonzini s->blkcnt > 0) { 54149ab747fSPaolo Bonzini s->prnsts &= ~SDHC_DOING_WRITE; 54249ab747fSPaolo Bonzini if (s->norintstsen & SDHC_EISEN_BLKGAP) { 54349ab747fSPaolo Bonzini s->norintsts |= SDHC_EIS_BLKGAP; 54449ab747fSPaolo Bonzini } 545d368ba43SKevin O'Connor sdhci_end_transfer(s); 54649ab747fSPaolo Bonzini } 54749ab747fSPaolo Bonzini 54849ab747fSPaolo Bonzini sdhci_update_irq(s); 54949ab747fSPaolo Bonzini } 55049ab747fSPaolo Bonzini 55149ab747fSPaolo Bonzini /* Write @size bytes of @value data to host controller @s Buffer Data Port 55249ab747fSPaolo Bonzini * register */ 55349ab747fSPaolo Bonzini static void sdhci_write_dataport(SDHCIState *s, uint32_t value, unsigned size) 55449ab747fSPaolo Bonzini { 55549ab747fSPaolo Bonzini unsigned i; 55649ab747fSPaolo Bonzini 55749ab747fSPaolo Bonzini /* Check that there is free space left in a buffer */ 55849ab747fSPaolo Bonzini if (!(s->prnsts & SDHC_SPACE_AVAILABLE)) { 5598be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("Can't write to data buffer: buffer full"); 56049ab747fSPaolo Bonzini return; 56149ab747fSPaolo Bonzini } 56249ab747fSPaolo Bonzini 56349ab747fSPaolo Bonzini for (i = 0; i < size; i++) { 5649e4b27caSPhilippe Mathieu-Daudé assert(s->data_count < s->buf_maxsz); 56549ab747fSPaolo Bonzini s->fifo_buffer[s->data_count] = value & 0xFF; 56649ab747fSPaolo Bonzini s->data_count++; 56749ab747fSPaolo Bonzini value >>= 8; 568bf8ec38eSPhilippe Mathieu-Daudé if (s->data_count >= (s->blksize & BLOCK_SIZE_MASK)) { 5698be487d8SPhilippe Mathieu-Daudé trace_sdhci_write_dataport(s->data_count); 57049ab747fSPaolo Bonzini s->data_count = 0; 57149ab747fSPaolo Bonzini s->prnsts &= ~SDHC_SPACE_AVAILABLE; 57249ab747fSPaolo Bonzini if (s->prnsts & SDHC_DOING_WRITE) { 573d368ba43SKevin O'Connor sdhci_write_block_to_card(s); 57449ab747fSPaolo Bonzini } 57549ab747fSPaolo Bonzini } 57649ab747fSPaolo Bonzini } 57749ab747fSPaolo Bonzini } 57849ab747fSPaolo Bonzini 57949ab747fSPaolo Bonzini /* 58049ab747fSPaolo Bonzini * Single DMA data transfer 58149ab747fSPaolo Bonzini */ 58249ab747fSPaolo Bonzini 58349ab747fSPaolo Bonzini /* Multi block SDMA transfer */ 58449ab747fSPaolo Bonzini static void sdhci_sdma_transfer_multi_blocks(SDHCIState *s) 58549ab747fSPaolo Bonzini { 58649ab747fSPaolo Bonzini bool page_aligned = false; 587618e0be1SPhilippe Mathieu-Daudé unsigned int begin; 588bf8ec38eSPhilippe Mathieu-Daudé const uint16_t block_size = s->blksize & BLOCK_SIZE_MASK; 589bf8ec38eSPhilippe Mathieu-Daudé uint32_t boundary_chk = 1 << (((s->blksize & ~BLOCK_SIZE_MASK) >> 12) + 12); 59049ab747fSPaolo Bonzini uint32_t boundary_count = boundary_chk - (s->sdmasysad % boundary_chk); 59149ab747fSPaolo Bonzini 5926e86d903SPrasad J Pandit if (!(s->trnmod & SDHC_TRNS_BLK_CNT_EN) || !s->blkcnt) { 5936e86d903SPrasad J Pandit qemu_log_mask(LOG_UNIMP, "infinite transfer is not supported\n"); 5946e86d903SPrasad J Pandit return; 5956e86d903SPrasad J Pandit } 5966e86d903SPrasad J Pandit 59749ab747fSPaolo Bonzini /* XXX: Some sd/mmc drivers (for example, u-boot-slp) do not account for 59849ab747fSPaolo Bonzini * possible stop at page boundary if initial address is not page aligned, 59949ab747fSPaolo Bonzini * allow them to work properly */ 60049ab747fSPaolo Bonzini if ((s->sdmasysad % boundary_chk) == 0) { 60149ab747fSPaolo Bonzini page_aligned = true; 60249ab747fSPaolo Bonzini } 60349ab747fSPaolo Bonzini 6048bc1f1aaSBin Meng s->prnsts |= SDHC_DATA_INHIBIT | SDHC_DAT_LINE_ACTIVE; 60549ab747fSPaolo Bonzini if (s->trnmod & SDHC_TRNS_READ) { 6068bc1f1aaSBin Meng s->prnsts |= SDHC_DOING_READ; 60749ab747fSPaolo Bonzini while (s->blkcnt) { 60849ab747fSPaolo Bonzini if (s->data_count == 0) { 609618e0be1SPhilippe Mathieu-Daudé sdbus_read_data(&s->sdbus, s->fifo_buffer, block_size); 61049ab747fSPaolo Bonzini } 61149ab747fSPaolo Bonzini begin = s->data_count; 61249ab747fSPaolo Bonzini if (((boundary_count + begin) < block_size) && page_aligned) { 61349ab747fSPaolo Bonzini s->data_count = boundary_count + begin; 61449ab747fSPaolo Bonzini boundary_count = 0; 61549ab747fSPaolo Bonzini } else { 61649ab747fSPaolo Bonzini s->data_count = block_size; 61749ab747fSPaolo Bonzini boundary_count -= block_size - begin; 61849ab747fSPaolo Bonzini if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 61949ab747fSPaolo Bonzini s->blkcnt--; 62049ab747fSPaolo Bonzini } 62149ab747fSPaolo Bonzini } 622ba06fe8aSPhilippe Mathieu-Daudé dma_memory_write(s->dma_as, s->sdmasysad, &s->fifo_buffer[begin], 623ba06fe8aSPhilippe Mathieu-Daudé s->data_count - begin, MEMTXATTRS_UNSPECIFIED); 62449ab747fSPaolo Bonzini s->sdmasysad += s->data_count - begin; 62549ab747fSPaolo Bonzini if (s->data_count == block_size) { 62649ab747fSPaolo Bonzini s->data_count = 0; 62749ab747fSPaolo Bonzini } 62849ab747fSPaolo Bonzini if (page_aligned && boundary_count == 0) { 62949ab747fSPaolo Bonzini break; 63049ab747fSPaolo Bonzini } 63149ab747fSPaolo Bonzini } 63249ab747fSPaolo Bonzini } else { 6338bc1f1aaSBin Meng s->prnsts |= SDHC_DOING_WRITE; 63449ab747fSPaolo Bonzini while (s->blkcnt) { 63549ab747fSPaolo Bonzini begin = s->data_count; 63649ab747fSPaolo Bonzini if (((boundary_count + begin) < block_size) && page_aligned) { 63749ab747fSPaolo Bonzini s->data_count = boundary_count + begin; 63849ab747fSPaolo Bonzini boundary_count = 0; 63949ab747fSPaolo Bonzini } else { 64049ab747fSPaolo Bonzini s->data_count = block_size; 64149ab747fSPaolo Bonzini boundary_count -= block_size - begin; 64249ab747fSPaolo Bonzini } 643ba06fe8aSPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, s->sdmasysad, &s->fifo_buffer[begin], 644ba06fe8aSPhilippe Mathieu-Daudé s->data_count - begin, MEMTXATTRS_UNSPECIFIED); 64549ab747fSPaolo Bonzini s->sdmasysad += s->data_count - begin; 64649ab747fSPaolo Bonzini if (s->data_count == block_size) { 64762a21be6SPhilippe Mathieu-Daudé sdbus_write_data(&s->sdbus, s->fifo_buffer, block_size); 64849ab747fSPaolo Bonzini s->data_count = 0; 64949ab747fSPaolo Bonzini if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 65049ab747fSPaolo Bonzini s->blkcnt--; 65149ab747fSPaolo Bonzini } 65249ab747fSPaolo Bonzini } 65349ab747fSPaolo Bonzini if (page_aligned && boundary_count == 0) { 65449ab747fSPaolo Bonzini break; 65549ab747fSPaolo Bonzini } 65649ab747fSPaolo Bonzini } 65749ab747fSPaolo Bonzini } 65849ab747fSPaolo Bonzini 65949ab747fSPaolo Bonzini if (s->blkcnt == 0) { 660d368ba43SKevin O'Connor sdhci_end_transfer(s); 66149ab747fSPaolo Bonzini } else { 66249ab747fSPaolo Bonzini if (s->norintstsen & SDHC_NISEN_DMA) { 66349ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_DMA; 66449ab747fSPaolo Bonzini } 66549ab747fSPaolo Bonzini sdhci_update_irq(s); 66649ab747fSPaolo Bonzini } 66749ab747fSPaolo Bonzini } 66849ab747fSPaolo Bonzini 66949ab747fSPaolo Bonzini /* single block SDMA transfer */ 67049ab747fSPaolo Bonzini static void sdhci_sdma_transfer_single_block(SDHCIState *s) 67149ab747fSPaolo Bonzini { 672bf8ec38eSPhilippe Mathieu-Daudé uint32_t datacnt = s->blksize & BLOCK_SIZE_MASK; 67349ab747fSPaolo Bonzini 67449ab747fSPaolo Bonzini if (s->trnmod & SDHC_TRNS_READ) { 675618e0be1SPhilippe Mathieu-Daudé sdbus_read_data(&s->sdbus, s->fifo_buffer, datacnt); 676ba06fe8aSPhilippe Mathieu-Daudé dma_memory_write(s->dma_as, s->sdmasysad, s->fifo_buffer, datacnt, 677ba06fe8aSPhilippe Mathieu-Daudé MEMTXATTRS_UNSPECIFIED); 67849ab747fSPaolo Bonzini } else { 679ba06fe8aSPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, s->sdmasysad, s->fifo_buffer, datacnt, 680ba06fe8aSPhilippe Mathieu-Daudé MEMTXATTRS_UNSPECIFIED); 68162a21be6SPhilippe Mathieu-Daudé sdbus_write_data(&s->sdbus, s->fifo_buffer, datacnt); 68249ab747fSPaolo Bonzini } 68349ab747fSPaolo Bonzini s->blkcnt--; 68449ab747fSPaolo Bonzini 685d368ba43SKevin O'Connor sdhci_end_transfer(s); 68649ab747fSPaolo Bonzini } 68749ab747fSPaolo Bonzini 68849ab747fSPaolo Bonzini typedef struct ADMADescr { 68949ab747fSPaolo Bonzini hwaddr addr; 69049ab747fSPaolo Bonzini uint16_t length; 69149ab747fSPaolo Bonzini uint8_t attr; 69249ab747fSPaolo Bonzini uint8_t incr; 69349ab747fSPaolo Bonzini } ADMADescr; 69449ab747fSPaolo Bonzini 69549ab747fSPaolo Bonzini static void get_adma_description(SDHCIState *s, ADMADescr *dscr) 69649ab747fSPaolo Bonzini { 69749ab747fSPaolo Bonzini uint32_t adma1 = 0; 69849ab747fSPaolo Bonzini uint64_t adma2 = 0; 69949ab747fSPaolo Bonzini hwaddr entry_addr = (hwaddr)s->admasysaddr; 70006c5120bSPhilippe Mathieu-Daudé switch (SDHC_DMA_TYPE(s->hostctl1)) { 70149ab747fSPaolo Bonzini case SDHC_CTRL_ADMA2_32: 702ba06fe8aSPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, entry_addr, &adma2, sizeof(adma2), 703ba06fe8aSPhilippe Mathieu-Daudé MEMTXATTRS_UNSPECIFIED); 70449ab747fSPaolo Bonzini adma2 = le64_to_cpu(adma2); 70549ab747fSPaolo Bonzini /* The spec does not specify endianness of descriptor table. 70649ab747fSPaolo Bonzini * We currently assume that it is LE. 70749ab747fSPaolo Bonzini */ 70849ab747fSPaolo Bonzini dscr->addr = (hwaddr)extract64(adma2, 32, 32) & ~0x3ull; 70949ab747fSPaolo Bonzini dscr->length = (uint16_t)extract64(adma2, 16, 16); 71049ab747fSPaolo Bonzini dscr->attr = (uint8_t)extract64(adma2, 0, 7); 71149ab747fSPaolo Bonzini dscr->incr = 8; 71249ab747fSPaolo Bonzini break; 71349ab747fSPaolo Bonzini case SDHC_CTRL_ADMA1_32: 714ba06fe8aSPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, entry_addr, &adma1, sizeof(adma1), 715ba06fe8aSPhilippe Mathieu-Daudé MEMTXATTRS_UNSPECIFIED); 71649ab747fSPaolo Bonzini adma1 = le32_to_cpu(adma1); 71749ab747fSPaolo Bonzini dscr->addr = (hwaddr)(adma1 & 0xFFFFF000); 71849ab747fSPaolo Bonzini dscr->attr = (uint8_t)extract32(adma1, 0, 7); 71949ab747fSPaolo Bonzini dscr->incr = 4; 72049ab747fSPaolo Bonzini if ((dscr->attr & SDHC_ADMA_ATTR_ACT_MASK) == SDHC_ADMA_ATTR_SET_LEN) { 72149ab747fSPaolo Bonzini dscr->length = (uint16_t)extract32(adma1, 12, 16); 72249ab747fSPaolo Bonzini } else { 7234c8f9735SPhilippe Mathieu-Daudé dscr->length = 4 * KiB; 72449ab747fSPaolo Bonzini } 72549ab747fSPaolo Bonzini break; 72649ab747fSPaolo Bonzini case SDHC_CTRL_ADMA2_64: 727ba06fe8aSPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, entry_addr, &dscr->attr, 1, 728ba06fe8aSPhilippe Mathieu-Daudé MEMTXATTRS_UNSPECIFIED); 729ba06fe8aSPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, entry_addr + 2, &dscr->length, 2, 730ba06fe8aSPhilippe Mathieu-Daudé MEMTXATTRS_UNSPECIFIED); 73149ab747fSPaolo Bonzini dscr->length = le16_to_cpu(dscr->length); 732ba06fe8aSPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, entry_addr + 4, &dscr->addr, 8, 733ba06fe8aSPhilippe Mathieu-Daudé MEMTXATTRS_UNSPECIFIED); 73404654b5aSSai Pavan Boddu dscr->addr = le64_to_cpu(dscr->addr); 73504654b5aSSai Pavan Boddu dscr->attr &= (uint8_t) ~0xC0; 73649ab747fSPaolo Bonzini dscr->incr = 12; 73749ab747fSPaolo Bonzini break; 73849ab747fSPaolo Bonzini } 73949ab747fSPaolo Bonzini } 74049ab747fSPaolo Bonzini 74149ab747fSPaolo Bonzini /* Advanced DMA data transfer */ 74249ab747fSPaolo Bonzini 74349ab747fSPaolo Bonzini static void sdhci_do_adma(SDHCIState *s) 74449ab747fSPaolo Bonzini { 745618e0be1SPhilippe Mathieu-Daudé unsigned int begin, length; 746bf8ec38eSPhilippe Mathieu-Daudé const uint16_t block_size = s->blksize & BLOCK_SIZE_MASK; 747799f7f01SPhilippe Mathieu-Daudé const MemTxAttrs attrs = { .memory = true }; 7488be487d8SPhilippe Mathieu-Daudé ADMADescr dscr = {}; 749ea34d1ddSMarc-André Lureau MemTxResult res = MEMTX_ERROR; 75049ab747fSPaolo Bonzini int i; 75149ab747fSPaolo Bonzini 7526a9e5cc6SPhilippe Mathieu-Daudé if (s->trnmod & SDHC_TRNS_BLK_CNT_EN && !s->blkcnt) { 7536a9e5cc6SPhilippe Mathieu-Daudé /* Stop Multiple Transfer */ 7546a9e5cc6SPhilippe Mathieu-Daudé sdhci_end_transfer(s); 7556a9e5cc6SPhilippe Mathieu-Daudé return; 7566a9e5cc6SPhilippe Mathieu-Daudé } 7576a9e5cc6SPhilippe Mathieu-Daudé 75849ab747fSPaolo Bonzini for (i = 0; i < SDHC_ADMA_DESCS_PER_DELAY; ++i) { 75949ab747fSPaolo Bonzini s->admaerr &= ~SDHC_ADMAERR_LENGTH_MISMATCH; 76049ab747fSPaolo Bonzini 76149ab747fSPaolo Bonzini get_adma_description(s, &dscr); 7628be487d8SPhilippe Mathieu-Daudé trace_sdhci_adma_loop(dscr.addr, dscr.length, dscr.attr); 76349ab747fSPaolo Bonzini 76449ab747fSPaolo Bonzini if ((dscr.attr & SDHC_ADMA_ATTR_VALID) == 0) { 76549ab747fSPaolo Bonzini /* Indicate that error occurred in ST_FDS state */ 76649ab747fSPaolo Bonzini s->admaerr &= ~SDHC_ADMAERR_STATE_MASK; 76749ab747fSPaolo Bonzini s->admaerr |= SDHC_ADMAERR_STATE_ST_FDS; 76849ab747fSPaolo Bonzini 76949ab747fSPaolo Bonzini /* Generate ADMA error interrupt */ 77049ab747fSPaolo Bonzini if (s->errintstsen & SDHC_EISEN_ADMAERR) { 77149ab747fSPaolo Bonzini s->errintsts |= SDHC_EIS_ADMAERR; 77249ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_ERR; 77349ab747fSPaolo Bonzini } 77449ab747fSPaolo Bonzini 77549ab747fSPaolo Bonzini sdhci_update_irq(s); 77649ab747fSPaolo Bonzini return; 77749ab747fSPaolo Bonzini } 77849ab747fSPaolo Bonzini 7794c8f9735SPhilippe Mathieu-Daudé length = dscr.length ? dscr.length : 64 * KiB; 78049ab747fSPaolo Bonzini 78149ab747fSPaolo Bonzini switch (dscr.attr & SDHC_ADMA_ATTR_ACT_MASK) { 78249ab747fSPaolo Bonzini case SDHC_ADMA_ATTR_ACT_TRAN: /* data transfer */ 783bc6f2899SBin Meng s->prnsts |= SDHC_DATA_INHIBIT | SDHC_DAT_LINE_ACTIVE; 78449ab747fSPaolo Bonzini if (s->trnmod & SDHC_TRNS_READ) { 785bc6f2899SBin Meng s->prnsts |= SDHC_DOING_READ; 78649ab747fSPaolo Bonzini while (length) { 78749ab747fSPaolo Bonzini if (s->data_count == 0) { 788618e0be1SPhilippe Mathieu-Daudé sdbus_read_data(&s->sdbus, s->fifo_buffer, block_size); 78949ab747fSPaolo Bonzini } 79049ab747fSPaolo Bonzini begin = s->data_count; 79149ab747fSPaolo Bonzini if ((length + begin) < block_size) { 79249ab747fSPaolo Bonzini s->data_count = length + begin; 79349ab747fSPaolo Bonzini length = 0; 79449ab747fSPaolo Bonzini } else { 79549ab747fSPaolo Bonzini s->data_count = block_size; 79649ab747fSPaolo Bonzini length -= block_size - begin; 79749ab747fSPaolo Bonzini } 79878e619cbSPhilippe Mathieu-Daudé res = dma_memory_write(s->dma_as, dscr.addr, 79949ab747fSPaolo Bonzini &s->fifo_buffer[begin], 800ba06fe8aSPhilippe Mathieu-Daudé s->data_count - begin, 801799f7f01SPhilippe Mathieu-Daudé attrs); 80278e619cbSPhilippe Mathieu-Daudé if (res != MEMTX_OK) { 80378e619cbSPhilippe Mathieu-Daudé break; 80478e619cbSPhilippe Mathieu-Daudé } 80549ab747fSPaolo Bonzini dscr.addr += s->data_count - begin; 80649ab747fSPaolo Bonzini if (s->data_count == block_size) { 80749ab747fSPaolo Bonzini s->data_count = 0; 80849ab747fSPaolo Bonzini if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 80949ab747fSPaolo Bonzini s->blkcnt--; 81049ab747fSPaolo Bonzini if (s->blkcnt == 0) { 81149ab747fSPaolo Bonzini break; 81249ab747fSPaolo Bonzini } 81349ab747fSPaolo Bonzini } 81449ab747fSPaolo Bonzini } 81549ab747fSPaolo Bonzini } 81649ab747fSPaolo Bonzini } else { 817bc6f2899SBin Meng s->prnsts |= SDHC_DOING_WRITE; 81849ab747fSPaolo Bonzini while (length) { 81949ab747fSPaolo Bonzini begin = s->data_count; 82049ab747fSPaolo Bonzini if ((length + begin) < block_size) { 82149ab747fSPaolo Bonzini s->data_count = length + begin; 82249ab747fSPaolo Bonzini length = 0; 82349ab747fSPaolo Bonzini } else { 82449ab747fSPaolo Bonzini s->data_count = block_size; 82549ab747fSPaolo Bonzini length -= block_size - begin; 82649ab747fSPaolo Bonzini } 82778e619cbSPhilippe Mathieu-Daudé res = dma_memory_read(s->dma_as, dscr.addr, 8289db11cefSPeter Crosthwaite &s->fifo_buffer[begin], 829ba06fe8aSPhilippe Mathieu-Daudé s->data_count - begin, 830799f7f01SPhilippe Mathieu-Daudé attrs); 83178e619cbSPhilippe Mathieu-Daudé if (res != MEMTX_OK) { 83278e619cbSPhilippe Mathieu-Daudé break; 83378e619cbSPhilippe Mathieu-Daudé } 83449ab747fSPaolo Bonzini dscr.addr += s->data_count - begin; 83549ab747fSPaolo Bonzini if (s->data_count == block_size) { 83662a21be6SPhilippe Mathieu-Daudé sdbus_write_data(&s->sdbus, s->fifo_buffer, block_size); 83749ab747fSPaolo Bonzini s->data_count = 0; 83849ab747fSPaolo Bonzini if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 83949ab747fSPaolo Bonzini s->blkcnt--; 84049ab747fSPaolo Bonzini if (s->blkcnt == 0) { 84149ab747fSPaolo Bonzini break; 84249ab747fSPaolo Bonzini } 84349ab747fSPaolo Bonzini } 84449ab747fSPaolo Bonzini } 84549ab747fSPaolo Bonzini } 84649ab747fSPaolo Bonzini } 84778e619cbSPhilippe Mathieu-Daudé if (res != MEMTX_OK) { 848ed5a159cSPhilippe Mathieu-Daudé s->data_count = 0; 84978e619cbSPhilippe Mathieu-Daudé if (s->errintstsen & SDHC_EISEN_ADMAERR) { 85078e619cbSPhilippe Mathieu-Daudé trace_sdhci_error("Set ADMA error flag"); 85178e619cbSPhilippe Mathieu-Daudé s->errintsts |= SDHC_EIS_ADMAERR; 85278e619cbSPhilippe Mathieu-Daudé s->norintsts |= SDHC_NIS_ERR; 85378e619cbSPhilippe Mathieu-Daudé } 85478e619cbSPhilippe Mathieu-Daudé sdhci_update_irq(s); 85578e619cbSPhilippe Mathieu-Daudé } else { 85649ab747fSPaolo Bonzini s->admasysaddr += dscr.incr; 85778e619cbSPhilippe Mathieu-Daudé } 85849ab747fSPaolo Bonzini break; 85949ab747fSPaolo Bonzini case SDHC_ADMA_ATTR_ACT_LINK: /* link to next descriptor table */ 86049ab747fSPaolo Bonzini s->admasysaddr = dscr.addr; 8618be487d8SPhilippe Mathieu-Daudé trace_sdhci_adma("link", s->admasysaddr); 86249ab747fSPaolo Bonzini break; 86349ab747fSPaolo Bonzini default: 86449ab747fSPaolo Bonzini s->admasysaddr += dscr.incr; 86549ab747fSPaolo Bonzini break; 86649ab747fSPaolo Bonzini } 86749ab747fSPaolo Bonzini 8681d32c26fSPeter Crosthwaite if (dscr.attr & SDHC_ADMA_ATTR_INT) { 8698be487d8SPhilippe Mathieu-Daudé trace_sdhci_adma("interrupt", s->admasysaddr); 8701d32c26fSPeter Crosthwaite if (s->norintstsen & SDHC_NISEN_DMA) { 8711d32c26fSPeter Crosthwaite s->norintsts |= SDHC_NIS_DMA; 8721d32c26fSPeter Crosthwaite } 8731d32c26fSPeter Crosthwaite 8749321c1f2SPhilippe Mathieu-Daudé if (sdhci_update_irq(s) && !(dscr.attr & SDHC_ADMA_ATTR_END)) { 8759321c1f2SPhilippe Mathieu-Daudé /* IRQ delivered, reschedule current transfer */ 8769321c1f2SPhilippe Mathieu-Daudé break; 8779321c1f2SPhilippe Mathieu-Daudé } 8781d32c26fSPeter Crosthwaite } 8791d32c26fSPeter Crosthwaite 88049ab747fSPaolo Bonzini /* ADMA transfer terminates if blkcnt == 0 or by END attribute */ 88149ab747fSPaolo Bonzini if (((s->trnmod & SDHC_TRNS_BLK_CNT_EN) && 88249ab747fSPaolo Bonzini (s->blkcnt == 0)) || (dscr.attr & SDHC_ADMA_ATTR_END)) { 8838be487d8SPhilippe Mathieu-Daudé trace_sdhci_adma_transfer_completed(); 88449ab747fSPaolo Bonzini if (length || ((dscr.attr & SDHC_ADMA_ATTR_END) && 88549ab747fSPaolo Bonzini (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && 88649ab747fSPaolo Bonzini s->blkcnt != 0)) { 8878be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("SD/MMC host ADMA length mismatch"); 88849ab747fSPaolo Bonzini s->admaerr |= SDHC_ADMAERR_LENGTH_MISMATCH | 88949ab747fSPaolo Bonzini SDHC_ADMAERR_STATE_ST_TFR; 89049ab747fSPaolo Bonzini if (s->errintstsen & SDHC_EISEN_ADMAERR) { 8918be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("Set ADMA error flag"); 89249ab747fSPaolo Bonzini s->errintsts |= SDHC_EIS_ADMAERR; 89349ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_ERR; 89449ab747fSPaolo Bonzini } 89549ab747fSPaolo Bonzini 89649ab747fSPaolo Bonzini sdhci_update_irq(s); 89749ab747fSPaolo Bonzini } 898d368ba43SKevin O'Connor sdhci_end_transfer(s); 89949ab747fSPaolo Bonzini return; 90049ab747fSPaolo Bonzini } 90149ab747fSPaolo Bonzini 90249ab747fSPaolo Bonzini } 90349ab747fSPaolo Bonzini 90449ab747fSPaolo Bonzini /* we have unfinished business - reschedule to continue ADMA */ 905bc72ad67SAlex Bligh timer_mod(s->transfer_timer, 906bc72ad67SAlex Bligh qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_TRANSFER_DELAY); 90749ab747fSPaolo Bonzini } 90849ab747fSPaolo Bonzini 90949ab747fSPaolo Bonzini /* Perform data transfer according to controller configuration */ 91049ab747fSPaolo Bonzini 911d368ba43SKevin O'Connor static void sdhci_data_transfer(void *opaque) 91249ab747fSPaolo Bonzini { 913d368ba43SKevin O'Connor SDHCIState *s = (SDHCIState *)opaque; 91449ab747fSPaolo Bonzini 91549ab747fSPaolo Bonzini if (s->trnmod & SDHC_TRNS_DMA) { 91606c5120bSPhilippe Mathieu-Daudé switch (SDHC_DMA_TYPE(s->hostctl1)) { 91749ab747fSPaolo Bonzini case SDHC_CTRL_SDMA: 91849ab747fSPaolo Bonzini if ((s->blkcnt == 1) || !(s->trnmod & SDHC_TRNS_MULTI)) { 919d368ba43SKevin O'Connor sdhci_sdma_transfer_single_block(s); 92049ab747fSPaolo Bonzini } else { 921d368ba43SKevin O'Connor sdhci_sdma_transfer_multi_blocks(s); 92249ab747fSPaolo Bonzini } 92349ab747fSPaolo Bonzini 92449ab747fSPaolo Bonzini break; 92549ab747fSPaolo Bonzini case SDHC_CTRL_ADMA1_32: 9260540fba9SPhilippe Mathieu-Daudé if (!(s->capareg & R_SDHC_CAPAB_ADMA1_MASK)) { 9278be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("ADMA1 not supported"); 92849ab747fSPaolo Bonzini break; 92949ab747fSPaolo Bonzini } 93049ab747fSPaolo Bonzini 931d368ba43SKevin O'Connor sdhci_do_adma(s); 93249ab747fSPaolo Bonzini break; 93349ab747fSPaolo Bonzini case SDHC_CTRL_ADMA2_32: 9340540fba9SPhilippe Mathieu-Daudé if (!(s->capareg & R_SDHC_CAPAB_ADMA2_MASK)) { 9358be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("ADMA2 not supported"); 93649ab747fSPaolo Bonzini break; 93749ab747fSPaolo Bonzini } 93849ab747fSPaolo Bonzini 939d368ba43SKevin O'Connor sdhci_do_adma(s); 94049ab747fSPaolo Bonzini break; 94149ab747fSPaolo Bonzini case SDHC_CTRL_ADMA2_64: 9420540fba9SPhilippe Mathieu-Daudé if (!(s->capareg & R_SDHC_CAPAB_ADMA2_MASK) || 9430540fba9SPhilippe Mathieu-Daudé !(s->capareg & R_SDHC_CAPAB_BUS64BIT_MASK)) { 9448be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("64 bit ADMA not supported"); 94549ab747fSPaolo Bonzini break; 94649ab747fSPaolo Bonzini } 94749ab747fSPaolo Bonzini 948d368ba43SKevin O'Connor sdhci_do_adma(s); 94949ab747fSPaolo Bonzini break; 95049ab747fSPaolo Bonzini default: 9518be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("Unsupported DMA type"); 95249ab747fSPaolo Bonzini break; 95349ab747fSPaolo Bonzini } 95449ab747fSPaolo Bonzini } else { 95540bbc194SPeter Maydell if ((s->trnmod & SDHC_TRNS_READ) && sdbus_data_ready(&s->sdbus)) { 95649ab747fSPaolo Bonzini s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT | 95749ab747fSPaolo Bonzini SDHC_DAT_LINE_ACTIVE; 958d368ba43SKevin O'Connor sdhci_read_block_from_card(s); 95949ab747fSPaolo Bonzini } else { 96049ab747fSPaolo Bonzini s->prnsts |= SDHC_DOING_WRITE | SDHC_DAT_LINE_ACTIVE | 96149ab747fSPaolo Bonzini SDHC_SPACE_AVAILABLE | SDHC_DATA_INHIBIT; 962d368ba43SKevin O'Connor sdhci_write_block_to_card(s); 96349ab747fSPaolo Bonzini } 96449ab747fSPaolo Bonzini } 96549ab747fSPaolo Bonzini } 96649ab747fSPaolo Bonzini 96749ab747fSPaolo Bonzini static bool sdhci_can_issue_command(SDHCIState *s) 96849ab747fSPaolo Bonzini { 9696890a695SPeter Crosthwaite if (!SDHC_CLOCK_IS_ON(s->clkcon) || 97049ab747fSPaolo Bonzini (((s->prnsts & SDHC_DATA_INHIBIT) || s->stopped_state) && 97149ab747fSPaolo Bonzini ((s->cmdreg & SDHC_CMD_DATA_PRESENT) || 97249ab747fSPaolo Bonzini ((s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY && 97349ab747fSPaolo Bonzini !(SDHC_COMMAND_TYPE(s->cmdreg) == SDHC_CMD_ABORT))))) { 97449ab747fSPaolo Bonzini return false; 97549ab747fSPaolo Bonzini } 97649ab747fSPaolo Bonzini 97749ab747fSPaolo Bonzini return true; 97849ab747fSPaolo Bonzini } 97949ab747fSPaolo Bonzini 98049ab747fSPaolo Bonzini /* The Buffer Data Port register must be accessed in sequential and 98149ab747fSPaolo Bonzini * continuous manner */ 98249ab747fSPaolo Bonzini static inline bool 98349ab747fSPaolo Bonzini sdhci_buff_access_is_sequential(SDHCIState *s, unsigned byte_num) 98449ab747fSPaolo Bonzini { 98549ab747fSPaolo Bonzini if ((s->data_count & 0x3) != byte_num) { 986bb8dacedSPhilippe Mathieu-Daudé qemu_log_mask(LOG_GUEST_ERROR, 987bb8dacedSPhilippe Mathieu-Daudé "SDHCI: Non-sequential access to Buffer Data Port" 988bb8dacedSPhilippe Mathieu-Daudé " register is prohibited\n"); 98949ab747fSPaolo Bonzini return false; 99049ab747fSPaolo Bonzini } 99149ab747fSPaolo Bonzini return true; 99249ab747fSPaolo Bonzini } 99349ab747fSPaolo Bonzini 99445e5dc43SPhilippe Mathieu-Daudé static void sdhci_resume_pending_transfer(SDHCIState *s) 99545e5dc43SPhilippe Mathieu-Daudé { 99645e5dc43SPhilippe Mathieu-Daudé timer_del(s->transfer_timer); 99745e5dc43SPhilippe Mathieu-Daudé sdhci_data_transfer(s); 99845e5dc43SPhilippe Mathieu-Daudé } 99945e5dc43SPhilippe Mathieu-Daudé 1000d368ba43SKevin O'Connor static uint64_t sdhci_read(void *opaque, hwaddr offset, unsigned size) 100149ab747fSPaolo Bonzini { 1002d368ba43SKevin O'Connor SDHCIState *s = (SDHCIState *)opaque; 100349ab747fSPaolo Bonzini uint32_t ret = 0; 100449ab747fSPaolo Bonzini 100545e5dc43SPhilippe Mathieu-Daudé if (timer_pending(s->transfer_timer)) { 100645e5dc43SPhilippe Mathieu-Daudé sdhci_resume_pending_transfer(s); 100745e5dc43SPhilippe Mathieu-Daudé } 100845e5dc43SPhilippe Mathieu-Daudé 100949ab747fSPaolo Bonzini switch (offset & ~0x3) { 101049ab747fSPaolo Bonzini case SDHC_SYSAD: 101149ab747fSPaolo Bonzini ret = s->sdmasysad; 101249ab747fSPaolo Bonzini break; 101349ab747fSPaolo Bonzini case SDHC_BLKSIZE: 101449ab747fSPaolo Bonzini ret = s->blksize | (s->blkcnt << 16); 101549ab747fSPaolo Bonzini break; 101649ab747fSPaolo Bonzini case SDHC_ARGUMENT: 101749ab747fSPaolo Bonzini ret = s->argument; 101849ab747fSPaolo Bonzini break; 101949ab747fSPaolo Bonzini case SDHC_TRNMOD: 102049ab747fSPaolo Bonzini ret = s->trnmod | (s->cmdreg << 16); 102149ab747fSPaolo Bonzini break; 102249ab747fSPaolo Bonzini case SDHC_RSPREG0 ... SDHC_RSPREG3: 102349ab747fSPaolo Bonzini ret = s->rspreg[((offset & ~0x3) - SDHC_RSPREG0) >> 2]; 102449ab747fSPaolo Bonzini break; 102549ab747fSPaolo Bonzini case SDHC_BDATA: 102649ab747fSPaolo Bonzini if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) { 1027d368ba43SKevin O'Connor ret = sdhci_read_dataport(s, size); 10288be487d8SPhilippe Mathieu-Daudé trace_sdhci_access("rd", size << 3, offset, "->", ret, ret); 102949ab747fSPaolo Bonzini return ret; 103049ab747fSPaolo Bonzini } 103149ab747fSPaolo Bonzini break; 103249ab747fSPaolo Bonzini case SDHC_PRNSTS: 103349ab747fSPaolo Bonzini ret = s->prnsts; 1034da346922SPhilippe Mathieu-Daudé ret = FIELD_DP32(ret, SDHC_PRNSTS, DAT_LVL, 1035da346922SPhilippe Mathieu-Daudé sdbus_get_dat_lines(&s->sdbus)); 1036da346922SPhilippe Mathieu-Daudé ret = FIELD_DP32(ret, SDHC_PRNSTS, CMD_LVL, 1037da346922SPhilippe Mathieu-Daudé sdbus_get_cmd_line(&s->sdbus)); 103849ab747fSPaolo Bonzini break; 103949ab747fSPaolo Bonzini case SDHC_HOSTCTL: 104006c5120bSPhilippe Mathieu-Daudé ret = s->hostctl1 | (s->pwrcon << 8) | (s->blkgap << 16) | 104149ab747fSPaolo Bonzini (s->wakcon << 24); 104249ab747fSPaolo Bonzini break; 104349ab747fSPaolo Bonzini case SDHC_CLKCON: 104449ab747fSPaolo Bonzini ret = s->clkcon | (s->timeoutcon << 16); 104549ab747fSPaolo Bonzini break; 104649ab747fSPaolo Bonzini case SDHC_NORINTSTS: 104749ab747fSPaolo Bonzini ret = s->norintsts | (s->errintsts << 16); 104849ab747fSPaolo Bonzini break; 104949ab747fSPaolo Bonzini case SDHC_NORINTSTSEN: 105049ab747fSPaolo Bonzini ret = s->norintstsen | (s->errintstsen << 16); 105149ab747fSPaolo Bonzini break; 105249ab747fSPaolo Bonzini case SDHC_NORINTSIGEN: 105349ab747fSPaolo Bonzini ret = s->norintsigen | (s->errintsigen << 16); 105449ab747fSPaolo Bonzini break; 105549ab747fSPaolo Bonzini case SDHC_ACMD12ERRSTS: 1056ea55a221SPhilippe Mathieu-Daudé ret = s->acmd12errsts | (s->hostctl2 << 16); 105749ab747fSPaolo Bonzini break; 1058cd209421SPhilippe Mathieu-Daudé case SDHC_CAPAB: 10595efc9016SPhilippe Mathieu-Daudé ret = (uint32_t)s->capareg; 10605efc9016SPhilippe Mathieu-Daudé break; 10615efc9016SPhilippe Mathieu-Daudé case SDHC_CAPAB + 4: 10625efc9016SPhilippe Mathieu-Daudé ret = (uint32_t)(s->capareg >> 32); 106349ab747fSPaolo Bonzini break; 106449ab747fSPaolo Bonzini case SDHC_MAXCURR: 10655efc9016SPhilippe Mathieu-Daudé ret = (uint32_t)s->maxcurr; 10665efc9016SPhilippe Mathieu-Daudé break; 10675efc9016SPhilippe Mathieu-Daudé case SDHC_MAXCURR + 4: 10685efc9016SPhilippe Mathieu-Daudé ret = (uint32_t)(s->maxcurr >> 32); 106949ab747fSPaolo Bonzini break; 107049ab747fSPaolo Bonzini case SDHC_ADMAERR: 107149ab747fSPaolo Bonzini ret = s->admaerr; 107249ab747fSPaolo Bonzini break; 107349ab747fSPaolo Bonzini case SDHC_ADMASYSADDR: 107449ab747fSPaolo Bonzini ret = (uint32_t)s->admasysaddr; 107549ab747fSPaolo Bonzini break; 107649ab747fSPaolo Bonzini case SDHC_ADMASYSADDR + 4: 107749ab747fSPaolo Bonzini ret = (uint32_t)(s->admasysaddr >> 32); 107849ab747fSPaolo Bonzini break; 107949ab747fSPaolo Bonzini case SDHC_SLOT_INT_STATUS: 1080aceb5b06SPhilippe Mathieu-Daudé ret = (s->version << 16) | sdhci_slotint(s); 108149ab747fSPaolo Bonzini break; 108249ab747fSPaolo Bonzini default: 108300b004b3SPhilippe Mathieu-Daudé qemu_log_mask(LOG_UNIMP, "SDHC rd_%ub @0x%02" HWADDR_PRIx " " 108400b004b3SPhilippe Mathieu-Daudé "not implemented\n", size, offset); 108549ab747fSPaolo Bonzini break; 108649ab747fSPaolo Bonzini } 108749ab747fSPaolo Bonzini 108849ab747fSPaolo Bonzini ret >>= (offset & 0x3) * 8; 108949ab747fSPaolo Bonzini ret &= (1ULL << (size * 8)) - 1; 10908be487d8SPhilippe Mathieu-Daudé trace_sdhci_access("rd", size << 3, offset, "->", ret, ret); 109149ab747fSPaolo Bonzini return ret; 109249ab747fSPaolo Bonzini } 109349ab747fSPaolo Bonzini 109449ab747fSPaolo Bonzini static inline void sdhci_blkgap_write(SDHCIState *s, uint8_t value) 109549ab747fSPaolo Bonzini { 109649ab747fSPaolo Bonzini if ((value & SDHC_STOP_AT_GAP_REQ) && (s->blkgap & SDHC_STOP_AT_GAP_REQ)) { 109749ab747fSPaolo Bonzini return; 109849ab747fSPaolo Bonzini } 109949ab747fSPaolo Bonzini s->blkgap = value & SDHC_STOP_AT_GAP_REQ; 110049ab747fSPaolo Bonzini 110149ab747fSPaolo Bonzini if ((value & SDHC_CONTINUE_REQ) && s->stopped_state && 110249ab747fSPaolo Bonzini (s->blkgap & SDHC_STOP_AT_GAP_REQ) == 0) { 110349ab747fSPaolo Bonzini if (s->stopped_state == sdhc_gap_read) { 110449ab747fSPaolo Bonzini s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_READ; 1105d368ba43SKevin O'Connor sdhci_read_block_from_card(s); 110649ab747fSPaolo Bonzini } else { 110749ab747fSPaolo Bonzini s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_WRITE; 1108d368ba43SKevin O'Connor sdhci_write_block_to_card(s); 110949ab747fSPaolo Bonzini } 111049ab747fSPaolo Bonzini s->stopped_state = sdhc_not_stopped; 111149ab747fSPaolo Bonzini } else if (!s->stopped_state && (value & SDHC_STOP_AT_GAP_REQ)) { 111249ab747fSPaolo Bonzini if (s->prnsts & SDHC_DOING_READ) { 111349ab747fSPaolo Bonzini s->stopped_state = sdhc_gap_read; 111449ab747fSPaolo Bonzini } else if (s->prnsts & SDHC_DOING_WRITE) { 111549ab747fSPaolo Bonzini s->stopped_state = sdhc_gap_write; 111649ab747fSPaolo Bonzini } 111749ab747fSPaolo Bonzini } 111849ab747fSPaolo Bonzini } 111949ab747fSPaolo Bonzini 112049ab747fSPaolo Bonzini static inline void sdhci_reset_write(SDHCIState *s, uint8_t value) 112149ab747fSPaolo Bonzini { 112249ab747fSPaolo Bonzini switch (value) { 112349ab747fSPaolo Bonzini case SDHC_RESET_ALL: 1124d368ba43SKevin O'Connor sdhci_reset(s); 112549ab747fSPaolo Bonzini break; 112649ab747fSPaolo Bonzini case SDHC_RESET_CMD: 112749ab747fSPaolo Bonzini s->prnsts &= ~SDHC_CMD_INHIBIT; 112849ab747fSPaolo Bonzini s->norintsts &= ~SDHC_NIS_CMDCMP; 112949ab747fSPaolo Bonzini break; 113049ab747fSPaolo Bonzini case SDHC_RESET_DATA: 113149ab747fSPaolo Bonzini s->data_count = 0; 113249ab747fSPaolo Bonzini s->prnsts &= ~(SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE | 113349ab747fSPaolo Bonzini SDHC_DOING_READ | SDHC_DOING_WRITE | 113449ab747fSPaolo Bonzini SDHC_DATA_INHIBIT | SDHC_DAT_LINE_ACTIVE); 113549ab747fSPaolo Bonzini s->blkgap &= ~(SDHC_STOP_AT_GAP_REQ | SDHC_CONTINUE_REQ); 113649ab747fSPaolo Bonzini s->stopped_state = sdhc_not_stopped; 113749ab747fSPaolo Bonzini s->norintsts &= ~(SDHC_NIS_WBUFRDY | SDHC_NIS_RBUFRDY | 113849ab747fSPaolo Bonzini SDHC_NIS_DMA | SDHC_NIS_TRSCMP | SDHC_NIS_BLKGAP); 113949ab747fSPaolo Bonzini break; 114049ab747fSPaolo Bonzini } 114149ab747fSPaolo Bonzini } 114249ab747fSPaolo Bonzini 114349ab747fSPaolo Bonzini static void 1144d368ba43SKevin O'Connor sdhci_write(void *opaque, hwaddr offset, uint64_t val, unsigned size) 114549ab747fSPaolo Bonzini { 1146d368ba43SKevin O'Connor SDHCIState *s = (SDHCIState *)opaque; 114749ab747fSPaolo Bonzini unsigned shift = 8 * (offset & 0x3); 114849ab747fSPaolo Bonzini uint32_t mask = ~(((1ULL << (size * 8)) - 1) << shift); 1149d368ba43SKevin O'Connor uint32_t value = val; 115049ab747fSPaolo Bonzini value <<= shift; 115149ab747fSPaolo Bonzini 115245e5dc43SPhilippe Mathieu-Daudé if (timer_pending(s->transfer_timer)) { 115345e5dc43SPhilippe Mathieu-Daudé sdhci_resume_pending_transfer(s); 115445e5dc43SPhilippe Mathieu-Daudé } 115545e5dc43SPhilippe Mathieu-Daudé 115649ab747fSPaolo Bonzini switch (offset & ~0x3) { 115749ab747fSPaolo Bonzini case SDHC_SYSAD: 11588be45cc9SBin Meng if (!TRANSFERRING_DATA(s->prnsts)) { 115949ab747fSPaolo Bonzini s->sdmasysad = (s->sdmasysad & mask) | value; 116049ab747fSPaolo Bonzini MASKED_WRITE(s->sdmasysad, mask, value); 116149ab747fSPaolo Bonzini /* Writing to last byte of sdmasysad might trigger transfer */ 1162946df4d5SLu Gao if (!(mask & 0xFF000000) && s->blkcnt && 1163946df4d5SLu Gao (s->blksize & BLOCK_SIZE_MASK) && 11648be45cc9SBin Meng SDHC_DMA_TYPE(s->hostctl1) == SDHC_CTRL_SDMA) { 116545ba9f76SPrasad J Pandit if (s->trnmod & SDHC_TRNS_MULTI) { 1166d368ba43SKevin O'Connor sdhci_sdma_transfer_multi_blocks(s); 116745ba9f76SPrasad J Pandit } else { 116845ba9f76SPrasad J Pandit sdhci_sdma_transfer_single_block(s); 116945ba9f76SPrasad J Pandit } 117049ab747fSPaolo Bonzini } 11718be45cc9SBin Meng } 117249ab747fSPaolo Bonzini break; 117349ab747fSPaolo Bonzini case SDHC_BLKSIZE: 117449ab747fSPaolo Bonzini if (!TRANSFERRING_DATA(s->prnsts)) { 1175cffb446eSBin Meng uint16_t blksize = s->blksize; 1176cffb446eSBin Meng 1177946df4d5SLu Gao /* 1178946df4d5SLu Gao * [14:12] SDMA Buffer Boundary 1179946df4d5SLu Gao * [11:00] Transfer Block Size 1180946df4d5SLu Gao */ 1181946df4d5SLu Gao MASKED_WRITE(s->blksize, mask, extract32(value, 0, 15)); 118249ab747fSPaolo Bonzini MASKED_WRITE(s->blkcnt, mask >> 16, value >> 16); 11839201bb9aSAlistair Francis 11849201bb9aSAlistair Francis /* Limit block size to the maximum buffer size */ 11859201bb9aSAlistair Francis if (extract32(s->blksize, 0, 12) > s->buf_maxsz) { 118678ee6bd0SPhilippe Mathieu-Daudé qemu_log_mask(LOG_GUEST_ERROR, "%s: Size 0x%x is larger than " 11879227cc52SPhilippe Mathieu-Daudé "the maximum buffer 0x%x\n", __func__, s->blksize, 11889201bb9aSAlistair Francis s->buf_maxsz); 11899201bb9aSAlistair Francis 11909201bb9aSAlistair Francis s->blksize = deposit32(s->blksize, 0, 12, s->buf_maxsz); 11919201bb9aSAlistair Francis } 1192cffb446eSBin Meng 1193cffb446eSBin Meng /* 1194cffb446eSBin Meng * If the block size is programmed to a different value from 1195cffb446eSBin Meng * the previous one, reset the data pointer of s->fifo_buffer[] 1196cffb446eSBin Meng * so that s->fifo_buffer[] can be filled in using the new block 1197cffb446eSBin Meng * size in the next transfer. 1198cffb446eSBin Meng */ 1199cffb446eSBin Meng if (blksize != s->blksize) { 1200cffb446eSBin Meng s->data_count = 0; 1201cffb446eSBin Meng } 12025cd7aa34SBin Meng } 12039201bb9aSAlistair Francis 120449ab747fSPaolo Bonzini break; 120549ab747fSPaolo Bonzini case SDHC_ARGUMENT: 120649ab747fSPaolo Bonzini MASKED_WRITE(s->argument, mask, value); 120749ab747fSPaolo Bonzini break; 120849ab747fSPaolo Bonzini case SDHC_TRNMOD: 120949ab747fSPaolo Bonzini /* DMA can be enabled only if it is supported as indicated by 121049ab747fSPaolo Bonzini * capabilities register */ 12116ff37c3dSPhilippe Mathieu-Daudé if (!(s->capareg & R_SDHC_CAPAB_SDMA_MASK)) { 121249ab747fSPaolo Bonzini value &= ~SDHC_TRNS_DMA; 121349ab747fSPaolo Bonzini } 12149e4b27caSPhilippe Mathieu-Daudé 12159e4b27caSPhilippe Mathieu-Daudé /* TRNMOD writes are inhibited while Command Inhibit (DAT) is true */ 12169e4b27caSPhilippe Mathieu-Daudé if (s->prnsts & SDHC_DATA_INHIBIT) { 12179e4b27caSPhilippe Mathieu-Daudé mask |= 0xffff; 12189e4b27caSPhilippe Mathieu-Daudé } 12199e4b27caSPhilippe Mathieu-Daudé 122024bddf9dSPhilippe Mathieu-Daudé MASKED_WRITE(s->trnmod, mask, value & SDHC_TRNMOD_MASK); 122149ab747fSPaolo Bonzini MASKED_WRITE(s->cmdreg, mask >> 16, value >> 16); 122249ab747fSPaolo Bonzini 122349ab747fSPaolo Bonzini /* Writing to the upper byte of CMDREG triggers SD command generation */ 1224d368ba43SKevin O'Connor if ((mask & 0xFF000000) || !sdhci_can_issue_command(s)) { 122549ab747fSPaolo Bonzini break; 122649ab747fSPaolo Bonzini } 122749ab747fSPaolo Bonzini 1228d368ba43SKevin O'Connor sdhci_send_command(s); 122949ab747fSPaolo Bonzini break; 123049ab747fSPaolo Bonzini case SDHC_BDATA: 123149ab747fSPaolo Bonzini if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) { 1232d368ba43SKevin O'Connor sdhci_write_dataport(s, value >> shift, size); 123349ab747fSPaolo Bonzini } 123449ab747fSPaolo Bonzini break; 123549ab747fSPaolo Bonzini case SDHC_HOSTCTL: 123649ab747fSPaolo Bonzini if (!(mask & 0xFF0000)) { 123749ab747fSPaolo Bonzini sdhci_blkgap_write(s, value >> 16); 123849ab747fSPaolo Bonzini } 123906c5120bSPhilippe Mathieu-Daudé MASKED_WRITE(s->hostctl1, mask, value); 124049ab747fSPaolo Bonzini MASKED_WRITE(s->pwrcon, mask >> 8, value >> 8); 124149ab747fSPaolo Bonzini MASKED_WRITE(s->wakcon, mask >> 24, value >> 24); 124249ab747fSPaolo Bonzini if (!(s->prnsts & SDHC_CARD_PRESENT) || ((s->pwrcon >> 1) & 0x7) < 5 || 124349ab747fSPaolo Bonzini !(s->capareg & (1 << (31 - ((s->pwrcon >> 1) & 0x7))))) { 124449ab747fSPaolo Bonzini s->pwrcon &= ~SDHC_POWER_ON; 124549ab747fSPaolo Bonzini } 124649ab747fSPaolo Bonzini break; 124749ab747fSPaolo Bonzini case SDHC_CLKCON: 124849ab747fSPaolo Bonzini if (!(mask & 0xFF000000)) { 124949ab747fSPaolo Bonzini sdhci_reset_write(s, value >> 24); 125049ab747fSPaolo Bonzini } 125149ab747fSPaolo Bonzini MASKED_WRITE(s->clkcon, mask, value); 125249ab747fSPaolo Bonzini MASKED_WRITE(s->timeoutcon, mask >> 16, value >> 16); 125349ab747fSPaolo Bonzini if (s->clkcon & SDHC_CLOCK_INT_EN) { 125449ab747fSPaolo Bonzini s->clkcon |= SDHC_CLOCK_INT_STABLE; 125549ab747fSPaolo Bonzini } else { 125649ab747fSPaolo Bonzini s->clkcon &= ~SDHC_CLOCK_INT_STABLE; 125749ab747fSPaolo Bonzini } 125849ab747fSPaolo Bonzini break; 125949ab747fSPaolo Bonzini case SDHC_NORINTSTS: 126049ab747fSPaolo Bonzini if (s->norintstsen & SDHC_NISEN_CARDINT) { 126149ab747fSPaolo Bonzini value &= ~SDHC_NIS_CARDINT; 126249ab747fSPaolo Bonzini } 126349ab747fSPaolo Bonzini s->norintsts &= mask | ~value; 126449ab747fSPaolo Bonzini s->errintsts &= (mask >> 16) | ~(value >> 16); 126549ab747fSPaolo Bonzini if (s->errintsts) { 126649ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_ERR; 126749ab747fSPaolo Bonzini } else { 126849ab747fSPaolo Bonzini s->norintsts &= ~SDHC_NIS_ERR; 126949ab747fSPaolo Bonzini } 127049ab747fSPaolo Bonzini sdhci_update_irq(s); 127149ab747fSPaolo Bonzini break; 127249ab747fSPaolo Bonzini case SDHC_NORINTSTSEN: 127349ab747fSPaolo Bonzini MASKED_WRITE(s->norintstsen, mask, value); 127449ab747fSPaolo Bonzini MASKED_WRITE(s->errintstsen, mask >> 16, value >> 16); 127549ab747fSPaolo Bonzini s->norintsts &= s->norintstsen; 127649ab747fSPaolo Bonzini s->errintsts &= s->errintstsen; 127749ab747fSPaolo Bonzini if (s->errintsts) { 127849ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_ERR; 127949ab747fSPaolo Bonzini } else { 128049ab747fSPaolo Bonzini s->norintsts &= ~SDHC_NIS_ERR; 128149ab747fSPaolo Bonzini } 12820a7ac9f9SAndrew Baumann /* Quirk for Raspberry Pi: pending card insert interrupt 12830a7ac9f9SAndrew Baumann * appears when first enabled after power on */ 12840a7ac9f9SAndrew Baumann if ((s->norintstsen & SDHC_NISEN_INSERT) && s->pending_insert_state) { 12850a7ac9f9SAndrew Baumann assert(s->pending_insert_quirk); 12860a7ac9f9SAndrew Baumann s->norintsts |= SDHC_NIS_INSERT; 12870a7ac9f9SAndrew Baumann s->pending_insert_state = false; 12880a7ac9f9SAndrew Baumann } 128949ab747fSPaolo Bonzini sdhci_update_irq(s); 129049ab747fSPaolo Bonzini break; 129149ab747fSPaolo Bonzini case SDHC_NORINTSIGEN: 129249ab747fSPaolo Bonzini MASKED_WRITE(s->norintsigen, mask, value); 129349ab747fSPaolo Bonzini MASKED_WRITE(s->errintsigen, mask >> 16, value >> 16); 129449ab747fSPaolo Bonzini sdhci_update_irq(s); 129549ab747fSPaolo Bonzini break; 129649ab747fSPaolo Bonzini case SDHC_ADMAERR: 129749ab747fSPaolo Bonzini MASKED_WRITE(s->admaerr, mask, value); 129849ab747fSPaolo Bonzini break; 129949ab747fSPaolo Bonzini case SDHC_ADMASYSADDR: 130049ab747fSPaolo Bonzini s->admasysaddr = (s->admasysaddr & (0xFFFFFFFF00000000ULL | 130149ab747fSPaolo Bonzini (uint64_t)mask)) | (uint64_t)value; 130249ab747fSPaolo Bonzini break; 130349ab747fSPaolo Bonzini case SDHC_ADMASYSADDR + 4: 130449ab747fSPaolo Bonzini s->admasysaddr = (s->admasysaddr & (0x00000000FFFFFFFFULL | 130549ab747fSPaolo Bonzini ((uint64_t)mask << 32))) | ((uint64_t)value << 32); 130649ab747fSPaolo Bonzini break; 130749ab747fSPaolo Bonzini case SDHC_FEAER: 130849ab747fSPaolo Bonzini s->acmd12errsts |= value; 130949ab747fSPaolo Bonzini s->errintsts |= (value >> 16) & s->errintstsen; 131049ab747fSPaolo Bonzini if (s->acmd12errsts) { 131149ab747fSPaolo Bonzini s->errintsts |= SDHC_EIS_CMD12ERR; 131249ab747fSPaolo Bonzini } 131349ab747fSPaolo Bonzini if (s->errintsts) { 131449ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_ERR; 131549ab747fSPaolo Bonzini } 131649ab747fSPaolo Bonzini sdhci_update_irq(s); 131749ab747fSPaolo Bonzini break; 13185d2c0464SAndrey Smirnov case SDHC_ACMD12ERRSTS: 13190034ebe6SPhilippe Mathieu-Daudé MASKED_WRITE(s->acmd12errsts, mask, value & UINT16_MAX); 13200034ebe6SPhilippe Mathieu-Daudé if (s->uhs_mode >= UHS_I) { 13210034ebe6SPhilippe Mathieu-Daudé MASKED_WRITE(s->hostctl2, mask >> 16, value >> 16); 13220034ebe6SPhilippe Mathieu-Daudé 13230034ebe6SPhilippe Mathieu-Daudé if (FIELD_EX32(s->hostctl2, SDHC_HOSTCTL2, V18_ENA)) { 13240034ebe6SPhilippe Mathieu-Daudé sdbus_set_voltage(&s->sdbus, SD_VOLTAGE_1_8V); 13250034ebe6SPhilippe Mathieu-Daudé } else { 13260034ebe6SPhilippe Mathieu-Daudé sdbus_set_voltage(&s->sdbus, SD_VOLTAGE_3_3V); 13270034ebe6SPhilippe Mathieu-Daudé } 13280034ebe6SPhilippe Mathieu-Daudé } 13295d2c0464SAndrey Smirnov break; 13305efc9016SPhilippe Mathieu-Daudé 13315efc9016SPhilippe Mathieu-Daudé case SDHC_CAPAB: 13325efc9016SPhilippe Mathieu-Daudé case SDHC_CAPAB + 4: 13335efc9016SPhilippe Mathieu-Daudé case SDHC_MAXCURR: 13345efc9016SPhilippe Mathieu-Daudé case SDHC_MAXCURR + 4: 13355efc9016SPhilippe Mathieu-Daudé qemu_log_mask(LOG_GUEST_ERROR, "SDHC wr_%ub @0x%02" HWADDR_PRIx 13365efc9016SPhilippe Mathieu-Daudé " <- 0x%08x read-only\n", size, offset, value >> shift); 13375efc9016SPhilippe Mathieu-Daudé break; 13385efc9016SPhilippe Mathieu-Daudé 133949ab747fSPaolo Bonzini default: 134000b004b3SPhilippe Mathieu-Daudé qemu_log_mask(LOG_UNIMP, "SDHC wr_%ub @0x%02" HWADDR_PRIx " <- 0x%08x " 134100b004b3SPhilippe Mathieu-Daudé "not implemented\n", size, offset, value >> shift); 134249ab747fSPaolo Bonzini break; 134349ab747fSPaolo Bonzini } 13448be487d8SPhilippe Mathieu-Daudé trace_sdhci_access("wr", size << 3, offset, "<-", 13458be487d8SPhilippe Mathieu-Daudé value >> shift, value >> shift); 134649ab747fSPaolo Bonzini } 134749ab747fSPaolo Bonzini 1348c0a55a0cSPhilippe Mathieu-Daudé static const MemoryRegionOps sdhci_mmio_le_ops = { 1349d368ba43SKevin O'Connor .read = sdhci_read, 1350d368ba43SKevin O'Connor .write = sdhci_write, 135149ab747fSPaolo Bonzini .valid = { 135249ab747fSPaolo Bonzini .min_access_size = 1, 135349ab747fSPaolo Bonzini .max_access_size = 4, 135449ab747fSPaolo Bonzini .unaligned = false 135549ab747fSPaolo Bonzini }, 135649ab747fSPaolo Bonzini .endianness = DEVICE_LITTLE_ENDIAN, 135749ab747fSPaolo Bonzini }; 135849ab747fSPaolo Bonzini 1359c0a55a0cSPhilippe Mathieu-Daudé static const MemoryRegionOps sdhci_mmio_be_ops = { 1360c0a55a0cSPhilippe Mathieu-Daudé .read = sdhci_read, 1361c0a55a0cSPhilippe Mathieu-Daudé .write = sdhci_write, 1362c0a55a0cSPhilippe Mathieu-Daudé .impl = { 1363c0a55a0cSPhilippe Mathieu-Daudé .min_access_size = 4, 1364c0a55a0cSPhilippe Mathieu-Daudé .max_access_size = 4, 1365c0a55a0cSPhilippe Mathieu-Daudé }, 1366c0a55a0cSPhilippe Mathieu-Daudé .valid = { 1367c0a55a0cSPhilippe Mathieu-Daudé .min_access_size = 1, 1368c0a55a0cSPhilippe Mathieu-Daudé .max_access_size = 4, 1369c0a55a0cSPhilippe Mathieu-Daudé .unaligned = false 1370c0a55a0cSPhilippe Mathieu-Daudé }, 1371c0a55a0cSPhilippe Mathieu-Daudé .endianness = DEVICE_BIG_ENDIAN, 1372c0a55a0cSPhilippe Mathieu-Daudé }; 1373c0a55a0cSPhilippe Mathieu-Daudé 1374aceb5b06SPhilippe Mathieu-Daudé static void sdhci_init_readonly_registers(SDHCIState *s, Error **errp) 1375aceb5b06SPhilippe Mathieu-Daudé { 1376de1b3800SVladimir Sementsov-Ogievskiy ERRP_GUARD(); 13776ff37c3dSPhilippe Mathieu-Daudé 13784d67852dSPhilippe Mathieu-Daudé switch (s->sd_spec_version) { 13794d67852dSPhilippe Mathieu-Daudé case 2 ... 3: 13804d67852dSPhilippe Mathieu-Daudé break; 13814d67852dSPhilippe Mathieu-Daudé default: 13824d67852dSPhilippe Mathieu-Daudé error_setg(errp, "Only Spec v2/v3 are supported"); 1383aceb5b06SPhilippe Mathieu-Daudé return; 1384aceb5b06SPhilippe Mathieu-Daudé } 1385aceb5b06SPhilippe Mathieu-Daudé s->version = (SDHC_HCVER_VENDOR << 8) | (s->sd_spec_version - 1); 13866ff37c3dSPhilippe Mathieu-Daudé 1387de1b3800SVladimir Sementsov-Ogievskiy sdhci_check_capareg(s, errp); 1388de1b3800SVladimir Sementsov-Ogievskiy if (*errp) { 13896ff37c3dSPhilippe Mathieu-Daudé return; 13906ff37c3dSPhilippe Mathieu-Daudé } 1391aceb5b06SPhilippe Mathieu-Daudé } 1392aceb5b06SPhilippe Mathieu-Daudé 1393b635d98cSPhilippe Mathieu-Daudé /* --- qdev common --- */ 1394b635d98cSPhilippe Mathieu-Daudé 1395ce864603SThomas Huth void sdhci_initfn(SDHCIState *s) 139649ab747fSPaolo Bonzini { 1397d637e1dcSPeter Maydell qbus_init(&s->sdbus, sizeof(s->sdbus), TYPE_SDHCI_BUS, DEVICE(s), "sd-bus"); 139849ab747fSPaolo Bonzini 1399bc72ad67SAlex Bligh s->insert_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_raise_insertion_irq, s); 1400d368ba43SKevin O'Connor s->transfer_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_data_transfer, s); 14013b830790SBernhard Beschow 14023b830790SBernhard Beschow s->io_ops = &sdhci_mmio_le_ops; 140349ab747fSPaolo Bonzini } 140449ab747fSPaolo Bonzini 1405ce864603SThomas Huth void sdhci_uninitfn(SDHCIState *s) 140649ab747fSPaolo Bonzini { 1407bc72ad67SAlex Bligh timer_free(s->insert_timer); 1408bc72ad67SAlex Bligh timer_free(s->transfer_timer); 140949ab747fSPaolo Bonzini 141049ab747fSPaolo Bonzini g_free(s->fifo_buffer); 141149ab747fSPaolo Bonzini s->fifo_buffer = NULL; 141249ab747fSPaolo Bonzini } 141349ab747fSPaolo Bonzini 1414ce864603SThomas Huth void sdhci_common_realize(SDHCIState *s, Error **errp) 141525367498SPhilippe Mathieu-Daudé { 1416de1b3800SVladimir Sementsov-Ogievskiy ERRP_GUARD(); 1417aceb5b06SPhilippe Mathieu-Daudé 1418c0a55a0cSPhilippe Mathieu-Daudé switch (s->endianness) { 1419c0a55a0cSPhilippe Mathieu-Daudé case DEVICE_LITTLE_ENDIAN: 14203b830790SBernhard Beschow /* s->io_ops is little endian by default */ 1421c0a55a0cSPhilippe Mathieu-Daudé break; 1422c0a55a0cSPhilippe Mathieu-Daudé case DEVICE_BIG_ENDIAN: 14233b830790SBernhard Beschow if (s->io_ops != &sdhci_mmio_le_ops) { 14243b830790SBernhard Beschow error_setg(errp, "SD controller doesn't support big endianness"); 14253b830790SBernhard Beschow return; 14263b830790SBernhard Beschow } 1427c0a55a0cSPhilippe Mathieu-Daudé s->io_ops = &sdhci_mmio_be_ops; 1428c0a55a0cSPhilippe Mathieu-Daudé break; 1429c0a55a0cSPhilippe Mathieu-Daudé default: 1430c0a55a0cSPhilippe Mathieu-Daudé error_setg(errp, "Incorrect endianness"); 1431c0a55a0cSPhilippe Mathieu-Daudé return; 1432c0a55a0cSPhilippe Mathieu-Daudé } 1433c0a55a0cSPhilippe Mathieu-Daudé 1434de1b3800SVladimir Sementsov-Ogievskiy sdhci_init_readonly_registers(s, errp); 1435de1b3800SVladimir Sementsov-Ogievskiy if (*errp) { 1436aceb5b06SPhilippe Mathieu-Daudé return; 1437aceb5b06SPhilippe Mathieu-Daudé } 1438c0a55a0cSPhilippe Mathieu-Daudé 143925367498SPhilippe Mathieu-Daudé s->buf_maxsz = sdhci_get_fifolen(s); 144025367498SPhilippe Mathieu-Daudé s->fifo_buffer = g_malloc0(s->buf_maxsz); 144125367498SPhilippe Mathieu-Daudé 1442c0983085SPeter Maydell memory_region_init_io(&s->iomem, OBJECT(s), s->io_ops, s, "sdhci", 144325367498SPhilippe Mathieu-Daudé SDHC_REGISTERS_MAP_SIZE); 144425367498SPhilippe Mathieu-Daudé } 144525367498SPhilippe Mathieu-Daudé 1446b69c3c21SMarkus Armbruster void sdhci_common_unrealize(SDHCIState *s) 14478b7455c7SPhilippe Mathieu-Daudé { 14488b7455c7SPhilippe Mathieu-Daudé /* This function is expected to be called only once for each class: 14498b7455c7SPhilippe Mathieu-Daudé * - SysBus: via DeviceClass->unrealize(), 14508b7455c7SPhilippe Mathieu-Daudé * - PCI: via PCIDeviceClass->exit(). 14518b7455c7SPhilippe Mathieu-Daudé * However to avoid double-free and/or use-after-free we still nullify 14528b7455c7SPhilippe Mathieu-Daudé * this variable (better safe than sorry!). */ 14538b7455c7SPhilippe Mathieu-Daudé g_free(s->fifo_buffer); 14548b7455c7SPhilippe Mathieu-Daudé s->fifo_buffer = NULL; 14558b7455c7SPhilippe Mathieu-Daudé } 14568b7455c7SPhilippe Mathieu-Daudé 14570a7ac9f9SAndrew Baumann static bool sdhci_pending_insert_vmstate_needed(void *opaque) 14580a7ac9f9SAndrew Baumann { 14590a7ac9f9SAndrew Baumann SDHCIState *s = opaque; 14600a7ac9f9SAndrew Baumann 14610a7ac9f9SAndrew Baumann return s->pending_insert_state; 14620a7ac9f9SAndrew Baumann } 14630a7ac9f9SAndrew Baumann 14640a7ac9f9SAndrew Baumann static const VMStateDescription sdhci_pending_insert_vmstate = { 14650a7ac9f9SAndrew Baumann .name = "sdhci/pending-insert", 14660a7ac9f9SAndrew Baumann .version_id = 1, 14670a7ac9f9SAndrew Baumann .minimum_version_id = 1, 14680a7ac9f9SAndrew Baumann .needed = sdhci_pending_insert_vmstate_needed, 1469307119baSRichard Henderson .fields = (const VMStateField[]) { 14700a7ac9f9SAndrew Baumann VMSTATE_BOOL(pending_insert_state, SDHCIState), 14710a7ac9f9SAndrew Baumann VMSTATE_END_OF_LIST() 14720a7ac9f9SAndrew Baumann }, 14730a7ac9f9SAndrew Baumann }; 14740a7ac9f9SAndrew Baumann 147549ab747fSPaolo Bonzini const VMStateDescription sdhci_vmstate = { 147649ab747fSPaolo Bonzini .name = "sdhci", 147749ab747fSPaolo Bonzini .version_id = 1, 147849ab747fSPaolo Bonzini .minimum_version_id = 1, 1479307119baSRichard Henderson .fields = (const VMStateField[]) { 148049ab747fSPaolo Bonzini VMSTATE_UINT32(sdmasysad, SDHCIState), 148149ab747fSPaolo Bonzini VMSTATE_UINT16(blksize, SDHCIState), 148249ab747fSPaolo Bonzini VMSTATE_UINT16(blkcnt, SDHCIState), 148349ab747fSPaolo Bonzini VMSTATE_UINT32(argument, SDHCIState), 148449ab747fSPaolo Bonzini VMSTATE_UINT16(trnmod, SDHCIState), 148549ab747fSPaolo Bonzini VMSTATE_UINT16(cmdreg, SDHCIState), 148649ab747fSPaolo Bonzini VMSTATE_UINT32_ARRAY(rspreg, SDHCIState, 4), 148749ab747fSPaolo Bonzini VMSTATE_UINT32(prnsts, SDHCIState), 148806c5120bSPhilippe Mathieu-Daudé VMSTATE_UINT8(hostctl1, SDHCIState), 148949ab747fSPaolo Bonzini VMSTATE_UINT8(pwrcon, SDHCIState), 149049ab747fSPaolo Bonzini VMSTATE_UINT8(blkgap, SDHCIState), 149149ab747fSPaolo Bonzini VMSTATE_UINT8(wakcon, SDHCIState), 149249ab747fSPaolo Bonzini VMSTATE_UINT16(clkcon, SDHCIState), 149349ab747fSPaolo Bonzini VMSTATE_UINT8(timeoutcon, SDHCIState), 149449ab747fSPaolo Bonzini VMSTATE_UINT8(admaerr, SDHCIState), 149549ab747fSPaolo Bonzini VMSTATE_UINT16(norintsts, SDHCIState), 149649ab747fSPaolo Bonzini VMSTATE_UINT16(errintsts, SDHCIState), 149749ab747fSPaolo Bonzini VMSTATE_UINT16(norintstsen, SDHCIState), 149849ab747fSPaolo Bonzini VMSTATE_UINT16(errintstsen, SDHCIState), 149949ab747fSPaolo Bonzini VMSTATE_UINT16(norintsigen, SDHCIState), 150049ab747fSPaolo Bonzini VMSTATE_UINT16(errintsigen, SDHCIState), 150149ab747fSPaolo Bonzini VMSTATE_UINT16(acmd12errsts, SDHCIState), 150249ab747fSPaolo Bonzini VMSTATE_UINT16(data_count, SDHCIState), 150349ab747fSPaolo Bonzini VMSTATE_UINT64(admasysaddr, SDHCIState), 150449ab747fSPaolo Bonzini VMSTATE_UINT8(stopped_state, SDHCIState), 150559046ec2SHalil Pasic VMSTATE_VBUFFER_UINT32(fifo_buffer, SDHCIState, 1, NULL, buf_maxsz), 1506e720677eSPaolo Bonzini VMSTATE_TIMER_PTR(insert_timer, SDHCIState), 1507e720677eSPaolo Bonzini VMSTATE_TIMER_PTR(transfer_timer, SDHCIState), 150849ab747fSPaolo Bonzini VMSTATE_END_OF_LIST() 15090a7ac9f9SAndrew Baumann }, 1510307119baSRichard Henderson .subsections = (const VMStateDescription * const []) { 15110a7ac9f9SAndrew Baumann &sdhci_pending_insert_vmstate, 15120a7ac9f9SAndrew Baumann NULL 15130a7ac9f9SAndrew Baumann }, 151449ab747fSPaolo Bonzini }; 151549ab747fSPaolo Bonzini 1516ce864603SThomas Huth void sdhci_common_class_init(ObjectClass *klass, void *data) 15171c92c505SPhilippe Mathieu-Daudé { 15181c92c505SPhilippe Mathieu-Daudé DeviceClass *dc = DEVICE_CLASS(klass); 15191c92c505SPhilippe Mathieu-Daudé 15201c92c505SPhilippe Mathieu-Daudé set_bit(DEVICE_CATEGORY_STORAGE, dc->categories); 15211c92c505SPhilippe Mathieu-Daudé dc->vmsd = &sdhci_vmstate; 1522e3d08143SPeter Maydell device_class_set_legacy_reset(dc, sdhci_poweron_reset); 15231c92c505SPhilippe Mathieu-Daudé } 15241c92c505SPhilippe Mathieu-Daudé 1525b635d98cSPhilippe Mathieu-Daudé /* --- qdev SysBus --- */ 1526b635d98cSPhilippe Mathieu-Daudé 15275ec911c3SKevin O'Connor static Property sdhci_sysbus_properties[] = { 1528b635d98cSPhilippe Mathieu-Daudé DEFINE_SDHCI_COMMON_PROPERTIES(SDHCIState), 15290a7ac9f9SAndrew Baumann DEFINE_PROP_BOOL("pending-insert-quirk", SDHCIState, pending_insert_quirk, 15300a7ac9f9SAndrew Baumann false), 153160765b6cSPhilippe Mathieu-Daudé DEFINE_PROP_LINK("dma", SDHCIState, 153260765b6cSPhilippe Mathieu-Daudé dma_mr, TYPE_MEMORY_REGION, MemoryRegion *), 15335ec911c3SKevin O'Connor DEFINE_PROP_END_OF_LIST(), 15345ec911c3SKevin O'Connor }; 15355ec911c3SKevin O'Connor 15367302dcd6SKevin O'Connor static void sdhci_sysbus_init(Object *obj) 153749ab747fSPaolo Bonzini { 15387302dcd6SKevin O'Connor SDHCIState *s = SYSBUS_SDHCI(obj); 15395ec911c3SKevin O'Connor 154040bbc194SPeter Maydell sdhci_initfn(s); 15417302dcd6SKevin O'Connor } 15427302dcd6SKevin O'Connor 15437302dcd6SKevin O'Connor static void sdhci_sysbus_finalize(Object *obj) 15447302dcd6SKevin O'Connor { 15457302dcd6SKevin O'Connor SDHCIState *s = SYSBUS_SDHCI(obj); 154660765b6cSPhilippe Mathieu-Daudé 154760765b6cSPhilippe Mathieu-Daudé if (s->dma_mr) { 154860765b6cSPhilippe Mathieu-Daudé object_unparent(OBJECT(s->dma_mr)); 154960765b6cSPhilippe Mathieu-Daudé } 155060765b6cSPhilippe Mathieu-Daudé 15517302dcd6SKevin O'Connor sdhci_uninitfn(s); 15527302dcd6SKevin O'Connor } 15537302dcd6SKevin O'Connor 15547302dcd6SKevin O'Connor static void sdhci_sysbus_realize(DeviceState *dev, Error **errp) 15557302dcd6SKevin O'Connor { 1556de1b3800SVladimir Sementsov-Ogievskiy ERRP_GUARD(); 15577302dcd6SKevin O'Connor SDHCIState *s = SYSBUS_SDHCI(dev); 155849ab747fSPaolo Bonzini SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 155949ab747fSPaolo Bonzini 1560de1b3800SVladimir Sementsov-Ogievskiy sdhci_common_realize(s, errp); 1561de1b3800SVladimir Sementsov-Ogievskiy if (*errp) { 156225367498SPhilippe Mathieu-Daudé return; 156325367498SPhilippe Mathieu-Daudé } 156425367498SPhilippe Mathieu-Daudé 156560765b6cSPhilippe Mathieu-Daudé if (s->dma_mr) { 156602e57e1cSPhilippe Mathieu-Daudé s->dma_as = &s->sysbus_dma_as; 156760765b6cSPhilippe Mathieu-Daudé address_space_init(s->dma_as, s->dma_mr, "sdhci-dma"); 156860765b6cSPhilippe Mathieu-Daudé } else { 156960765b6cSPhilippe Mathieu-Daudé /* use system_memory() if property "dma" not set */ 1570dd55c485SPhilippe Mathieu-Daudé s->dma_as = &address_space_memory; 157160765b6cSPhilippe Mathieu-Daudé } 1572dd55c485SPhilippe Mathieu-Daudé 157349ab747fSPaolo Bonzini sysbus_init_irq(sbd, &s->irq); 1574fd1e5c81SAndrey Smirnov 157549ab747fSPaolo Bonzini sysbus_init_mmio(sbd, &s->iomem); 157649ab747fSPaolo Bonzini } 157749ab747fSPaolo Bonzini 1578b69c3c21SMarkus Armbruster static void sdhci_sysbus_unrealize(DeviceState *dev) 15798b7455c7SPhilippe Mathieu-Daudé { 15808b7455c7SPhilippe Mathieu-Daudé SDHCIState *s = SYSBUS_SDHCI(dev); 15818b7455c7SPhilippe Mathieu-Daudé 1582b69c3c21SMarkus Armbruster sdhci_common_unrealize(s); 158360765b6cSPhilippe Mathieu-Daudé 158460765b6cSPhilippe Mathieu-Daudé if (s->dma_mr) { 158560765b6cSPhilippe Mathieu-Daudé address_space_destroy(s->dma_as); 158660765b6cSPhilippe Mathieu-Daudé } 15878b7455c7SPhilippe Mathieu-Daudé } 15888b7455c7SPhilippe Mathieu-Daudé 15897302dcd6SKevin O'Connor static void sdhci_sysbus_class_init(ObjectClass *klass, void *data) 159049ab747fSPaolo Bonzini { 159149ab747fSPaolo Bonzini DeviceClass *dc = DEVICE_CLASS(klass); 159249ab747fSPaolo Bonzini 15934f67d30bSMarc-André Lureau device_class_set_props(dc, sdhci_sysbus_properties); 15947302dcd6SKevin O'Connor dc->realize = sdhci_sysbus_realize; 15958b7455c7SPhilippe Mathieu-Daudé dc->unrealize = sdhci_sysbus_unrealize; 15961c92c505SPhilippe Mathieu-Daudé 15971c92c505SPhilippe Mathieu-Daudé sdhci_common_class_init(klass, data); 159849ab747fSPaolo Bonzini } 159949ab747fSPaolo Bonzini 1600b635d98cSPhilippe Mathieu-Daudé /* --- qdev bus master --- */ 1601b635d98cSPhilippe Mathieu-Daudé 160240bbc194SPeter Maydell static void sdhci_bus_class_init(ObjectClass *klass, void *data) 160340bbc194SPeter Maydell { 160440bbc194SPeter Maydell SDBusClass *sbc = SD_BUS_CLASS(klass); 160540bbc194SPeter Maydell 160640bbc194SPeter Maydell sbc->set_inserted = sdhci_set_inserted; 160740bbc194SPeter Maydell sbc->set_readonly = sdhci_set_readonly; 160840bbc194SPeter Maydell } 160940bbc194SPeter Maydell 1610efadc818SPhilippe Mathieu-Daudé /* --- qdev i.MX eSDHC --- */ 1611efadc818SPhilippe Mathieu-Daudé 16121e76667fSBernhard Beschow #define USDHC_MIX_CTRL 0x48 1613c038e574SBernhard Beschow 16141e76667fSBernhard Beschow #define USDHC_VENDOR_SPEC 0xc0 16151e76667fSBernhard Beschow #define USDHC_IMX_FRC_SDCLK_ON (1 << 8) 1616c038e574SBernhard Beschow 16171e76667fSBernhard Beschow #define USDHC_DLL_CTRL 0x60 1618c038e574SBernhard Beschow 16191e76667fSBernhard Beschow #define USDHC_TUNING_CTRL 0xcc 16201e76667fSBernhard Beschow #define USDHC_TUNE_CTRL_STATUS 0x68 16211e76667fSBernhard Beschow #define USDHC_WTMK_LVL 0x44 1622c038e574SBernhard Beschow 1623c038e574SBernhard Beschow /* Undocumented register used by guests working around erratum ERR004536 */ 16241e76667fSBernhard Beschow #define USDHC_UNDOCUMENTED_REG27 0x6c 1625c038e574SBernhard Beschow 16261e76667fSBernhard Beschow #define USDHC_CTRL_4BITBUS (0x1 << 1) 16271e76667fSBernhard Beschow #define USDHC_CTRL_8BITBUS (0x2 << 1) 1628c038e574SBernhard Beschow 16291e76667fSBernhard Beschow #define USDHC_PRNSTS_SDSTB (1 << 3) 1630c038e574SBernhard Beschow 1631fd1e5c81SAndrey Smirnov static uint64_t usdhc_read(void *opaque, hwaddr offset, unsigned size) 1632fd1e5c81SAndrey Smirnov { 1633fd1e5c81SAndrey Smirnov SDHCIState *s = SYSBUS_SDHCI(opaque); 1634fd1e5c81SAndrey Smirnov uint32_t ret; 163506c5120bSPhilippe Mathieu-Daudé uint16_t hostctl1; 1636fd1e5c81SAndrey Smirnov 1637fd1e5c81SAndrey Smirnov switch (offset) { 1638fd1e5c81SAndrey Smirnov default: 1639fd1e5c81SAndrey Smirnov return sdhci_read(opaque, offset, size); 1640fd1e5c81SAndrey Smirnov 1641fd1e5c81SAndrey Smirnov case SDHC_HOSTCTL: 1642fd1e5c81SAndrey Smirnov /* 1643fd1e5c81SAndrey Smirnov * For a detailed explanation on the following bit 1644fd1e5c81SAndrey Smirnov * manipulation code see comments in a similar part of 1645fd1e5c81SAndrey Smirnov * usdhc_write() 1646fd1e5c81SAndrey Smirnov */ 164706c5120bSPhilippe Mathieu-Daudé hostctl1 = SDHC_DMA_TYPE(s->hostctl1) << (8 - 3); 1648fd1e5c81SAndrey Smirnov 164906c5120bSPhilippe Mathieu-Daudé if (s->hostctl1 & SDHC_CTRL_8BITBUS) { 16501e76667fSBernhard Beschow hostctl1 |= USDHC_CTRL_8BITBUS; 1651fd1e5c81SAndrey Smirnov } 1652fd1e5c81SAndrey Smirnov 165306c5120bSPhilippe Mathieu-Daudé if (s->hostctl1 & SDHC_CTRL_4BITBUS) { 16541e76667fSBernhard Beschow hostctl1 |= USDHC_CTRL_4BITBUS; 1655fd1e5c81SAndrey Smirnov } 1656fd1e5c81SAndrey Smirnov 165706c5120bSPhilippe Mathieu-Daudé ret = hostctl1; 1658fd1e5c81SAndrey Smirnov ret |= (uint32_t)s->blkgap << 16; 1659fd1e5c81SAndrey Smirnov ret |= (uint32_t)s->wakcon << 24; 1660fd1e5c81SAndrey Smirnov 1661fd1e5c81SAndrey Smirnov break; 1662fd1e5c81SAndrey Smirnov 16636bfd06daSHans-Erik Floryd case SDHC_PRNSTS: 16646bfd06daSHans-Erik Floryd /* Add SDSTB (SD Clock Stable) bit to PRNSTS */ 16651e76667fSBernhard Beschow ret = sdhci_read(opaque, offset, size) & ~USDHC_PRNSTS_SDSTB; 16666bfd06daSHans-Erik Floryd if (s->clkcon & SDHC_CLOCK_INT_STABLE) { 16671e76667fSBernhard Beschow ret |= USDHC_PRNSTS_SDSTB; 16686bfd06daSHans-Erik Floryd } 16696bfd06daSHans-Erik Floryd break; 16706bfd06daSHans-Erik Floryd 16711e76667fSBernhard Beschow case USDHC_VENDOR_SPEC: 16723b2d8176SGuenter Roeck ret = s->vendor_spec; 16733b2d8176SGuenter Roeck break; 16741e76667fSBernhard Beschow case USDHC_DLL_CTRL: 16751e76667fSBernhard Beschow case USDHC_TUNE_CTRL_STATUS: 16761e76667fSBernhard Beschow case USDHC_UNDOCUMENTED_REG27: 16771e76667fSBernhard Beschow case USDHC_TUNING_CTRL: 16781e76667fSBernhard Beschow case USDHC_MIX_CTRL: 16791e76667fSBernhard Beschow case USDHC_WTMK_LVL: 1680fd1e5c81SAndrey Smirnov ret = 0; 1681fd1e5c81SAndrey Smirnov break; 1682fd1e5c81SAndrey Smirnov } 1683fd1e5c81SAndrey Smirnov 1684fd1e5c81SAndrey Smirnov return ret; 1685fd1e5c81SAndrey Smirnov } 1686fd1e5c81SAndrey Smirnov 1687fd1e5c81SAndrey Smirnov static void 1688fd1e5c81SAndrey Smirnov usdhc_write(void *opaque, hwaddr offset, uint64_t val, unsigned size) 1689fd1e5c81SAndrey Smirnov { 1690fd1e5c81SAndrey Smirnov SDHCIState *s = SYSBUS_SDHCI(opaque); 169106c5120bSPhilippe Mathieu-Daudé uint8_t hostctl1; 1692fd1e5c81SAndrey Smirnov uint32_t value = (uint32_t)val; 1693fd1e5c81SAndrey Smirnov 1694fd1e5c81SAndrey Smirnov switch (offset) { 16951e76667fSBernhard Beschow case USDHC_DLL_CTRL: 16961e76667fSBernhard Beschow case USDHC_TUNE_CTRL_STATUS: 16971e76667fSBernhard Beschow case USDHC_UNDOCUMENTED_REG27: 16981e76667fSBernhard Beschow case USDHC_TUNING_CTRL: 16991e76667fSBernhard Beschow case USDHC_WTMK_LVL: 17003b2d8176SGuenter Roeck break; 17013b2d8176SGuenter Roeck 17021e76667fSBernhard Beschow case USDHC_VENDOR_SPEC: 17033b2d8176SGuenter Roeck s->vendor_spec = value; 17043b2d8176SGuenter Roeck switch (s->vendor) { 17053b2d8176SGuenter Roeck case SDHCI_VENDOR_IMX: 17061e76667fSBernhard Beschow if (value & USDHC_IMX_FRC_SDCLK_ON) { 17073b2d8176SGuenter Roeck s->prnsts &= ~SDHC_IMX_CLOCK_GATE_OFF; 17083b2d8176SGuenter Roeck } else { 17093b2d8176SGuenter Roeck s->prnsts |= SDHC_IMX_CLOCK_GATE_OFF; 17103b2d8176SGuenter Roeck } 17113b2d8176SGuenter Roeck break; 17123b2d8176SGuenter Roeck default: 17133b2d8176SGuenter Roeck break; 17143b2d8176SGuenter Roeck } 1715fd1e5c81SAndrey Smirnov break; 1716fd1e5c81SAndrey Smirnov 1717fd1e5c81SAndrey Smirnov case SDHC_HOSTCTL: 1718fd1e5c81SAndrey Smirnov /* 1719fd1e5c81SAndrey Smirnov * Here's What ESDHCI has at offset 0x28 (SDHC_HOSTCTL) 1720fd1e5c81SAndrey Smirnov * 1721fd1e5c81SAndrey Smirnov * 7 6 5 4 3 2 1 0 1722fd1e5c81SAndrey Smirnov * |-----------+--------+--------+-----------+----------+---------| 1723fd1e5c81SAndrey Smirnov * | Card | Card | Endian | DATA3 | Data | Led | 1724fd1e5c81SAndrey Smirnov * | Detect | Detect | Mode | as Card | Transfer | Control | 1725fd1e5c81SAndrey Smirnov * | Signal | Test | | Detection | Width | | 1726fd1e5c81SAndrey Smirnov * | Selection | Level | | Pin | | | 1727fd1e5c81SAndrey Smirnov * |-----------+--------+--------+-----------+----------+---------| 1728fd1e5c81SAndrey Smirnov * 1729fd1e5c81SAndrey Smirnov * and 0x29 1730fd1e5c81SAndrey Smirnov * 1731fd1e5c81SAndrey Smirnov * 15 10 9 8 1732fd1e5c81SAndrey Smirnov * |----------+------| 1733fd1e5c81SAndrey Smirnov * | Reserved | DMA | 1734fd1e5c81SAndrey Smirnov * | | Sel. | 1735fd1e5c81SAndrey Smirnov * | | | 1736fd1e5c81SAndrey Smirnov * |----------+------| 1737fd1e5c81SAndrey Smirnov * 1738fd1e5c81SAndrey Smirnov * and here's what SDCHI spec expects those offsets to be: 1739fd1e5c81SAndrey Smirnov * 1740fd1e5c81SAndrey Smirnov * 0x28 (Host Control Register) 1741fd1e5c81SAndrey Smirnov * 1742fd1e5c81SAndrey Smirnov * 7 6 5 4 3 2 1 0 1743fd1e5c81SAndrey Smirnov * |--------+--------+----------+------+--------+----------+---------| 1744fd1e5c81SAndrey Smirnov * | Card | Card | Extended | DMA | High | Data | LED | 1745fd1e5c81SAndrey Smirnov * | Detect | Detect | Data | Sel. | Speed | Transfer | Control | 1746fd1e5c81SAndrey Smirnov * | Signal | Test | Transfer | | Enable | Width | | 1747fd1e5c81SAndrey Smirnov * | Sel. | Level | Width | | | | | 1748fd1e5c81SAndrey Smirnov * |--------+--------+----------+------+--------+----------+---------| 1749fd1e5c81SAndrey Smirnov * 1750fd1e5c81SAndrey Smirnov * and 0x29 (Power Control Register) 1751fd1e5c81SAndrey Smirnov * 1752fd1e5c81SAndrey Smirnov * |----------------------------------| 1753fd1e5c81SAndrey Smirnov * | Power Control Register | 1754fd1e5c81SAndrey Smirnov * | | 1755fd1e5c81SAndrey Smirnov * | Description omitted, | 1756fd1e5c81SAndrey Smirnov * | since it has no analog in ESDHCI | 1757fd1e5c81SAndrey Smirnov * | | 1758fd1e5c81SAndrey Smirnov * |----------------------------------| 1759fd1e5c81SAndrey Smirnov * 1760fd1e5c81SAndrey Smirnov * Since offsets 0x2A and 0x2B should be compatible between 1761fd1e5c81SAndrey Smirnov * both IP specs we only need to reconcile least 16-bit of the 1762fd1e5c81SAndrey Smirnov * word we've been given. 1763fd1e5c81SAndrey Smirnov */ 1764fd1e5c81SAndrey Smirnov 1765fd1e5c81SAndrey Smirnov /* 1766fd1e5c81SAndrey Smirnov * First, save bits 7 6 and 0 since they are identical 1767fd1e5c81SAndrey Smirnov */ 176806c5120bSPhilippe Mathieu-Daudé hostctl1 = value & (SDHC_CTRL_LED | 1769fd1e5c81SAndrey Smirnov SDHC_CTRL_CDTEST_INS | 1770fd1e5c81SAndrey Smirnov SDHC_CTRL_CDTEST_EN); 1771fd1e5c81SAndrey Smirnov /* 1772fd1e5c81SAndrey Smirnov * Second, split "Data Transfer Width" from bits 2 and 1 in to 1773fd1e5c81SAndrey Smirnov * bits 5 and 1 1774fd1e5c81SAndrey Smirnov */ 17751e76667fSBernhard Beschow if (value & USDHC_CTRL_8BITBUS) { 177606c5120bSPhilippe Mathieu-Daudé hostctl1 |= SDHC_CTRL_8BITBUS; 1777fd1e5c81SAndrey Smirnov } 1778fd1e5c81SAndrey Smirnov 17791e76667fSBernhard Beschow if (value & USDHC_CTRL_4BITBUS) { 17801e76667fSBernhard Beschow hostctl1 |= USDHC_CTRL_4BITBUS; 1781fd1e5c81SAndrey Smirnov } 1782fd1e5c81SAndrey Smirnov 1783fd1e5c81SAndrey Smirnov /* 1784fd1e5c81SAndrey Smirnov * Third, move DMA select from bits 9 and 8 to bits 4 and 3 1785fd1e5c81SAndrey Smirnov */ 178606c5120bSPhilippe Mathieu-Daudé hostctl1 |= SDHC_DMA_TYPE(value >> (8 - 3)); 1787fd1e5c81SAndrey Smirnov 1788fd1e5c81SAndrey Smirnov /* 1789fd1e5c81SAndrey Smirnov * Now place the corrected value into low 16-bit of the value 1790fd1e5c81SAndrey Smirnov * we are going to give standard SDHCI write function 1791fd1e5c81SAndrey Smirnov * 1792fd1e5c81SAndrey Smirnov * NOTE: This transformation should be the inverse of what can 1793fd1e5c81SAndrey Smirnov * be found in drivers/mmc/host/sdhci-esdhc-imx.c in Linux 1794fd1e5c81SAndrey Smirnov * kernel 1795fd1e5c81SAndrey Smirnov */ 1796fd1e5c81SAndrey Smirnov value &= ~UINT16_MAX; 179706c5120bSPhilippe Mathieu-Daudé value |= hostctl1; 1798fd1e5c81SAndrey Smirnov value |= (uint16_t)s->pwrcon << 8; 1799fd1e5c81SAndrey Smirnov 1800fd1e5c81SAndrey Smirnov sdhci_write(opaque, offset, value, size); 1801fd1e5c81SAndrey Smirnov break; 1802fd1e5c81SAndrey Smirnov 18031e76667fSBernhard Beschow case USDHC_MIX_CTRL: 1804fd1e5c81SAndrey Smirnov /* 1805fd1e5c81SAndrey Smirnov * So, when SD/MMC stack in Linux tries to write to "Transfer 1806fd1e5c81SAndrey Smirnov * Mode Register", ESDHC i.MX quirk code will translate it 1807fd1e5c81SAndrey Smirnov * into a write to ESDHC_MIX_CTRL, so we do the opposite in 1808fd1e5c81SAndrey Smirnov * order to get where we started 1809fd1e5c81SAndrey Smirnov * 1810fd1e5c81SAndrey Smirnov * Note that Auto CMD23 Enable bit is located in a wrong place 1811fd1e5c81SAndrey Smirnov * on i.MX, but since it is not used by QEMU we do not care. 1812fd1e5c81SAndrey Smirnov * 1813fd1e5c81SAndrey Smirnov * We don't want to call sdhci_write(.., SDHC_TRNMOD, ...) 1814b8d09982SMichael Tokarev * here because it will result in a call to 1815fd1e5c81SAndrey Smirnov * sdhci_send_command(s) which we don't want. 1816fd1e5c81SAndrey Smirnov * 1817fd1e5c81SAndrey Smirnov */ 1818fd1e5c81SAndrey Smirnov s->trnmod = value & UINT16_MAX; 1819fd1e5c81SAndrey Smirnov break; 1820fd1e5c81SAndrey Smirnov case SDHC_TRNMOD: 1821fd1e5c81SAndrey Smirnov /* 1822fd1e5c81SAndrey Smirnov * Similar to above, but this time a write to "Command 1823fd1e5c81SAndrey Smirnov * Register" will be translated into a 4-byte write to 1824fd1e5c81SAndrey Smirnov * "Transfer Mode register" where lower 16-bit of value would 1825fd1e5c81SAndrey Smirnov * be set to zero. So what we do is fill those bits with 1826fd1e5c81SAndrey Smirnov * cached value from s->trnmod and let the SDHCI 1827fd1e5c81SAndrey Smirnov * infrastructure handle the rest 1828fd1e5c81SAndrey Smirnov */ 1829fd1e5c81SAndrey Smirnov sdhci_write(opaque, offset, val | s->trnmod, size); 1830fd1e5c81SAndrey Smirnov break; 1831fd1e5c81SAndrey Smirnov case SDHC_BLKSIZE: 1832fd1e5c81SAndrey Smirnov /* 1833fd1e5c81SAndrey Smirnov * ESDHCI does not implement "Host SDMA Buffer Boundary", and 1834fd1e5c81SAndrey Smirnov * Linux driver will try to zero this field out which will 1835fd1e5c81SAndrey Smirnov * break the rest of SDHCI emulation. 1836fd1e5c81SAndrey Smirnov * 1837fd1e5c81SAndrey Smirnov * Linux defaults to maximum possible setting (512K boundary) 1838fd1e5c81SAndrey Smirnov * and it seems to be the only option that i.MX IP implements, 1839fd1e5c81SAndrey Smirnov * so we artificially set it to that value. 1840fd1e5c81SAndrey Smirnov */ 1841fd1e5c81SAndrey Smirnov val |= 0x7 << 12; 1842fd1e5c81SAndrey Smirnov /* FALLTHROUGH */ 1843fd1e5c81SAndrey Smirnov default: 1844fd1e5c81SAndrey Smirnov sdhci_write(opaque, offset, val, size); 1845fd1e5c81SAndrey Smirnov break; 1846fd1e5c81SAndrey Smirnov } 1847fd1e5c81SAndrey Smirnov } 1848fd1e5c81SAndrey Smirnov 1849fd1e5c81SAndrey Smirnov static const MemoryRegionOps usdhc_mmio_ops = { 1850fd1e5c81SAndrey Smirnov .read = usdhc_read, 1851fd1e5c81SAndrey Smirnov .write = usdhc_write, 1852fd1e5c81SAndrey Smirnov .valid = { 1853fd1e5c81SAndrey Smirnov .min_access_size = 1, 1854fd1e5c81SAndrey Smirnov .max_access_size = 4, 1855fd1e5c81SAndrey Smirnov .unaligned = false 1856fd1e5c81SAndrey Smirnov }, 1857fd1e5c81SAndrey Smirnov .endianness = DEVICE_LITTLE_ENDIAN, 1858fd1e5c81SAndrey Smirnov }; 1859fd1e5c81SAndrey Smirnov 1860fd1e5c81SAndrey Smirnov static void imx_usdhc_init(Object *obj) 1861fd1e5c81SAndrey Smirnov { 1862fd1e5c81SAndrey Smirnov SDHCIState *s = SYSBUS_SDHCI(obj); 1863fd1e5c81SAndrey Smirnov 1864fd1e5c81SAndrey Smirnov s->io_ops = &usdhc_mmio_ops; 1865fd1e5c81SAndrey Smirnov s->quirks = SDHCI_QUIRK_NO_BUSY_IRQ; 1866fd1e5c81SAndrey Smirnov } 1867fd1e5c81SAndrey Smirnov 1868c85fba50SPhilippe Mathieu-Daudé /* --- qdev Samsung s3c --- */ 1869c85fba50SPhilippe Mathieu-Daudé 1870c85fba50SPhilippe Mathieu-Daudé #define S3C_SDHCI_CONTROL2 0x80 1871c85fba50SPhilippe Mathieu-Daudé #define S3C_SDHCI_CONTROL3 0x84 1872c85fba50SPhilippe Mathieu-Daudé #define S3C_SDHCI_CONTROL4 0x8c 1873c85fba50SPhilippe Mathieu-Daudé 1874c85fba50SPhilippe Mathieu-Daudé static uint64_t sdhci_s3c_read(void *opaque, hwaddr offset, unsigned size) 1875c85fba50SPhilippe Mathieu-Daudé { 1876c85fba50SPhilippe Mathieu-Daudé uint64_t ret; 1877c85fba50SPhilippe Mathieu-Daudé 1878c85fba50SPhilippe Mathieu-Daudé switch (offset) { 1879c85fba50SPhilippe Mathieu-Daudé case S3C_SDHCI_CONTROL2: 1880c85fba50SPhilippe Mathieu-Daudé case S3C_SDHCI_CONTROL3: 1881c85fba50SPhilippe Mathieu-Daudé case S3C_SDHCI_CONTROL4: 1882c85fba50SPhilippe Mathieu-Daudé /* ignore */ 1883c85fba50SPhilippe Mathieu-Daudé ret = 0; 1884c85fba50SPhilippe Mathieu-Daudé break; 1885c85fba50SPhilippe Mathieu-Daudé default: 1886c85fba50SPhilippe Mathieu-Daudé ret = sdhci_read(opaque, offset, size); 1887c85fba50SPhilippe Mathieu-Daudé break; 1888c85fba50SPhilippe Mathieu-Daudé } 1889c85fba50SPhilippe Mathieu-Daudé 1890c85fba50SPhilippe Mathieu-Daudé return ret; 1891c85fba50SPhilippe Mathieu-Daudé } 1892c85fba50SPhilippe Mathieu-Daudé 1893c85fba50SPhilippe Mathieu-Daudé static void sdhci_s3c_write(void *opaque, hwaddr offset, uint64_t val, 1894c85fba50SPhilippe Mathieu-Daudé unsigned size) 1895c85fba50SPhilippe Mathieu-Daudé { 1896c85fba50SPhilippe Mathieu-Daudé switch (offset) { 1897c85fba50SPhilippe Mathieu-Daudé case S3C_SDHCI_CONTROL2: 1898c85fba50SPhilippe Mathieu-Daudé case S3C_SDHCI_CONTROL3: 1899c85fba50SPhilippe Mathieu-Daudé case S3C_SDHCI_CONTROL4: 1900c85fba50SPhilippe Mathieu-Daudé /* ignore */ 1901c85fba50SPhilippe Mathieu-Daudé break; 1902c85fba50SPhilippe Mathieu-Daudé default: 1903c85fba50SPhilippe Mathieu-Daudé sdhci_write(opaque, offset, val, size); 1904c85fba50SPhilippe Mathieu-Daudé break; 1905c85fba50SPhilippe Mathieu-Daudé } 1906c85fba50SPhilippe Mathieu-Daudé } 1907c85fba50SPhilippe Mathieu-Daudé 1908c85fba50SPhilippe Mathieu-Daudé static const MemoryRegionOps sdhci_s3c_mmio_ops = { 1909c85fba50SPhilippe Mathieu-Daudé .read = sdhci_s3c_read, 1910c85fba50SPhilippe Mathieu-Daudé .write = sdhci_s3c_write, 1911c85fba50SPhilippe Mathieu-Daudé .valid = { 1912c85fba50SPhilippe Mathieu-Daudé .min_access_size = 1, 1913c85fba50SPhilippe Mathieu-Daudé .max_access_size = 4, 1914c85fba50SPhilippe Mathieu-Daudé .unaligned = false 1915c85fba50SPhilippe Mathieu-Daudé }, 1916c85fba50SPhilippe Mathieu-Daudé .endianness = DEVICE_LITTLE_ENDIAN, 1917c85fba50SPhilippe Mathieu-Daudé }; 1918c85fba50SPhilippe Mathieu-Daudé 1919c85fba50SPhilippe Mathieu-Daudé static void sdhci_s3c_init(Object *obj) 1920c85fba50SPhilippe Mathieu-Daudé { 1921c85fba50SPhilippe Mathieu-Daudé SDHCIState *s = SYSBUS_SDHCI(obj); 1922c85fba50SPhilippe Mathieu-Daudé 1923c85fba50SPhilippe Mathieu-Daudé s->io_ops = &sdhci_s3c_mmio_ops; 1924c85fba50SPhilippe Mathieu-Daudé } 1925c85fba50SPhilippe Mathieu-Daudé 1926*911f4dd8SBernhard Beschow static const TypeInfo sdhci_types[] = { 1927*911f4dd8SBernhard Beschow { 1928*911f4dd8SBernhard Beschow .name = TYPE_SDHCI_BUS, 1929*911f4dd8SBernhard Beschow .parent = TYPE_SD_BUS, 1930*911f4dd8SBernhard Beschow .instance_size = sizeof(SDBus), 1931*911f4dd8SBernhard Beschow .class_init = sdhci_bus_class_init, 1932*911f4dd8SBernhard Beschow }, 1933*911f4dd8SBernhard Beschow { 1934*911f4dd8SBernhard Beschow .name = TYPE_SYSBUS_SDHCI, 1935*911f4dd8SBernhard Beschow .parent = TYPE_SYS_BUS_DEVICE, 1936*911f4dd8SBernhard Beschow .instance_size = sizeof(SDHCIState), 1937*911f4dd8SBernhard Beschow .instance_init = sdhci_sysbus_init, 1938*911f4dd8SBernhard Beschow .instance_finalize = sdhci_sysbus_finalize, 1939*911f4dd8SBernhard Beschow .class_init = sdhci_sysbus_class_init, 1940*911f4dd8SBernhard Beschow }, 1941*911f4dd8SBernhard Beschow { 1942*911f4dd8SBernhard Beschow .name = TYPE_IMX_USDHC, 1943*911f4dd8SBernhard Beschow .parent = TYPE_SYSBUS_SDHCI, 1944*911f4dd8SBernhard Beschow .instance_init = imx_usdhc_init, 1945*911f4dd8SBernhard Beschow }, 1946*911f4dd8SBernhard Beschow { 1947c85fba50SPhilippe Mathieu-Daudé .name = TYPE_S3C_SDHCI, 1948c85fba50SPhilippe Mathieu-Daudé .parent = TYPE_SYSBUS_SDHCI, 1949c85fba50SPhilippe Mathieu-Daudé .instance_init = sdhci_s3c_init, 1950*911f4dd8SBernhard Beschow }, 1951c85fba50SPhilippe Mathieu-Daudé }; 1952c85fba50SPhilippe Mathieu-Daudé 1953*911f4dd8SBernhard Beschow DEFINE_TYPES(sdhci_types) 1954