149ab747fSPaolo Bonzini /* 249ab747fSPaolo Bonzini * SD Association Host Standard Specification v2.0 controller emulation 349ab747fSPaolo Bonzini * 449ab747fSPaolo Bonzini * Copyright (c) 2011 Samsung Electronics Co., Ltd. 549ab747fSPaolo Bonzini * Mitsyanko Igor <i.mitsyanko@samsung.com> 649ab747fSPaolo Bonzini * Peter A.G. Crosthwaite <peter.crosthwaite@petalogix.com> 749ab747fSPaolo Bonzini * 849ab747fSPaolo Bonzini * Based on MMC controller for Samsung S5PC1xx-based board emulation 949ab747fSPaolo Bonzini * by Alexey Merkulov and Vladimir Monakhov. 1049ab747fSPaolo Bonzini * 1149ab747fSPaolo Bonzini * This program is free software; you can redistribute it and/or modify it 1249ab747fSPaolo Bonzini * under the terms of the GNU General Public License as published by the 1349ab747fSPaolo Bonzini * Free Software Foundation; either version 2 of the License, or (at your 1449ab747fSPaolo Bonzini * option) any later version. 1549ab747fSPaolo Bonzini * 1649ab747fSPaolo Bonzini * This program is distributed in the hope that it will be useful, 1749ab747fSPaolo Bonzini * but WITHOUT ANY WARRANTY; without even the implied warranty of 1849ab747fSPaolo Bonzini * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. 1949ab747fSPaolo Bonzini * See the GNU General Public License for more details. 2049ab747fSPaolo Bonzini * 2149ab747fSPaolo Bonzini * You should have received a copy of the GNU General Public License along 2249ab747fSPaolo Bonzini * with this program; if not, see <http://www.gnu.org/licenses/>. 2349ab747fSPaolo Bonzini */ 2449ab747fSPaolo Bonzini 250430891cSPeter Maydell #include "qemu/osdep.h" 26*6ff37c3dSPhilippe Mathieu-Daudé #include "qemu/error-report.h" 27b635d98cSPhilippe Mathieu-Daudé #include "qapi/error.h" 2849ab747fSPaolo Bonzini #include "hw/hw.h" 29fa1d36dfSMarkus Armbruster #include "sysemu/block-backend.h" 3049ab747fSPaolo Bonzini #include "sysemu/blockdev.h" 3149ab747fSPaolo Bonzini #include "sysemu/dma.h" 3249ab747fSPaolo Bonzini #include "qemu/timer.h" 3349ab747fSPaolo Bonzini #include "qemu/bitops.h" 34f82a0f44SPhilippe Mathieu-Daudé #include "hw/sd/sdhci.h" 35637d23beSSai Pavan Boddu #include "sdhci-internal.h" 3603dd024fSPaolo Bonzini #include "qemu/log.h" 378be487d8SPhilippe Mathieu-Daudé #include "trace.h" 3849ab747fSPaolo Bonzini 3940bbc194SPeter Maydell #define TYPE_SDHCI_BUS "sdhci-bus" 4040bbc194SPeter Maydell #define SDHCI_BUS(obj) OBJECT_CHECK(SDBus, (obj), TYPE_SDHCI_BUS) 4140bbc194SPeter Maydell 42aa164fbfSPhilippe Mathieu-Daudé #define MASKED_WRITE(reg, mask, val) (reg = (reg & (mask)) | (val)) 43aa164fbfSPhilippe Mathieu-Daudé 4449ab747fSPaolo Bonzini /* Default SD/MMC host controller features information, which will be 4549ab747fSPaolo Bonzini * presented in CAPABILITIES register of generic SD host controller at reset. 46aa164fbfSPhilippe Mathieu-Daudé * 47aa164fbfSPhilippe Mathieu-Daudé * support: 48aa164fbfSPhilippe Mathieu-Daudé * - 3.3v and 1.8v voltages 49aa164fbfSPhilippe Mathieu-Daudé * - SDMA/ADMA1/ADMA2 50aa164fbfSPhilippe Mathieu-Daudé * - high-speed 51aa164fbfSPhilippe Mathieu-Daudé * max host controller R/W buffers size: 512B 52aa164fbfSPhilippe Mathieu-Daudé * max clock frequency for SDclock: 52 MHz 53aa164fbfSPhilippe Mathieu-Daudé * timeout clock frequency: 52 MHz 54aa164fbfSPhilippe Mathieu-Daudé * 55aa164fbfSPhilippe Mathieu-Daudé * does not support: 56aa164fbfSPhilippe Mathieu-Daudé * - 3.0v voltage 57aa164fbfSPhilippe Mathieu-Daudé * - 64-bit system bus 58aa164fbfSPhilippe Mathieu-Daudé * - suspend/resume 5949ab747fSPaolo Bonzini */ 60aa164fbfSPhilippe Mathieu-Daudé #define SDHC_CAPAB_REG_DEFAULT 0x057834b4 6149ab747fSPaolo Bonzini 6209b738ffSPhilippe Mathieu-Daudé static inline unsigned int sdhci_get_fifolen(SDHCIState *s) 6309b738ffSPhilippe Mathieu-Daudé { 6409b738ffSPhilippe Mathieu-Daudé return 1 << (9 + FIELD_EX32(s->capareg, SDHC_CAPAB, MAXBLOCKLENGTH)); 6509b738ffSPhilippe Mathieu-Daudé } 6609b738ffSPhilippe Mathieu-Daudé 67*6ff37c3dSPhilippe Mathieu-Daudé /* return true on error */ 68*6ff37c3dSPhilippe Mathieu-Daudé static bool sdhci_check_capab_freq_range(SDHCIState *s, const char *desc, 69*6ff37c3dSPhilippe Mathieu-Daudé uint8_t freq, Error **errp) 70*6ff37c3dSPhilippe Mathieu-Daudé { 71*6ff37c3dSPhilippe Mathieu-Daudé switch (freq) { 72*6ff37c3dSPhilippe Mathieu-Daudé case 0: 73*6ff37c3dSPhilippe Mathieu-Daudé case 10 ... 63: 74*6ff37c3dSPhilippe Mathieu-Daudé break; 75*6ff37c3dSPhilippe Mathieu-Daudé default: 76*6ff37c3dSPhilippe Mathieu-Daudé error_setg(errp, "SD %s clock frequency can have value" 77*6ff37c3dSPhilippe Mathieu-Daudé "in range 0-63 only", desc); 78*6ff37c3dSPhilippe Mathieu-Daudé return true; 79*6ff37c3dSPhilippe Mathieu-Daudé } 80*6ff37c3dSPhilippe Mathieu-Daudé return false; 81*6ff37c3dSPhilippe Mathieu-Daudé } 82*6ff37c3dSPhilippe Mathieu-Daudé 83*6ff37c3dSPhilippe Mathieu-Daudé static void sdhci_check_capareg(SDHCIState *s, Error **errp) 84*6ff37c3dSPhilippe Mathieu-Daudé { 85*6ff37c3dSPhilippe Mathieu-Daudé uint64_t msk = s->capareg; 86*6ff37c3dSPhilippe Mathieu-Daudé uint32_t val; 87*6ff37c3dSPhilippe Mathieu-Daudé bool y; 88*6ff37c3dSPhilippe Mathieu-Daudé 89*6ff37c3dSPhilippe Mathieu-Daudé switch (s->sd_spec_version) { 90*6ff37c3dSPhilippe Mathieu-Daudé case 2: /* default version */ 91*6ff37c3dSPhilippe Mathieu-Daudé 92*6ff37c3dSPhilippe Mathieu-Daudé /* fallthrough */ 93*6ff37c3dSPhilippe Mathieu-Daudé case 1: 94*6ff37c3dSPhilippe Mathieu-Daudé y = FIELD_EX64(s->capareg, SDHC_CAPAB, TOUNIT); 95*6ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, TOUNIT, 0); 96*6ff37c3dSPhilippe Mathieu-Daudé 97*6ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, TOCLKFREQ); 98*6ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg(y ? "timeout (MHz)" : "Timeout (KHz)", val); 99*6ff37c3dSPhilippe Mathieu-Daudé if (sdhci_check_capab_freq_range(s, "timeout", val, errp)) { 100*6ff37c3dSPhilippe Mathieu-Daudé return; 101*6ff37c3dSPhilippe Mathieu-Daudé } 102*6ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, TOCLKFREQ, 0); 103*6ff37c3dSPhilippe Mathieu-Daudé 104*6ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, BASECLKFREQ); 105*6ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg(y ? "base (MHz)" : "Base (KHz)", val); 106*6ff37c3dSPhilippe Mathieu-Daudé if (sdhci_check_capab_freq_range(s, "base", val, errp)) { 107*6ff37c3dSPhilippe Mathieu-Daudé return; 108*6ff37c3dSPhilippe Mathieu-Daudé } 109*6ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, BASECLKFREQ, 0); 110*6ff37c3dSPhilippe Mathieu-Daudé 111*6ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, MAXBLOCKLENGTH); 112*6ff37c3dSPhilippe Mathieu-Daudé if (val >= 3) { 113*6ff37c3dSPhilippe Mathieu-Daudé error_setg(errp, "block size can be 512, 1024 or 2048 only"); 114*6ff37c3dSPhilippe Mathieu-Daudé return; 115*6ff37c3dSPhilippe Mathieu-Daudé } 116*6ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg("max block length", sdhci_get_fifolen(s)); 117*6ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, MAXBLOCKLENGTH, 0); 118*6ff37c3dSPhilippe Mathieu-Daudé 119*6ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, HIGHSPEED); 120*6ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg("high speed", val); 121*6ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, HIGHSPEED, 0); 122*6ff37c3dSPhilippe Mathieu-Daudé 123*6ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, SDMA); 124*6ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg("SDMA", val); 125*6ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, SDMA, 0); 126*6ff37c3dSPhilippe Mathieu-Daudé 127*6ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, SUSPRESUME); 128*6ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg("suspend/resume", val); 129*6ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, SUSPRESUME, 0); 130*6ff37c3dSPhilippe Mathieu-Daudé 131*6ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, V33); 132*6ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg("3.3v", val); 133*6ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, V33, 0); 134*6ff37c3dSPhilippe Mathieu-Daudé 135*6ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, V30); 136*6ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg("3.0v", val); 137*6ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, V30, 0); 138*6ff37c3dSPhilippe Mathieu-Daudé 139*6ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, V18); 140*6ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg("1.8v", val); 141*6ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, V18, 0); 142*6ff37c3dSPhilippe Mathieu-Daudé break; 143*6ff37c3dSPhilippe Mathieu-Daudé 144*6ff37c3dSPhilippe Mathieu-Daudé default: 145*6ff37c3dSPhilippe Mathieu-Daudé error_setg(errp, "Unsupported spec version: %u", s->sd_spec_version); 146*6ff37c3dSPhilippe Mathieu-Daudé } 147*6ff37c3dSPhilippe Mathieu-Daudé if (msk) { 148*6ff37c3dSPhilippe Mathieu-Daudé qemu_log_mask(LOG_UNIMP, 149*6ff37c3dSPhilippe Mathieu-Daudé "SDHCI: unknown CAPAB mask: 0x%016" PRIx64 "\n", msk); 150*6ff37c3dSPhilippe Mathieu-Daudé } 151*6ff37c3dSPhilippe Mathieu-Daudé } 152*6ff37c3dSPhilippe Mathieu-Daudé 15349ab747fSPaolo Bonzini static uint8_t sdhci_slotint(SDHCIState *s) 15449ab747fSPaolo Bonzini { 15549ab747fSPaolo Bonzini return (s->norintsts & s->norintsigen) || (s->errintsts & s->errintsigen) || 15649ab747fSPaolo Bonzini ((s->norintsts & SDHC_NIS_INSERT) && (s->wakcon & SDHC_WKUP_ON_INS)) || 15749ab747fSPaolo Bonzini ((s->norintsts & SDHC_NIS_REMOVE) && (s->wakcon & SDHC_WKUP_ON_RMV)); 15849ab747fSPaolo Bonzini } 15949ab747fSPaolo Bonzini 16049ab747fSPaolo Bonzini static inline void sdhci_update_irq(SDHCIState *s) 16149ab747fSPaolo Bonzini { 16249ab747fSPaolo Bonzini qemu_set_irq(s->irq, sdhci_slotint(s)); 16349ab747fSPaolo Bonzini } 16449ab747fSPaolo Bonzini 16549ab747fSPaolo Bonzini static void sdhci_raise_insertion_irq(void *opaque) 16649ab747fSPaolo Bonzini { 16749ab747fSPaolo Bonzini SDHCIState *s = (SDHCIState *)opaque; 16849ab747fSPaolo Bonzini 16949ab747fSPaolo Bonzini if (s->norintsts & SDHC_NIS_REMOVE) { 170bc72ad67SAlex Bligh timer_mod(s->insert_timer, 171bc72ad67SAlex Bligh qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY); 17249ab747fSPaolo Bonzini } else { 17349ab747fSPaolo Bonzini s->prnsts = 0x1ff0000; 17449ab747fSPaolo Bonzini if (s->norintstsen & SDHC_NISEN_INSERT) { 17549ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_INSERT; 17649ab747fSPaolo Bonzini } 17749ab747fSPaolo Bonzini sdhci_update_irq(s); 17849ab747fSPaolo Bonzini } 17949ab747fSPaolo Bonzini } 18049ab747fSPaolo Bonzini 18140bbc194SPeter Maydell static void sdhci_set_inserted(DeviceState *dev, bool level) 18249ab747fSPaolo Bonzini { 18340bbc194SPeter Maydell SDHCIState *s = (SDHCIState *)dev; 18449ab747fSPaolo Bonzini 1858be487d8SPhilippe Mathieu-Daudé trace_sdhci_set_inserted(level ? "insert" : "eject"); 18649ab747fSPaolo Bonzini if ((s->norintsts & SDHC_NIS_REMOVE) && level) { 18749ab747fSPaolo Bonzini /* Give target some time to notice card ejection */ 188bc72ad67SAlex Bligh timer_mod(s->insert_timer, 189bc72ad67SAlex Bligh qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY); 19049ab747fSPaolo Bonzini } else { 19149ab747fSPaolo Bonzini if (level) { 19249ab747fSPaolo Bonzini s->prnsts = 0x1ff0000; 19349ab747fSPaolo Bonzini if (s->norintstsen & SDHC_NISEN_INSERT) { 19449ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_INSERT; 19549ab747fSPaolo Bonzini } 19649ab747fSPaolo Bonzini } else { 19749ab747fSPaolo Bonzini s->prnsts = 0x1fa0000; 19849ab747fSPaolo Bonzini s->pwrcon &= ~SDHC_POWER_ON; 19949ab747fSPaolo Bonzini s->clkcon &= ~SDHC_CLOCK_SDCLK_EN; 20049ab747fSPaolo Bonzini if (s->norintstsen & SDHC_NISEN_REMOVE) { 20149ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_REMOVE; 20249ab747fSPaolo Bonzini } 20349ab747fSPaolo Bonzini } 20449ab747fSPaolo Bonzini sdhci_update_irq(s); 20549ab747fSPaolo Bonzini } 20649ab747fSPaolo Bonzini } 20749ab747fSPaolo Bonzini 20840bbc194SPeter Maydell static void sdhci_set_readonly(DeviceState *dev, bool level) 20949ab747fSPaolo Bonzini { 21040bbc194SPeter Maydell SDHCIState *s = (SDHCIState *)dev; 21149ab747fSPaolo Bonzini 21249ab747fSPaolo Bonzini if (level) { 21349ab747fSPaolo Bonzini s->prnsts &= ~SDHC_WRITE_PROTECT; 21449ab747fSPaolo Bonzini } else { 21549ab747fSPaolo Bonzini /* Write enabled */ 21649ab747fSPaolo Bonzini s->prnsts |= SDHC_WRITE_PROTECT; 21749ab747fSPaolo Bonzini } 21849ab747fSPaolo Bonzini } 21949ab747fSPaolo Bonzini 22049ab747fSPaolo Bonzini static void sdhci_reset(SDHCIState *s) 22149ab747fSPaolo Bonzini { 22240bbc194SPeter Maydell DeviceState *dev = DEVICE(s); 22340bbc194SPeter Maydell 224bc72ad67SAlex Bligh timer_del(s->insert_timer); 225bc72ad67SAlex Bligh timer_del(s->transfer_timer); 226aceb5b06SPhilippe Mathieu-Daudé 227aceb5b06SPhilippe Mathieu-Daudé /* Set all registers to 0. Capabilities/Version registers are not cleared 22849ab747fSPaolo Bonzini * and assumed to always preserve their value, given to them during 22949ab747fSPaolo Bonzini * initialization */ 23049ab747fSPaolo Bonzini memset(&s->sdmasysad, 0, (uintptr_t)&s->capareg - (uintptr_t)&s->sdmasysad); 23149ab747fSPaolo Bonzini 23240bbc194SPeter Maydell /* Reset other state based on current card insertion/readonly status */ 23340bbc194SPeter Maydell sdhci_set_inserted(dev, sdbus_get_inserted(&s->sdbus)); 23440bbc194SPeter Maydell sdhci_set_readonly(dev, sdbus_get_readonly(&s->sdbus)); 23540bbc194SPeter Maydell 23649ab747fSPaolo Bonzini s->data_count = 0; 23749ab747fSPaolo Bonzini s->stopped_state = sdhc_not_stopped; 2380a7ac9f9SAndrew Baumann s->pending_insert_state = false; 23949ab747fSPaolo Bonzini } 24049ab747fSPaolo Bonzini 2418b41c305SPeter Maydell static void sdhci_poweron_reset(DeviceState *dev) 2428b41c305SPeter Maydell { 2438b41c305SPeter Maydell /* QOM (ie power-on) reset. This is identical to reset 2448b41c305SPeter Maydell * commanded via device register apart from handling of the 2458b41c305SPeter Maydell * 'pending insert on powerup' quirk. 2468b41c305SPeter Maydell */ 2478b41c305SPeter Maydell SDHCIState *s = (SDHCIState *)dev; 2488b41c305SPeter Maydell 2498b41c305SPeter Maydell sdhci_reset(s); 2508b41c305SPeter Maydell 2518b41c305SPeter Maydell if (s->pending_insert_quirk) { 2528b41c305SPeter Maydell s->pending_insert_state = true; 2538b41c305SPeter Maydell } 2548b41c305SPeter Maydell } 2558b41c305SPeter Maydell 256d368ba43SKevin O'Connor static void sdhci_data_transfer(void *opaque); 25749ab747fSPaolo Bonzini 25849ab747fSPaolo Bonzini static void sdhci_send_command(SDHCIState *s) 25949ab747fSPaolo Bonzini { 26049ab747fSPaolo Bonzini SDRequest request; 26149ab747fSPaolo Bonzini uint8_t response[16]; 26249ab747fSPaolo Bonzini int rlen; 26349ab747fSPaolo Bonzini 26449ab747fSPaolo Bonzini s->errintsts = 0; 26549ab747fSPaolo Bonzini s->acmd12errsts = 0; 26649ab747fSPaolo Bonzini request.cmd = s->cmdreg >> 8; 26749ab747fSPaolo Bonzini request.arg = s->argument; 2688be487d8SPhilippe Mathieu-Daudé 2698be487d8SPhilippe Mathieu-Daudé trace_sdhci_send_command(request.cmd, request.arg); 27040bbc194SPeter Maydell rlen = sdbus_do_command(&s->sdbus, &request, response); 27149ab747fSPaolo Bonzini 27249ab747fSPaolo Bonzini if (s->cmdreg & SDHC_CMD_RESPONSE) { 27349ab747fSPaolo Bonzini if (rlen == 4) { 27449ab747fSPaolo Bonzini s->rspreg[0] = (response[0] << 24) | (response[1] << 16) | 27549ab747fSPaolo Bonzini (response[2] << 8) | response[3]; 27649ab747fSPaolo Bonzini s->rspreg[1] = s->rspreg[2] = s->rspreg[3] = 0; 2778be487d8SPhilippe Mathieu-Daudé trace_sdhci_response4(s->rspreg[0]); 27849ab747fSPaolo Bonzini } else if (rlen == 16) { 27949ab747fSPaolo Bonzini s->rspreg[0] = (response[11] << 24) | (response[12] << 16) | 28049ab747fSPaolo Bonzini (response[13] << 8) | response[14]; 28149ab747fSPaolo Bonzini s->rspreg[1] = (response[7] << 24) | (response[8] << 16) | 28249ab747fSPaolo Bonzini (response[9] << 8) | response[10]; 28349ab747fSPaolo Bonzini s->rspreg[2] = (response[3] << 24) | (response[4] << 16) | 28449ab747fSPaolo Bonzini (response[5] << 8) | response[6]; 28549ab747fSPaolo Bonzini s->rspreg[3] = (response[0] << 16) | (response[1] << 8) | 28649ab747fSPaolo Bonzini response[2]; 2878be487d8SPhilippe Mathieu-Daudé trace_sdhci_response16(s->rspreg[3], s->rspreg[2], 2888be487d8SPhilippe Mathieu-Daudé s->rspreg[1], s->rspreg[0]); 28949ab747fSPaolo Bonzini } else { 2908be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("timeout waiting for command response"); 29149ab747fSPaolo Bonzini if (s->errintstsen & SDHC_EISEN_CMDTIMEOUT) { 29249ab747fSPaolo Bonzini s->errintsts |= SDHC_EIS_CMDTIMEOUT; 29349ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_ERR; 29449ab747fSPaolo Bonzini } 29549ab747fSPaolo Bonzini } 29649ab747fSPaolo Bonzini 297fd1e5c81SAndrey Smirnov if (!(s->quirks & SDHCI_QUIRK_NO_BUSY_IRQ) && 298fd1e5c81SAndrey Smirnov (s->norintstsen & SDHC_NISEN_TRSCMP) && 29949ab747fSPaolo Bonzini (s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY) { 30049ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_TRSCMP; 30149ab747fSPaolo Bonzini } 30249ab747fSPaolo Bonzini } 30349ab747fSPaolo Bonzini 30449ab747fSPaolo Bonzini if (s->norintstsen & SDHC_NISEN_CMDCMP) { 30549ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_CMDCMP; 30649ab747fSPaolo Bonzini } 30749ab747fSPaolo Bonzini 30849ab747fSPaolo Bonzini sdhci_update_irq(s); 30949ab747fSPaolo Bonzini 31049ab747fSPaolo Bonzini if (s->blksize && (s->cmdreg & SDHC_CMD_DATA_PRESENT)) { 311656f416cSPeter Crosthwaite s->data_count = 0; 312d368ba43SKevin O'Connor sdhci_data_transfer(s); 31349ab747fSPaolo Bonzini } 31449ab747fSPaolo Bonzini } 31549ab747fSPaolo Bonzini 31649ab747fSPaolo Bonzini static void sdhci_end_transfer(SDHCIState *s) 31749ab747fSPaolo Bonzini { 31849ab747fSPaolo Bonzini /* Automatically send CMD12 to stop transfer if AutoCMD12 enabled */ 31949ab747fSPaolo Bonzini if ((s->trnmod & SDHC_TRNS_ACMD12) != 0) { 32049ab747fSPaolo Bonzini SDRequest request; 32149ab747fSPaolo Bonzini uint8_t response[16]; 32249ab747fSPaolo Bonzini 32349ab747fSPaolo Bonzini request.cmd = 0x0C; 32449ab747fSPaolo Bonzini request.arg = 0; 3258be487d8SPhilippe Mathieu-Daudé trace_sdhci_end_transfer(request.cmd, request.arg); 32640bbc194SPeter Maydell sdbus_do_command(&s->sdbus, &request, response); 32749ab747fSPaolo Bonzini /* Auto CMD12 response goes to the upper Response register */ 32849ab747fSPaolo Bonzini s->rspreg[3] = (response[0] << 24) | (response[1] << 16) | 32949ab747fSPaolo Bonzini (response[2] << 8) | response[3]; 33049ab747fSPaolo Bonzini } 33149ab747fSPaolo Bonzini 33249ab747fSPaolo Bonzini s->prnsts &= ~(SDHC_DOING_READ | SDHC_DOING_WRITE | 33349ab747fSPaolo Bonzini SDHC_DAT_LINE_ACTIVE | SDHC_DATA_INHIBIT | 33449ab747fSPaolo Bonzini SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE); 33549ab747fSPaolo Bonzini 33649ab747fSPaolo Bonzini if (s->norintstsen & SDHC_NISEN_TRSCMP) { 33749ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_TRSCMP; 33849ab747fSPaolo Bonzini } 33949ab747fSPaolo Bonzini 34049ab747fSPaolo Bonzini sdhci_update_irq(s); 34149ab747fSPaolo Bonzini } 34249ab747fSPaolo Bonzini 34349ab747fSPaolo Bonzini /* 34449ab747fSPaolo Bonzini * Programmed i/o data transfer 34549ab747fSPaolo Bonzini */ 34649ab747fSPaolo Bonzini 34749ab747fSPaolo Bonzini /* Fill host controller's read buffer with BLKSIZE bytes of data from card */ 34849ab747fSPaolo Bonzini static void sdhci_read_block_from_card(SDHCIState *s) 34949ab747fSPaolo Bonzini { 35049ab747fSPaolo Bonzini int index = 0; 35149ab747fSPaolo Bonzini 35249ab747fSPaolo Bonzini if ((s->trnmod & SDHC_TRNS_MULTI) && 35349ab747fSPaolo Bonzini (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) { 35449ab747fSPaolo Bonzini return; 35549ab747fSPaolo Bonzini } 35649ab747fSPaolo Bonzini 35749ab747fSPaolo Bonzini for (index = 0; index < (s->blksize & 0x0fff); index++) { 35840bbc194SPeter Maydell s->fifo_buffer[index] = sdbus_read_data(&s->sdbus); 35949ab747fSPaolo Bonzini } 36049ab747fSPaolo Bonzini 36149ab747fSPaolo Bonzini /* New data now available for READ through Buffer Port Register */ 36249ab747fSPaolo Bonzini s->prnsts |= SDHC_DATA_AVAILABLE; 36349ab747fSPaolo Bonzini if (s->norintstsen & SDHC_NISEN_RBUFRDY) { 36449ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_RBUFRDY; 36549ab747fSPaolo Bonzini } 36649ab747fSPaolo Bonzini 36749ab747fSPaolo Bonzini /* Clear DAT line active status if that was the last block */ 36849ab747fSPaolo Bonzini if ((s->trnmod & SDHC_TRNS_MULTI) == 0 || 36949ab747fSPaolo Bonzini ((s->trnmod & SDHC_TRNS_MULTI) && s->blkcnt == 1)) { 37049ab747fSPaolo Bonzini s->prnsts &= ~SDHC_DAT_LINE_ACTIVE; 37149ab747fSPaolo Bonzini } 37249ab747fSPaolo Bonzini 37349ab747fSPaolo Bonzini /* If stop at block gap request was set and it's not the last block of 37449ab747fSPaolo Bonzini * data - generate Block Event interrupt */ 37549ab747fSPaolo Bonzini if (s->stopped_state == sdhc_gap_read && (s->trnmod & SDHC_TRNS_MULTI) && 37649ab747fSPaolo Bonzini s->blkcnt != 1) { 37749ab747fSPaolo Bonzini s->prnsts &= ~SDHC_DAT_LINE_ACTIVE; 37849ab747fSPaolo Bonzini if (s->norintstsen & SDHC_EISEN_BLKGAP) { 37949ab747fSPaolo Bonzini s->norintsts |= SDHC_EIS_BLKGAP; 38049ab747fSPaolo Bonzini } 38149ab747fSPaolo Bonzini } 38249ab747fSPaolo Bonzini 38349ab747fSPaolo Bonzini sdhci_update_irq(s); 38449ab747fSPaolo Bonzini } 38549ab747fSPaolo Bonzini 38649ab747fSPaolo Bonzini /* Read @size byte of data from host controller @s BUFFER DATA PORT register */ 38749ab747fSPaolo Bonzini static uint32_t sdhci_read_dataport(SDHCIState *s, unsigned size) 38849ab747fSPaolo Bonzini { 38949ab747fSPaolo Bonzini uint32_t value = 0; 39049ab747fSPaolo Bonzini int i; 39149ab747fSPaolo Bonzini 39249ab747fSPaolo Bonzini /* first check that a valid data exists in host controller input buffer */ 39349ab747fSPaolo Bonzini if ((s->prnsts & SDHC_DATA_AVAILABLE) == 0) { 3948be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("read from empty buffer"); 39549ab747fSPaolo Bonzini return 0; 39649ab747fSPaolo Bonzini } 39749ab747fSPaolo Bonzini 39849ab747fSPaolo Bonzini for (i = 0; i < size; i++) { 39949ab747fSPaolo Bonzini value |= s->fifo_buffer[s->data_count] << i * 8; 40049ab747fSPaolo Bonzini s->data_count++; 40149ab747fSPaolo Bonzini /* check if we've read all valid data (blksize bytes) from buffer */ 40249ab747fSPaolo Bonzini if ((s->data_count) >= (s->blksize & 0x0fff)) { 4038be487d8SPhilippe Mathieu-Daudé trace_sdhci_read_dataport(s->data_count); 40449ab747fSPaolo Bonzini s->prnsts &= ~SDHC_DATA_AVAILABLE; /* no more data in a buffer */ 40549ab747fSPaolo Bonzini s->data_count = 0; /* next buff read must start at position [0] */ 40649ab747fSPaolo Bonzini 40749ab747fSPaolo Bonzini if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 40849ab747fSPaolo Bonzini s->blkcnt--; 40949ab747fSPaolo Bonzini } 41049ab747fSPaolo Bonzini 41149ab747fSPaolo Bonzini /* if that was the last block of data */ 41249ab747fSPaolo Bonzini if ((s->trnmod & SDHC_TRNS_MULTI) == 0 || 41349ab747fSPaolo Bonzini ((s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) || 41449ab747fSPaolo Bonzini /* stop at gap request */ 41549ab747fSPaolo Bonzini (s->stopped_state == sdhc_gap_read && 41649ab747fSPaolo Bonzini !(s->prnsts & SDHC_DAT_LINE_ACTIVE))) { 417d368ba43SKevin O'Connor sdhci_end_transfer(s); 41849ab747fSPaolo Bonzini } else { /* if there are more data, read next block from card */ 419d368ba43SKevin O'Connor sdhci_read_block_from_card(s); 42049ab747fSPaolo Bonzini } 42149ab747fSPaolo Bonzini break; 42249ab747fSPaolo Bonzini } 42349ab747fSPaolo Bonzini } 42449ab747fSPaolo Bonzini 42549ab747fSPaolo Bonzini return value; 42649ab747fSPaolo Bonzini } 42749ab747fSPaolo Bonzini 42849ab747fSPaolo Bonzini /* Write data from host controller FIFO to card */ 42949ab747fSPaolo Bonzini static void sdhci_write_block_to_card(SDHCIState *s) 43049ab747fSPaolo Bonzini { 43149ab747fSPaolo Bonzini int index = 0; 43249ab747fSPaolo Bonzini 43349ab747fSPaolo Bonzini if (s->prnsts & SDHC_SPACE_AVAILABLE) { 43449ab747fSPaolo Bonzini if (s->norintstsen & SDHC_NISEN_WBUFRDY) { 43549ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_WBUFRDY; 43649ab747fSPaolo Bonzini } 43749ab747fSPaolo Bonzini sdhci_update_irq(s); 43849ab747fSPaolo Bonzini return; 43949ab747fSPaolo Bonzini } 44049ab747fSPaolo Bonzini 44149ab747fSPaolo Bonzini if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 44249ab747fSPaolo Bonzini if (s->blkcnt == 0) { 44349ab747fSPaolo Bonzini return; 44449ab747fSPaolo Bonzini } else { 44549ab747fSPaolo Bonzini s->blkcnt--; 44649ab747fSPaolo Bonzini } 44749ab747fSPaolo Bonzini } 44849ab747fSPaolo Bonzini 44949ab747fSPaolo Bonzini for (index = 0; index < (s->blksize & 0x0fff); index++) { 45040bbc194SPeter Maydell sdbus_write_data(&s->sdbus, s->fifo_buffer[index]); 45149ab747fSPaolo Bonzini } 45249ab747fSPaolo Bonzini 45349ab747fSPaolo Bonzini /* Next data can be written through BUFFER DATORT register */ 45449ab747fSPaolo Bonzini s->prnsts |= SDHC_SPACE_AVAILABLE; 45549ab747fSPaolo Bonzini 45649ab747fSPaolo Bonzini /* Finish transfer if that was the last block of data */ 45749ab747fSPaolo Bonzini if ((s->trnmod & SDHC_TRNS_MULTI) == 0 || 45849ab747fSPaolo Bonzini ((s->trnmod & SDHC_TRNS_MULTI) && 45949ab747fSPaolo Bonzini (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0))) { 460d368ba43SKevin O'Connor sdhci_end_transfer(s); 461dcdb4cd8SPeter Crosthwaite } else if (s->norintstsen & SDHC_NISEN_WBUFRDY) { 462dcdb4cd8SPeter Crosthwaite s->norintsts |= SDHC_NIS_WBUFRDY; 46349ab747fSPaolo Bonzini } 46449ab747fSPaolo Bonzini 46549ab747fSPaolo Bonzini /* Generate Block Gap Event if requested and if not the last block */ 46649ab747fSPaolo Bonzini if (s->stopped_state == sdhc_gap_write && (s->trnmod & SDHC_TRNS_MULTI) && 46749ab747fSPaolo Bonzini s->blkcnt > 0) { 46849ab747fSPaolo Bonzini s->prnsts &= ~SDHC_DOING_WRITE; 46949ab747fSPaolo Bonzini if (s->norintstsen & SDHC_EISEN_BLKGAP) { 47049ab747fSPaolo Bonzini s->norintsts |= SDHC_EIS_BLKGAP; 47149ab747fSPaolo Bonzini } 472d368ba43SKevin O'Connor sdhci_end_transfer(s); 47349ab747fSPaolo Bonzini } 47449ab747fSPaolo Bonzini 47549ab747fSPaolo Bonzini sdhci_update_irq(s); 47649ab747fSPaolo Bonzini } 47749ab747fSPaolo Bonzini 47849ab747fSPaolo Bonzini /* Write @size bytes of @value data to host controller @s Buffer Data Port 47949ab747fSPaolo Bonzini * register */ 48049ab747fSPaolo Bonzini static void sdhci_write_dataport(SDHCIState *s, uint32_t value, unsigned size) 48149ab747fSPaolo Bonzini { 48249ab747fSPaolo Bonzini unsigned i; 48349ab747fSPaolo Bonzini 48449ab747fSPaolo Bonzini /* Check that there is free space left in a buffer */ 48549ab747fSPaolo Bonzini if (!(s->prnsts & SDHC_SPACE_AVAILABLE)) { 4868be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("Can't write to data buffer: buffer full"); 48749ab747fSPaolo Bonzini return; 48849ab747fSPaolo Bonzini } 48949ab747fSPaolo Bonzini 49049ab747fSPaolo Bonzini for (i = 0; i < size; i++) { 49149ab747fSPaolo Bonzini s->fifo_buffer[s->data_count] = value & 0xFF; 49249ab747fSPaolo Bonzini s->data_count++; 49349ab747fSPaolo Bonzini value >>= 8; 49449ab747fSPaolo Bonzini if (s->data_count >= (s->blksize & 0x0fff)) { 4958be487d8SPhilippe Mathieu-Daudé trace_sdhci_write_dataport(s->data_count); 49649ab747fSPaolo Bonzini s->data_count = 0; 49749ab747fSPaolo Bonzini s->prnsts &= ~SDHC_SPACE_AVAILABLE; 49849ab747fSPaolo Bonzini if (s->prnsts & SDHC_DOING_WRITE) { 499d368ba43SKevin O'Connor sdhci_write_block_to_card(s); 50049ab747fSPaolo Bonzini } 50149ab747fSPaolo Bonzini } 50249ab747fSPaolo Bonzini } 50349ab747fSPaolo Bonzini } 50449ab747fSPaolo Bonzini 50549ab747fSPaolo Bonzini /* 50649ab747fSPaolo Bonzini * Single DMA data transfer 50749ab747fSPaolo Bonzini */ 50849ab747fSPaolo Bonzini 50949ab747fSPaolo Bonzini /* Multi block SDMA transfer */ 51049ab747fSPaolo Bonzini static void sdhci_sdma_transfer_multi_blocks(SDHCIState *s) 51149ab747fSPaolo Bonzini { 51249ab747fSPaolo Bonzini bool page_aligned = false; 51349ab747fSPaolo Bonzini unsigned int n, begin; 51449ab747fSPaolo Bonzini const uint16_t block_size = s->blksize & 0x0fff; 51549ab747fSPaolo Bonzini uint32_t boundary_chk = 1 << (((s->blksize & 0xf000) >> 12) + 12); 51649ab747fSPaolo Bonzini uint32_t boundary_count = boundary_chk - (s->sdmasysad % boundary_chk); 51749ab747fSPaolo Bonzini 5186e86d903SPrasad J Pandit if (!(s->trnmod & SDHC_TRNS_BLK_CNT_EN) || !s->blkcnt) { 5196e86d903SPrasad J Pandit qemu_log_mask(LOG_UNIMP, "infinite transfer is not supported\n"); 5206e86d903SPrasad J Pandit return; 5216e86d903SPrasad J Pandit } 5226e86d903SPrasad J Pandit 52349ab747fSPaolo Bonzini /* XXX: Some sd/mmc drivers (for example, u-boot-slp) do not account for 52449ab747fSPaolo Bonzini * possible stop at page boundary if initial address is not page aligned, 52549ab747fSPaolo Bonzini * allow them to work properly */ 52649ab747fSPaolo Bonzini if ((s->sdmasysad % boundary_chk) == 0) { 52749ab747fSPaolo Bonzini page_aligned = true; 52849ab747fSPaolo Bonzini } 52949ab747fSPaolo Bonzini 53049ab747fSPaolo Bonzini if (s->trnmod & SDHC_TRNS_READ) { 53149ab747fSPaolo Bonzini s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT | 53249ab747fSPaolo Bonzini SDHC_DAT_LINE_ACTIVE; 53349ab747fSPaolo Bonzini while (s->blkcnt) { 53449ab747fSPaolo Bonzini if (s->data_count == 0) { 53549ab747fSPaolo Bonzini for (n = 0; n < block_size; n++) { 53640bbc194SPeter Maydell s->fifo_buffer[n] = sdbus_read_data(&s->sdbus); 53749ab747fSPaolo Bonzini } 53849ab747fSPaolo Bonzini } 53949ab747fSPaolo Bonzini begin = s->data_count; 54049ab747fSPaolo Bonzini if (((boundary_count + begin) < block_size) && page_aligned) { 54149ab747fSPaolo Bonzini s->data_count = boundary_count + begin; 54249ab747fSPaolo Bonzini boundary_count = 0; 54349ab747fSPaolo Bonzini } else { 54449ab747fSPaolo Bonzini s->data_count = block_size; 54549ab747fSPaolo Bonzini boundary_count -= block_size - begin; 54649ab747fSPaolo Bonzini if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 54749ab747fSPaolo Bonzini s->blkcnt--; 54849ab747fSPaolo Bonzini } 54949ab747fSPaolo Bonzini } 550dd55c485SPhilippe Mathieu-Daudé dma_memory_write(s->dma_as, s->sdmasysad, 55149ab747fSPaolo Bonzini &s->fifo_buffer[begin], s->data_count - begin); 55249ab747fSPaolo Bonzini s->sdmasysad += s->data_count - begin; 55349ab747fSPaolo Bonzini if (s->data_count == block_size) { 55449ab747fSPaolo Bonzini s->data_count = 0; 55549ab747fSPaolo Bonzini } 55649ab747fSPaolo Bonzini if (page_aligned && boundary_count == 0) { 55749ab747fSPaolo Bonzini break; 55849ab747fSPaolo Bonzini } 55949ab747fSPaolo Bonzini } 56049ab747fSPaolo Bonzini } else { 56149ab747fSPaolo Bonzini s->prnsts |= SDHC_DOING_WRITE | SDHC_DATA_INHIBIT | 56249ab747fSPaolo Bonzini SDHC_DAT_LINE_ACTIVE; 56349ab747fSPaolo Bonzini while (s->blkcnt) { 56449ab747fSPaolo Bonzini begin = s->data_count; 56549ab747fSPaolo Bonzini if (((boundary_count + begin) < block_size) && page_aligned) { 56649ab747fSPaolo Bonzini s->data_count = boundary_count + begin; 56749ab747fSPaolo Bonzini boundary_count = 0; 56849ab747fSPaolo Bonzini } else { 56949ab747fSPaolo Bonzini s->data_count = block_size; 57049ab747fSPaolo Bonzini boundary_count -= block_size - begin; 57149ab747fSPaolo Bonzini } 572dd55c485SPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, s->sdmasysad, 57342922105SPrasad J Pandit &s->fifo_buffer[begin], s->data_count - begin); 57449ab747fSPaolo Bonzini s->sdmasysad += s->data_count - begin; 57549ab747fSPaolo Bonzini if (s->data_count == block_size) { 57649ab747fSPaolo Bonzini for (n = 0; n < block_size; n++) { 57740bbc194SPeter Maydell sdbus_write_data(&s->sdbus, s->fifo_buffer[n]); 57849ab747fSPaolo Bonzini } 57949ab747fSPaolo Bonzini s->data_count = 0; 58049ab747fSPaolo Bonzini if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 58149ab747fSPaolo Bonzini s->blkcnt--; 58249ab747fSPaolo Bonzini } 58349ab747fSPaolo Bonzini } 58449ab747fSPaolo Bonzini if (page_aligned && boundary_count == 0) { 58549ab747fSPaolo Bonzini break; 58649ab747fSPaolo Bonzini } 58749ab747fSPaolo Bonzini } 58849ab747fSPaolo Bonzini } 58949ab747fSPaolo Bonzini 59049ab747fSPaolo Bonzini if (s->blkcnt == 0) { 591d368ba43SKevin O'Connor sdhci_end_transfer(s); 59249ab747fSPaolo Bonzini } else { 59349ab747fSPaolo Bonzini if (s->norintstsen & SDHC_NISEN_DMA) { 59449ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_DMA; 59549ab747fSPaolo Bonzini } 59649ab747fSPaolo Bonzini sdhci_update_irq(s); 59749ab747fSPaolo Bonzini } 59849ab747fSPaolo Bonzini } 59949ab747fSPaolo Bonzini 60049ab747fSPaolo Bonzini /* single block SDMA transfer */ 60149ab747fSPaolo Bonzini static void sdhci_sdma_transfer_single_block(SDHCIState *s) 60249ab747fSPaolo Bonzini { 60349ab747fSPaolo Bonzini int n; 60449ab747fSPaolo Bonzini uint32_t datacnt = s->blksize & 0x0fff; 60549ab747fSPaolo Bonzini 60649ab747fSPaolo Bonzini if (s->trnmod & SDHC_TRNS_READ) { 60749ab747fSPaolo Bonzini for (n = 0; n < datacnt; n++) { 60840bbc194SPeter Maydell s->fifo_buffer[n] = sdbus_read_data(&s->sdbus); 60949ab747fSPaolo Bonzini } 610dd55c485SPhilippe Mathieu-Daudé dma_memory_write(s->dma_as, s->sdmasysad, s->fifo_buffer, datacnt); 61149ab747fSPaolo Bonzini } else { 612dd55c485SPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, s->sdmasysad, s->fifo_buffer, datacnt); 61349ab747fSPaolo Bonzini for (n = 0; n < datacnt; n++) { 61440bbc194SPeter Maydell sdbus_write_data(&s->sdbus, s->fifo_buffer[n]); 61549ab747fSPaolo Bonzini } 61649ab747fSPaolo Bonzini } 61749ab747fSPaolo Bonzini s->blkcnt--; 61849ab747fSPaolo Bonzini 619d368ba43SKevin O'Connor sdhci_end_transfer(s); 62049ab747fSPaolo Bonzini } 62149ab747fSPaolo Bonzini 62249ab747fSPaolo Bonzini typedef struct ADMADescr { 62349ab747fSPaolo Bonzini hwaddr addr; 62449ab747fSPaolo Bonzini uint16_t length; 62549ab747fSPaolo Bonzini uint8_t attr; 62649ab747fSPaolo Bonzini uint8_t incr; 62749ab747fSPaolo Bonzini } ADMADescr; 62849ab747fSPaolo Bonzini 62949ab747fSPaolo Bonzini static void get_adma_description(SDHCIState *s, ADMADescr *dscr) 63049ab747fSPaolo Bonzini { 63149ab747fSPaolo Bonzini uint32_t adma1 = 0; 63249ab747fSPaolo Bonzini uint64_t adma2 = 0; 63349ab747fSPaolo Bonzini hwaddr entry_addr = (hwaddr)s->admasysaddr; 63449ab747fSPaolo Bonzini switch (SDHC_DMA_TYPE(s->hostctl)) { 63549ab747fSPaolo Bonzini case SDHC_CTRL_ADMA2_32: 636dd55c485SPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, entry_addr, (uint8_t *)&adma2, 63749ab747fSPaolo Bonzini sizeof(adma2)); 63849ab747fSPaolo Bonzini adma2 = le64_to_cpu(adma2); 63949ab747fSPaolo Bonzini /* The spec does not specify endianness of descriptor table. 64049ab747fSPaolo Bonzini * We currently assume that it is LE. 64149ab747fSPaolo Bonzini */ 64249ab747fSPaolo Bonzini dscr->addr = (hwaddr)extract64(adma2, 32, 32) & ~0x3ull; 64349ab747fSPaolo Bonzini dscr->length = (uint16_t)extract64(adma2, 16, 16); 64449ab747fSPaolo Bonzini dscr->attr = (uint8_t)extract64(adma2, 0, 7); 64549ab747fSPaolo Bonzini dscr->incr = 8; 64649ab747fSPaolo Bonzini break; 64749ab747fSPaolo Bonzini case SDHC_CTRL_ADMA1_32: 648dd55c485SPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, entry_addr, (uint8_t *)&adma1, 64949ab747fSPaolo Bonzini sizeof(adma1)); 65049ab747fSPaolo Bonzini adma1 = le32_to_cpu(adma1); 65149ab747fSPaolo Bonzini dscr->addr = (hwaddr)(adma1 & 0xFFFFF000); 65249ab747fSPaolo Bonzini dscr->attr = (uint8_t)extract32(adma1, 0, 7); 65349ab747fSPaolo Bonzini dscr->incr = 4; 65449ab747fSPaolo Bonzini if ((dscr->attr & SDHC_ADMA_ATTR_ACT_MASK) == SDHC_ADMA_ATTR_SET_LEN) { 65549ab747fSPaolo Bonzini dscr->length = (uint16_t)extract32(adma1, 12, 16); 65649ab747fSPaolo Bonzini } else { 65749ab747fSPaolo Bonzini dscr->length = 4096; 65849ab747fSPaolo Bonzini } 65949ab747fSPaolo Bonzini break; 66049ab747fSPaolo Bonzini case SDHC_CTRL_ADMA2_64: 661dd55c485SPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, entry_addr, 66249ab747fSPaolo Bonzini (uint8_t *)(&dscr->attr), 1); 663dd55c485SPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, entry_addr + 2, 66449ab747fSPaolo Bonzini (uint8_t *)(&dscr->length), 2); 66549ab747fSPaolo Bonzini dscr->length = le16_to_cpu(dscr->length); 666dd55c485SPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, entry_addr + 4, 66749ab747fSPaolo Bonzini (uint8_t *)(&dscr->addr), 8); 66849ab747fSPaolo Bonzini dscr->attr = le64_to_cpu(dscr->attr); 66949ab747fSPaolo Bonzini dscr->attr &= 0xfffffff8; 67049ab747fSPaolo Bonzini dscr->incr = 12; 67149ab747fSPaolo Bonzini break; 67249ab747fSPaolo Bonzini } 67349ab747fSPaolo Bonzini } 67449ab747fSPaolo Bonzini 67549ab747fSPaolo Bonzini /* Advanced DMA data transfer */ 67649ab747fSPaolo Bonzini 67749ab747fSPaolo Bonzini static void sdhci_do_adma(SDHCIState *s) 67849ab747fSPaolo Bonzini { 67949ab747fSPaolo Bonzini unsigned int n, begin, length; 68049ab747fSPaolo Bonzini const uint16_t block_size = s->blksize & 0x0fff; 6818be487d8SPhilippe Mathieu-Daudé ADMADescr dscr = {}; 68249ab747fSPaolo Bonzini int i; 68349ab747fSPaolo Bonzini 68449ab747fSPaolo Bonzini for (i = 0; i < SDHC_ADMA_DESCS_PER_DELAY; ++i) { 68549ab747fSPaolo Bonzini s->admaerr &= ~SDHC_ADMAERR_LENGTH_MISMATCH; 68649ab747fSPaolo Bonzini 68749ab747fSPaolo Bonzini get_adma_description(s, &dscr); 6888be487d8SPhilippe Mathieu-Daudé trace_sdhci_adma_loop(dscr.addr, dscr.length, dscr.attr); 68949ab747fSPaolo Bonzini 69049ab747fSPaolo Bonzini if ((dscr.attr & SDHC_ADMA_ATTR_VALID) == 0) { 69149ab747fSPaolo Bonzini /* Indicate that error occurred in ST_FDS state */ 69249ab747fSPaolo Bonzini s->admaerr &= ~SDHC_ADMAERR_STATE_MASK; 69349ab747fSPaolo Bonzini s->admaerr |= SDHC_ADMAERR_STATE_ST_FDS; 69449ab747fSPaolo Bonzini 69549ab747fSPaolo Bonzini /* Generate ADMA error interrupt */ 69649ab747fSPaolo Bonzini if (s->errintstsen & SDHC_EISEN_ADMAERR) { 69749ab747fSPaolo Bonzini s->errintsts |= SDHC_EIS_ADMAERR; 69849ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_ERR; 69949ab747fSPaolo Bonzini } 70049ab747fSPaolo Bonzini 70149ab747fSPaolo Bonzini sdhci_update_irq(s); 70249ab747fSPaolo Bonzini return; 70349ab747fSPaolo Bonzini } 70449ab747fSPaolo Bonzini 70549ab747fSPaolo Bonzini length = dscr.length ? dscr.length : 65536; 70649ab747fSPaolo Bonzini 70749ab747fSPaolo Bonzini switch (dscr.attr & SDHC_ADMA_ATTR_ACT_MASK) { 70849ab747fSPaolo Bonzini case SDHC_ADMA_ATTR_ACT_TRAN: /* data transfer */ 70949ab747fSPaolo Bonzini 71049ab747fSPaolo Bonzini if (s->trnmod & SDHC_TRNS_READ) { 71149ab747fSPaolo Bonzini while (length) { 71249ab747fSPaolo Bonzini if (s->data_count == 0) { 71349ab747fSPaolo Bonzini for (n = 0; n < block_size; n++) { 71440bbc194SPeter Maydell s->fifo_buffer[n] = sdbus_read_data(&s->sdbus); 71549ab747fSPaolo Bonzini } 71649ab747fSPaolo Bonzini } 71749ab747fSPaolo Bonzini begin = s->data_count; 71849ab747fSPaolo Bonzini if ((length + begin) < block_size) { 71949ab747fSPaolo Bonzini s->data_count = length + begin; 72049ab747fSPaolo Bonzini length = 0; 72149ab747fSPaolo Bonzini } else { 72249ab747fSPaolo Bonzini s->data_count = block_size; 72349ab747fSPaolo Bonzini length -= block_size - begin; 72449ab747fSPaolo Bonzini } 725dd55c485SPhilippe Mathieu-Daudé dma_memory_write(s->dma_as, dscr.addr, 72649ab747fSPaolo Bonzini &s->fifo_buffer[begin], 72749ab747fSPaolo Bonzini s->data_count - begin); 72849ab747fSPaolo Bonzini dscr.addr += s->data_count - begin; 72949ab747fSPaolo Bonzini if (s->data_count == block_size) { 73049ab747fSPaolo Bonzini s->data_count = 0; 73149ab747fSPaolo Bonzini if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 73249ab747fSPaolo Bonzini s->blkcnt--; 73349ab747fSPaolo Bonzini if (s->blkcnt == 0) { 73449ab747fSPaolo Bonzini break; 73549ab747fSPaolo Bonzini } 73649ab747fSPaolo Bonzini } 73749ab747fSPaolo Bonzini } 73849ab747fSPaolo Bonzini } 73949ab747fSPaolo Bonzini } else { 74049ab747fSPaolo Bonzini while (length) { 74149ab747fSPaolo Bonzini begin = s->data_count; 74249ab747fSPaolo Bonzini if ((length + begin) < block_size) { 74349ab747fSPaolo Bonzini s->data_count = length + begin; 74449ab747fSPaolo Bonzini length = 0; 74549ab747fSPaolo Bonzini } else { 74649ab747fSPaolo Bonzini s->data_count = block_size; 74749ab747fSPaolo Bonzini length -= block_size - begin; 74849ab747fSPaolo Bonzini } 749dd55c485SPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, dscr.addr, 7509db11cefSPeter Crosthwaite &s->fifo_buffer[begin], 7519db11cefSPeter Crosthwaite s->data_count - begin); 75249ab747fSPaolo Bonzini dscr.addr += s->data_count - begin; 75349ab747fSPaolo Bonzini if (s->data_count == block_size) { 75449ab747fSPaolo Bonzini for (n = 0; n < block_size; n++) { 75540bbc194SPeter Maydell sdbus_write_data(&s->sdbus, s->fifo_buffer[n]); 75649ab747fSPaolo Bonzini } 75749ab747fSPaolo Bonzini s->data_count = 0; 75849ab747fSPaolo Bonzini if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 75949ab747fSPaolo Bonzini s->blkcnt--; 76049ab747fSPaolo Bonzini if (s->blkcnt == 0) { 76149ab747fSPaolo Bonzini break; 76249ab747fSPaolo Bonzini } 76349ab747fSPaolo Bonzini } 76449ab747fSPaolo Bonzini } 76549ab747fSPaolo Bonzini } 76649ab747fSPaolo Bonzini } 76749ab747fSPaolo Bonzini s->admasysaddr += dscr.incr; 76849ab747fSPaolo Bonzini break; 76949ab747fSPaolo Bonzini case SDHC_ADMA_ATTR_ACT_LINK: /* link to next descriptor table */ 77049ab747fSPaolo Bonzini s->admasysaddr = dscr.addr; 7718be487d8SPhilippe Mathieu-Daudé trace_sdhci_adma("link", s->admasysaddr); 77249ab747fSPaolo Bonzini break; 77349ab747fSPaolo Bonzini default: 77449ab747fSPaolo Bonzini s->admasysaddr += dscr.incr; 77549ab747fSPaolo Bonzini break; 77649ab747fSPaolo Bonzini } 77749ab747fSPaolo Bonzini 7781d32c26fSPeter Crosthwaite if (dscr.attr & SDHC_ADMA_ATTR_INT) { 7798be487d8SPhilippe Mathieu-Daudé trace_sdhci_adma("interrupt", s->admasysaddr); 7801d32c26fSPeter Crosthwaite if (s->norintstsen & SDHC_NISEN_DMA) { 7811d32c26fSPeter Crosthwaite s->norintsts |= SDHC_NIS_DMA; 7821d32c26fSPeter Crosthwaite } 7831d32c26fSPeter Crosthwaite 7841d32c26fSPeter Crosthwaite sdhci_update_irq(s); 7851d32c26fSPeter Crosthwaite } 7861d32c26fSPeter Crosthwaite 78749ab747fSPaolo Bonzini /* ADMA transfer terminates if blkcnt == 0 or by END attribute */ 78849ab747fSPaolo Bonzini if (((s->trnmod & SDHC_TRNS_BLK_CNT_EN) && 78949ab747fSPaolo Bonzini (s->blkcnt == 0)) || (dscr.attr & SDHC_ADMA_ATTR_END)) { 7908be487d8SPhilippe Mathieu-Daudé trace_sdhci_adma_transfer_completed(); 79149ab747fSPaolo Bonzini if (length || ((dscr.attr & SDHC_ADMA_ATTR_END) && 79249ab747fSPaolo Bonzini (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && 79349ab747fSPaolo Bonzini s->blkcnt != 0)) { 7948be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("SD/MMC host ADMA length mismatch"); 79549ab747fSPaolo Bonzini s->admaerr |= SDHC_ADMAERR_LENGTH_MISMATCH | 79649ab747fSPaolo Bonzini SDHC_ADMAERR_STATE_ST_TFR; 79749ab747fSPaolo Bonzini if (s->errintstsen & SDHC_EISEN_ADMAERR) { 7988be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("Set ADMA error flag"); 79949ab747fSPaolo Bonzini s->errintsts |= SDHC_EIS_ADMAERR; 80049ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_ERR; 80149ab747fSPaolo Bonzini } 80249ab747fSPaolo Bonzini 80349ab747fSPaolo Bonzini sdhci_update_irq(s); 80449ab747fSPaolo Bonzini } 805d368ba43SKevin O'Connor sdhci_end_transfer(s); 80649ab747fSPaolo Bonzini return; 80749ab747fSPaolo Bonzini } 80849ab747fSPaolo Bonzini 80949ab747fSPaolo Bonzini } 81049ab747fSPaolo Bonzini 81149ab747fSPaolo Bonzini /* we have unfinished business - reschedule to continue ADMA */ 812bc72ad67SAlex Bligh timer_mod(s->transfer_timer, 813bc72ad67SAlex Bligh qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_TRANSFER_DELAY); 81449ab747fSPaolo Bonzini } 81549ab747fSPaolo Bonzini 81649ab747fSPaolo Bonzini /* Perform data transfer according to controller configuration */ 81749ab747fSPaolo Bonzini 818d368ba43SKevin O'Connor static void sdhci_data_transfer(void *opaque) 81949ab747fSPaolo Bonzini { 820d368ba43SKevin O'Connor SDHCIState *s = (SDHCIState *)opaque; 82149ab747fSPaolo Bonzini 82249ab747fSPaolo Bonzini if (s->trnmod & SDHC_TRNS_DMA) { 82349ab747fSPaolo Bonzini switch (SDHC_DMA_TYPE(s->hostctl)) { 82449ab747fSPaolo Bonzini case SDHC_CTRL_SDMA: 82549ab747fSPaolo Bonzini if ((s->blkcnt == 1) || !(s->trnmod & SDHC_TRNS_MULTI)) { 826d368ba43SKevin O'Connor sdhci_sdma_transfer_single_block(s); 82749ab747fSPaolo Bonzini } else { 828d368ba43SKevin O'Connor sdhci_sdma_transfer_multi_blocks(s); 82949ab747fSPaolo Bonzini } 83049ab747fSPaolo Bonzini 83149ab747fSPaolo Bonzini break; 83249ab747fSPaolo Bonzini case SDHC_CTRL_ADMA1_32: 83349ab747fSPaolo Bonzini if (!(s->capareg & SDHC_CAN_DO_ADMA1)) { 8348be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("ADMA1 not supported"); 83549ab747fSPaolo Bonzini break; 83649ab747fSPaolo Bonzini } 83749ab747fSPaolo Bonzini 838d368ba43SKevin O'Connor sdhci_do_adma(s); 83949ab747fSPaolo Bonzini break; 84049ab747fSPaolo Bonzini case SDHC_CTRL_ADMA2_32: 84149ab747fSPaolo Bonzini if (!(s->capareg & SDHC_CAN_DO_ADMA2)) { 8428be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("ADMA2 not supported"); 84349ab747fSPaolo Bonzini break; 84449ab747fSPaolo Bonzini } 84549ab747fSPaolo Bonzini 846d368ba43SKevin O'Connor sdhci_do_adma(s); 84749ab747fSPaolo Bonzini break; 84849ab747fSPaolo Bonzini case SDHC_CTRL_ADMA2_64: 84949ab747fSPaolo Bonzini if (!(s->capareg & SDHC_CAN_DO_ADMA2) || 85049ab747fSPaolo Bonzini !(s->capareg & SDHC_64_BIT_BUS_SUPPORT)) { 8518be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("64 bit ADMA not supported"); 85249ab747fSPaolo Bonzini break; 85349ab747fSPaolo Bonzini } 85449ab747fSPaolo Bonzini 855d368ba43SKevin O'Connor sdhci_do_adma(s); 85649ab747fSPaolo Bonzini break; 85749ab747fSPaolo Bonzini default: 8588be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("Unsupported DMA type"); 85949ab747fSPaolo Bonzini break; 86049ab747fSPaolo Bonzini } 86149ab747fSPaolo Bonzini } else { 86240bbc194SPeter Maydell if ((s->trnmod & SDHC_TRNS_READ) && sdbus_data_ready(&s->sdbus)) { 86349ab747fSPaolo Bonzini s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT | 86449ab747fSPaolo Bonzini SDHC_DAT_LINE_ACTIVE; 865d368ba43SKevin O'Connor sdhci_read_block_from_card(s); 86649ab747fSPaolo Bonzini } else { 86749ab747fSPaolo Bonzini s->prnsts |= SDHC_DOING_WRITE | SDHC_DAT_LINE_ACTIVE | 86849ab747fSPaolo Bonzini SDHC_SPACE_AVAILABLE | SDHC_DATA_INHIBIT; 869d368ba43SKevin O'Connor sdhci_write_block_to_card(s); 87049ab747fSPaolo Bonzini } 87149ab747fSPaolo Bonzini } 87249ab747fSPaolo Bonzini } 87349ab747fSPaolo Bonzini 87449ab747fSPaolo Bonzini static bool sdhci_can_issue_command(SDHCIState *s) 87549ab747fSPaolo Bonzini { 8766890a695SPeter Crosthwaite if (!SDHC_CLOCK_IS_ON(s->clkcon) || 87749ab747fSPaolo Bonzini (((s->prnsts & SDHC_DATA_INHIBIT) || s->stopped_state) && 87849ab747fSPaolo Bonzini ((s->cmdreg & SDHC_CMD_DATA_PRESENT) || 87949ab747fSPaolo Bonzini ((s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY && 88049ab747fSPaolo Bonzini !(SDHC_COMMAND_TYPE(s->cmdreg) == SDHC_CMD_ABORT))))) { 88149ab747fSPaolo Bonzini return false; 88249ab747fSPaolo Bonzini } 88349ab747fSPaolo Bonzini 88449ab747fSPaolo Bonzini return true; 88549ab747fSPaolo Bonzini } 88649ab747fSPaolo Bonzini 88749ab747fSPaolo Bonzini /* The Buffer Data Port register must be accessed in sequential and 88849ab747fSPaolo Bonzini * continuous manner */ 88949ab747fSPaolo Bonzini static inline bool 89049ab747fSPaolo Bonzini sdhci_buff_access_is_sequential(SDHCIState *s, unsigned byte_num) 89149ab747fSPaolo Bonzini { 89249ab747fSPaolo Bonzini if ((s->data_count & 0x3) != byte_num) { 8938be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("Non-sequential access to Buffer Data Port register" 89449ab747fSPaolo Bonzini "is prohibited\n"); 89549ab747fSPaolo Bonzini return false; 89649ab747fSPaolo Bonzini } 89749ab747fSPaolo Bonzini return true; 89849ab747fSPaolo Bonzini } 89949ab747fSPaolo Bonzini 900d368ba43SKevin O'Connor static uint64_t sdhci_read(void *opaque, hwaddr offset, unsigned size) 90149ab747fSPaolo Bonzini { 902d368ba43SKevin O'Connor SDHCIState *s = (SDHCIState *)opaque; 90349ab747fSPaolo Bonzini uint32_t ret = 0; 90449ab747fSPaolo Bonzini 90549ab747fSPaolo Bonzini switch (offset & ~0x3) { 90649ab747fSPaolo Bonzini case SDHC_SYSAD: 90749ab747fSPaolo Bonzini ret = s->sdmasysad; 90849ab747fSPaolo Bonzini break; 90949ab747fSPaolo Bonzini case SDHC_BLKSIZE: 91049ab747fSPaolo Bonzini ret = s->blksize | (s->blkcnt << 16); 91149ab747fSPaolo Bonzini break; 91249ab747fSPaolo Bonzini case SDHC_ARGUMENT: 91349ab747fSPaolo Bonzini ret = s->argument; 91449ab747fSPaolo Bonzini break; 91549ab747fSPaolo Bonzini case SDHC_TRNMOD: 91649ab747fSPaolo Bonzini ret = s->trnmod | (s->cmdreg << 16); 91749ab747fSPaolo Bonzini break; 91849ab747fSPaolo Bonzini case SDHC_RSPREG0 ... SDHC_RSPREG3: 91949ab747fSPaolo Bonzini ret = s->rspreg[((offset & ~0x3) - SDHC_RSPREG0) >> 2]; 92049ab747fSPaolo Bonzini break; 92149ab747fSPaolo Bonzini case SDHC_BDATA: 92249ab747fSPaolo Bonzini if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) { 923d368ba43SKevin O'Connor ret = sdhci_read_dataport(s, size); 9248be487d8SPhilippe Mathieu-Daudé trace_sdhci_access("rd", size << 3, offset, "->", ret, ret); 92549ab747fSPaolo Bonzini return ret; 92649ab747fSPaolo Bonzini } 92749ab747fSPaolo Bonzini break; 92849ab747fSPaolo Bonzini case SDHC_PRNSTS: 92949ab747fSPaolo Bonzini ret = s->prnsts; 93049ab747fSPaolo Bonzini break; 93149ab747fSPaolo Bonzini case SDHC_HOSTCTL: 93249ab747fSPaolo Bonzini ret = s->hostctl | (s->pwrcon << 8) | (s->blkgap << 16) | 93349ab747fSPaolo Bonzini (s->wakcon << 24); 93449ab747fSPaolo Bonzini break; 93549ab747fSPaolo Bonzini case SDHC_CLKCON: 93649ab747fSPaolo Bonzini ret = s->clkcon | (s->timeoutcon << 16); 93749ab747fSPaolo Bonzini break; 93849ab747fSPaolo Bonzini case SDHC_NORINTSTS: 93949ab747fSPaolo Bonzini ret = s->norintsts | (s->errintsts << 16); 94049ab747fSPaolo Bonzini break; 94149ab747fSPaolo Bonzini case SDHC_NORINTSTSEN: 94249ab747fSPaolo Bonzini ret = s->norintstsen | (s->errintstsen << 16); 94349ab747fSPaolo Bonzini break; 94449ab747fSPaolo Bonzini case SDHC_NORINTSIGEN: 94549ab747fSPaolo Bonzini ret = s->norintsigen | (s->errintsigen << 16); 94649ab747fSPaolo Bonzini break; 94749ab747fSPaolo Bonzini case SDHC_ACMD12ERRSTS: 94849ab747fSPaolo Bonzini ret = s->acmd12errsts; 94949ab747fSPaolo Bonzini break; 950cd209421SPhilippe Mathieu-Daudé case SDHC_CAPAB: 9515efc9016SPhilippe Mathieu-Daudé ret = (uint32_t)s->capareg; 9525efc9016SPhilippe Mathieu-Daudé break; 9535efc9016SPhilippe Mathieu-Daudé case SDHC_CAPAB + 4: 9545efc9016SPhilippe Mathieu-Daudé ret = (uint32_t)(s->capareg >> 32); 95549ab747fSPaolo Bonzini break; 95649ab747fSPaolo Bonzini case SDHC_MAXCURR: 9575efc9016SPhilippe Mathieu-Daudé ret = (uint32_t)s->maxcurr; 9585efc9016SPhilippe Mathieu-Daudé break; 9595efc9016SPhilippe Mathieu-Daudé case SDHC_MAXCURR + 4: 9605efc9016SPhilippe Mathieu-Daudé ret = (uint32_t)(s->maxcurr >> 32); 96149ab747fSPaolo Bonzini break; 96249ab747fSPaolo Bonzini case SDHC_ADMAERR: 96349ab747fSPaolo Bonzini ret = s->admaerr; 96449ab747fSPaolo Bonzini break; 96549ab747fSPaolo Bonzini case SDHC_ADMASYSADDR: 96649ab747fSPaolo Bonzini ret = (uint32_t)s->admasysaddr; 96749ab747fSPaolo Bonzini break; 96849ab747fSPaolo Bonzini case SDHC_ADMASYSADDR + 4: 96949ab747fSPaolo Bonzini ret = (uint32_t)(s->admasysaddr >> 32); 97049ab747fSPaolo Bonzini break; 97149ab747fSPaolo Bonzini case SDHC_SLOT_INT_STATUS: 972aceb5b06SPhilippe Mathieu-Daudé ret = (s->version << 16) | sdhci_slotint(s); 97349ab747fSPaolo Bonzini break; 97449ab747fSPaolo Bonzini default: 97500b004b3SPhilippe Mathieu-Daudé qemu_log_mask(LOG_UNIMP, "SDHC rd_%ub @0x%02" HWADDR_PRIx " " 97600b004b3SPhilippe Mathieu-Daudé "not implemented\n", size, offset); 97749ab747fSPaolo Bonzini break; 97849ab747fSPaolo Bonzini } 97949ab747fSPaolo Bonzini 98049ab747fSPaolo Bonzini ret >>= (offset & 0x3) * 8; 98149ab747fSPaolo Bonzini ret &= (1ULL << (size * 8)) - 1; 9828be487d8SPhilippe Mathieu-Daudé trace_sdhci_access("rd", size << 3, offset, "->", ret, ret); 98349ab747fSPaolo Bonzini return ret; 98449ab747fSPaolo Bonzini } 98549ab747fSPaolo Bonzini 98649ab747fSPaolo Bonzini static inline void sdhci_blkgap_write(SDHCIState *s, uint8_t value) 98749ab747fSPaolo Bonzini { 98849ab747fSPaolo Bonzini if ((value & SDHC_STOP_AT_GAP_REQ) && (s->blkgap & SDHC_STOP_AT_GAP_REQ)) { 98949ab747fSPaolo Bonzini return; 99049ab747fSPaolo Bonzini } 99149ab747fSPaolo Bonzini s->blkgap = value & SDHC_STOP_AT_GAP_REQ; 99249ab747fSPaolo Bonzini 99349ab747fSPaolo Bonzini if ((value & SDHC_CONTINUE_REQ) && s->stopped_state && 99449ab747fSPaolo Bonzini (s->blkgap & SDHC_STOP_AT_GAP_REQ) == 0) { 99549ab747fSPaolo Bonzini if (s->stopped_state == sdhc_gap_read) { 99649ab747fSPaolo Bonzini s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_READ; 997d368ba43SKevin O'Connor sdhci_read_block_from_card(s); 99849ab747fSPaolo Bonzini } else { 99949ab747fSPaolo Bonzini s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_WRITE; 1000d368ba43SKevin O'Connor sdhci_write_block_to_card(s); 100149ab747fSPaolo Bonzini } 100249ab747fSPaolo Bonzini s->stopped_state = sdhc_not_stopped; 100349ab747fSPaolo Bonzini } else if (!s->stopped_state && (value & SDHC_STOP_AT_GAP_REQ)) { 100449ab747fSPaolo Bonzini if (s->prnsts & SDHC_DOING_READ) { 100549ab747fSPaolo Bonzini s->stopped_state = sdhc_gap_read; 100649ab747fSPaolo Bonzini } else if (s->prnsts & SDHC_DOING_WRITE) { 100749ab747fSPaolo Bonzini s->stopped_state = sdhc_gap_write; 100849ab747fSPaolo Bonzini } 100949ab747fSPaolo Bonzini } 101049ab747fSPaolo Bonzini } 101149ab747fSPaolo Bonzini 101249ab747fSPaolo Bonzini static inline void sdhci_reset_write(SDHCIState *s, uint8_t value) 101349ab747fSPaolo Bonzini { 101449ab747fSPaolo Bonzini switch (value) { 101549ab747fSPaolo Bonzini case SDHC_RESET_ALL: 1016d368ba43SKevin O'Connor sdhci_reset(s); 101749ab747fSPaolo Bonzini break; 101849ab747fSPaolo Bonzini case SDHC_RESET_CMD: 101949ab747fSPaolo Bonzini s->prnsts &= ~SDHC_CMD_INHIBIT; 102049ab747fSPaolo Bonzini s->norintsts &= ~SDHC_NIS_CMDCMP; 102149ab747fSPaolo Bonzini break; 102249ab747fSPaolo Bonzini case SDHC_RESET_DATA: 102349ab747fSPaolo Bonzini s->data_count = 0; 102449ab747fSPaolo Bonzini s->prnsts &= ~(SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE | 102549ab747fSPaolo Bonzini SDHC_DOING_READ | SDHC_DOING_WRITE | 102649ab747fSPaolo Bonzini SDHC_DATA_INHIBIT | SDHC_DAT_LINE_ACTIVE); 102749ab747fSPaolo Bonzini s->blkgap &= ~(SDHC_STOP_AT_GAP_REQ | SDHC_CONTINUE_REQ); 102849ab747fSPaolo Bonzini s->stopped_state = sdhc_not_stopped; 102949ab747fSPaolo Bonzini s->norintsts &= ~(SDHC_NIS_WBUFRDY | SDHC_NIS_RBUFRDY | 103049ab747fSPaolo Bonzini SDHC_NIS_DMA | SDHC_NIS_TRSCMP | SDHC_NIS_BLKGAP); 103149ab747fSPaolo Bonzini break; 103249ab747fSPaolo Bonzini } 103349ab747fSPaolo Bonzini } 103449ab747fSPaolo Bonzini 103549ab747fSPaolo Bonzini static void 1036d368ba43SKevin O'Connor sdhci_write(void *opaque, hwaddr offset, uint64_t val, unsigned size) 103749ab747fSPaolo Bonzini { 1038d368ba43SKevin O'Connor SDHCIState *s = (SDHCIState *)opaque; 103949ab747fSPaolo Bonzini unsigned shift = 8 * (offset & 0x3); 104049ab747fSPaolo Bonzini uint32_t mask = ~(((1ULL << (size * 8)) - 1) << shift); 1041d368ba43SKevin O'Connor uint32_t value = val; 104249ab747fSPaolo Bonzini value <<= shift; 104349ab747fSPaolo Bonzini 104449ab747fSPaolo Bonzini switch (offset & ~0x3) { 104549ab747fSPaolo Bonzini case SDHC_SYSAD: 104649ab747fSPaolo Bonzini s->sdmasysad = (s->sdmasysad & mask) | value; 104749ab747fSPaolo Bonzini MASKED_WRITE(s->sdmasysad, mask, value); 104849ab747fSPaolo Bonzini /* Writing to last byte of sdmasysad might trigger transfer */ 104949ab747fSPaolo Bonzini if (!(mask & 0xFF000000) && TRANSFERRING_DATA(s->prnsts) && s->blkcnt && 105049ab747fSPaolo Bonzini s->blksize && SDHC_DMA_TYPE(s->hostctl) == SDHC_CTRL_SDMA) { 105145ba9f76SPrasad J Pandit if (s->trnmod & SDHC_TRNS_MULTI) { 1052d368ba43SKevin O'Connor sdhci_sdma_transfer_multi_blocks(s); 105345ba9f76SPrasad J Pandit } else { 105445ba9f76SPrasad J Pandit sdhci_sdma_transfer_single_block(s); 105545ba9f76SPrasad J Pandit } 105649ab747fSPaolo Bonzini } 105749ab747fSPaolo Bonzini break; 105849ab747fSPaolo Bonzini case SDHC_BLKSIZE: 105949ab747fSPaolo Bonzini if (!TRANSFERRING_DATA(s->prnsts)) { 106049ab747fSPaolo Bonzini MASKED_WRITE(s->blksize, mask, value); 106149ab747fSPaolo Bonzini MASKED_WRITE(s->blkcnt, mask >> 16, value >> 16); 106249ab747fSPaolo Bonzini } 10639201bb9aSAlistair Francis 10649201bb9aSAlistair Francis /* Limit block size to the maximum buffer size */ 10659201bb9aSAlistair Francis if (extract32(s->blksize, 0, 12) > s->buf_maxsz) { 10669201bb9aSAlistair Francis qemu_log_mask(LOG_GUEST_ERROR, "%s: Size 0x%x is larger than " \ 10679201bb9aSAlistair Francis "the maximum buffer 0x%x", __func__, s->blksize, 10689201bb9aSAlistair Francis s->buf_maxsz); 10699201bb9aSAlistair Francis 10709201bb9aSAlistair Francis s->blksize = deposit32(s->blksize, 0, 12, s->buf_maxsz); 10719201bb9aSAlistair Francis } 10729201bb9aSAlistair Francis 107349ab747fSPaolo Bonzini break; 107449ab747fSPaolo Bonzini case SDHC_ARGUMENT: 107549ab747fSPaolo Bonzini MASKED_WRITE(s->argument, mask, value); 107649ab747fSPaolo Bonzini break; 107749ab747fSPaolo Bonzini case SDHC_TRNMOD: 107849ab747fSPaolo Bonzini /* DMA can be enabled only if it is supported as indicated by 107949ab747fSPaolo Bonzini * capabilities register */ 1080*6ff37c3dSPhilippe Mathieu-Daudé if (!(s->capareg & R_SDHC_CAPAB_SDMA_MASK)) { 108149ab747fSPaolo Bonzini value &= ~SDHC_TRNS_DMA; 108249ab747fSPaolo Bonzini } 108324bddf9dSPhilippe Mathieu-Daudé MASKED_WRITE(s->trnmod, mask, value & SDHC_TRNMOD_MASK); 108449ab747fSPaolo Bonzini MASKED_WRITE(s->cmdreg, mask >> 16, value >> 16); 108549ab747fSPaolo Bonzini 108649ab747fSPaolo Bonzini /* Writing to the upper byte of CMDREG triggers SD command generation */ 1087d368ba43SKevin O'Connor if ((mask & 0xFF000000) || !sdhci_can_issue_command(s)) { 108849ab747fSPaolo Bonzini break; 108949ab747fSPaolo Bonzini } 109049ab747fSPaolo Bonzini 1091d368ba43SKevin O'Connor sdhci_send_command(s); 109249ab747fSPaolo Bonzini break; 109349ab747fSPaolo Bonzini case SDHC_BDATA: 109449ab747fSPaolo Bonzini if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) { 1095d368ba43SKevin O'Connor sdhci_write_dataport(s, value >> shift, size); 109649ab747fSPaolo Bonzini } 109749ab747fSPaolo Bonzini break; 109849ab747fSPaolo Bonzini case SDHC_HOSTCTL: 109949ab747fSPaolo Bonzini if (!(mask & 0xFF0000)) { 110049ab747fSPaolo Bonzini sdhci_blkgap_write(s, value >> 16); 110149ab747fSPaolo Bonzini } 110249ab747fSPaolo Bonzini MASKED_WRITE(s->hostctl, mask, value); 110349ab747fSPaolo Bonzini MASKED_WRITE(s->pwrcon, mask >> 8, value >> 8); 110449ab747fSPaolo Bonzini MASKED_WRITE(s->wakcon, mask >> 24, value >> 24); 110549ab747fSPaolo Bonzini if (!(s->prnsts & SDHC_CARD_PRESENT) || ((s->pwrcon >> 1) & 0x7) < 5 || 110649ab747fSPaolo Bonzini !(s->capareg & (1 << (31 - ((s->pwrcon >> 1) & 0x7))))) { 110749ab747fSPaolo Bonzini s->pwrcon &= ~SDHC_POWER_ON; 110849ab747fSPaolo Bonzini } 110949ab747fSPaolo Bonzini break; 111049ab747fSPaolo Bonzini case SDHC_CLKCON: 111149ab747fSPaolo Bonzini if (!(mask & 0xFF000000)) { 111249ab747fSPaolo Bonzini sdhci_reset_write(s, value >> 24); 111349ab747fSPaolo Bonzini } 111449ab747fSPaolo Bonzini MASKED_WRITE(s->clkcon, mask, value); 111549ab747fSPaolo Bonzini MASKED_WRITE(s->timeoutcon, mask >> 16, value >> 16); 111649ab747fSPaolo Bonzini if (s->clkcon & SDHC_CLOCK_INT_EN) { 111749ab747fSPaolo Bonzini s->clkcon |= SDHC_CLOCK_INT_STABLE; 111849ab747fSPaolo Bonzini } else { 111949ab747fSPaolo Bonzini s->clkcon &= ~SDHC_CLOCK_INT_STABLE; 112049ab747fSPaolo Bonzini } 112149ab747fSPaolo Bonzini break; 112249ab747fSPaolo Bonzini case SDHC_NORINTSTS: 112349ab747fSPaolo Bonzini if (s->norintstsen & SDHC_NISEN_CARDINT) { 112449ab747fSPaolo Bonzini value &= ~SDHC_NIS_CARDINT; 112549ab747fSPaolo Bonzini } 112649ab747fSPaolo Bonzini s->norintsts &= mask | ~value; 112749ab747fSPaolo Bonzini s->errintsts &= (mask >> 16) | ~(value >> 16); 112849ab747fSPaolo Bonzini if (s->errintsts) { 112949ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_ERR; 113049ab747fSPaolo Bonzini } else { 113149ab747fSPaolo Bonzini s->norintsts &= ~SDHC_NIS_ERR; 113249ab747fSPaolo Bonzini } 113349ab747fSPaolo Bonzini sdhci_update_irq(s); 113449ab747fSPaolo Bonzini break; 113549ab747fSPaolo Bonzini case SDHC_NORINTSTSEN: 113649ab747fSPaolo Bonzini MASKED_WRITE(s->norintstsen, mask, value); 113749ab747fSPaolo Bonzini MASKED_WRITE(s->errintstsen, mask >> 16, value >> 16); 113849ab747fSPaolo Bonzini s->norintsts &= s->norintstsen; 113949ab747fSPaolo Bonzini s->errintsts &= s->errintstsen; 114049ab747fSPaolo Bonzini if (s->errintsts) { 114149ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_ERR; 114249ab747fSPaolo Bonzini } else { 114349ab747fSPaolo Bonzini s->norintsts &= ~SDHC_NIS_ERR; 114449ab747fSPaolo Bonzini } 11450a7ac9f9SAndrew Baumann /* Quirk for Raspberry Pi: pending card insert interrupt 11460a7ac9f9SAndrew Baumann * appears when first enabled after power on */ 11470a7ac9f9SAndrew Baumann if ((s->norintstsen & SDHC_NISEN_INSERT) && s->pending_insert_state) { 11480a7ac9f9SAndrew Baumann assert(s->pending_insert_quirk); 11490a7ac9f9SAndrew Baumann s->norintsts |= SDHC_NIS_INSERT; 11500a7ac9f9SAndrew Baumann s->pending_insert_state = false; 11510a7ac9f9SAndrew Baumann } 115249ab747fSPaolo Bonzini sdhci_update_irq(s); 115349ab747fSPaolo Bonzini break; 115449ab747fSPaolo Bonzini case SDHC_NORINTSIGEN: 115549ab747fSPaolo Bonzini MASKED_WRITE(s->norintsigen, mask, value); 115649ab747fSPaolo Bonzini MASKED_WRITE(s->errintsigen, mask >> 16, value >> 16); 115749ab747fSPaolo Bonzini sdhci_update_irq(s); 115849ab747fSPaolo Bonzini break; 115949ab747fSPaolo Bonzini case SDHC_ADMAERR: 116049ab747fSPaolo Bonzini MASKED_WRITE(s->admaerr, mask, value); 116149ab747fSPaolo Bonzini break; 116249ab747fSPaolo Bonzini case SDHC_ADMASYSADDR: 116349ab747fSPaolo Bonzini s->admasysaddr = (s->admasysaddr & (0xFFFFFFFF00000000ULL | 116449ab747fSPaolo Bonzini (uint64_t)mask)) | (uint64_t)value; 116549ab747fSPaolo Bonzini break; 116649ab747fSPaolo Bonzini case SDHC_ADMASYSADDR + 4: 116749ab747fSPaolo Bonzini s->admasysaddr = (s->admasysaddr & (0x00000000FFFFFFFFULL | 116849ab747fSPaolo Bonzini ((uint64_t)mask << 32))) | ((uint64_t)value << 32); 116949ab747fSPaolo Bonzini break; 117049ab747fSPaolo Bonzini case SDHC_FEAER: 117149ab747fSPaolo Bonzini s->acmd12errsts |= value; 117249ab747fSPaolo Bonzini s->errintsts |= (value >> 16) & s->errintstsen; 117349ab747fSPaolo Bonzini if (s->acmd12errsts) { 117449ab747fSPaolo Bonzini s->errintsts |= SDHC_EIS_CMD12ERR; 117549ab747fSPaolo Bonzini } 117649ab747fSPaolo Bonzini if (s->errintsts) { 117749ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_ERR; 117849ab747fSPaolo Bonzini } 117949ab747fSPaolo Bonzini sdhci_update_irq(s); 118049ab747fSPaolo Bonzini break; 11815d2c0464SAndrey Smirnov case SDHC_ACMD12ERRSTS: 11825d2c0464SAndrey Smirnov MASKED_WRITE(s->acmd12errsts, mask, value); 11835d2c0464SAndrey Smirnov break; 11845efc9016SPhilippe Mathieu-Daudé 11855efc9016SPhilippe Mathieu-Daudé case SDHC_CAPAB: 11865efc9016SPhilippe Mathieu-Daudé case SDHC_CAPAB + 4: 11875efc9016SPhilippe Mathieu-Daudé case SDHC_MAXCURR: 11885efc9016SPhilippe Mathieu-Daudé case SDHC_MAXCURR + 4: 11895efc9016SPhilippe Mathieu-Daudé qemu_log_mask(LOG_GUEST_ERROR, "SDHC wr_%ub @0x%02" HWADDR_PRIx 11905efc9016SPhilippe Mathieu-Daudé " <- 0x%08x read-only\n", size, offset, value >> shift); 11915efc9016SPhilippe Mathieu-Daudé break; 11925efc9016SPhilippe Mathieu-Daudé 119349ab747fSPaolo Bonzini default: 119400b004b3SPhilippe Mathieu-Daudé qemu_log_mask(LOG_UNIMP, "SDHC wr_%ub @0x%02" HWADDR_PRIx " <- 0x%08x " 119500b004b3SPhilippe Mathieu-Daudé "not implemented\n", size, offset, value >> shift); 119649ab747fSPaolo Bonzini break; 119749ab747fSPaolo Bonzini } 11988be487d8SPhilippe Mathieu-Daudé trace_sdhci_access("wr", size << 3, offset, "<-", 11998be487d8SPhilippe Mathieu-Daudé value >> shift, value >> shift); 120049ab747fSPaolo Bonzini } 120149ab747fSPaolo Bonzini 120249ab747fSPaolo Bonzini static const MemoryRegionOps sdhci_mmio_ops = { 1203d368ba43SKevin O'Connor .read = sdhci_read, 1204d368ba43SKevin O'Connor .write = sdhci_write, 120549ab747fSPaolo Bonzini .valid = { 120649ab747fSPaolo Bonzini .min_access_size = 1, 120749ab747fSPaolo Bonzini .max_access_size = 4, 120849ab747fSPaolo Bonzini .unaligned = false 120949ab747fSPaolo Bonzini }, 121049ab747fSPaolo Bonzini .endianness = DEVICE_LITTLE_ENDIAN, 121149ab747fSPaolo Bonzini }; 121249ab747fSPaolo Bonzini 1213aceb5b06SPhilippe Mathieu-Daudé static void sdhci_init_readonly_registers(SDHCIState *s, Error **errp) 1214aceb5b06SPhilippe Mathieu-Daudé { 1215*6ff37c3dSPhilippe Mathieu-Daudé Error *local_err = NULL; 1216*6ff37c3dSPhilippe Mathieu-Daudé 1217aceb5b06SPhilippe Mathieu-Daudé if (s->sd_spec_version != 2) { 1218aceb5b06SPhilippe Mathieu-Daudé error_setg(errp, "Only Spec v2 is supported"); 1219aceb5b06SPhilippe Mathieu-Daudé return; 1220aceb5b06SPhilippe Mathieu-Daudé } 1221aceb5b06SPhilippe Mathieu-Daudé s->version = (SDHC_HCVER_VENDOR << 8) | (s->sd_spec_version - 1); 1222*6ff37c3dSPhilippe Mathieu-Daudé 1223*6ff37c3dSPhilippe Mathieu-Daudé sdhci_check_capareg(s, &local_err); 1224*6ff37c3dSPhilippe Mathieu-Daudé if (local_err) { 1225*6ff37c3dSPhilippe Mathieu-Daudé error_propagate(errp, local_err); 1226*6ff37c3dSPhilippe Mathieu-Daudé return; 1227*6ff37c3dSPhilippe Mathieu-Daudé } 1228aceb5b06SPhilippe Mathieu-Daudé } 1229aceb5b06SPhilippe Mathieu-Daudé 1230b635d98cSPhilippe Mathieu-Daudé /* --- qdev common --- */ 1231b635d98cSPhilippe Mathieu-Daudé 1232b635d98cSPhilippe Mathieu-Daudé #define DEFINE_SDHCI_COMMON_PROPERTIES(_state) \ 1233aceb5b06SPhilippe Mathieu-Daudé DEFINE_PROP_UINT8("sd-spec-version", _state, sd_spec_version, 2), \ 1234aceb5b06SPhilippe Mathieu-Daudé \ 1235aceb5b06SPhilippe Mathieu-Daudé /* Capabilities registers provide information on supported 1236aceb5b06SPhilippe Mathieu-Daudé * features of this specific host controller implementation */ \ 12375efc9016SPhilippe Mathieu-Daudé DEFINE_PROP_UINT64("capareg", _state, capareg, SDHC_CAPAB_REG_DEFAULT), \ 12385efc9016SPhilippe Mathieu-Daudé DEFINE_PROP_UINT64("maxcurr", _state, maxcurr, 0) 1239b635d98cSPhilippe Mathieu-Daudé 124040bbc194SPeter Maydell static void sdhci_initfn(SDHCIState *s) 124149ab747fSPaolo Bonzini { 124240bbc194SPeter Maydell qbus_create_inplace(&s->sdbus, sizeof(s->sdbus), 124340bbc194SPeter Maydell TYPE_SDHCI_BUS, DEVICE(s), "sd-bus"); 124449ab747fSPaolo Bonzini 1245bc72ad67SAlex Bligh s->insert_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_raise_insertion_irq, s); 1246d368ba43SKevin O'Connor s->transfer_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_data_transfer, s); 1247fd1e5c81SAndrey Smirnov 1248fd1e5c81SAndrey Smirnov s->io_ops = &sdhci_mmio_ops; 124949ab747fSPaolo Bonzini } 125049ab747fSPaolo Bonzini 12517302dcd6SKevin O'Connor static void sdhci_uninitfn(SDHCIState *s) 125249ab747fSPaolo Bonzini { 1253bc72ad67SAlex Bligh timer_del(s->insert_timer); 1254bc72ad67SAlex Bligh timer_free(s->insert_timer); 1255bc72ad67SAlex Bligh timer_del(s->transfer_timer); 1256bc72ad67SAlex Bligh timer_free(s->transfer_timer); 125749ab747fSPaolo Bonzini 125849ab747fSPaolo Bonzini g_free(s->fifo_buffer); 125949ab747fSPaolo Bonzini s->fifo_buffer = NULL; 126049ab747fSPaolo Bonzini } 126149ab747fSPaolo Bonzini 126225367498SPhilippe Mathieu-Daudé static void sdhci_common_realize(SDHCIState *s, Error **errp) 126325367498SPhilippe Mathieu-Daudé { 1264aceb5b06SPhilippe Mathieu-Daudé Error *local_err = NULL; 1265aceb5b06SPhilippe Mathieu-Daudé 1266aceb5b06SPhilippe Mathieu-Daudé sdhci_init_readonly_registers(s, &local_err); 1267aceb5b06SPhilippe Mathieu-Daudé if (local_err) { 1268aceb5b06SPhilippe Mathieu-Daudé error_propagate(errp, local_err); 1269aceb5b06SPhilippe Mathieu-Daudé return; 1270aceb5b06SPhilippe Mathieu-Daudé } 127125367498SPhilippe Mathieu-Daudé s->buf_maxsz = sdhci_get_fifolen(s); 127225367498SPhilippe Mathieu-Daudé s->fifo_buffer = g_malloc0(s->buf_maxsz); 127325367498SPhilippe Mathieu-Daudé 127425367498SPhilippe Mathieu-Daudé memory_region_init_io(&s->iomem, OBJECT(s), &sdhci_mmio_ops, s, "sdhci", 127525367498SPhilippe Mathieu-Daudé SDHC_REGISTERS_MAP_SIZE); 127625367498SPhilippe Mathieu-Daudé } 127725367498SPhilippe Mathieu-Daudé 12788b7455c7SPhilippe Mathieu-Daudé static void sdhci_common_unrealize(SDHCIState *s, Error **errp) 12798b7455c7SPhilippe Mathieu-Daudé { 12808b7455c7SPhilippe Mathieu-Daudé /* This function is expected to be called only once for each class: 12818b7455c7SPhilippe Mathieu-Daudé * - SysBus: via DeviceClass->unrealize(), 12828b7455c7SPhilippe Mathieu-Daudé * - PCI: via PCIDeviceClass->exit(). 12838b7455c7SPhilippe Mathieu-Daudé * However to avoid double-free and/or use-after-free we still nullify 12848b7455c7SPhilippe Mathieu-Daudé * this variable (better safe than sorry!). */ 12858b7455c7SPhilippe Mathieu-Daudé g_free(s->fifo_buffer); 12868b7455c7SPhilippe Mathieu-Daudé s->fifo_buffer = NULL; 12878b7455c7SPhilippe Mathieu-Daudé } 12888b7455c7SPhilippe Mathieu-Daudé 12890a7ac9f9SAndrew Baumann static bool sdhci_pending_insert_vmstate_needed(void *opaque) 12900a7ac9f9SAndrew Baumann { 12910a7ac9f9SAndrew Baumann SDHCIState *s = opaque; 12920a7ac9f9SAndrew Baumann 12930a7ac9f9SAndrew Baumann return s->pending_insert_state; 12940a7ac9f9SAndrew Baumann } 12950a7ac9f9SAndrew Baumann 12960a7ac9f9SAndrew Baumann static const VMStateDescription sdhci_pending_insert_vmstate = { 12970a7ac9f9SAndrew Baumann .name = "sdhci/pending-insert", 12980a7ac9f9SAndrew Baumann .version_id = 1, 12990a7ac9f9SAndrew Baumann .minimum_version_id = 1, 13000a7ac9f9SAndrew Baumann .needed = sdhci_pending_insert_vmstate_needed, 13010a7ac9f9SAndrew Baumann .fields = (VMStateField[]) { 13020a7ac9f9SAndrew Baumann VMSTATE_BOOL(pending_insert_state, SDHCIState), 13030a7ac9f9SAndrew Baumann VMSTATE_END_OF_LIST() 13040a7ac9f9SAndrew Baumann }, 13050a7ac9f9SAndrew Baumann }; 13060a7ac9f9SAndrew Baumann 130749ab747fSPaolo Bonzini const VMStateDescription sdhci_vmstate = { 130849ab747fSPaolo Bonzini .name = "sdhci", 130949ab747fSPaolo Bonzini .version_id = 1, 131049ab747fSPaolo Bonzini .minimum_version_id = 1, 131149ab747fSPaolo Bonzini .fields = (VMStateField[]) { 131249ab747fSPaolo Bonzini VMSTATE_UINT32(sdmasysad, SDHCIState), 131349ab747fSPaolo Bonzini VMSTATE_UINT16(blksize, SDHCIState), 131449ab747fSPaolo Bonzini VMSTATE_UINT16(blkcnt, SDHCIState), 131549ab747fSPaolo Bonzini VMSTATE_UINT32(argument, SDHCIState), 131649ab747fSPaolo Bonzini VMSTATE_UINT16(trnmod, SDHCIState), 131749ab747fSPaolo Bonzini VMSTATE_UINT16(cmdreg, SDHCIState), 131849ab747fSPaolo Bonzini VMSTATE_UINT32_ARRAY(rspreg, SDHCIState, 4), 131949ab747fSPaolo Bonzini VMSTATE_UINT32(prnsts, SDHCIState), 132049ab747fSPaolo Bonzini VMSTATE_UINT8(hostctl, SDHCIState), 132149ab747fSPaolo Bonzini VMSTATE_UINT8(pwrcon, SDHCIState), 132249ab747fSPaolo Bonzini VMSTATE_UINT8(blkgap, SDHCIState), 132349ab747fSPaolo Bonzini VMSTATE_UINT8(wakcon, SDHCIState), 132449ab747fSPaolo Bonzini VMSTATE_UINT16(clkcon, SDHCIState), 132549ab747fSPaolo Bonzini VMSTATE_UINT8(timeoutcon, SDHCIState), 132649ab747fSPaolo Bonzini VMSTATE_UINT8(admaerr, SDHCIState), 132749ab747fSPaolo Bonzini VMSTATE_UINT16(norintsts, SDHCIState), 132849ab747fSPaolo Bonzini VMSTATE_UINT16(errintsts, SDHCIState), 132949ab747fSPaolo Bonzini VMSTATE_UINT16(norintstsen, SDHCIState), 133049ab747fSPaolo Bonzini VMSTATE_UINT16(errintstsen, SDHCIState), 133149ab747fSPaolo Bonzini VMSTATE_UINT16(norintsigen, SDHCIState), 133249ab747fSPaolo Bonzini VMSTATE_UINT16(errintsigen, SDHCIState), 133349ab747fSPaolo Bonzini VMSTATE_UINT16(acmd12errsts, SDHCIState), 133449ab747fSPaolo Bonzini VMSTATE_UINT16(data_count, SDHCIState), 133549ab747fSPaolo Bonzini VMSTATE_UINT64(admasysaddr, SDHCIState), 133649ab747fSPaolo Bonzini VMSTATE_UINT8(stopped_state, SDHCIState), 133759046ec2SHalil Pasic VMSTATE_VBUFFER_UINT32(fifo_buffer, SDHCIState, 1, NULL, buf_maxsz), 1338e720677eSPaolo Bonzini VMSTATE_TIMER_PTR(insert_timer, SDHCIState), 1339e720677eSPaolo Bonzini VMSTATE_TIMER_PTR(transfer_timer, SDHCIState), 134049ab747fSPaolo Bonzini VMSTATE_END_OF_LIST() 13410a7ac9f9SAndrew Baumann }, 13420a7ac9f9SAndrew Baumann .subsections = (const VMStateDescription*[]) { 13430a7ac9f9SAndrew Baumann &sdhci_pending_insert_vmstate, 13440a7ac9f9SAndrew Baumann NULL 13450a7ac9f9SAndrew Baumann }, 134649ab747fSPaolo Bonzini }; 134749ab747fSPaolo Bonzini 13481c92c505SPhilippe Mathieu-Daudé static void sdhci_common_class_init(ObjectClass *klass, void *data) 13491c92c505SPhilippe Mathieu-Daudé { 13501c92c505SPhilippe Mathieu-Daudé DeviceClass *dc = DEVICE_CLASS(klass); 13511c92c505SPhilippe Mathieu-Daudé 13521c92c505SPhilippe Mathieu-Daudé set_bit(DEVICE_CATEGORY_STORAGE, dc->categories); 13531c92c505SPhilippe Mathieu-Daudé dc->vmsd = &sdhci_vmstate; 13541c92c505SPhilippe Mathieu-Daudé dc->reset = sdhci_poweron_reset; 13551c92c505SPhilippe Mathieu-Daudé } 13561c92c505SPhilippe Mathieu-Daudé 1357b635d98cSPhilippe Mathieu-Daudé /* --- qdev PCI --- */ 1358b635d98cSPhilippe Mathieu-Daudé 13595ec911c3SKevin O'Connor static Property sdhci_pci_properties[] = { 1360b635d98cSPhilippe Mathieu-Daudé DEFINE_SDHCI_COMMON_PROPERTIES(SDHCIState), 136149ab747fSPaolo Bonzini DEFINE_PROP_END_OF_LIST(), 136249ab747fSPaolo Bonzini }; 136349ab747fSPaolo Bonzini 13649af21dbeSMarkus Armbruster static void sdhci_pci_realize(PCIDevice *dev, Error **errp) 1365224d10ffSKevin O'Connor { 1366224d10ffSKevin O'Connor SDHCIState *s = PCI_SDHCI(dev); 1367ab958e38SPhilippe Mathieu-Daudé Error *local_err = NULL; 136825367498SPhilippe Mathieu-Daudé 136925367498SPhilippe Mathieu-Daudé sdhci_initfn(s); 137025367498SPhilippe Mathieu-Daudé sdhci_common_realize(s, errp); 1371ab958e38SPhilippe Mathieu-Daudé if (local_err) { 1372ab958e38SPhilippe Mathieu-Daudé error_propagate(errp, local_err); 137325367498SPhilippe Mathieu-Daudé return; 137425367498SPhilippe Mathieu-Daudé } 137525367498SPhilippe Mathieu-Daudé 1376224d10ffSKevin O'Connor dev->config[PCI_CLASS_PROG] = 0x01; /* Standard Host supported DMA */ 1377224d10ffSKevin O'Connor dev->config[PCI_INTERRUPT_PIN] = 0x01; /* interrupt pin A */ 1378224d10ffSKevin O'Connor s->irq = pci_allocate_irq(dev); 1379dd55c485SPhilippe Mathieu-Daudé s->dma_as = pci_get_address_space(dev); 1380dd55c485SPhilippe Mathieu-Daudé pci_register_bar(dev, 0, PCI_BASE_ADDRESS_SPACE_MEMORY, &s->iomem); 1381224d10ffSKevin O'Connor } 1382224d10ffSKevin O'Connor 1383224d10ffSKevin O'Connor static void sdhci_pci_exit(PCIDevice *dev) 1384224d10ffSKevin O'Connor { 1385224d10ffSKevin O'Connor SDHCIState *s = PCI_SDHCI(dev); 13868b7455c7SPhilippe Mathieu-Daudé 13878b7455c7SPhilippe Mathieu-Daudé sdhci_common_unrealize(s, &error_abort); 1388224d10ffSKevin O'Connor sdhci_uninitfn(s); 1389224d10ffSKevin O'Connor } 1390224d10ffSKevin O'Connor 1391224d10ffSKevin O'Connor static void sdhci_pci_class_init(ObjectClass *klass, void *data) 1392224d10ffSKevin O'Connor { 1393224d10ffSKevin O'Connor DeviceClass *dc = DEVICE_CLASS(klass); 1394224d10ffSKevin O'Connor PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 1395224d10ffSKevin O'Connor 13969af21dbeSMarkus Armbruster k->realize = sdhci_pci_realize; 1397224d10ffSKevin O'Connor k->exit = sdhci_pci_exit; 1398224d10ffSKevin O'Connor k->vendor_id = PCI_VENDOR_ID_REDHAT; 1399224d10ffSKevin O'Connor k->device_id = PCI_DEVICE_ID_REDHAT_SDHCI; 1400224d10ffSKevin O'Connor k->class_id = PCI_CLASS_SYSTEM_SDHCI; 14015ec911c3SKevin O'Connor dc->props = sdhci_pci_properties; 14021c92c505SPhilippe Mathieu-Daudé 14031c92c505SPhilippe Mathieu-Daudé sdhci_common_class_init(klass, data); 1404224d10ffSKevin O'Connor } 1405224d10ffSKevin O'Connor 1406224d10ffSKevin O'Connor static const TypeInfo sdhci_pci_info = { 1407224d10ffSKevin O'Connor .name = TYPE_PCI_SDHCI, 1408224d10ffSKevin O'Connor .parent = TYPE_PCI_DEVICE, 1409224d10ffSKevin O'Connor .instance_size = sizeof(SDHCIState), 1410224d10ffSKevin O'Connor .class_init = sdhci_pci_class_init, 1411fd3b02c8SEduardo Habkost .interfaces = (InterfaceInfo[]) { 1412fd3b02c8SEduardo Habkost { INTERFACE_CONVENTIONAL_PCI_DEVICE }, 1413fd3b02c8SEduardo Habkost { }, 1414fd3b02c8SEduardo Habkost }, 1415224d10ffSKevin O'Connor }; 1416224d10ffSKevin O'Connor 1417b635d98cSPhilippe Mathieu-Daudé /* --- qdev SysBus --- */ 1418b635d98cSPhilippe Mathieu-Daudé 14195ec911c3SKevin O'Connor static Property sdhci_sysbus_properties[] = { 1420b635d98cSPhilippe Mathieu-Daudé DEFINE_SDHCI_COMMON_PROPERTIES(SDHCIState), 14210a7ac9f9SAndrew Baumann DEFINE_PROP_BOOL("pending-insert-quirk", SDHCIState, pending_insert_quirk, 14220a7ac9f9SAndrew Baumann false), 142360765b6cSPhilippe Mathieu-Daudé DEFINE_PROP_LINK("dma", SDHCIState, 142460765b6cSPhilippe Mathieu-Daudé dma_mr, TYPE_MEMORY_REGION, MemoryRegion *), 14255ec911c3SKevin O'Connor DEFINE_PROP_END_OF_LIST(), 14265ec911c3SKevin O'Connor }; 14275ec911c3SKevin O'Connor 14287302dcd6SKevin O'Connor static void sdhci_sysbus_init(Object *obj) 142949ab747fSPaolo Bonzini { 14307302dcd6SKevin O'Connor SDHCIState *s = SYSBUS_SDHCI(obj); 14315ec911c3SKevin O'Connor 143240bbc194SPeter Maydell sdhci_initfn(s); 14337302dcd6SKevin O'Connor } 14347302dcd6SKevin O'Connor 14357302dcd6SKevin O'Connor static void sdhci_sysbus_finalize(Object *obj) 14367302dcd6SKevin O'Connor { 14377302dcd6SKevin O'Connor SDHCIState *s = SYSBUS_SDHCI(obj); 143860765b6cSPhilippe Mathieu-Daudé 143960765b6cSPhilippe Mathieu-Daudé if (s->dma_mr) { 144060765b6cSPhilippe Mathieu-Daudé object_unparent(OBJECT(s->dma_mr)); 144160765b6cSPhilippe Mathieu-Daudé } 144260765b6cSPhilippe Mathieu-Daudé 14437302dcd6SKevin O'Connor sdhci_uninitfn(s); 14447302dcd6SKevin O'Connor } 14457302dcd6SKevin O'Connor 14467302dcd6SKevin O'Connor static void sdhci_sysbus_realize(DeviceState *dev, Error ** errp) 14477302dcd6SKevin O'Connor { 14487302dcd6SKevin O'Connor SDHCIState *s = SYSBUS_SDHCI(dev); 144949ab747fSPaolo Bonzini SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 1450ab958e38SPhilippe Mathieu-Daudé Error *local_err = NULL; 145149ab747fSPaolo Bonzini 145225367498SPhilippe Mathieu-Daudé sdhci_common_realize(s, errp); 1453ab958e38SPhilippe Mathieu-Daudé if (local_err) { 1454ab958e38SPhilippe Mathieu-Daudé error_propagate(errp, local_err); 145525367498SPhilippe Mathieu-Daudé return; 145625367498SPhilippe Mathieu-Daudé } 145725367498SPhilippe Mathieu-Daudé 145860765b6cSPhilippe Mathieu-Daudé if (s->dma_mr) { 145902e57e1cSPhilippe Mathieu-Daudé s->dma_as = &s->sysbus_dma_as; 146060765b6cSPhilippe Mathieu-Daudé address_space_init(s->dma_as, s->dma_mr, "sdhci-dma"); 146160765b6cSPhilippe Mathieu-Daudé } else { 146260765b6cSPhilippe Mathieu-Daudé /* use system_memory() if property "dma" not set */ 1463dd55c485SPhilippe Mathieu-Daudé s->dma_as = &address_space_memory; 146460765b6cSPhilippe Mathieu-Daudé } 1465dd55c485SPhilippe Mathieu-Daudé 146649ab747fSPaolo Bonzini sysbus_init_irq(sbd, &s->irq); 1467fd1e5c81SAndrey Smirnov 1468fd1e5c81SAndrey Smirnov memory_region_init_io(&s->iomem, OBJECT(s), s->io_ops, s, "sdhci", 1469fd1e5c81SAndrey Smirnov SDHC_REGISTERS_MAP_SIZE); 1470fd1e5c81SAndrey Smirnov 147149ab747fSPaolo Bonzini sysbus_init_mmio(sbd, &s->iomem); 147249ab747fSPaolo Bonzini } 147349ab747fSPaolo Bonzini 14748b7455c7SPhilippe Mathieu-Daudé static void sdhci_sysbus_unrealize(DeviceState *dev, Error **errp) 14758b7455c7SPhilippe Mathieu-Daudé { 14768b7455c7SPhilippe Mathieu-Daudé SDHCIState *s = SYSBUS_SDHCI(dev); 14778b7455c7SPhilippe Mathieu-Daudé 14788b7455c7SPhilippe Mathieu-Daudé sdhci_common_unrealize(s, &error_abort); 147960765b6cSPhilippe Mathieu-Daudé 148060765b6cSPhilippe Mathieu-Daudé if (s->dma_mr) { 148160765b6cSPhilippe Mathieu-Daudé address_space_destroy(s->dma_as); 148260765b6cSPhilippe Mathieu-Daudé } 14838b7455c7SPhilippe Mathieu-Daudé } 14848b7455c7SPhilippe Mathieu-Daudé 14857302dcd6SKevin O'Connor static void sdhci_sysbus_class_init(ObjectClass *klass, void *data) 148649ab747fSPaolo Bonzini { 148749ab747fSPaolo Bonzini DeviceClass *dc = DEVICE_CLASS(klass); 148849ab747fSPaolo Bonzini 14895ec911c3SKevin O'Connor dc->props = sdhci_sysbus_properties; 14907302dcd6SKevin O'Connor dc->realize = sdhci_sysbus_realize; 14918b7455c7SPhilippe Mathieu-Daudé dc->unrealize = sdhci_sysbus_unrealize; 14921c92c505SPhilippe Mathieu-Daudé 14931c92c505SPhilippe Mathieu-Daudé sdhci_common_class_init(klass, data); 149449ab747fSPaolo Bonzini } 149549ab747fSPaolo Bonzini 14967302dcd6SKevin O'Connor static const TypeInfo sdhci_sysbus_info = { 14977302dcd6SKevin O'Connor .name = TYPE_SYSBUS_SDHCI, 149849ab747fSPaolo Bonzini .parent = TYPE_SYS_BUS_DEVICE, 149949ab747fSPaolo Bonzini .instance_size = sizeof(SDHCIState), 15007302dcd6SKevin O'Connor .instance_init = sdhci_sysbus_init, 15017302dcd6SKevin O'Connor .instance_finalize = sdhci_sysbus_finalize, 15027302dcd6SKevin O'Connor .class_init = sdhci_sysbus_class_init, 150349ab747fSPaolo Bonzini }; 150449ab747fSPaolo Bonzini 1505b635d98cSPhilippe Mathieu-Daudé /* --- qdev bus master --- */ 1506b635d98cSPhilippe Mathieu-Daudé 150740bbc194SPeter Maydell static void sdhci_bus_class_init(ObjectClass *klass, void *data) 150840bbc194SPeter Maydell { 150940bbc194SPeter Maydell SDBusClass *sbc = SD_BUS_CLASS(klass); 151040bbc194SPeter Maydell 151140bbc194SPeter Maydell sbc->set_inserted = sdhci_set_inserted; 151240bbc194SPeter Maydell sbc->set_readonly = sdhci_set_readonly; 151340bbc194SPeter Maydell } 151440bbc194SPeter Maydell 151540bbc194SPeter Maydell static const TypeInfo sdhci_bus_info = { 151640bbc194SPeter Maydell .name = TYPE_SDHCI_BUS, 151740bbc194SPeter Maydell .parent = TYPE_SD_BUS, 151840bbc194SPeter Maydell .instance_size = sizeof(SDBus), 151940bbc194SPeter Maydell .class_init = sdhci_bus_class_init, 152040bbc194SPeter Maydell }; 152140bbc194SPeter Maydell 1522fd1e5c81SAndrey Smirnov static uint64_t usdhc_read(void *opaque, hwaddr offset, unsigned size) 1523fd1e5c81SAndrey Smirnov { 1524fd1e5c81SAndrey Smirnov SDHCIState *s = SYSBUS_SDHCI(opaque); 1525fd1e5c81SAndrey Smirnov uint32_t ret; 1526fd1e5c81SAndrey Smirnov uint16_t hostctl; 1527fd1e5c81SAndrey Smirnov 1528fd1e5c81SAndrey Smirnov switch (offset) { 1529fd1e5c81SAndrey Smirnov default: 1530fd1e5c81SAndrey Smirnov return sdhci_read(opaque, offset, size); 1531fd1e5c81SAndrey Smirnov 1532fd1e5c81SAndrey Smirnov case SDHC_HOSTCTL: 1533fd1e5c81SAndrey Smirnov /* 1534fd1e5c81SAndrey Smirnov * For a detailed explanation on the following bit 1535fd1e5c81SAndrey Smirnov * manipulation code see comments in a similar part of 1536fd1e5c81SAndrey Smirnov * usdhc_write() 1537fd1e5c81SAndrey Smirnov */ 1538fd1e5c81SAndrey Smirnov hostctl = SDHC_DMA_TYPE(s->hostctl) << (8 - 3); 1539fd1e5c81SAndrey Smirnov 1540fd1e5c81SAndrey Smirnov if (s->hostctl & SDHC_CTRL_8BITBUS) { 1541fd1e5c81SAndrey Smirnov hostctl |= ESDHC_CTRL_8BITBUS; 1542fd1e5c81SAndrey Smirnov } 1543fd1e5c81SAndrey Smirnov 1544fd1e5c81SAndrey Smirnov if (s->hostctl & SDHC_CTRL_4BITBUS) { 1545fd1e5c81SAndrey Smirnov hostctl |= ESDHC_CTRL_4BITBUS; 1546fd1e5c81SAndrey Smirnov } 1547fd1e5c81SAndrey Smirnov 1548fd1e5c81SAndrey Smirnov ret = hostctl; 1549fd1e5c81SAndrey Smirnov ret |= (uint32_t)s->blkgap << 16; 1550fd1e5c81SAndrey Smirnov ret |= (uint32_t)s->wakcon << 24; 1551fd1e5c81SAndrey Smirnov 1552fd1e5c81SAndrey Smirnov break; 1553fd1e5c81SAndrey Smirnov 1554fd1e5c81SAndrey Smirnov case ESDHC_DLL_CTRL: 1555fd1e5c81SAndrey Smirnov case ESDHC_TUNE_CTRL_STATUS: 1556fd1e5c81SAndrey Smirnov case ESDHC_UNDOCUMENTED_REG27: 1557fd1e5c81SAndrey Smirnov case ESDHC_TUNING_CTRL: 1558fd1e5c81SAndrey Smirnov case ESDHC_VENDOR_SPEC: 1559fd1e5c81SAndrey Smirnov case ESDHC_MIX_CTRL: 1560fd1e5c81SAndrey Smirnov case ESDHC_WTMK_LVL: 1561fd1e5c81SAndrey Smirnov ret = 0; 1562fd1e5c81SAndrey Smirnov break; 1563fd1e5c81SAndrey Smirnov } 1564fd1e5c81SAndrey Smirnov 1565fd1e5c81SAndrey Smirnov return ret; 1566fd1e5c81SAndrey Smirnov } 1567fd1e5c81SAndrey Smirnov 1568fd1e5c81SAndrey Smirnov static void 1569fd1e5c81SAndrey Smirnov usdhc_write(void *opaque, hwaddr offset, uint64_t val, unsigned size) 1570fd1e5c81SAndrey Smirnov { 1571fd1e5c81SAndrey Smirnov SDHCIState *s = SYSBUS_SDHCI(opaque); 1572fd1e5c81SAndrey Smirnov uint8_t hostctl; 1573fd1e5c81SAndrey Smirnov uint32_t value = (uint32_t)val; 1574fd1e5c81SAndrey Smirnov 1575fd1e5c81SAndrey Smirnov switch (offset) { 1576fd1e5c81SAndrey Smirnov case ESDHC_DLL_CTRL: 1577fd1e5c81SAndrey Smirnov case ESDHC_TUNE_CTRL_STATUS: 1578fd1e5c81SAndrey Smirnov case ESDHC_UNDOCUMENTED_REG27: 1579fd1e5c81SAndrey Smirnov case ESDHC_TUNING_CTRL: 1580fd1e5c81SAndrey Smirnov case ESDHC_WTMK_LVL: 1581fd1e5c81SAndrey Smirnov case ESDHC_VENDOR_SPEC: 1582fd1e5c81SAndrey Smirnov break; 1583fd1e5c81SAndrey Smirnov 1584fd1e5c81SAndrey Smirnov case SDHC_HOSTCTL: 1585fd1e5c81SAndrey Smirnov /* 1586fd1e5c81SAndrey Smirnov * Here's What ESDHCI has at offset 0x28 (SDHC_HOSTCTL) 1587fd1e5c81SAndrey Smirnov * 1588fd1e5c81SAndrey Smirnov * 7 6 5 4 3 2 1 0 1589fd1e5c81SAndrey Smirnov * |-----------+--------+--------+-----------+----------+---------| 1590fd1e5c81SAndrey Smirnov * | Card | Card | Endian | DATA3 | Data | Led | 1591fd1e5c81SAndrey Smirnov * | Detect | Detect | Mode | as Card | Transfer | Control | 1592fd1e5c81SAndrey Smirnov * | Signal | Test | | Detection | Width | | 1593fd1e5c81SAndrey Smirnov * | Selection | Level | | Pin | | | 1594fd1e5c81SAndrey Smirnov * |-----------+--------+--------+-----------+----------+---------| 1595fd1e5c81SAndrey Smirnov * 1596fd1e5c81SAndrey Smirnov * and 0x29 1597fd1e5c81SAndrey Smirnov * 1598fd1e5c81SAndrey Smirnov * 15 10 9 8 1599fd1e5c81SAndrey Smirnov * |----------+------| 1600fd1e5c81SAndrey Smirnov * | Reserved | DMA | 1601fd1e5c81SAndrey Smirnov * | | Sel. | 1602fd1e5c81SAndrey Smirnov * | | | 1603fd1e5c81SAndrey Smirnov * |----------+------| 1604fd1e5c81SAndrey Smirnov * 1605fd1e5c81SAndrey Smirnov * and here's what SDCHI spec expects those offsets to be: 1606fd1e5c81SAndrey Smirnov * 1607fd1e5c81SAndrey Smirnov * 0x28 (Host Control Register) 1608fd1e5c81SAndrey Smirnov * 1609fd1e5c81SAndrey Smirnov * 7 6 5 4 3 2 1 0 1610fd1e5c81SAndrey Smirnov * |--------+--------+----------+------+--------+----------+---------| 1611fd1e5c81SAndrey Smirnov * | Card | Card | Extended | DMA | High | Data | LED | 1612fd1e5c81SAndrey Smirnov * | Detect | Detect | Data | Sel. | Speed | Transfer | Control | 1613fd1e5c81SAndrey Smirnov * | Signal | Test | Transfer | | Enable | Width | | 1614fd1e5c81SAndrey Smirnov * | Sel. | Level | Width | | | | | 1615fd1e5c81SAndrey Smirnov * |--------+--------+----------+------+--------+----------+---------| 1616fd1e5c81SAndrey Smirnov * 1617fd1e5c81SAndrey Smirnov * and 0x29 (Power Control Register) 1618fd1e5c81SAndrey Smirnov * 1619fd1e5c81SAndrey Smirnov * |----------------------------------| 1620fd1e5c81SAndrey Smirnov * | Power Control Register | 1621fd1e5c81SAndrey Smirnov * | | 1622fd1e5c81SAndrey Smirnov * | Description omitted, | 1623fd1e5c81SAndrey Smirnov * | since it has no analog in ESDHCI | 1624fd1e5c81SAndrey Smirnov * | | 1625fd1e5c81SAndrey Smirnov * |----------------------------------| 1626fd1e5c81SAndrey Smirnov * 1627fd1e5c81SAndrey Smirnov * Since offsets 0x2A and 0x2B should be compatible between 1628fd1e5c81SAndrey Smirnov * both IP specs we only need to reconcile least 16-bit of the 1629fd1e5c81SAndrey Smirnov * word we've been given. 1630fd1e5c81SAndrey Smirnov */ 1631fd1e5c81SAndrey Smirnov 1632fd1e5c81SAndrey Smirnov /* 1633fd1e5c81SAndrey Smirnov * First, save bits 7 6 and 0 since they are identical 1634fd1e5c81SAndrey Smirnov */ 1635fd1e5c81SAndrey Smirnov hostctl = value & (SDHC_CTRL_LED | 1636fd1e5c81SAndrey Smirnov SDHC_CTRL_CDTEST_INS | 1637fd1e5c81SAndrey Smirnov SDHC_CTRL_CDTEST_EN); 1638fd1e5c81SAndrey Smirnov /* 1639fd1e5c81SAndrey Smirnov * Second, split "Data Transfer Width" from bits 2 and 1 in to 1640fd1e5c81SAndrey Smirnov * bits 5 and 1 1641fd1e5c81SAndrey Smirnov */ 1642fd1e5c81SAndrey Smirnov if (value & ESDHC_CTRL_8BITBUS) { 1643fd1e5c81SAndrey Smirnov hostctl |= SDHC_CTRL_8BITBUS; 1644fd1e5c81SAndrey Smirnov } 1645fd1e5c81SAndrey Smirnov 1646fd1e5c81SAndrey Smirnov if (value & ESDHC_CTRL_4BITBUS) { 1647fd1e5c81SAndrey Smirnov hostctl |= ESDHC_CTRL_4BITBUS; 1648fd1e5c81SAndrey Smirnov } 1649fd1e5c81SAndrey Smirnov 1650fd1e5c81SAndrey Smirnov /* 1651fd1e5c81SAndrey Smirnov * Third, move DMA select from bits 9 and 8 to bits 4 and 3 1652fd1e5c81SAndrey Smirnov */ 1653fd1e5c81SAndrey Smirnov hostctl |= SDHC_DMA_TYPE(value >> (8 - 3)); 1654fd1e5c81SAndrey Smirnov 1655fd1e5c81SAndrey Smirnov /* 1656fd1e5c81SAndrey Smirnov * Now place the corrected value into low 16-bit of the value 1657fd1e5c81SAndrey Smirnov * we are going to give standard SDHCI write function 1658fd1e5c81SAndrey Smirnov * 1659fd1e5c81SAndrey Smirnov * NOTE: This transformation should be the inverse of what can 1660fd1e5c81SAndrey Smirnov * be found in drivers/mmc/host/sdhci-esdhc-imx.c in Linux 1661fd1e5c81SAndrey Smirnov * kernel 1662fd1e5c81SAndrey Smirnov */ 1663fd1e5c81SAndrey Smirnov value &= ~UINT16_MAX; 1664fd1e5c81SAndrey Smirnov value |= hostctl; 1665fd1e5c81SAndrey Smirnov value |= (uint16_t)s->pwrcon << 8; 1666fd1e5c81SAndrey Smirnov 1667fd1e5c81SAndrey Smirnov sdhci_write(opaque, offset, value, size); 1668fd1e5c81SAndrey Smirnov break; 1669fd1e5c81SAndrey Smirnov 1670fd1e5c81SAndrey Smirnov case ESDHC_MIX_CTRL: 1671fd1e5c81SAndrey Smirnov /* 1672fd1e5c81SAndrey Smirnov * So, when SD/MMC stack in Linux tries to write to "Transfer 1673fd1e5c81SAndrey Smirnov * Mode Register", ESDHC i.MX quirk code will translate it 1674fd1e5c81SAndrey Smirnov * into a write to ESDHC_MIX_CTRL, so we do the opposite in 1675fd1e5c81SAndrey Smirnov * order to get where we started 1676fd1e5c81SAndrey Smirnov * 1677fd1e5c81SAndrey Smirnov * Note that Auto CMD23 Enable bit is located in a wrong place 1678fd1e5c81SAndrey Smirnov * on i.MX, but since it is not used by QEMU we do not care. 1679fd1e5c81SAndrey Smirnov * 1680fd1e5c81SAndrey Smirnov * We don't want to call sdhci_write(.., SDHC_TRNMOD, ...) 1681fd1e5c81SAndrey Smirnov * here becuase it will result in a call to 1682fd1e5c81SAndrey Smirnov * sdhci_send_command(s) which we don't want. 1683fd1e5c81SAndrey Smirnov * 1684fd1e5c81SAndrey Smirnov */ 1685fd1e5c81SAndrey Smirnov s->trnmod = value & UINT16_MAX; 1686fd1e5c81SAndrey Smirnov break; 1687fd1e5c81SAndrey Smirnov case SDHC_TRNMOD: 1688fd1e5c81SAndrey Smirnov /* 1689fd1e5c81SAndrey Smirnov * Similar to above, but this time a write to "Command 1690fd1e5c81SAndrey Smirnov * Register" will be translated into a 4-byte write to 1691fd1e5c81SAndrey Smirnov * "Transfer Mode register" where lower 16-bit of value would 1692fd1e5c81SAndrey Smirnov * be set to zero. So what we do is fill those bits with 1693fd1e5c81SAndrey Smirnov * cached value from s->trnmod and let the SDHCI 1694fd1e5c81SAndrey Smirnov * infrastructure handle the rest 1695fd1e5c81SAndrey Smirnov */ 1696fd1e5c81SAndrey Smirnov sdhci_write(opaque, offset, val | s->trnmod, size); 1697fd1e5c81SAndrey Smirnov break; 1698fd1e5c81SAndrey Smirnov case SDHC_BLKSIZE: 1699fd1e5c81SAndrey Smirnov /* 1700fd1e5c81SAndrey Smirnov * ESDHCI does not implement "Host SDMA Buffer Boundary", and 1701fd1e5c81SAndrey Smirnov * Linux driver will try to zero this field out which will 1702fd1e5c81SAndrey Smirnov * break the rest of SDHCI emulation. 1703fd1e5c81SAndrey Smirnov * 1704fd1e5c81SAndrey Smirnov * Linux defaults to maximum possible setting (512K boundary) 1705fd1e5c81SAndrey Smirnov * and it seems to be the only option that i.MX IP implements, 1706fd1e5c81SAndrey Smirnov * so we artificially set it to that value. 1707fd1e5c81SAndrey Smirnov */ 1708fd1e5c81SAndrey Smirnov val |= 0x7 << 12; 1709fd1e5c81SAndrey Smirnov /* FALLTHROUGH */ 1710fd1e5c81SAndrey Smirnov default: 1711fd1e5c81SAndrey Smirnov sdhci_write(opaque, offset, val, size); 1712fd1e5c81SAndrey Smirnov break; 1713fd1e5c81SAndrey Smirnov } 1714fd1e5c81SAndrey Smirnov } 1715fd1e5c81SAndrey Smirnov 1716fd1e5c81SAndrey Smirnov 1717fd1e5c81SAndrey Smirnov static const MemoryRegionOps usdhc_mmio_ops = { 1718fd1e5c81SAndrey Smirnov .read = usdhc_read, 1719fd1e5c81SAndrey Smirnov .write = usdhc_write, 1720fd1e5c81SAndrey Smirnov .valid = { 1721fd1e5c81SAndrey Smirnov .min_access_size = 1, 1722fd1e5c81SAndrey Smirnov .max_access_size = 4, 1723fd1e5c81SAndrey Smirnov .unaligned = false 1724fd1e5c81SAndrey Smirnov }, 1725fd1e5c81SAndrey Smirnov .endianness = DEVICE_LITTLE_ENDIAN, 1726fd1e5c81SAndrey Smirnov }; 1727fd1e5c81SAndrey Smirnov 1728fd1e5c81SAndrey Smirnov static void imx_usdhc_init(Object *obj) 1729fd1e5c81SAndrey Smirnov { 1730fd1e5c81SAndrey Smirnov SDHCIState *s = SYSBUS_SDHCI(obj); 1731fd1e5c81SAndrey Smirnov 1732fd1e5c81SAndrey Smirnov s->io_ops = &usdhc_mmio_ops; 1733fd1e5c81SAndrey Smirnov s->quirks = SDHCI_QUIRK_NO_BUSY_IRQ; 1734fd1e5c81SAndrey Smirnov } 1735fd1e5c81SAndrey Smirnov 1736fd1e5c81SAndrey Smirnov static const TypeInfo imx_usdhc_info = { 1737fd1e5c81SAndrey Smirnov .name = TYPE_IMX_USDHC, 1738fd1e5c81SAndrey Smirnov .parent = TYPE_SYSBUS_SDHCI, 1739fd1e5c81SAndrey Smirnov .instance_init = imx_usdhc_init, 1740fd1e5c81SAndrey Smirnov }; 1741fd1e5c81SAndrey Smirnov 174249ab747fSPaolo Bonzini static void sdhci_register_types(void) 174349ab747fSPaolo Bonzini { 1744224d10ffSKevin O'Connor type_register_static(&sdhci_pci_info); 17457302dcd6SKevin O'Connor type_register_static(&sdhci_sysbus_info); 174640bbc194SPeter Maydell type_register_static(&sdhci_bus_info); 1747fd1e5c81SAndrey Smirnov type_register_static(&imx_usdhc_info); 174849ab747fSPaolo Bonzini } 174949ab747fSPaolo Bonzini 175049ab747fSPaolo Bonzini type_init(sdhci_register_types) 1751