149ab747fSPaolo Bonzini /* 249ab747fSPaolo Bonzini * SD Association Host Standard Specification v2.0 controller emulation 349ab747fSPaolo Bonzini * 449ab747fSPaolo Bonzini * Copyright (c) 2011 Samsung Electronics Co., Ltd. 549ab747fSPaolo Bonzini * Mitsyanko Igor <i.mitsyanko@samsung.com> 649ab747fSPaolo Bonzini * Peter A.G. Crosthwaite <peter.crosthwaite@petalogix.com> 749ab747fSPaolo Bonzini * 849ab747fSPaolo Bonzini * Based on MMC controller for Samsung S5PC1xx-based board emulation 949ab747fSPaolo Bonzini * by Alexey Merkulov and Vladimir Monakhov. 1049ab747fSPaolo Bonzini * 1149ab747fSPaolo Bonzini * This program is free software; you can redistribute it and/or modify it 1249ab747fSPaolo Bonzini * under the terms of the GNU General Public License as published by the 1349ab747fSPaolo Bonzini * Free Software Foundation; either version 2 of the License, or (at your 1449ab747fSPaolo Bonzini * option) any later version. 1549ab747fSPaolo Bonzini * 1649ab747fSPaolo Bonzini * This program is distributed in the hope that it will be useful, 1749ab747fSPaolo Bonzini * but WITHOUT ANY WARRANTY; without even the implied warranty of 1849ab747fSPaolo Bonzini * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. 1949ab747fSPaolo Bonzini * See the GNU General Public License for more details. 2049ab747fSPaolo Bonzini * 2149ab747fSPaolo Bonzini * You should have received a copy of the GNU General Public License along 2249ab747fSPaolo Bonzini * with this program; if not, see <http://www.gnu.org/licenses/>. 2349ab747fSPaolo Bonzini */ 2449ab747fSPaolo Bonzini 250430891cSPeter Maydell #include "qemu/osdep.h" 264c8f9735SPhilippe Mathieu-Daudé #include "qemu/units.h" 276ff37c3dSPhilippe Mathieu-Daudé #include "qemu/error-report.h" 28b635d98cSPhilippe Mathieu-Daudé #include "qapi/error.h" 2964552b6bSMarkus Armbruster #include "hw/irq.h" 30a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h" 3149ab747fSPaolo Bonzini #include "sysemu/dma.h" 3249ab747fSPaolo Bonzini #include "qemu/timer.h" 3349ab747fSPaolo Bonzini #include "qemu/bitops.h" 34f82a0f44SPhilippe Mathieu-Daudé #include "hw/sd/sdhci.h" 35d6454270SMarkus Armbruster #include "migration/vmstate.h" 36637d23beSSai Pavan Boddu #include "sdhci-internal.h" 3703dd024fSPaolo Bonzini #include "qemu/log.h" 380b8fa32fSMarkus Armbruster #include "qemu/module.h" 398be487d8SPhilippe Mathieu-Daudé #include "trace.h" 4049ab747fSPaolo Bonzini 4140bbc194SPeter Maydell #define TYPE_SDHCI_BUS "sdhci-bus" 4240bbc194SPeter Maydell #define SDHCI_BUS(obj) OBJECT_CHECK(SDBus, (obj), TYPE_SDHCI_BUS) 4340bbc194SPeter Maydell 44aa164fbfSPhilippe Mathieu-Daudé #define MASKED_WRITE(reg, mask, val) (reg = (reg & (mask)) | (val)) 45aa164fbfSPhilippe Mathieu-Daudé 4609b738ffSPhilippe Mathieu-Daudé static inline unsigned int sdhci_get_fifolen(SDHCIState *s) 4709b738ffSPhilippe Mathieu-Daudé { 4809b738ffSPhilippe Mathieu-Daudé return 1 << (9 + FIELD_EX32(s->capareg, SDHC_CAPAB, MAXBLOCKLENGTH)); 4909b738ffSPhilippe Mathieu-Daudé } 5009b738ffSPhilippe Mathieu-Daudé 516ff37c3dSPhilippe Mathieu-Daudé /* return true on error */ 526ff37c3dSPhilippe Mathieu-Daudé static bool sdhci_check_capab_freq_range(SDHCIState *s, const char *desc, 536ff37c3dSPhilippe Mathieu-Daudé uint8_t freq, Error **errp) 546ff37c3dSPhilippe Mathieu-Daudé { 554d67852dSPhilippe Mathieu-Daudé if (s->sd_spec_version >= 3) { 564d67852dSPhilippe Mathieu-Daudé return false; 574d67852dSPhilippe Mathieu-Daudé } 586ff37c3dSPhilippe Mathieu-Daudé switch (freq) { 596ff37c3dSPhilippe Mathieu-Daudé case 0: 606ff37c3dSPhilippe Mathieu-Daudé case 10 ... 63: 616ff37c3dSPhilippe Mathieu-Daudé break; 626ff37c3dSPhilippe Mathieu-Daudé default: 636ff37c3dSPhilippe Mathieu-Daudé error_setg(errp, "SD %s clock frequency can have value" 646ff37c3dSPhilippe Mathieu-Daudé "in range 0-63 only", desc); 656ff37c3dSPhilippe Mathieu-Daudé return true; 666ff37c3dSPhilippe Mathieu-Daudé } 676ff37c3dSPhilippe Mathieu-Daudé return false; 686ff37c3dSPhilippe Mathieu-Daudé } 696ff37c3dSPhilippe Mathieu-Daudé 706ff37c3dSPhilippe Mathieu-Daudé static void sdhci_check_capareg(SDHCIState *s, Error **errp) 716ff37c3dSPhilippe Mathieu-Daudé { 726ff37c3dSPhilippe Mathieu-Daudé uint64_t msk = s->capareg; 736ff37c3dSPhilippe Mathieu-Daudé uint32_t val; 746ff37c3dSPhilippe Mathieu-Daudé bool y; 756ff37c3dSPhilippe Mathieu-Daudé 766ff37c3dSPhilippe Mathieu-Daudé switch (s->sd_spec_version) { 771e23b63fSPhilippe Mathieu-Daudé case 4: 781e23b63fSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, BUS64BIT_V4); 791e23b63fSPhilippe Mathieu-Daudé trace_sdhci_capareg("64-bit system bus (v4)", val); 801e23b63fSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, BUS64BIT_V4, 0); 811e23b63fSPhilippe Mathieu-Daudé 821e23b63fSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, UHS_II); 831e23b63fSPhilippe Mathieu-Daudé trace_sdhci_capareg("UHS-II", val); 841e23b63fSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, UHS_II, 0); 851e23b63fSPhilippe Mathieu-Daudé 861e23b63fSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, ADMA3); 871e23b63fSPhilippe Mathieu-Daudé trace_sdhci_capareg("ADMA3", val); 881e23b63fSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, ADMA3, 0); 891e23b63fSPhilippe Mathieu-Daudé 901e23b63fSPhilippe Mathieu-Daudé /* fallthrough */ 914d67852dSPhilippe Mathieu-Daudé case 3: 924d67852dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, ASYNC_INT); 934d67852dSPhilippe Mathieu-Daudé trace_sdhci_capareg("async interrupt", val); 944d67852dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, ASYNC_INT, 0); 954d67852dSPhilippe Mathieu-Daudé 964d67852dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, SLOT_TYPE); 974d67852dSPhilippe Mathieu-Daudé if (val) { 984d67852dSPhilippe Mathieu-Daudé error_setg(errp, "slot-type not supported"); 994d67852dSPhilippe Mathieu-Daudé return; 1004d67852dSPhilippe Mathieu-Daudé } 1014d67852dSPhilippe Mathieu-Daudé trace_sdhci_capareg("slot type", val); 1024d67852dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, SLOT_TYPE, 0); 1034d67852dSPhilippe Mathieu-Daudé 1044d67852dSPhilippe Mathieu-Daudé if (val != 2) { 1054d67852dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, EMBEDDED_8BIT); 1064d67852dSPhilippe Mathieu-Daudé trace_sdhci_capareg("8-bit bus", val); 1074d67852dSPhilippe Mathieu-Daudé } 1084d67852dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, EMBEDDED_8BIT, 0); 1094d67852dSPhilippe Mathieu-Daudé 1104d67852dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, BUS_SPEED); 1114d67852dSPhilippe Mathieu-Daudé trace_sdhci_capareg("bus speed mask", val); 1124d67852dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, BUS_SPEED, 0); 1134d67852dSPhilippe Mathieu-Daudé 1144d67852dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, DRIVER_STRENGTH); 1154d67852dSPhilippe Mathieu-Daudé trace_sdhci_capareg("driver strength mask", val); 1164d67852dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, DRIVER_STRENGTH, 0); 1174d67852dSPhilippe Mathieu-Daudé 1184d67852dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, TIMER_RETUNING); 1194d67852dSPhilippe Mathieu-Daudé trace_sdhci_capareg("timer re-tuning", val); 1204d67852dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, TIMER_RETUNING, 0); 1214d67852dSPhilippe Mathieu-Daudé 1224d67852dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, SDR50_TUNING); 1234d67852dSPhilippe Mathieu-Daudé trace_sdhci_capareg("use SDR50 tuning", val); 1244d67852dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, SDR50_TUNING, 0); 1254d67852dSPhilippe Mathieu-Daudé 1264d67852dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, RETUNING_MODE); 1274d67852dSPhilippe Mathieu-Daudé trace_sdhci_capareg("re-tuning mode", val); 1284d67852dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, RETUNING_MODE, 0); 1294d67852dSPhilippe Mathieu-Daudé 1304d67852dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, CLOCK_MULT); 1314d67852dSPhilippe Mathieu-Daudé trace_sdhci_capareg("clock multiplier", val); 1324d67852dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, CLOCK_MULT, 0); 1334d67852dSPhilippe Mathieu-Daudé 1344d67852dSPhilippe Mathieu-Daudé /* fallthrough */ 1356ff37c3dSPhilippe Mathieu-Daudé case 2: /* default version */ 1360540fba9SPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, ADMA2); 1370540fba9SPhilippe Mathieu-Daudé trace_sdhci_capareg("ADMA2", val); 1380540fba9SPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, ADMA2, 0); 1390540fba9SPhilippe Mathieu-Daudé 1400540fba9SPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, ADMA1); 1410540fba9SPhilippe Mathieu-Daudé trace_sdhci_capareg("ADMA1", val); 1420540fba9SPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, ADMA1, 0); 1430540fba9SPhilippe Mathieu-Daudé 1440540fba9SPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, BUS64BIT); 1451e23b63fSPhilippe Mathieu-Daudé trace_sdhci_capareg("64-bit system bus (v3)", val); 1460540fba9SPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, BUS64BIT, 0); 1476ff37c3dSPhilippe Mathieu-Daudé 1486ff37c3dSPhilippe Mathieu-Daudé /* fallthrough */ 1496ff37c3dSPhilippe Mathieu-Daudé case 1: 1506ff37c3dSPhilippe Mathieu-Daudé y = FIELD_EX64(s->capareg, SDHC_CAPAB, TOUNIT); 1516ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, TOUNIT, 0); 1526ff37c3dSPhilippe Mathieu-Daudé 1536ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, TOCLKFREQ); 1546ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg(y ? "timeout (MHz)" : "Timeout (KHz)", val); 1556ff37c3dSPhilippe Mathieu-Daudé if (sdhci_check_capab_freq_range(s, "timeout", val, errp)) { 1566ff37c3dSPhilippe Mathieu-Daudé return; 1576ff37c3dSPhilippe Mathieu-Daudé } 1586ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, TOCLKFREQ, 0); 1596ff37c3dSPhilippe Mathieu-Daudé 1606ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, BASECLKFREQ); 1616ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg(y ? "base (MHz)" : "Base (KHz)", val); 1626ff37c3dSPhilippe Mathieu-Daudé if (sdhci_check_capab_freq_range(s, "base", val, errp)) { 1636ff37c3dSPhilippe Mathieu-Daudé return; 1646ff37c3dSPhilippe Mathieu-Daudé } 1656ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, BASECLKFREQ, 0); 1666ff37c3dSPhilippe Mathieu-Daudé 1676ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, MAXBLOCKLENGTH); 1686ff37c3dSPhilippe Mathieu-Daudé if (val >= 3) { 1696ff37c3dSPhilippe Mathieu-Daudé error_setg(errp, "block size can be 512, 1024 or 2048 only"); 1706ff37c3dSPhilippe Mathieu-Daudé return; 1716ff37c3dSPhilippe Mathieu-Daudé } 1726ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg("max block length", sdhci_get_fifolen(s)); 1736ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, MAXBLOCKLENGTH, 0); 1746ff37c3dSPhilippe Mathieu-Daudé 1756ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, HIGHSPEED); 1766ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg("high speed", val); 1776ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, HIGHSPEED, 0); 1786ff37c3dSPhilippe Mathieu-Daudé 1796ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, SDMA); 1806ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg("SDMA", val); 1816ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, SDMA, 0); 1826ff37c3dSPhilippe Mathieu-Daudé 1836ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, SUSPRESUME); 1846ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg("suspend/resume", val); 1856ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, SUSPRESUME, 0); 1866ff37c3dSPhilippe Mathieu-Daudé 1876ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, V33); 1886ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg("3.3v", val); 1896ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, V33, 0); 1906ff37c3dSPhilippe Mathieu-Daudé 1916ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, V30); 1926ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg("3.0v", val); 1936ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, V30, 0); 1946ff37c3dSPhilippe Mathieu-Daudé 1956ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, V18); 1966ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg("1.8v", val); 1976ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, V18, 0); 1986ff37c3dSPhilippe Mathieu-Daudé break; 1996ff37c3dSPhilippe Mathieu-Daudé 2006ff37c3dSPhilippe Mathieu-Daudé default: 2016ff37c3dSPhilippe Mathieu-Daudé error_setg(errp, "Unsupported spec version: %u", s->sd_spec_version); 2026ff37c3dSPhilippe Mathieu-Daudé } 2036ff37c3dSPhilippe Mathieu-Daudé if (msk) { 2046ff37c3dSPhilippe Mathieu-Daudé qemu_log_mask(LOG_UNIMP, 2056ff37c3dSPhilippe Mathieu-Daudé "SDHCI: unknown CAPAB mask: 0x%016" PRIx64 "\n", msk); 2066ff37c3dSPhilippe Mathieu-Daudé } 2076ff37c3dSPhilippe Mathieu-Daudé } 2086ff37c3dSPhilippe Mathieu-Daudé 20949ab747fSPaolo Bonzini static uint8_t sdhci_slotint(SDHCIState *s) 21049ab747fSPaolo Bonzini { 21149ab747fSPaolo Bonzini return (s->norintsts & s->norintsigen) || (s->errintsts & s->errintsigen) || 21249ab747fSPaolo Bonzini ((s->norintsts & SDHC_NIS_INSERT) && (s->wakcon & SDHC_WKUP_ON_INS)) || 21349ab747fSPaolo Bonzini ((s->norintsts & SDHC_NIS_REMOVE) && (s->wakcon & SDHC_WKUP_ON_RMV)); 21449ab747fSPaolo Bonzini } 21549ab747fSPaolo Bonzini 21649ab747fSPaolo Bonzini static inline void sdhci_update_irq(SDHCIState *s) 21749ab747fSPaolo Bonzini { 21849ab747fSPaolo Bonzini qemu_set_irq(s->irq, sdhci_slotint(s)); 21949ab747fSPaolo Bonzini } 22049ab747fSPaolo Bonzini 22149ab747fSPaolo Bonzini static void sdhci_raise_insertion_irq(void *opaque) 22249ab747fSPaolo Bonzini { 22349ab747fSPaolo Bonzini SDHCIState *s = (SDHCIState *)opaque; 22449ab747fSPaolo Bonzini 22549ab747fSPaolo Bonzini if (s->norintsts & SDHC_NIS_REMOVE) { 226bc72ad67SAlex Bligh timer_mod(s->insert_timer, 227bc72ad67SAlex Bligh qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY); 22849ab747fSPaolo Bonzini } else { 22949ab747fSPaolo Bonzini s->prnsts = 0x1ff0000; 23049ab747fSPaolo Bonzini if (s->norintstsen & SDHC_NISEN_INSERT) { 23149ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_INSERT; 23249ab747fSPaolo Bonzini } 23349ab747fSPaolo Bonzini sdhci_update_irq(s); 23449ab747fSPaolo Bonzini } 23549ab747fSPaolo Bonzini } 23649ab747fSPaolo Bonzini 23740bbc194SPeter Maydell static void sdhci_set_inserted(DeviceState *dev, bool level) 23849ab747fSPaolo Bonzini { 23940bbc194SPeter Maydell SDHCIState *s = (SDHCIState *)dev; 24049ab747fSPaolo Bonzini 2418be487d8SPhilippe Mathieu-Daudé trace_sdhci_set_inserted(level ? "insert" : "eject"); 24249ab747fSPaolo Bonzini if ((s->norintsts & SDHC_NIS_REMOVE) && level) { 24349ab747fSPaolo Bonzini /* Give target some time to notice card ejection */ 244bc72ad67SAlex Bligh timer_mod(s->insert_timer, 245bc72ad67SAlex Bligh qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY); 24649ab747fSPaolo Bonzini } else { 24749ab747fSPaolo Bonzini if (level) { 24849ab747fSPaolo Bonzini s->prnsts = 0x1ff0000; 24949ab747fSPaolo Bonzini if (s->norintstsen & SDHC_NISEN_INSERT) { 25049ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_INSERT; 25149ab747fSPaolo Bonzini } 25249ab747fSPaolo Bonzini } else { 25349ab747fSPaolo Bonzini s->prnsts = 0x1fa0000; 25449ab747fSPaolo Bonzini s->pwrcon &= ~SDHC_POWER_ON; 25549ab747fSPaolo Bonzini s->clkcon &= ~SDHC_CLOCK_SDCLK_EN; 25649ab747fSPaolo Bonzini if (s->norintstsen & SDHC_NISEN_REMOVE) { 25749ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_REMOVE; 25849ab747fSPaolo Bonzini } 25949ab747fSPaolo Bonzini } 26049ab747fSPaolo Bonzini sdhci_update_irq(s); 26149ab747fSPaolo Bonzini } 26249ab747fSPaolo Bonzini } 26349ab747fSPaolo Bonzini 26440bbc194SPeter Maydell static void sdhci_set_readonly(DeviceState *dev, bool level) 26549ab747fSPaolo Bonzini { 26640bbc194SPeter Maydell SDHCIState *s = (SDHCIState *)dev; 26749ab747fSPaolo Bonzini 26849ab747fSPaolo Bonzini if (level) { 26949ab747fSPaolo Bonzini s->prnsts &= ~SDHC_WRITE_PROTECT; 27049ab747fSPaolo Bonzini } else { 27149ab747fSPaolo Bonzini /* Write enabled */ 27249ab747fSPaolo Bonzini s->prnsts |= SDHC_WRITE_PROTECT; 27349ab747fSPaolo Bonzini } 27449ab747fSPaolo Bonzini } 27549ab747fSPaolo Bonzini 27649ab747fSPaolo Bonzini static void sdhci_reset(SDHCIState *s) 27749ab747fSPaolo Bonzini { 27840bbc194SPeter Maydell DeviceState *dev = DEVICE(s); 27940bbc194SPeter Maydell 280bc72ad67SAlex Bligh timer_del(s->insert_timer); 281bc72ad67SAlex Bligh timer_del(s->transfer_timer); 282aceb5b06SPhilippe Mathieu-Daudé 283aceb5b06SPhilippe Mathieu-Daudé /* Set all registers to 0. Capabilities/Version registers are not cleared 28449ab747fSPaolo Bonzini * and assumed to always preserve their value, given to them during 28549ab747fSPaolo Bonzini * initialization */ 28649ab747fSPaolo Bonzini memset(&s->sdmasysad, 0, (uintptr_t)&s->capareg - (uintptr_t)&s->sdmasysad); 28749ab747fSPaolo Bonzini 28840bbc194SPeter Maydell /* Reset other state based on current card insertion/readonly status */ 28940bbc194SPeter Maydell sdhci_set_inserted(dev, sdbus_get_inserted(&s->sdbus)); 29040bbc194SPeter Maydell sdhci_set_readonly(dev, sdbus_get_readonly(&s->sdbus)); 29140bbc194SPeter Maydell 29249ab747fSPaolo Bonzini s->data_count = 0; 29349ab747fSPaolo Bonzini s->stopped_state = sdhc_not_stopped; 2940a7ac9f9SAndrew Baumann s->pending_insert_state = false; 29549ab747fSPaolo Bonzini } 29649ab747fSPaolo Bonzini 2978b41c305SPeter Maydell static void sdhci_poweron_reset(DeviceState *dev) 2988b41c305SPeter Maydell { 2998b41c305SPeter Maydell /* QOM (ie power-on) reset. This is identical to reset 3008b41c305SPeter Maydell * commanded via device register apart from handling of the 3018b41c305SPeter Maydell * 'pending insert on powerup' quirk. 3028b41c305SPeter Maydell */ 3038b41c305SPeter Maydell SDHCIState *s = (SDHCIState *)dev; 3048b41c305SPeter Maydell 3058b41c305SPeter Maydell sdhci_reset(s); 3068b41c305SPeter Maydell 3078b41c305SPeter Maydell if (s->pending_insert_quirk) { 3088b41c305SPeter Maydell s->pending_insert_state = true; 3098b41c305SPeter Maydell } 3108b41c305SPeter Maydell } 3118b41c305SPeter Maydell 312d368ba43SKevin O'Connor static void sdhci_data_transfer(void *opaque); 31349ab747fSPaolo Bonzini 31449ab747fSPaolo Bonzini static void sdhci_send_command(SDHCIState *s) 31549ab747fSPaolo Bonzini { 31649ab747fSPaolo Bonzini SDRequest request; 31749ab747fSPaolo Bonzini uint8_t response[16]; 31849ab747fSPaolo Bonzini int rlen; 31949ab747fSPaolo Bonzini 32049ab747fSPaolo Bonzini s->errintsts = 0; 32149ab747fSPaolo Bonzini s->acmd12errsts = 0; 32249ab747fSPaolo Bonzini request.cmd = s->cmdreg >> 8; 32349ab747fSPaolo Bonzini request.arg = s->argument; 3248be487d8SPhilippe Mathieu-Daudé 3258be487d8SPhilippe Mathieu-Daudé trace_sdhci_send_command(request.cmd, request.arg); 32640bbc194SPeter Maydell rlen = sdbus_do_command(&s->sdbus, &request, response); 32749ab747fSPaolo Bonzini 32849ab747fSPaolo Bonzini if (s->cmdreg & SDHC_CMD_RESPONSE) { 32949ab747fSPaolo Bonzini if (rlen == 4) { 330b3141c06SPhilippe Mathieu-Daudé s->rspreg[0] = ldl_be_p(response); 33149ab747fSPaolo Bonzini s->rspreg[1] = s->rspreg[2] = s->rspreg[3] = 0; 3328be487d8SPhilippe Mathieu-Daudé trace_sdhci_response4(s->rspreg[0]); 33349ab747fSPaolo Bonzini } else if (rlen == 16) { 334b3141c06SPhilippe Mathieu-Daudé s->rspreg[0] = ldl_be_p(&response[11]); 335b3141c06SPhilippe Mathieu-Daudé s->rspreg[1] = ldl_be_p(&response[7]); 336b3141c06SPhilippe Mathieu-Daudé s->rspreg[2] = ldl_be_p(&response[3]); 33749ab747fSPaolo Bonzini s->rspreg[3] = (response[0] << 16) | (response[1] << 8) | 33849ab747fSPaolo Bonzini response[2]; 3398be487d8SPhilippe Mathieu-Daudé trace_sdhci_response16(s->rspreg[3], s->rspreg[2], 3408be487d8SPhilippe Mathieu-Daudé s->rspreg[1], s->rspreg[0]); 34149ab747fSPaolo Bonzini } else { 3428be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("timeout waiting for command response"); 34349ab747fSPaolo Bonzini if (s->errintstsen & SDHC_EISEN_CMDTIMEOUT) { 34449ab747fSPaolo Bonzini s->errintsts |= SDHC_EIS_CMDTIMEOUT; 34549ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_ERR; 34649ab747fSPaolo Bonzini } 34749ab747fSPaolo Bonzini } 34849ab747fSPaolo Bonzini 349fd1e5c81SAndrey Smirnov if (!(s->quirks & SDHCI_QUIRK_NO_BUSY_IRQ) && 350fd1e5c81SAndrey Smirnov (s->norintstsen & SDHC_NISEN_TRSCMP) && 35149ab747fSPaolo Bonzini (s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY) { 35249ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_TRSCMP; 35349ab747fSPaolo Bonzini } 35449ab747fSPaolo Bonzini } 35549ab747fSPaolo Bonzini 35649ab747fSPaolo Bonzini if (s->norintstsen & SDHC_NISEN_CMDCMP) { 35749ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_CMDCMP; 35849ab747fSPaolo Bonzini } 35949ab747fSPaolo Bonzini 36049ab747fSPaolo Bonzini sdhci_update_irq(s); 36149ab747fSPaolo Bonzini 36249ab747fSPaolo Bonzini if (s->blksize && (s->cmdreg & SDHC_CMD_DATA_PRESENT)) { 363656f416cSPeter Crosthwaite s->data_count = 0; 364d368ba43SKevin O'Connor sdhci_data_transfer(s); 36549ab747fSPaolo Bonzini } 36649ab747fSPaolo Bonzini } 36749ab747fSPaolo Bonzini 36849ab747fSPaolo Bonzini static void sdhci_end_transfer(SDHCIState *s) 36949ab747fSPaolo Bonzini { 37049ab747fSPaolo Bonzini /* Automatically send CMD12 to stop transfer if AutoCMD12 enabled */ 37149ab747fSPaolo Bonzini if ((s->trnmod & SDHC_TRNS_ACMD12) != 0) { 37249ab747fSPaolo Bonzini SDRequest request; 37349ab747fSPaolo Bonzini uint8_t response[16]; 37449ab747fSPaolo Bonzini 37549ab747fSPaolo Bonzini request.cmd = 0x0C; 37649ab747fSPaolo Bonzini request.arg = 0; 3778be487d8SPhilippe Mathieu-Daudé trace_sdhci_end_transfer(request.cmd, request.arg); 37840bbc194SPeter Maydell sdbus_do_command(&s->sdbus, &request, response); 37949ab747fSPaolo Bonzini /* Auto CMD12 response goes to the upper Response register */ 380b3141c06SPhilippe Mathieu-Daudé s->rspreg[3] = ldl_be_p(response); 38149ab747fSPaolo Bonzini } 38249ab747fSPaolo Bonzini 38349ab747fSPaolo Bonzini s->prnsts &= ~(SDHC_DOING_READ | SDHC_DOING_WRITE | 38449ab747fSPaolo Bonzini SDHC_DAT_LINE_ACTIVE | SDHC_DATA_INHIBIT | 38549ab747fSPaolo Bonzini SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE); 38649ab747fSPaolo Bonzini 38749ab747fSPaolo Bonzini if (s->norintstsen & SDHC_NISEN_TRSCMP) { 38849ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_TRSCMP; 38949ab747fSPaolo Bonzini } 39049ab747fSPaolo Bonzini 39149ab747fSPaolo Bonzini sdhci_update_irq(s); 39249ab747fSPaolo Bonzini } 39349ab747fSPaolo Bonzini 39449ab747fSPaolo Bonzini /* 39549ab747fSPaolo Bonzini * Programmed i/o data transfer 39649ab747fSPaolo Bonzini */ 397d23b6caaSPhilippe Mathieu-Daudé #define BLOCK_SIZE_MASK (4 * KiB - 1) 39849ab747fSPaolo Bonzini 39949ab747fSPaolo Bonzini /* Fill host controller's read buffer with BLKSIZE bytes of data from card */ 40049ab747fSPaolo Bonzini static void sdhci_read_block_from_card(SDHCIState *s) 40149ab747fSPaolo Bonzini { 40249ab747fSPaolo Bonzini int index = 0; 403ea55a221SPhilippe Mathieu-Daudé uint8_t data; 404ea55a221SPhilippe Mathieu-Daudé const uint16_t blk_size = s->blksize & BLOCK_SIZE_MASK; 40549ab747fSPaolo Bonzini 40649ab747fSPaolo Bonzini if ((s->trnmod & SDHC_TRNS_MULTI) && 40749ab747fSPaolo Bonzini (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) { 40849ab747fSPaolo Bonzini return; 40949ab747fSPaolo Bonzini } 41049ab747fSPaolo Bonzini 411ea55a221SPhilippe Mathieu-Daudé for (index = 0; index < blk_size; index++) { 4128467f622SPhilippe Mathieu-Daudé data = sdbus_read_byte(&s->sdbus); 413ea55a221SPhilippe Mathieu-Daudé if (!FIELD_EX32(s->hostctl2, SDHC_HOSTCTL2, EXECUTE_TUNING)) { 41408022a91SPhilippe Mathieu-Daudé /* Device is not in tuning */ 415ea55a221SPhilippe Mathieu-Daudé s->fifo_buffer[index] = data; 416ea55a221SPhilippe Mathieu-Daudé } 417ea55a221SPhilippe Mathieu-Daudé } 418ea55a221SPhilippe Mathieu-Daudé 419ea55a221SPhilippe Mathieu-Daudé if (FIELD_EX32(s->hostctl2, SDHC_HOSTCTL2, EXECUTE_TUNING)) { 42008022a91SPhilippe Mathieu-Daudé /* Device is in tuning */ 421ea55a221SPhilippe Mathieu-Daudé s->hostctl2 &= ~R_SDHC_HOSTCTL2_EXECUTE_TUNING_MASK; 422ea55a221SPhilippe Mathieu-Daudé s->hostctl2 |= R_SDHC_HOSTCTL2_SAMPLING_CLKSEL_MASK; 423ea55a221SPhilippe Mathieu-Daudé s->prnsts &= ~(SDHC_DAT_LINE_ACTIVE | SDHC_DOING_READ | 424ea55a221SPhilippe Mathieu-Daudé SDHC_DATA_INHIBIT); 425ea55a221SPhilippe Mathieu-Daudé goto read_done; 42649ab747fSPaolo Bonzini } 42749ab747fSPaolo Bonzini 42849ab747fSPaolo Bonzini /* New data now available for READ through Buffer Port Register */ 42949ab747fSPaolo Bonzini s->prnsts |= SDHC_DATA_AVAILABLE; 43049ab747fSPaolo Bonzini if (s->norintstsen & SDHC_NISEN_RBUFRDY) { 43149ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_RBUFRDY; 43249ab747fSPaolo Bonzini } 43349ab747fSPaolo Bonzini 43449ab747fSPaolo Bonzini /* Clear DAT line active status if that was the last block */ 43549ab747fSPaolo Bonzini if ((s->trnmod & SDHC_TRNS_MULTI) == 0 || 43649ab747fSPaolo Bonzini ((s->trnmod & SDHC_TRNS_MULTI) && s->blkcnt == 1)) { 43749ab747fSPaolo Bonzini s->prnsts &= ~SDHC_DAT_LINE_ACTIVE; 43849ab747fSPaolo Bonzini } 43949ab747fSPaolo Bonzini 44049ab747fSPaolo Bonzini /* If stop at block gap request was set and it's not the last block of 44149ab747fSPaolo Bonzini * data - generate Block Event interrupt */ 44249ab747fSPaolo Bonzini if (s->stopped_state == sdhc_gap_read && (s->trnmod & SDHC_TRNS_MULTI) && 44349ab747fSPaolo Bonzini s->blkcnt != 1) { 44449ab747fSPaolo Bonzini s->prnsts &= ~SDHC_DAT_LINE_ACTIVE; 44549ab747fSPaolo Bonzini if (s->norintstsen & SDHC_EISEN_BLKGAP) { 44649ab747fSPaolo Bonzini s->norintsts |= SDHC_EIS_BLKGAP; 44749ab747fSPaolo Bonzini } 44849ab747fSPaolo Bonzini } 44949ab747fSPaolo Bonzini 450ea55a221SPhilippe Mathieu-Daudé read_done: 45149ab747fSPaolo Bonzini sdhci_update_irq(s); 45249ab747fSPaolo Bonzini } 45349ab747fSPaolo Bonzini 45449ab747fSPaolo Bonzini /* Read @size byte of data from host controller @s BUFFER DATA PORT register */ 45549ab747fSPaolo Bonzini static uint32_t sdhci_read_dataport(SDHCIState *s, unsigned size) 45649ab747fSPaolo Bonzini { 45749ab747fSPaolo Bonzini uint32_t value = 0; 45849ab747fSPaolo Bonzini int i; 45949ab747fSPaolo Bonzini 46049ab747fSPaolo Bonzini /* first check that a valid data exists in host controller input buffer */ 46149ab747fSPaolo Bonzini if ((s->prnsts & SDHC_DATA_AVAILABLE) == 0) { 4628be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("read from empty buffer"); 46349ab747fSPaolo Bonzini return 0; 46449ab747fSPaolo Bonzini } 46549ab747fSPaolo Bonzini 46649ab747fSPaolo Bonzini for (i = 0; i < size; i++) { 46749ab747fSPaolo Bonzini value |= s->fifo_buffer[s->data_count] << i * 8; 46849ab747fSPaolo Bonzini s->data_count++; 46949ab747fSPaolo Bonzini /* check if we've read all valid data (blksize bytes) from buffer */ 470bf8ec38eSPhilippe Mathieu-Daudé if ((s->data_count) >= (s->blksize & BLOCK_SIZE_MASK)) { 4718be487d8SPhilippe Mathieu-Daudé trace_sdhci_read_dataport(s->data_count); 47249ab747fSPaolo Bonzini s->prnsts &= ~SDHC_DATA_AVAILABLE; /* no more data in a buffer */ 47349ab747fSPaolo Bonzini s->data_count = 0; /* next buff read must start at position [0] */ 47449ab747fSPaolo Bonzini 47549ab747fSPaolo Bonzini if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 47649ab747fSPaolo Bonzini s->blkcnt--; 47749ab747fSPaolo Bonzini } 47849ab747fSPaolo Bonzini 47949ab747fSPaolo Bonzini /* if that was the last block of data */ 48049ab747fSPaolo Bonzini if ((s->trnmod & SDHC_TRNS_MULTI) == 0 || 48149ab747fSPaolo Bonzini ((s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) || 48249ab747fSPaolo Bonzini /* stop at gap request */ 48349ab747fSPaolo Bonzini (s->stopped_state == sdhc_gap_read && 48449ab747fSPaolo Bonzini !(s->prnsts & SDHC_DAT_LINE_ACTIVE))) { 485d368ba43SKevin O'Connor sdhci_end_transfer(s); 48649ab747fSPaolo Bonzini } else { /* if there are more data, read next block from card */ 487d368ba43SKevin O'Connor sdhci_read_block_from_card(s); 48849ab747fSPaolo Bonzini } 48949ab747fSPaolo Bonzini break; 49049ab747fSPaolo Bonzini } 49149ab747fSPaolo Bonzini } 49249ab747fSPaolo Bonzini 49349ab747fSPaolo Bonzini return value; 49449ab747fSPaolo Bonzini } 49549ab747fSPaolo Bonzini 49649ab747fSPaolo Bonzini /* Write data from host controller FIFO to card */ 49749ab747fSPaolo Bonzini static void sdhci_write_block_to_card(SDHCIState *s) 49849ab747fSPaolo Bonzini { 49949ab747fSPaolo Bonzini if (s->prnsts & SDHC_SPACE_AVAILABLE) { 50049ab747fSPaolo Bonzini if (s->norintstsen & SDHC_NISEN_WBUFRDY) { 50149ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_WBUFRDY; 50249ab747fSPaolo Bonzini } 50349ab747fSPaolo Bonzini sdhci_update_irq(s); 50449ab747fSPaolo Bonzini return; 50549ab747fSPaolo Bonzini } 50649ab747fSPaolo Bonzini 50749ab747fSPaolo Bonzini if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 50849ab747fSPaolo Bonzini if (s->blkcnt == 0) { 50949ab747fSPaolo Bonzini return; 51049ab747fSPaolo Bonzini } else { 51149ab747fSPaolo Bonzini s->blkcnt--; 51249ab747fSPaolo Bonzini } 51349ab747fSPaolo Bonzini } 51449ab747fSPaolo Bonzini 515*62a21be6SPhilippe Mathieu-Daudé sdbus_write_data(&s->sdbus, s->fifo_buffer, s->blksize & BLOCK_SIZE_MASK); 51649ab747fSPaolo Bonzini 51749ab747fSPaolo Bonzini /* Next data can be written through BUFFER DATORT register */ 51849ab747fSPaolo Bonzini s->prnsts |= SDHC_SPACE_AVAILABLE; 51949ab747fSPaolo Bonzini 52049ab747fSPaolo Bonzini /* Finish transfer if that was the last block of data */ 52149ab747fSPaolo Bonzini if ((s->trnmod & SDHC_TRNS_MULTI) == 0 || 52249ab747fSPaolo Bonzini ((s->trnmod & SDHC_TRNS_MULTI) && 52349ab747fSPaolo Bonzini (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0))) { 524d368ba43SKevin O'Connor sdhci_end_transfer(s); 525dcdb4cd8SPeter Crosthwaite } else if (s->norintstsen & SDHC_NISEN_WBUFRDY) { 526dcdb4cd8SPeter Crosthwaite s->norintsts |= SDHC_NIS_WBUFRDY; 52749ab747fSPaolo Bonzini } 52849ab747fSPaolo Bonzini 52949ab747fSPaolo Bonzini /* Generate Block Gap Event if requested and if not the last block */ 53049ab747fSPaolo Bonzini if (s->stopped_state == sdhc_gap_write && (s->trnmod & SDHC_TRNS_MULTI) && 53149ab747fSPaolo Bonzini s->blkcnt > 0) { 53249ab747fSPaolo Bonzini s->prnsts &= ~SDHC_DOING_WRITE; 53349ab747fSPaolo Bonzini if (s->norintstsen & SDHC_EISEN_BLKGAP) { 53449ab747fSPaolo Bonzini s->norintsts |= SDHC_EIS_BLKGAP; 53549ab747fSPaolo Bonzini } 536d368ba43SKevin O'Connor sdhci_end_transfer(s); 53749ab747fSPaolo Bonzini } 53849ab747fSPaolo Bonzini 53949ab747fSPaolo Bonzini sdhci_update_irq(s); 54049ab747fSPaolo Bonzini } 54149ab747fSPaolo Bonzini 54249ab747fSPaolo Bonzini /* Write @size bytes of @value data to host controller @s Buffer Data Port 54349ab747fSPaolo Bonzini * register */ 54449ab747fSPaolo Bonzini static void sdhci_write_dataport(SDHCIState *s, uint32_t value, unsigned size) 54549ab747fSPaolo Bonzini { 54649ab747fSPaolo Bonzini unsigned i; 54749ab747fSPaolo Bonzini 54849ab747fSPaolo Bonzini /* Check that there is free space left in a buffer */ 54949ab747fSPaolo Bonzini if (!(s->prnsts & SDHC_SPACE_AVAILABLE)) { 5508be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("Can't write to data buffer: buffer full"); 55149ab747fSPaolo Bonzini return; 55249ab747fSPaolo Bonzini } 55349ab747fSPaolo Bonzini 55449ab747fSPaolo Bonzini for (i = 0; i < size; i++) { 55549ab747fSPaolo Bonzini s->fifo_buffer[s->data_count] = value & 0xFF; 55649ab747fSPaolo Bonzini s->data_count++; 55749ab747fSPaolo Bonzini value >>= 8; 558bf8ec38eSPhilippe Mathieu-Daudé if (s->data_count >= (s->blksize & BLOCK_SIZE_MASK)) { 5598be487d8SPhilippe Mathieu-Daudé trace_sdhci_write_dataport(s->data_count); 56049ab747fSPaolo Bonzini s->data_count = 0; 56149ab747fSPaolo Bonzini s->prnsts &= ~SDHC_SPACE_AVAILABLE; 56249ab747fSPaolo Bonzini if (s->prnsts & SDHC_DOING_WRITE) { 563d368ba43SKevin O'Connor sdhci_write_block_to_card(s); 56449ab747fSPaolo Bonzini } 56549ab747fSPaolo Bonzini } 56649ab747fSPaolo Bonzini } 56749ab747fSPaolo Bonzini } 56849ab747fSPaolo Bonzini 56949ab747fSPaolo Bonzini /* 57049ab747fSPaolo Bonzini * Single DMA data transfer 57149ab747fSPaolo Bonzini */ 57249ab747fSPaolo Bonzini 57349ab747fSPaolo Bonzini /* Multi block SDMA transfer */ 57449ab747fSPaolo Bonzini static void sdhci_sdma_transfer_multi_blocks(SDHCIState *s) 57549ab747fSPaolo Bonzini { 57649ab747fSPaolo Bonzini bool page_aligned = false; 57749ab747fSPaolo Bonzini unsigned int n, begin; 578bf8ec38eSPhilippe Mathieu-Daudé const uint16_t block_size = s->blksize & BLOCK_SIZE_MASK; 579bf8ec38eSPhilippe Mathieu-Daudé uint32_t boundary_chk = 1 << (((s->blksize & ~BLOCK_SIZE_MASK) >> 12) + 12); 58049ab747fSPaolo Bonzini uint32_t boundary_count = boundary_chk - (s->sdmasysad % boundary_chk); 58149ab747fSPaolo Bonzini 5826e86d903SPrasad J Pandit if (!(s->trnmod & SDHC_TRNS_BLK_CNT_EN) || !s->blkcnt) { 5836e86d903SPrasad J Pandit qemu_log_mask(LOG_UNIMP, "infinite transfer is not supported\n"); 5846e86d903SPrasad J Pandit return; 5856e86d903SPrasad J Pandit } 5866e86d903SPrasad J Pandit 58749ab747fSPaolo Bonzini /* XXX: Some sd/mmc drivers (for example, u-boot-slp) do not account for 58849ab747fSPaolo Bonzini * possible stop at page boundary if initial address is not page aligned, 58949ab747fSPaolo Bonzini * allow them to work properly */ 59049ab747fSPaolo Bonzini if ((s->sdmasysad % boundary_chk) == 0) { 59149ab747fSPaolo Bonzini page_aligned = true; 59249ab747fSPaolo Bonzini } 59349ab747fSPaolo Bonzini 59449ab747fSPaolo Bonzini if (s->trnmod & SDHC_TRNS_READ) { 59549ab747fSPaolo Bonzini s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT | 59649ab747fSPaolo Bonzini SDHC_DAT_LINE_ACTIVE; 59749ab747fSPaolo Bonzini while (s->blkcnt) { 59849ab747fSPaolo Bonzini if (s->data_count == 0) { 59949ab747fSPaolo Bonzini for (n = 0; n < block_size; n++) { 6008467f622SPhilippe Mathieu-Daudé s->fifo_buffer[n] = sdbus_read_byte(&s->sdbus); 60149ab747fSPaolo Bonzini } 60249ab747fSPaolo Bonzini } 60349ab747fSPaolo Bonzini begin = s->data_count; 60449ab747fSPaolo Bonzini if (((boundary_count + begin) < block_size) && page_aligned) { 60549ab747fSPaolo Bonzini s->data_count = boundary_count + begin; 60649ab747fSPaolo Bonzini boundary_count = 0; 60749ab747fSPaolo Bonzini } else { 60849ab747fSPaolo Bonzini s->data_count = block_size; 60949ab747fSPaolo Bonzini boundary_count -= block_size - begin; 61049ab747fSPaolo Bonzini if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 61149ab747fSPaolo Bonzini s->blkcnt--; 61249ab747fSPaolo Bonzini } 61349ab747fSPaolo Bonzini } 614dd55c485SPhilippe Mathieu-Daudé dma_memory_write(s->dma_as, s->sdmasysad, 61549ab747fSPaolo Bonzini &s->fifo_buffer[begin], s->data_count - begin); 61649ab747fSPaolo Bonzini s->sdmasysad += s->data_count - begin; 61749ab747fSPaolo Bonzini if (s->data_count == block_size) { 61849ab747fSPaolo Bonzini s->data_count = 0; 61949ab747fSPaolo Bonzini } 62049ab747fSPaolo Bonzini if (page_aligned && boundary_count == 0) { 62149ab747fSPaolo Bonzini break; 62249ab747fSPaolo Bonzini } 62349ab747fSPaolo Bonzini } 62449ab747fSPaolo Bonzini } else { 62549ab747fSPaolo Bonzini s->prnsts |= SDHC_DOING_WRITE | SDHC_DATA_INHIBIT | 62649ab747fSPaolo Bonzini SDHC_DAT_LINE_ACTIVE; 62749ab747fSPaolo Bonzini while (s->blkcnt) { 62849ab747fSPaolo Bonzini begin = s->data_count; 62949ab747fSPaolo Bonzini if (((boundary_count + begin) < block_size) && page_aligned) { 63049ab747fSPaolo Bonzini s->data_count = boundary_count + begin; 63149ab747fSPaolo Bonzini boundary_count = 0; 63249ab747fSPaolo Bonzini } else { 63349ab747fSPaolo Bonzini s->data_count = block_size; 63449ab747fSPaolo Bonzini boundary_count -= block_size - begin; 63549ab747fSPaolo Bonzini } 636dd55c485SPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, s->sdmasysad, 63742922105SPrasad J Pandit &s->fifo_buffer[begin], s->data_count - begin); 63849ab747fSPaolo Bonzini s->sdmasysad += s->data_count - begin; 63949ab747fSPaolo Bonzini if (s->data_count == block_size) { 640*62a21be6SPhilippe Mathieu-Daudé sdbus_write_data(&s->sdbus, s->fifo_buffer, block_size); 64149ab747fSPaolo Bonzini s->data_count = 0; 64249ab747fSPaolo Bonzini if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 64349ab747fSPaolo Bonzini s->blkcnt--; 64449ab747fSPaolo Bonzini } 64549ab747fSPaolo Bonzini } 64649ab747fSPaolo Bonzini if (page_aligned && boundary_count == 0) { 64749ab747fSPaolo Bonzini break; 64849ab747fSPaolo Bonzini } 64949ab747fSPaolo Bonzini } 65049ab747fSPaolo Bonzini } 65149ab747fSPaolo Bonzini 65249ab747fSPaolo Bonzini if (s->blkcnt == 0) { 653d368ba43SKevin O'Connor sdhci_end_transfer(s); 65449ab747fSPaolo Bonzini } else { 65549ab747fSPaolo Bonzini if (s->norintstsen & SDHC_NISEN_DMA) { 65649ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_DMA; 65749ab747fSPaolo Bonzini } 65849ab747fSPaolo Bonzini sdhci_update_irq(s); 65949ab747fSPaolo Bonzini } 66049ab747fSPaolo Bonzini } 66149ab747fSPaolo Bonzini 66249ab747fSPaolo Bonzini /* single block SDMA transfer */ 66349ab747fSPaolo Bonzini static void sdhci_sdma_transfer_single_block(SDHCIState *s) 66449ab747fSPaolo Bonzini { 66549ab747fSPaolo Bonzini int n; 666bf8ec38eSPhilippe Mathieu-Daudé uint32_t datacnt = s->blksize & BLOCK_SIZE_MASK; 66749ab747fSPaolo Bonzini 66849ab747fSPaolo Bonzini if (s->trnmod & SDHC_TRNS_READ) { 66949ab747fSPaolo Bonzini for (n = 0; n < datacnt; n++) { 6708467f622SPhilippe Mathieu-Daudé s->fifo_buffer[n] = sdbus_read_byte(&s->sdbus); 67149ab747fSPaolo Bonzini } 672dd55c485SPhilippe Mathieu-Daudé dma_memory_write(s->dma_as, s->sdmasysad, s->fifo_buffer, datacnt); 67349ab747fSPaolo Bonzini } else { 674dd55c485SPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, s->sdmasysad, s->fifo_buffer, datacnt); 675*62a21be6SPhilippe Mathieu-Daudé sdbus_write_data(&s->sdbus, s->fifo_buffer, datacnt); 67649ab747fSPaolo Bonzini } 67749ab747fSPaolo Bonzini s->blkcnt--; 67849ab747fSPaolo Bonzini 679d368ba43SKevin O'Connor sdhci_end_transfer(s); 68049ab747fSPaolo Bonzini } 68149ab747fSPaolo Bonzini 68249ab747fSPaolo Bonzini typedef struct ADMADescr { 68349ab747fSPaolo Bonzini hwaddr addr; 68449ab747fSPaolo Bonzini uint16_t length; 68549ab747fSPaolo Bonzini uint8_t attr; 68649ab747fSPaolo Bonzini uint8_t incr; 68749ab747fSPaolo Bonzini } ADMADescr; 68849ab747fSPaolo Bonzini 68949ab747fSPaolo Bonzini static void get_adma_description(SDHCIState *s, ADMADescr *dscr) 69049ab747fSPaolo Bonzini { 69149ab747fSPaolo Bonzini uint32_t adma1 = 0; 69249ab747fSPaolo Bonzini uint64_t adma2 = 0; 69349ab747fSPaolo Bonzini hwaddr entry_addr = (hwaddr)s->admasysaddr; 69406c5120bSPhilippe Mathieu-Daudé switch (SDHC_DMA_TYPE(s->hostctl1)) { 69549ab747fSPaolo Bonzini case SDHC_CTRL_ADMA2_32: 69618610bfdSPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, entry_addr, &adma2, sizeof(adma2)); 69749ab747fSPaolo Bonzini adma2 = le64_to_cpu(adma2); 69849ab747fSPaolo Bonzini /* The spec does not specify endianness of descriptor table. 69949ab747fSPaolo Bonzini * We currently assume that it is LE. 70049ab747fSPaolo Bonzini */ 70149ab747fSPaolo Bonzini dscr->addr = (hwaddr)extract64(adma2, 32, 32) & ~0x3ull; 70249ab747fSPaolo Bonzini dscr->length = (uint16_t)extract64(adma2, 16, 16); 70349ab747fSPaolo Bonzini dscr->attr = (uint8_t)extract64(adma2, 0, 7); 70449ab747fSPaolo Bonzini dscr->incr = 8; 70549ab747fSPaolo Bonzini break; 70649ab747fSPaolo Bonzini case SDHC_CTRL_ADMA1_32: 70718610bfdSPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, entry_addr, &adma1, sizeof(adma1)); 70849ab747fSPaolo Bonzini adma1 = le32_to_cpu(adma1); 70949ab747fSPaolo Bonzini dscr->addr = (hwaddr)(adma1 & 0xFFFFF000); 71049ab747fSPaolo Bonzini dscr->attr = (uint8_t)extract32(adma1, 0, 7); 71149ab747fSPaolo Bonzini dscr->incr = 4; 71249ab747fSPaolo Bonzini if ((dscr->attr & SDHC_ADMA_ATTR_ACT_MASK) == SDHC_ADMA_ATTR_SET_LEN) { 71349ab747fSPaolo Bonzini dscr->length = (uint16_t)extract32(adma1, 12, 16); 71449ab747fSPaolo Bonzini } else { 7154c8f9735SPhilippe Mathieu-Daudé dscr->length = 4 * KiB; 71649ab747fSPaolo Bonzini } 71749ab747fSPaolo Bonzini break; 71849ab747fSPaolo Bonzini case SDHC_CTRL_ADMA2_64: 71918610bfdSPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, entry_addr, &dscr->attr, 1); 72018610bfdSPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, entry_addr + 2, &dscr->length, 2); 72149ab747fSPaolo Bonzini dscr->length = le16_to_cpu(dscr->length); 72218610bfdSPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, entry_addr + 4, &dscr->addr, 8); 72304654b5aSSai Pavan Boddu dscr->addr = le64_to_cpu(dscr->addr); 72404654b5aSSai Pavan Boddu dscr->attr &= (uint8_t) ~0xC0; 72549ab747fSPaolo Bonzini dscr->incr = 12; 72649ab747fSPaolo Bonzini break; 72749ab747fSPaolo Bonzini } 72849ab747fSPaolo Bonzini } 72949ab747fSPaolo Bonzini 73049ab747fSPaolo Bonzini /* Advanced DMA data transfer */ 73149ab747fSPaolo Bonzini 73249ab747fSPaolo Bonzini static void sdhci_do_adma(SDHCIState *s) 73349ab747fSPaolo Bonzini { 73449ab747fSPaolo Bonzini unsigned int n, begin, length; 735bf8ec38eSPhilippe Mathieu-Daudé const uint16_t block_size = s->blksize & BLOCK_SIZE_MASK; 7368be487d8SPhilippe Mathieu-Daudé ADMADescr dscr = {}; 73749ab747fSPaolo Bonzini int i; 73849ab747fSPaolo Bonzini 73949ab747fSPaolo Bonzini for (i = 0; i < SDHC_ADMA_DESCS_PER_DELAY; ++i) { 74049ab747fSPaolo Bonzini s->admaerr &= ~SDHC_ADMAERR_LENGTH_MISMATCH; 74149ab747fSPaolo Bonzini 74249ab747fSPaolo Bonzini get_adma_description(s, &dscr); 7438be487d8SPhilippe Mathieu-Daudé trace_sdhci_adma_loop(dscr.addr, dscr.length, dscr.attr); 74449ab747fSPaolo Bonzini 74549ab747fSPaolo Bonzini if ((dscr.attr & SDHC_ADMA_ATTR_VALID) == 0) { 74649ab747fSPaolo Bonzini /* Indicate that error occurred in ST_FDS state */ 74749ab747fSPaolo Bonzini s->admaerr &= ~SDHC_ADMAERR_STATE_MASK; 74849ab747fSPaolo Bonzini s->admaerr |= SDHC_ADMAERR_STATE_ST_FDS; 74949ab747fSPaolo Bonzini 75049ab747fSPaolo Bonzini /* Generate ADMA error interrupt */ 75149ab747fSPaolo Bonzini if (s->errintstsen & SDHC_EISEN_ADMAERR) { 75249ab747fSPaolo Bonzini s->errintsts |= SDHC_EIS_ADMAERR; 75349ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_ERR; 75449ab747fSPaolo Bonzini } 75549ab747fSPaolo Bonzini 75649ab747fSPaolo Bonzini sdhci_update_irq(s); 75749ab747fSPaolo Bonzini return; 75849ab747fSPaolo Bonzini } 75949ab747fSPaolo Bonzini 7604c8f9735SPhilippe Mathieu-Daudé length = dscr.length ? dscr.length : 64 * KiB; 76149ab747fSPaolo Bonzini 76249ab747fSPaolo Bonzini switch (dscr.attr & SDHC_ADMA_ATTR_ACT_MASK) { 76349ab747fSPaolo Bonzini case SDHC_ADMA_ATTR_ACT_TRAN: /* data transfer */ 76449ab747fSPaolo Bonzini 76549ab747fSPaolo Bonzini if (s->trnmod & SDHC_TRNS_READ) { 76649ab747fSPaolo Bonzini while (length) { 76749ab747fSPaolo Bonzini if (s->data_count == 0) { 76849ab747fSPaolo Bonzini for (n = 0; n < block_size; n++) { 7698467f622SPhilippe Mathieu-Daudé s->fifo_buffer[n] = sdbus_read_byte(&s->sdbus); 77049ab747fSPaolo Bonzini } 77149ab747fSPaolo Bonzini } 77249ab747fSPaolo Bonzini begin = s->data_count; 77349ab747fSPaolo Bonzini if ((length + begin) < block_size) { 77449ab747fSPaolo Bonzini s->data_count = length + begin; 77549ab747fSPaolo Bonzini length = 0; 77649ab747fSPaolo Bonzini } else { 77749ab747fSPaolo Bonzini s->data_count = block_size; 77849ab747fSPaolo Bonzini length -= block_size - begin; 77949ab747fSPaolo Bonzini } 780dd55c485SPhilippe Mathieu-Daudé dma_memory_write(s->dma_as, dscr.addr, 78149ab747fSPaolo Bonzini &s->fifo_buffer[begin], 78249ab747fSPaolo Bonzini s->data_count - begin); 78349ab747fSPaolo Bonzini dscr.addr += s->data_count - begin; 78449ab747fSPaolo Bonzini if (s->data_count == block_size) { 78549ab747fSPaolo Bonzini s->data_count = 0; 78649ab747fSPaolo Bonzini if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 78749ab747fSPaolo Bonzini s->blkcnt--; 78849ab747fSPaolo Bonzini if (s->blkcnt == 0) { 78949ab747fSPaolo Bonzini break; 79049ab747fSPaolo Bonzini } 79149ab747fSPaolo Bonzini } 79249ab747fSPaolo Bonzini } 79349ab747fSPaolo Bonzini } 79449ab747fSPaolo Bonzini } else { 79549ab747fSPaolo Bonzini while (length) { 79649ab747fSPaolo Bonzini begin = s->data_count; 79749ab747fSPaolo Bonzini if ((length + begin) < block_size) { 79849ab747fSPaolo Bonzini s->data_count = length + begin; 79949ab747fSPaolo Bonzini length = 0; 80049ab747fSPaolo Bonzini } else { 80149ab747fSPaolo Bonzini s->data_count = block_size; 80249ab747fSPaolo Bonzini length -= block_size - begin; 80349ab747fSPaolo Bonzini } 804dd55c485SPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, dscr.addr, 8059db11cefSPeter Crosthwaite &s->fifo_buffer[begin], 8069db11cefSPeter Crosthwaite s->data_count - begin); 80749ab747fSPaolo Bonzini dscr.addr += s->data_count - begin; 80849ab747fSPaolo Bonzini if (s->data_count == block_size) { 809*62a21be6SPhilippe Mathieu-Daudé sdbus_write_data(&s->sdbus, s->fifo_buffer, block_size); 81049ab747fSPaolo Bonzini s->data_count = 0; 81149ab747fSPaolo Bonzini if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 81249ab747fSPaolo Bonzini s->blkcnt--; 81349ab747fSPaolo Bonzini if (s->blkcnt == 0) { 81449ab747fSPaolo Bonzini break; 81549ab747fSPaolo Bonzini } 81649ab747fSPaolo Bonzini } 81749ab747fSPaolo Bonzini } 81849ab747fSPaolo Bonzini } 81949ab747fSPaolo Bonzini } 82049ab747fSPaolo Bonzini s->admasysaddr += dscr.incr; 82149ab747fSPaolo Bonzini break; 82249ab747fSPaolo Bonzini case SDHC_ADMA_ATTR_ACT_LINK: /* link to next descriptor table */ 82349ab747fSPaolo Bonzini s->admasysaddr = dscr.addr; 8248be487d8SPhilippe Mathieu-Daudé trace_sdhci_adma("link", s->admasysaddr); 82549ab747fSPaolo Bonzini break; 82649ab747fSPaolo Bonzini default: 82749ab747fSPaolo Bonzini s->admasysaddr += dscr.incr; 82849ab747fSPaolo Bonzini break; 82949ab747fSPaolo Bonzini } 83049ab747fSPaolo Bonzini 8311d32c26fSPeter Crosthwaite if (dscr.attr & SDHC_ADMA_ATTR_INT) { 8328be487d8SPhilippe Mathieu-Daudé trace_sdhci_adma("interrupt", s->admasysaddr); 8331d32c26fSPeter Crosthwaite if (s->norintstsen & SDHC_NISEN_DMA) { 8341d32c26fSPeter Crosthwaite s->norintsts |= SDHC_NIS_DMA; 8351d32c26fSPeter Crosthwaite } 8361d32c26fSPeter Crosthwaite 8371d32c26fSPeter Crosthwaite sdhci_update_irq(s); 8381d32c26fSPeter Crosthwaite } 8391d32c26fSPeter Crosthwaite 84049ab747fSPaolo Bonzini /* ADMA transfer terminates if blkcnt == 0 or by END attribute */ 84149ab747fSPaolo Bonzini if (((s->trnmod & SDHC_TRNS_BLK_CNT_EN) && 84249ab747fSPaolo Bonzini (s->blkcnt == 0)) || (dscr.attr & SDHC_ADMA_ATTR_END)) { 8438be487d8SPhilippe Mathieu-Daudé trace_sdhci_adma_transfer_completed(); 84449ab747fSPaolo Bonzini if (length || ((dscr.attr & SDHC_ADMA_ATTR_END) && 84549ab747fSPaolo Bonzini (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && 84649ab747fSPaolo Bonzini s->blkcnt != 0)) { 8478be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("SD/MMC host ADMA length mismatch"); 84849ab747fSPaolo Bonzini s->admaerr |= SDHC_ADMAERR_LENGTH_MISMATCH | 84949ab747fSPaolo Bonzini SDHC_ADMAERR_STATE_ST_TFR; 85049ab747fSPaolo Bonzini if (s->errintstsen & SDHC_EISEN_ADMAERR) { 8518be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("Set ADMA error flag"); 85249ab747fSPaolo Bonzini s->errintsts |= SDHC_EIS_ADMAERR; 85349ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_ERR; 85449ab747fSPaolo Bonzini } 85549ab747fSPaolo Bonzini 85649ab747fSPaolo Bonzini sdhci_update_irq(s); 85749ab747fSPaolo Bonzini } 858d368ba43SKevin O'Connor sdhci_end_transfer(s); 85949ab747fSPaolo Bonzini return; 86049ab747fSPaolo Bonzini } 86149ab747fSPaolo Bonzini 86249ab747fSPaolo Bonzini } 86349ab747fSPaolo Bonzini 86449ab747fSPaolo Bonzini /* we have unfinished business - reschedule to continue ADMA */ 865bc72ad67SAlex Bligh timer_mod(s->transfer_timer, 866bc72ad67SAlex Bligh qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_TRANSFER_DELAY); 86749ab747fSPaolo Bonzini } 86849ab747fSPaolo Bonzini 86949ab747fSPaolo Bonzini /* Perform data transfer according to controller configuration */ 87049ab747fSPaolo Bonzini 871d368ba43SKevin O'Connor static void sdhci_data_transfer(void *opaque) 87249ab747fSPaolo Bonzini { 873d368ba43SKevin O'Connor SDHCIState *s = (SDHCIState *)opaque; 87449ab747fSPaolo Bonzini 87549ab747fSPaolo Bonzini if (s->trnmod & SDHC_TRNS_DMA) { 87606c5120bSPhilippe Mathieu-Daudé switch (SDHC_DMA_TYPE(s->hostctl1)) { 87749ab747fSPaolo Bonzini case SDHC_CTRL_SDMA: 87849ab747fSPaolo Bonzini if ((s->blkcnt == 1) || !(s->trnmod & SDHC_TRNS_MULTI)) { 879d368ba43SKevin O'Connor sdhci_sdma_transfer_single_block(s); 88049ab747fSPaolo Bonzini } else { 881d368ba43SKevin O'Connor sdhci_sdma_transfer_multi_blocks(s); 88249ab747fSPaolo Bonzini } 88349ab747fSPaolo Bonzini 88449ab747fSPaolo Bonzini break; 88549ab747fSPaolo Bonzini case SDHC_CTRL_ADMA1_32: 8860540fba9SPhilippe Mathieu-Daudé if (!(s->capareg & R_SDHC_CAPAB_ADMA1_MASK)) { 8878be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("ADMA1 not supported"); 88849ab747fSPaolo Bonzini break; 88949ab747fSPaolo Bonzini } 89049ab747fSPaolo Bonzini 891d368ba43SKevin O'Connor sdhci_do_adma(s); 89249ab747fSPaolo Bonzini break; 89349ab747fSPaolo Bonzini case SDHC_CTRL_ADMA2_32: 8940540fba9SPhilippe Mathieu-Daudé if (!(s->capareg & R_SDHC_CAPAB_ADMA2_MASK)) { 8958be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("ADMA2 not supported"); 89649ab747fSPaolo Bonzini break; 89749ab747fSPaolo Bonzini } 89849ab747fSPaolo Bonzini 899d368ba43SKevin O'Connor sdhci_do_adma(s); 90049ab747fSPaolo Bonzini break; 90149ab747fSPaolo Bonzini case SDHC_CTRL_ADMA2_64: 9020540fba9SPhilippe Mathieu-Daudé if (!(s->capareg & R_SDHC_CAPAB_ADMA2_MASK) || 9030540fba9SPhilippe Mathieu-Daudé !(s->capareg & R_SDHC_CAPAB_BUS64BIT_MASK)) { 9048be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("64 bit ADMA not supported"); 90549ab747fSPaolo Bonzini break; 90649ab747fSPaolo Bonzini } 90749ab747fSPaolo Bonzini 908d368ba43SKevin O'Connor sdhci_do_adma(s); 90949ab747fSPaolo Bonzini break; 91049ab747fSPaolo Bonzini default: 9118be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("Unsupported DMA type"); 91249ab747fSPaolo Bonzini break; 91349ab747fSPaolo Bonzini } 91449ab747fSPaolo Bonzini } else { 91540bbc194SPeter Maydell if ((s->trnmod & SDHC_TRNS_READ) && sdbus_data_ready(&s->sdbus)) { 91649ab747fSPaolo Bonzini s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT | 91749ab747fSPaolo Bonzini SDHC_DAT_LINE_ACTIVE; 918d368ba43SKevin O'Connor sdhci_read_block_from_card(s); 91949ab747fSPaolo Bonzini } else { 92049ab747fSPaolo Bonzini s->prnsts |= SDHC_DOING_WRITE | SDHC_DAT_LINE_ACTIVE | 92149ab747fSPaolo Bonzini SDHC_SPACE_AVAILABLE | SDHC_DATA_INHIBIT; 922d368ba43SKevin O'Connor sdhci_write_block_to_card(s); 92349ab747fSPaolo Bonzini } 92449ab747fSPaolo Bonzini } 92549ab747fSPaolo Bonzini } 92649ab747fSPaolo Bonzini 92749ab747fSPaolo Bonzini static bool sdhci_can_issue_command(SDHCIState *s) 92849ab747fSPaolo Bonzini { 9296890a695SPeter Crosthwaite if (!SDHC_CLOCK_IS_ON(s->clkcon) || 93049ab747fSPaolo Bonzini (((s->prnsts & SDHC_DATA_INHIBIT) || s->stopped_state) && 93149ab747fSPaolo Bonzini ((s->cmdreg & SDHC_CMD_DATA_PRESENT) || 93249ab747fSPaolo Bonzini ((s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY && 93349ab747fSPaolo Bonzini !(SDHC_COMMAND_TYPE(s->cmdreg) == SDHC_CMD_ABORT))))) { 93449ab747fSPaolo Bonzini return false; 93549ab747fSPaolo Bonzini } 93649ab747fSPaolo Bonzini 93749ab747fSPaolo Bonzini return true; 93849ab747fSPaolo Bonzini } 93949ab747fSPaolo Bonzini 94049ab747fSPaolo Bonzini /* The Buffer Data Port register must be accessed in sequential and 94149ab747fSPaolo Bonzini * continuous manner */ 94249ab747fSPaolo Bonzini static inline bool 94349ab747fSPaolo Bonzini sdhci_buff_access_is_sequential(SDHCIState *s, unsigned byte_num) 94449ab747fSPaolo Bonzini { 94549ab747fSPaolo Bonzini if ((s->data_count & 0x3) != byte_num) { 9468be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("Non-sequential access to Buffer Data Port register" 94749ab747fSPaolo Bonzini "is prohibited\n"); 94849ab747fSPaolo Bonzini return false; 94949ab747fSPaolo Bonzini } 95049ab747fSPaolo Bonzini return true; 95149ab747fSPaolo Bonzini } 95249ab747fSPaolo Bonzini 953d368ba43SKevin O'Connor static uint64_t sdhci_read(void *opaque, hwaddr offset, unsigned size) 95449ab747fSPaolo Bonzini { 955d368ba43SKevin O'Connor SDHCIState *s = (SDHCIState *)opaque; 95649ab747fSPaolo Bonzini uint32_t ret = 0; 95749ab747fSPaolo Bonzini 95849ab747fSPaolo Bonzini switch (offset & ~0x3) { 95949ab747fSPaolo Bonzini case SDHC_SYSAD: 96049ab747fSPaolo Bonzini ret = s->sdmasysad; 96149ab747fSPaolo Bonzini break; 96249ab747fSPaolo Bonzini case SDHC_BLKSIZE: 96349ab747fSPaolo Bonzini ret = s->blksize | (s->blkcnt << 16); 96449ab747fSPaolo Bonzini break; 96549ab747fSPaolo Bonzini case SDHC_ARGUMENT: 96649ab747fSPaolo Bonzini ret = s->argument; 96749ab747fSPaolo Bonzini break; 96849ab747fSPaolo Bonzini case SDHC_TRNMOD: 96949ab747fSPaolo Bonzini ret = s->trnmod | (s->cmdreg << 16); 97049ab747fSPaolo Bonzini break; 97149ab747fSPaolo Bonzini case SDHC_RSPREG0 ... SDHC_RSPREG3: 97249ab747fSPaolo Bonzini ret = s->rspreg[((offset & ~0x3) - SDHC_RSPREG0) >> 2]; 97349ab747fSPaolo Bonzini break; 97449ab747fSPaolo Bonzini case SDHC_BDATA: 97549ab747fSPaolo Bonzini if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) { 976d368ba43SKevin O'Connor ret = sdhci_read_dataport(s, size); 9778be487d8SPhilippe Mathieu-Daudé trace_sdhci_access("rd", size << 3, offset, "->", ret, ret); 97849ab747fSPaolo Bonzini return ret; 97949ab747fSPaolo Bonzini } 98049ab747fSPaolo Bonzini break; 98149ab747fSPaolo Bonzini case SDHC_PRNSTS: 98249ab747fSPaolo Bonzini ret = s->prnsts; 983da346922SPhilippe Mathieu-Daudé ret = FIELD_DP32(ret, SDHC_PRNSTS, DAT_LVL, 984da346922SPhilippe Mathieu-Daudé sdbus_get_dat_lines(&s->sdbus)); 985da346922SPhilippe Mathieu-Daudé ret = FIELD_DP32(ret, SDHC_PRNSTS, CMD_LVL, 986da346922SPhilippe Mathieu-Daudé sdbus_get_cmd_line(&s->sdbus)); 98749ab747fSPaolo Bonzini break; 98849ab747fSPaolo Bonzini case SDHC_HOSTCTL: 98906c5120bSPhilippe Mathieu-Daudé ret = s->hostctl1 | (s->pwrcon << 8) | (s->blkgap << 16) | 99049ab747fSPaolo Bonzini (s->wakcon << 24); 99149ab747fSPaolo Bonzini break; 99249ab747fSPaolo Bonzini case SDHC_CLKCON: 99349ab747fSPaolo Bonzini ret = s->clkcon | (s->timeoutcon << 16); 99449ab747fSPaolo Bonzini break; 99549ab747fSPaolo Bonzini case SDHC_NORINTSTS: 99649ab747fSPaolo Bonzini ret = s->norintsts | (s->errintsts << 16); 99749ab747fSPaolo Bonzini break; 99849ab747fSPaolo Bonzini case SDHC_NORINTSTSEN: 99949ab747fSPaolo Bonzini ret = s->norintstsen | (s->errintstsen << 16); 100049ab747fSPaolo Bonzini break; 100149ab747fSPaolo Bonzini case SDHC_NORINTSIGEN: 100249ab747fSPaolo Bonzini ret = s->norintsigen | (s->errintsigen << 16); 100349ab747fSPaolo Bonzini break; 100449ab747fSPaolo Bonzini case SDHC_ACMD12ERRSTS: 1005ea55a221SPhilippe Mathieu-Daudé ret = s->acmd12errsts | (s->hostctl2 << 16); 100649ab747fSPaolo Bonzini break; 1007cd209421SPhilippe Mathieu-Daudé case SDHC_CAPAB: 10085efc9016SPhilippe Mathieu-Daudé ret = (uint32_t)s->capareg; 10095efc9016SPhilippe Mathieu-Daudé break; 10105efc9016SPhilippe Mathieu-Daudé case SDHC_CAPAB + 4: 10115efc9016SPhilippe Mathieu-Daudé ret = (uint32_t)(s->capareg >> 32); 101249ab747fSPaolo Bonzini break; 101349ab747fSPaolo Bonzini case SDHC_MAXCURR: 10145efc9016SPhilippe Mathieu-Daudé ret = (uint32_t)s->maxcurr; 10155efc9016SPhilippe Mathieu-Daudé break; 10165efc9016SPhilippe Mathieu-Daudé case SDHC_MAXCURR + 4: 10175efc9016SPhilippe Mathieu-Daudé ret = (uint32_t)(s->maxcurr >> 32); 101849ab747fSPaolo Bonzini break; 101949ab747fSPaolo Bonzini case SDHC_ADMAERR: 102049ab747fSPaolo Bonzini ret = s->admaerr; 102149ab747fSPaolo Bonzini break; 102249ab747fSPaolo Bonzini case SDHC_ADMASYSADDR: 102349ab747fSPaolo Bonzini ret = (uint32_t)s->admasysaddr; 102449ab747fSPaolo Bonzini break; 102549ab747fSPaolo Bonzini case SDHC_ADMASYSADDR + 4: 102649ab747fSPaolo Bonzini ret = (uint32_t)(s->admasysaddr >> 32); 102749ab747fSPaolo Bonzini break; 102849ab747fSPaolo Bonzini case SDHC_SLOT_INT_STATUS: 1029aceb5b06SPhilippe Mathieu-Daudé ret = (s->version << 16) | sdhci_slotint(s); 103049ab747fSPaolo Bonzini break; 103149ab747fSPaolo Bonzini default: 103200b004b3SPhilippe Mathieu-Daudé qemu_log_mask(LOG_UNIMP, "SDHC rd_%ub @0x%02" HWADDR_PRIx " " 103300b004b3SPhilippe Mathieu-Daudé "not implemented\n", size, offset); 103449ab747fSPaolo Bonzini break; 103549ab747fSPaolo Bonzini } 103649ab747fSPaolo Bonzini 103749ab747fSPaolo Bonzini ret >>= (offset & 0x3) * 8; 103849ab747fSPaolo Bonzini ret &= (1ULL << (size * 8)) - 1; 10398be487d8SPhilippe Mathieu-Daudé trace_sdhci_access("rd", size << 3, offset, "->", ret, ret); 104049ab747fSPaolo Bonzini return ret; 104149ab747fSPaolo Bonzini } 104249ab747fSPaolo Bonzini 104349ab747fSPaolo Bonzini static inline void sdhci_blkgap_write(SDHCIState *s, uint8_t value) 104449ab747fSPaolo Bonzini { 104549ab747fSPaolo Bonzini if ((value & SDHC_STOP_AT_GAP_REQ) && (s->blkgap & SDHC_STOP_AT_GAP_REQ)) { 104649ab747fSPaolo Bonzini return; 104749ab747fSPaolo Bonzini } 104849ab747fSPaolo Bonzini s->blkgap = value & SDHC_STOP_AT_GAP_REQ; 104949ab747fSPaolo Bonzini 105049ab747fSPaolo Bonzini if ((value & SDHC_CONTINUE_REQ) && s->stopped_state && 105149ab747fSPaolo Bonzini (s->blkgap & SDHC_STOP_AT_GAP_REQ) == 0) { 105249ab747fSPaolo Bonzini if (s->stopped_state == sdhc_gap_read) { 105349ab747fSPaolo Bonzini s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_READ; 1054d368ba43SKevin O'Connor sdhci_read_block_from_card(s); 105549ab747fSPaolo Bonzini } else { 105649ab747fSPaolo Bonzini s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_WRITE; 1057d368ba43SKevin O'Connor sdhci_write_block_to_card(s); 105849ab747fSPaolo Bonzini } 105949ab747fSPaolo Bonzini s->stopped_state = sdhc_not_stopped; 106049ab747fSPaolo Bonzini } else if (!s->stopped_state && (value & SDHC_STOP_AT_GAP_REQ)) { 106149ab747fSPaolo Bonzini if (s->prnsts & SDHC_DOING_READ) { 106249ab747fSPaolo Bonzini s->stopped_state = sdhc_gap_read; 106349ab747fSPaolo Bonzini } else if (s->prnsts & SDHC_DOING_WRITE) { 106449ab747fSPaolo Bonzini s->stopped_state = sdhc_gap_write; 106549ab747fSPaolo Bonzini } 106649ab747fSPaolo Bonzini } 106749ab747fSPaolo Bonzini } 106849ab747fSPaolo Bonzini 106949ab747fSPaolo Bonzini static inline void sdhci_reset_write(SDHCIState *s, uint8_t value) 107049ab747fSPaolo Bonzini { 107149ab747fSPaolo Bonzini switch (value) { 107249ab747fSPaolo Bonzini case SDHC_RESET_ALL: 1073d368ba43SKevin O'Connor sdhci_reset(s); 107449ab747fSPaolo Bonzini break; 107549ab747fSPaolo Bonzini case SDHC_RESET_CMD: 107649ab747fSPaolo Bonzini s->prnsts &= ~SDHC_CMD_INHIBIT; 107749ab747fSPaolo Bonzini s->norintsts &= ~SDHC_NIS_CMDCMP; 107849ab747fSPaolo Bonzini break; 107949ab747fSPaolo Bonzini case SDHC_RESET_DATA: 108049ab747fSPaolo Bonzini s->data_count = 0; 108149ab747fSPaolo Bonzini s->prnsts &= ~(SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE | 108249ab747fSPaolo Bonzini SDHC_DOING_READ | SDHC_DOING_WRITE | 108349ab747fSPaolo Bonzini SDHC_DATA_INHIBIT | SDHC_DAT_LINE_ACTIVE); 108449ab747fSPaolo Bonzini s->blkgap &= ~(SDHC_STOP_AT_GAP_REQ | SDHC_CONTINUE_REQ); 108549ab747fSPaolo Bonzini s->stopped_state = sdhc_not_stopped; 108649ab747fSPaolo Bonzini s->norintsts &= ~(SDHC_NIS_WBUFRDY | SDHC_NIS_RBUFRDY | 108749ab747fSPaolo Bonzini SDHC_NIS_DMA | SDHC_NIS_TRSCMP | SDHC_NIS_BLKGAP); 108849ab747fSPaolo Bonzini break; 108949ab747fSPaolo Bonzini } 109049ab747fSPaolo Bonzini } 109149ab747fSPaolo Bonzini 109249ab747fSPaolo Bonzini static void 1093d368ba43SKevin O'Connor sdhci_write(void *opaque, hwaddr offset, uint64_t val, unsigned size) 109449ab747fSPaolo Bonzini { 1095d368ba43SKevin O'Connor SDHCIState *s = (SDHCIState *)opaque; 109649ab747fSPaolo Bonzini unsigned shift = 8 * (offset & 0x3); 109749ab747fSPaolo Bonzini uint32_t mask = ~(((1ULL << (size * 8)) - 1) << shift); 1098d368ba43SKevin O'Connor uint32_t value = val; 109949ab747fSPaolo Bonzini value <<= shift; 110049ab747fSPaolo Bonzini 110149ab747fSPaolo Bonzini switch (offset & ~0x3) { 110249ab747fSPaolo Bonzini case SDHC_SYSAD: 110349ab747fSPaolo Bonzini s->sdmasysad = (s->sdmasysad & mask) | value; 110449ab747fSPaolo Bonzini MASKED_WRITE(s->sdmasysad, mask, value); 110549ab747fSPaolo Bonzini /* Writing to last byte of sdmasysad might trigger transfer */ 110649ab747fSPaolo Bonzini if (!(mask & 0xFF000000) && TRANSFERRING_DATA(s->prnsts) && s->blkcnt && 110706c5120bSPhilippe Mathieu-Daudé s->blksize && SDHC_DMA_TYPE(s->hostctl1) == SDHC_CTRL_SDMA) { 110845ba9f76SPrasad J Pandit if (s->trnmod & SDHC_TRNS_MULTI) { 1109d368ba43SKevin O'Connor sdhci_sdma_transfer_multi_blocks(s); 111045ba9f76SPrasad J Pandit } else { 111145ba9f76SPrasad J Pandit sdhci_sdma_transfer_single_block(s); 111245ba9f76SPrasad J Pandit } 111349ab747fSPaolo Bonzini } 111449ab747fSPaolo Bonzini break; 111549ab747fSPaolo Bonzini case SDHC_BLKSIZE: 111649ab747fSPaolo Bonzini if (!TRANSFERRING_DATA(s->prnsts)) { 111749ab747fSPaolo Bonzini MASKED_WRITE(s->blksize, mask, value); 111849ab747fSPaolo Bonzini MASKED_WRITE(s->blkcnt, mask >> 16, value >> 16); 111949ab747fSPaolo Bonzini } 11209201bb9aSAlistair Francis 11219201bb9aSAlistair Francis /* Limit block size to the maximum buffer size */ 11229201bb9aSAlistair Francis if (extract32(s->blksize, 0, 12) > s->buf_maxsz) { 112378ee6bd0SPhilippe Mathieu-Daudé qemu_log_mask(LOG_GUEST_ERROR, "%s: Size 0x%x is larger than " 11249201bb9aSAlistair Francis "the maximum buffer 0x%x", __func__, s->blksize, 11259201bb9aSAlistair Francis s->buf_maxsz); 11269201bb9aSAlistair Francis 11279201bb9aSAlistair Francis s->blksize = deposit32(s->blksize, 0, 12, s->buf_maxsz); 11289201bb9aSAlistair Francis } 11299201bb9aSAlistair Francis 113049ab747fSPaolo Bonzini break; 113149ab747fSPaolo Bonzini case SDHC_ARGUMENT: 113249ab747fSPaolo Bonzini MASKED_WRITE(s->argument, mask, value); 113349ab747fSPaolo Bonzini break; 113449ab747fSPaolo Bonzini case SDHC_TRNMOD: 113549ab747fSPaolo Bonzini /* DMA can be enabled only if it is supported as indicated by 113649ab747fSPaolo Bonzini * capabilities register */ 11376ff37c3dSPhilippe Mathieu-Daudé if (!(s->capareg & R_SDHC_CAPAB_SDMA_MASK)) { 113849ab747fSPaolo Bonzini value &= ~SDHC_TRNS_DMA; 113949ab747fSPaolo Bonzini } 114024bddf9dSPhilippe Mathieu-Daudé MASKED_WRITE(s->trnmod, mask, value & SDHC_TRNMOD_MASK); 114149ab747fSPaolo Bonzini MASKED_WRITE(s->cmdreg, mask >> 16, value >> 16); 114249ab747fSPaolo Bonzini 114349ab747fSPaolo Bonzini /* Writing to the upper byte of CMDREG triggers SD command generation */ 1144d368ba43SKevin O'Connor if ((mask & 0xFF000000) || !sdhci_can_issue_command(s)) { 114549ab747fSPaolo Bonzini break; 114649ab747fSPaolo Bonzini } 114749ab747fSPaolo Bonzini 1148d368ba43SKevin O'Connor sdhci_send_command(s); 114949ab747fSPaolo Bonzini break; 115049ab747fSPaolo Bonzini case SDHC_BDATA: 115149ab747fSPaolo Bonzini if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) { 1152d368ba43SKevin O'Connor sdhci_write_dataport(s, value >> shift, size); 115349ab747fSPaolo Bonzini } 115449ab747fSPaolo Bonzini break; 115549ab747fSPaolo Bonzini case SDHC_HOSTCTL: 115649ab747fSPaolo Bonzini if (!(mask & 0xFF0000)) { 115749ab747fSPaolo Bonzini sdhci_blkgap_write(s, value >> 16); 115849ab747fSPaolo Bonzini } 115906c5120bSPhilippe Mathieu-Daudé MASKED_WRITE(s->hostctl1, mask, value); 116049ab747fSPaolo Bonzini MASKED_WRITE(s->pwrcon, mask >> 8, value >> 8); 116149ab747fSPaolo Bonzini MASKED_WRITE(s->wakcon, mask >> 24, value >> 24); 116249ab747fSPaolo Bonzini if (!(s->prnsts & SDHC_CARD_PRESENT) || ((s->pwrcon >> 1) & 0x7) < 5 || 116349ab747fSPaolo Bonzini !(s->capareg & (1 << (31 - ((s->pwrcon >> 1) & 0x7))))) { 116449ab747fSPaolo Bonzini s->pwrcon &= ~SDHC_POWER_ON; 116549ab747fSPaolo Bonzini } 116649ab747fSPaolo Bonzini break; 116749ab747fSPaolo Bonzini case SDHC_CLKCON: 116849ab747fSPaolo Bonzini if (!(mask & 0xFF000000)) { 116949ab747fSPaolo Bonzini sdhci_reset_write(s, value >> 24); 117049ab747fSPaolo Bonzini } 117149ab747fSPaolo Bonzini MASKED_WRITE(s->clkcon, mask, value); 117249ab747fSPaolo Bonzini MASKED_WRITE(s->timeoutcon, mask >> 16, value >> 16); 117349ab747fSPaolo Bonzini if (s->clkcon & SDHC_CLOCK_INT_EN) { 117449ab747fSPaolo Bonzini s->clkcon |= SDHC_CLOCK_INT_STABLE; 117549ab747fSPaolo Bonzini } else { 117649ab747fSPaolo Bonzini s->clkcon &= ~SDHC_CLOCK_INT_STABLE; 117749ab747fSPaolo Bonzini } 117849ab747fSPaolo Bonzini break; 117949ab747fSPaolo Bonzini case SDHC_NORINTSTS: 118049ab747fSPaolo Bonzini if (s->norintstsen & SDHC_NISEN_CARDINT) { 118149ab747fSPaolo Bonzini value &= ~SDHC_NIS_CARDINT; 118249ab747fSPaolo Bonzini } 118349ab747fSPaolo Bonzini s->norintsts &= mask | ~value; 118449ab747fSPaolo Bonzini s->errintsts &= (mask >> 16) | ~(value >> 16); 118549ab747fSPaolo Bonzini if (s->errintsts) { 118649ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_ERR; 118749ab747fSPaolo Bonzini } else { 118849ab747fSPaolo Bonzini s->norintsts &= ~SDHC_NIS_ERR; 118949ab747fSPaolo Bonzini } 119049ab747fSPaolo Bonzini sdhci_update_irq(s); 119149ab747fSPaolo Bonzini break; 119249ab747fSPaolo Bonzini case SDHC_NORINTSTSEN: 119349ab747fSPaolo Bonzini MASKED_WRITE(s->norintstsen, mask, value); 119449ab747fSPaolo Bonzini MASKED_WRITE(s->errintstsen, mask >> 16, value >> 16); 119549ab747fSPaolo Bonzini s->norintsts &= s->norintstsen; 119649ab747fSPaolo Bonzini s->errintsts &= s->errintstsen; 119749ab747fSPaolo Bonzini if (s->errintsts) { 119849ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_ERR; 119949ab747fSPaolo Bonzini } else { 120049ab747fSPaolo Bonzini s->norintsts &= ~SDHC_NIS_ERR; 120149ab747fSPaolo Bonzini } 12020a7ac9f9SAndrew Baumann /* Quirk for Raspberry Pi: pending card insert interrupt 12030a7ac9f9SAndrew Baumann * appears when first enabled after power on */ 12040a7ac9f9SAndrew Baumann if ((s->norintstsen & SDHC_NISEN_INSERT) && s->pending_insert_state) { 12050a7ac9f9SAndrew Baumann assert(s->pending_insert_quirk); 12060a7ac9f9SAndrew Baumann s->norintsts |= SDHC_NIS_INSERT; 12070a7ac9f9SAndrew Baumann s->pending_insert_state = false; 12080a7ac9f9SAndrew Baumann } 120949ab747fSPaolo Bonzini sdhci_update_irq(s); 121049ab747fSPaolo Bonzini break; 121149ab747fSPaolo Bonzini case SDHC_NORINTSIGEN: 121249ab747fSPaolo Bonzini MASKED_WRITE(s->norintsigen, mask, value); 121349ab747fSPaolo Bonzini MASKED_WRITE(s->errintsigen, mask >> 16, value >> 16); 121449ab747fSPaolo Bonzini sdhci_update_irq(s); 121549ab747fSPaolo Bonzini break; 121649ab747fSPaolo Bonzini case SDHC_ADMAERR: 121749ab747fSPaolo Bonzini MASKED_WRITE(s->admaerr, mask, value); 121849ab747fSPaolo Bonzini break; 121949ab747fSPaolo Bonzini case SDHC_ADMASYSADDR: 122049ab747fSPaolo Bonzini s->admasysaddr = (s->admasysaddr & (0xFFFFFFFF00000000ULL | 122149ab747fSPaolo Bonzini (uint64_t)mask)) | (uint64_t)value; 122249ab747fSPaolo Bonzini break; 122349ab747fSPaolo Bonzini case SDHC_ADMASYSADDR + 4: 122449ab747fSPaolo Bonzini s->admasysaddr = (s->admasysaddr & (0x00000000FFFFFFFFULL | 122549ab747fSPaolo Bonzini ((uint64_t)mask << 32))) | ((uint64_t)value << 32); 122649ab747fSPaolo Bonzini break; 122749ab747fSPaolo Bonzini case SDHC_FEAER: 122849ab747fSPaolo Bonzini s->acmd12errsts |= value; 122949ab747fSPaolo Bonzini s->errintsts |= (value >> 16) & s->errintstsen; 123049ab747fSPaolo Bonzini if (s->acmd12errsts) { 123149ab747fSPaolo Bonzini s->errintsts |= SDHC_EIS_CMD12ERR; 123249ab747fSPaolo Bonzini } 123349ab747fSPaolo Bonzini if (s->errintsts) { 123449ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_ERR; 123549ab747fSPaolo Bonzini } 123649ab747fSPaolo Bonzini sdhci_update_irq(s); 123749ab747fSPaolo Bonzini break; 12385d2c0464SAndrey Smirnov case SDHC_ACMD12ERRSTS: 12390034ebe6SPhilippe Mathieu-Daudé MASKED_WRITE(s->acmd12errsts, mask, value & UINT16_MAX); 12400034ebe6SPhilippe Mathieu-Daudé if (s->uhs_mode >= UHS_I) { 12410034ebe6SPhilippe Mathieu-Daudé MASKED_WRITE(s->hostctl2, mask >> 16, value >> 16); 12420034ebe6SPhilippe Mathieu-Daudé 12430034ebe6SPhilippe Mathieu-Daudé if (FIELD_EX32(s->hostctl2, SDHC_HOSTCTL2, V18_ENA)) { 12440034ebe6SPhilippe Mathieu-Daudé sdbus_set_voltage(&s->sdbus, SD_VOLTAGE_1_8V); 12450034ebe6SPhilippe Mathieu-Daudé } else { 12460034ebe6SPhilippe Mathieu-Daudé sdbus_set_voltage(&s->sdbus, SD_VOLTAGE_3_3V); 12470034ebe6SPhilippe Mathieu-Daudé } 12480034ebe6SPhilippe Mathieu-Daudé } 12495d2c0464SAndrey Smirnov break; 12505efc9016SPhilippe Mathieu-Daudé 12515efc9016SPhilippe Mathieu-Daudé case SDHC_CAPAB: 12525efc9016SPhilippe Mathieu-Daudé case SDHC_CAPAB + 4: 12535efc9016SPhilippe Mathieu-Daudé case SDHC_MAXCURR: 12545efc9016SPhilippe Mathieu-Daudé case SDHC_MAXCURR + 4: 12555efc9016SPhilippe Mathieu-Daudé qemu_log_mask(LOG_GUEST_ERROR, "SDHC wr_%ub @0x%02" HWADDR_PRIx 12565efc9016SPhilippe Mathieu-Daudé " <- 0x%08x read-only\n", size, offset, value >> shift); 12575efc9016SPhilippe Mathieu-Daudé break; 12585efc9016SPhilippe Mathieu-Daudé 125949ab747fSPaolo Bonzini default: 126000b004b3SPhilippe Mathieu-Daudé qemu_log_mask(LOG_UNIMP, "SDHC wr_%ub @0x%02" HWADDR_PRIx " <- 0x%08x " 126100b004b3SPhilippe Mathieu-Daudé "not implemented\n", size, offset, value >> shift); 126249ab747fSPaolo Bonzini break; 126349ab747fSPaolo Bonzini } 12648be487d8SPhilippe Mathieu-Daudé trace_sdhci_access("wr", size << 3, offset, "<-", 12658be487d8SPhilippe Mathieu-Daudé value >> shift, value >> shift); 126649ab747fSPaolo Bonzini } 126749ab747fSPaolo Bonzini 126849ab747fSPaolo Bonzini static const MemoryRegionOps sdhci_mmio_ops = { 1269d368ba43SKevin O'Connor .read = sdhci_read, 1270d368ba43SKevin O'Connor .write = sdhci_write, 127149ab747fSPaolo Bonzini .valid = { 127249ab747fSPaolo Bonzini .min_access_size = 1, 127349ab747fSPaolo Bonzini .max_access_size = 4, 127449ab747fSPaolo Bonzini .unaligned = false 127549ab747fSPaolo Bonzini }, 127649ab747fSPaolo Bonzini .endianness = DEVICE_LITTLE_ENDIAN, 127749ab747fSPaolo Bonzini }; 127849ab747fSPaolo Bonzini 1279aceb5b06SPhilippe Mathieu-Daudé static void sdhci_init_readonly_registers(SDHCIState *s, Error **errp) 1280aceb5b06SPhilippe Mathieu-Daudé { 1281de1b3800SVladimir Sementsov-Ogievskiy ERRP_GUARD(); 12826ff37c3dSPhilippe Mathieu-Daudé 12834d67852dSPhilippe Mathieu-Daudé switch (s->sd_spec_version) { 12844d67852dSPhilippe Mathieu-Daudé case 2 ... 3: 12854d67852dSPhilippe Mathieu-Daudé break; 12864d67852dSPhilippe Mathieu-Daudé default: 12874d67852dSPhilippe Mathieu-Daudé error_setg(errp, "Only Spec v2/v3 are supported"); 1288aceb5b06SPhilippe Mathieu-Daudé return; 1289aceb5b06SPhilippe Mathieu-Daudé } 1290aceb5b06SPhilippe Mathieu-Daudé s->version = (SDHC_HCVER_VENDOR << 8) | (s->sd_spec_version - 1); 12916ff37c3dSPhilippe Mathieu-Daudé 1292de1b3800SVladimir Sementsov-Ogievskiy sdhci_check_capareg(s, errp); 1293de1b3800SVladimir Sementsov-Ogievskiy if (*errp) { 12946ff37c3dSPhilippe Mathieu-Daudé return; 12956ff37c3dSPhilippe Mathieu-Daudé } 1296aceb5b06SPhilippe Mathieu-Daudé } 1297aceb5b06SPhilippe Mathieu-Daudé 1298b635d98cSPhilippe Mathieu-Daudé /* --- qdev common --- */ 1299b635d98cSPhilippe Mathieu-Daudé 1300ce864603SThomas Huth void sdhci_initfn(SDHCIState *s) 130149ab747fSPaolo Bonzini { 130240bbc194SPeter Maydell qbus_create_inplace(&s->sdbus, sizeof(s->sdbus), 130340bbc194SPeter Maydell TYPE_SDHCI_BUS, DEVICE(s), "sd-bus"); 130449ab747fSPaolo Bonzini 1305bc72ad67SAlex Bligh s->insert_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_raise_insertion_irq, s); 1306d368ba43SKevin O'Connor s->transfer_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_data_transfer, s); 1307fd1e5c81SAndrey Smirnov 1308fd1e5c81SAndrey Smirnov s->io_ops = &sdhci_mmio_ops; 130949ab747fSPaolo Bonzini } 131049ab747fSPaolo Bonzini 1311ce864603SThomas Huth void sdhci_uninitfn(SDHCIState *s) 131249ab747fSPaolo Bonzini { 1313bc72ad67SAlex Bligh timer_del(s->insert_timer); 1314bc72ad67SAlex Bligh timer_free(s->insert_timer); 1315bc72ad67SAlex Bligh timer_del(s->transfer_timer); 1316bc72ad67SAlex Bligh timer_free(s->transfer_timer); 131749ab747fSPaolo Bonzini 131849ab747fSPaolo Bonzini g_free(s->fifo_buffer); 131949ab747fSPaolo Bonzini s->fifo_buffer = NULL; 132049ab747fSPaolo Bonzini } 132149ab747fSPaolo Bonzini 1322ce864603SThomas Huth void sdhci_common_realize(SDHCIState *s, Error **errp) 132325367498SPhilippe Mathieu-Daudé { 1324de1b3800SVladimir Sementsov-Ogievskiy ERRP_GUARD(); 1325aceb5b06SPhilippe Mathieu-Daudé 1326de1b3800SVladimir Sementsov-Ogievskiy sdhci_init_readonly_registers(s, errp); 1327de1b3800SVladimir Sementsov-Ogievskiy if (*errp) { 1328aceb5b06SPhilippe Mathieu-Daudé return; 1329aceb5b06SPhilippe Mathieu-Daudé } 133025367498SPhilippe Mathieu-Daudé s->buf_maxsz = sdhci_get_fifolen(s); 133125367498SPhilippe Mathieu-Daudé s->fifo_buffer = g_malloc0(s->buf_maxsz); 133225367498SPhilippe Mathieu-Daudé 1333c0983085SPeter Maydell memory_region_init_io(&s->iomem, OBJECT(s), s->io_ops, s, "sdhci", 133425367498SPhilippe Mathieu-Daudé SDHC_REGISTERS_MAP_SIZE); 133525367498SPhilippe Mathieu-Daudé } 133625367498SPhilippe Mathieu-Daudé 1337b69c3c21SMarkus Armbruster void sdhci_common_unrealize(SDHCIState *s) 13388b7455c7SPhilippe Mathieu-Daudé { 13398b7455c7SPhilippe Mathieu-Daudé /* This function is expected to be called only once for each class: 13408b7455c7SPhilippe Mathieu-Daudé * - SysBus: via DeviceClass->unrealize(), 13418b7455c7SPhilippe Mathieu-Daudé * - PCI: via PCIDeviceClass->exit(). 13428b7455c7SPhilippe Mathieu-Daudé * However to avoid double-free and/or use-after-free we still nullify 13438b7455c7SPhilippe Mathieu-Daudé * this variable (better safe than sorry!). */ 13448b7455c7SPhilippe Mathieu-Daudé g_free(s->fifo_buffer); 13458b7455c7SPhilippe Mathieu-Daudé s->fifo_buffer = NULL; 13468b7455c7SPhilippe Mathieu-Daudé } 13478b7455c7SPhilippe Mathieu-Daudé 13480a7ac9f9SAndrew Baumann static bool sdhci_pending_insert_vmstate_needed(void *opaque) 13490a7ac9f9SAndrew Baumann { 13500a7ac9f9SAndrew Baumann SDHCIState *s = opaque; 13510a7ac9f9SAndrew Baumann 13520a7ac9f9SAndrew Baumann return s->pending_insert_state; 13530a7ac9f9SAndrew Baumann } 13540a7ac9f9SAndrew Baumann 13550a7ac9f9SAndrew Baumann static const VMStateDescription sdhci_pending_insert_vmstate = { 13560a7ac9f9SAndrew Baumann .name = "sdhci/pending-insert", 13570a7ac9f9SAndrew Baumann .version_id = 1, 13580a7ac9f9SAndrew Baumann .minimum_version_id = 1, 13590a7ac9f9SAndrew Baumann .needed = sdhci_pending_insert_vmstate_needed, 13600a7ac9f9SAndrew Baumann .fields = (VMStateField[]) { 13610a7ac9f9SAndrew Baumann VMSTATE_BOOL(pending_insert_state, SDHCIState), 13620a7ac9f9SAndrew Baumann VMSTATE_END_OF_LIST() 13630a7ac9f9SAndrew Baumann }, 13640a7ac9f9SAndrew Baumann }; 13650a7ac9f9SAndrew Baumann 136649ab747fSPaolo Bonzini const VMStateDescription sdhci_vmstate = { 136749ab747fSPaolo Bonzini .name = "sdhci", 136849ab747fSPaolo Bonzini .version_id = 1, 136949ab747fSPaolo Bonzini .minimum_version_id = 1, 137049ab747fSPaolo Bonzini .fields = (VMStateField[]) { 137149ab747fSPaolo Bonzini VMSTATE_UINT32(sdmasysad, SDHCIState), 137249ab747fSPaolo Bonzini VMSTATE_UINT16(blksize, SDHCIState), 137349ab747fSPaolo Bonzini VMSTATE_UINT16(blkcnt, SDHCIState), 137449ab747fSPaolo Bonzini VMSTATE_UINT32(argument, SDHCIState), 137549ab747fSPaolo Bonzini VMSTATE_UINT16(trnmod, SDHCIState), 137649ab747fSPaolo Bonzini VMSTATE_UINT16(cmdreg, SDHCIState), 137749ab747fSPaolo Bonzini VMSTATE_UINT32_ARRAY(rspreg, SDHCIState, 4), 137849ab747fSPaolo Bonzini VMSTATE_UINT32(prnsts, SDHCIState), 137906c5120bSPhilippe Mathieu-Daudé VMSTATE_UINT8(hostctl1, SDHCIState), 138049ab747fSPaolo Bonzini VMSTATE_UINT8(pwrcon, SDHCIState), 138149ab747fSPaolo Bonzini VMSTATE_UINT8(blkgap, SDHCIState), 138249ab747fSPaolo Bonzini VMSTATE_UINT8(wakcon, SDHCIState), 138349ab747fSPaolo Bonzini VMSTATE_UINT16(clkcon, SDHCIState), 138449ab747fSPaolo Bonzini VMSTATE_UINT8(timeoutcon, SDHCIState), 138549ab747fSPaolo Bonzini VMSTATE_UINT8(admaerr, SDHCIState), 138649ab747fSPaolo Bonzini VMSTATE_UINT16(norintsts, SDHCIState), 138749ab747fSPaolo Bonzini VMSTATE_UINT16(errintsts, SDHCIState), 138849ab747fSPaolo Bonzini VMSTATE_UINT16(norintstsen, SDHCIState), 138949ab747fSPaolo Bonzini VMSTATE_UINT16(errintstsen, SDHCIState), 139049ab747fSPaolo Bonzini VMSTATE_UINT16(norintsigen, SDHCIState), 139149ab747fSPaolo Bonzini VMSTATE_UINT16(errintsigen, SDHCIState), 139249ab747fSPaolo Bonzini VMSTATE_UINT16(acmd12errsts, SDHCIState), 139349ab747fSPaolo Bonzini VMSTATE_UINT16(data_count, SDHCIState), 139449ab747fSPaolo Bonzini VMSTATE_UINT64(admasysaddr, SDHCIState), 139549ab747fSPaolo Bonzini VMSTATE_UINT8(stopped_state, SDHCIState), 139659046ec2SHalil Pasic VMSTATE_VBUFFER_UINT32(fifo_buffer, SDHCIState, 1, NULL, buf_maxsz), 1397e720677eSPaolo Bonzini VMSTATE_TIMER_PTR(insert_timer, SDHCIState), 1398e720677eSPaolo Bonzini VMSTATE_TIMER_PTR(transfer_timer, SDHCIState), 139949ab747fSPaolo Bonzini VMSTATE_END_OF_LIST() 14000a7ac9f9SAndrew Baumann }, 14010a7ac9f9SAndrew Baumann .subsections = (const VMStateDescription*[]) { 14020a7ac9f9SAndrew Baumann &sdhci_pending_insert_vmstate, 14030a7ac9f9SAndrew Baumann NULL 14040a7ac9f9SAndrew Baumann }, 140549ab747fSPaolo Bonzini }; 140649ab747fSPaolo Bonzini 1407ce864603SThomas Huth void sdhci_common_class_init(ObjectClass *klass, void *data) 14081c92c505SPhilippe Mathieu-Daudé { 14091c92c505SPhilippe Mathieu-Daudé DeviceClass *dc = DEVICE_CLASS(klass); 14101c92c505SPhilippe Mathieu-Daudé 14111c92c505SPhilippe Mathieu-Daudé set_bit(DEVICE_CATEGORY_STORAGE, dc->categories); 14121c92c505SPhilippe Mathieu-Daudé dc->vmsd = &sdhci_vmstate; 14131c92c505SPhilippe Mathieu-Daudé dc->reset = sdhci_poweron_reset; 14141c92c505SPhilippe Mathieu-Daudé } 14151c92c505SPhilippe Mathieu-Daudé 1416b635d98cSPhilippe Mathieu-Daudé /* --- qdev SysBus --- */ 1417b635d98cSPhilippe Mathieu-Daudé 14185ec911c3SKevin O'Connor static Property sdhci_sysbus_properties[] = { 1419b635d98cSPhilippe Mathieu-Daudé DEFINE_SDHCI_COMMON_PROPERTIES(SDHCIState), 14200a7ac9f9SAndrew Baumann DEFINE_PROP_BOOL("pending-insert-quirk", SDHCIState, pending_insert_quirk, 14210a7ac9f9SAndrew Baumann false), 142260765b6cSPhilippe Mathieu-Daudé DEFINE_PROP_LINK("dma", SDHCIState, 142360765b6cSPhilippe Mathieu-Daudé dma_mr, TYPE_MEMORY_REGION, MemoryRegion *), 14245ec911c3SKevin O'Connor DEFINE_PROP_END_OF_LIST(), 14255ec911c3SKevin O'Connor }; 14265ec911c3SKevin O'Connor 14277302dcd6SKevin O'Connor static void sdhci_sysbus_init(Object *obj) 142849ab747fSPaolo Bonzini { 14297302dcd6SKevin O'Connor SDHCIState *s = SYSBUS_SDHCI(obj); 14305ec911c3SKevin O'Connor 143140bbc194SPeter Maydell sdhci_initfn(s); 14327302dcd6SKevin O'Connor } 14337302dcd6SKevin O'Connor 14347302dcd6SKevin O'Connor static void sdhci_sysbus_finalize(Object *obj) 14357302dcd6SKevin O'Connor { 14367302dcd6SKevin O'Connor SDHCIState *s = SYSBUS_SDHCI(obj); 143760765b6cSPhilippe Mathieu-Daudé 143860765b6cSPhilippe Mathieu-Daudé if (s->dma_mr) { 143960765b6cSPhilippe Mathieu-Daudé object_unparent(OBJECT(s->dma_mr)); 144060765b6cSPhilippe Mathieu-Daudé } 144160765b6cSPhilippe Mathieu-Daudé 14427302dcd6SKevin O'Connor sdhci_uninitfn(s); 14437302dcd6SKevin O'Connor } 14447302dcd6SKevin O'Connor 14457302dcd6SKevin O'Connor static void sdhci_sysbus_realize(DeviceState *dev, Error **errp) 14467302dcd6SKevin O'Connor { 1447de1b3800SVladimir Sementsov-Ogievskiy ERRP_GUARD(); 14487302dcd6SKevin O'Connor SDHCIState *s = SYSBUS_SDHCI(dev); 144949ab747fSPaolo Bonzini SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 145049ab747fSPaolo Bonzini 1451de1b3800SVladimir Sementsov-Ogievskiy sdhci_common_realize(s, errp); 1452de1b3800SVladimir Sementsov-Ogievskiy if (*errp) { 145325367498SPhilippe Mathieu-Daudé return; 145425367498SPhilippe Mathieu-Daudé } 145525367498SPhilippe Mathieu-Daudé 145660765b6cSPhilippe Mathieu-Daudé if (s->dma_mr) { 145702e57e1cSPhilippe Mathieu-Daudé s->dma_as = &s->sysbus_dma_as; 145860765b6cSPhilippe Mathieu-Daudé address_space_init(s->dma_as, s->dma_mr, "sdhci-dma"); 145960765b6cSPhilippe Mathieu-Daudé } else { 146060765b6cSPhilippe Mathieu-Daudé /* use system_memory() if property "dma" not set */ 1461dd55c485SPhilippe Mathieu-Daudé s->dma_as = &address_space_memory; 146260765b6cSPhilippe Mathieu-Daudé } 1463dd55c485SPhilippe Mathieu-Daudé 146449ab747fSPaolo Bonzini sysbus_init_irq(sbd, &s->irq); 1465fd1e5c81SAndrey Smirnov 146649ab747fSPaolo Bonzini sysbus_init_mmio(sbd, &s->iomem); 146749ab747fSPaolo Bonzini } 146849ab747fSPaolo Bonzini 1469b69c3c21SMarkus Armbruster static void sdhci_sysbus_unrealize(DeviceState *dev) 14708b7455c7SPhilippe Mathieu-Daudé { 14718b7455c7SPhilippe Mathieu-Daudé SDHCIState *s = SYSBUS_SDHCI(dev); 14728b7455c7SPhilippe Mathieu-Daudé 1473b69c3c21SMarkus Armbruster sdhci_common_unrealize(s); 147460765b6cSPhilippe Mathieu-Daudé 147560765b6cSPhilippe Mathieu-Daudé if (s->dma_mr) { 147660765b6cSPhilippe Mathieu-Daudé address_space_destroy(s->dma_as); 147760765b6cSPhilippe Mathieu-Daudé } 14788b7455c7SPhilippe Mathieu-Daudé } 14798b7455c7SPhilippe Mathieu-Daudé 14807302dcd6SKevin O'Connor static void sdhci_sysbus_class_init(ObjectClass *klass, void *data) 148149ab747fSPaolo Bonzini { 148249ab747fSPaolo Bonzini DeviceClass *dc = DEVICE_CLASS(klass); 148349ab747fSPaolo Bonzini 14844f67d30bSMarc-André Lureau device_class_set_props(dc, sdhci_sysbus_properties); 14857302dcd6SKevin O'Connor dc->realize = sdhci_sysbus_realize; 14868b7455c7SPhilippe Mathieu-Daudé dc->unrealize = sdhci_sysbus_unrealize; 14871c92c505SPhilippe Mathieu-Daudé 14881c92c505SPhilippe Mathieu-Daudé sdhci_common_class_init(klass, data); 148949ab747fSPaolo Bonzini } 149049ab747fSPaolo Bonzini 14917302dcd6SKevin O'Connor static const TypeInfo sdhci_sysbus_info = { 14927302dcd6SKevin O'Connor .name = TYPE_SYSBUS_SDHCI, 149349ab747fSPaolo Bonzini .parent = TYPE_SYS_BUS_DEVICE, 149449ab747fSPaolo Bonzini .instance_size = sizeof(SDHCIState), 14957302dcd6SKevin O'Connor .instance_init = sdhci_sysbus_init, 14967302dcd6SKevin O'Connor .instance_finalize = sdhci_sysbus_finalize, 14977302dcd6SKevin O'Connor .class_init = sdhci_sysbus_class_init, 149849ab747fSPaolo Bonzini }; 149949ab747fSPaolo Bonzini 1500b635d98cSPhilippe Mathieu-Daudé /* --- qdev bus master --- */ 1501b635d98cSPhilippe Mathieu-Daudé 150240bbc194SPeter Maydell static void sdhci_bus_class_init(ObjectClass *klass, void *data) 150340bbc194SPeter Maydell { 150440bbc194SPeter Maydell SDBusClass *sbc = SD_BUS_CLASS(klass); 150540bbc194SPeter Maydell 150640bbc194SPeter Maydell sbc->set_inserted = sdhci_set_inserted; 150740bbc194SPeter Maydell sbc->set_readonly = sdhci_set_readonly; 150840bbc194SPeter Maydell } 150940bbc194SPeter Maydell 151040bbc194SPeter Maydell static const TypeInfo sdhci_bus_info = { 151140bbc194SPeter Maydell .name = TYPE_SDHCI_BUS, 151240bbc194SPeter Maydell .parent = TYPE_SD_BUS, 151340bbc194SPeter Maydell .instance_size = sizeof(SDBus), 151440bbc194SPeter Maydell .class_init = sdhci_bus_class_init, 151540bbc194SPeter Maydell }; 151640bbc194SPeter Maydell 1517efadc818SPhilippe Mathieu-Daudé /* --- qdev i.MX eSDHC --- */ 1518efadc818SPhilippe Mathieu-Daudé 1519fd1e5c81SAndrey Smirnov static uint64_t usdhc_read(void *opaque, hwaddr offset, unsigned size) 1520fd1e5c81SAndrey Smirnov { 1521fd1e5c81SAndrey Smirnov SDHCIState *s = SYSBUS_SDHCI(opaque); 1522fd1e5c81SAndrey Smirnov uint32_t ret; 152306c5120bSPhilippe Mathieu-Daudé uint16_t hostctl1; 1524fd1e5c81SAndrey Smirnov 1525fd1e5c81SAndrey Smirnov switch (offset) { 1526fd1e5c81SAndrey Smirnov default: 1527fd1e5c81SAndrey Smirnov return sdhci_read(opaque, offset, size); 1528fd1e5c81SAndrey Smirnov 1529fd1e5c81SAndrey Smirnov case SDHC_HOSTCTL: 1530fd1e5c81SAndrey Smirnov /* 1531fd1e5c81SAndrey Smirnov * For a detailed explanation on the following bit 1532fd1e5c81SAndrey Smirnov * manipulation code see comments in a similar part of 1533fd1e5c81SAndrey Smirnov * usdhc_write() 1534fd1e5c81SAndrey Smirnov */ 153506c5120bSPhilippe Mathieu-Daudé hostctl1 = SDHC_DMA_TYPE(s->hostctl1) << (8 - 3); 1536fd1e5c81SAndrey Smirnov 153706c5120bSPhilippe Mathieu-Daudé if (s->hostctl1 & SDHC_CTRL_8BITBUS) { 153806c5120bSPhilippe Mathieu-Daudé hostctl1 |= ESDHC_CTRL_8BITBUS; 1539fd1e5c81SAndrey Smirnov } 1540fd1e5c81SAndrey Smirnov 154106c5120bSPhilippe Mathieu-Daudé if (s->hostctl1 & SDHC_CTRL_4BITBUS) { 154206c5120bSPhilippe Mathieu-Daudé hostctl1 |= ESDHC_CTRL_4BITBUS; 1543fd1e5c81SAndrey Smirnov } 1544fd1e5c81SAndrey Smirnov 154506c5120bSPhilippe Mathieu-Daudé ret = hostctl1; 1546fd1e5c81SAndrey Smirnov ret |= (uint32_t)s->blkgap << 16; 1547fd1e5c81SAndrey Smirnov ret |= (uint32_t)s->wakcon << 24; 1548fd1e5c81SAndrey Smirnov 1549fd1e5c81SAndrey Smirnov break; 1550fd1e5c81SAndrey Smirnov 15516bfd06daSHans-Erik Floryd case SDHC_PRNSTS: 15526bfd06daSHans-Erik Floryd /* Add SDSTB (SD Clock Stable) bit to PRNSTS */ 15536bfd06daSHans-Erik Floryd ret = sdhci_read(opaque, offset, size) & ~ESDHC_PRNSTS_SDSTB; 15546bfd06daSHans-Erik Floryd if (s->clkcon & SDHC_CLOCK_INT_STABLE) { 15556bfd06daSHans-Erik Floryd ret |= ESDHC_PRNSTS_SDSTB; 15566bfd06daSHans-Erik Floryd } 15576bfd06daSHans-Erik Floryd break; 15586bfd06daSHans-Erik Floryd 15593b2d8176SGuenter Roeck case ESDHC_VENDOR_SPEC: 15603b2d8176SGuenter Roeck ret = s->vendor_spec; 15613b2d8176SGuenter Roeck break; 1562fd1e5c81SAndrey Smirnov case ESDHC_DLL_CTRL: 1563fd1e5c81SAndrey Smirnov case ESDHC_TUNE_CTRL_STATUS: 1564fd1e5c81SAndrey Smirnov case ESDHC_UNDOCUMENTED_REG27: 1565fd1e5c81SAndrey Smirnov case ESDHC_TUNING_CTRL: 1566fd1e5c81SAndrey Smirnov case ESDHC_MIX_CTRL: 1567fd1e5c81SAndrey Smirnov case ESDHC_WTMK_LVL: 1568fd1e5c81SAndrey Smirnov ret = 0; 1569fd1e5c81SAndrey Smirnov break; 1570fd1e5c81SAndrey Smirnov } 1571fd1e5c81SAndrey Smirnov 1572fd1e5c81SAndrey Smirnov return ret; 1573fd1e5c81SAndrey Smirnov } 1574fd1e5c81SAndrey Smirnov 1575fd1e5c81SAndrey Smirnov static void 1576fd1e5c81SAndrey Smirnov usdhc_write(void *opaque, hwaddr offset, uint64_t val, unsigned size) 1577fd1e5c81SAndrey Smirnov { 1578fd1e5c81SAndrey Smirnov SDHCIState *s = SYSBUS_SDHCI(opaque); 157906c5120bSPhilippe Mathieu-Daudé uint8_t hostctl1; 1580fd1e5c81SAndrey Smirnov uint32_t value = (uint32_t)val; 1581fd1e5c81SAndrey Smirnov 1582fd1e5c81SAndrey Smirnov switch (offset) { 1583fd1e5c81SAndrey Smirnov case ESDHC_DLL_CTRL: 1584fd1e5c81SAndrey Smirnov case ESDHC_TUNE_CTRL_STATUS: 1585fd1e5c81SAndrey Smirnov case ESDHC_UNDOCUMENTED_REG27: 1586fd1e5c81SAndrey Smirnov case ESDHC_TUNING_CTRL: 1587fd1e5c81SAndrey Smirnov case ESDHC_WTMK_LVL: 15883b2d8176SGuenter Roeck break; 15893b2d8176SGuenter Roeck 1590fd1e5c81SAndrey Smirnov case ESDHC_VENDOR_SPEC: 15913b2d8176SGuenter Roeck s->vendor_spec = value; 15923b2d8176SGuenter Roeck switch (s->vendor) { 15933b2d8176SGuenter Roeck case SDHCI_VENDOR_IMX: 15943b2d8176SGuenter Roeck if (value & ESDHC_IMX_FRC_SDCLK_ON) { 15953b2d8176SGuenter Roeck s->prnsts &= ~SDHC_IMX_CLOCK_GATE_OFF; 15963b2d8176SGuenter Roeck } else { 15973b2d8176SGuenter Roeck s->prnsts |= SDHC_IMX_CLOCK_GATE_OFF; 15983b2d8176SGuenter Roeck } 15993b2d8176SGuenter Roeck break; 16003b2d8176SGuenter Roeck default: 16013b2d8176SGuenter Roeck break; 16023b2d8176SGuenter Roeck } 1603fd1e5c81SAndrey Smirnov break; 1604fd1e5c81SAndrey Smirnov 1605fd1e5c81SAndrey Smirnov case SDHC_HOSTCTL: 1606fd1e5c81SAndrey Smirnov /* 1607fd1e5c81SAndrey Smirnov * Here's What ESDHCI has at offset 0x28 (SDHC_HOSTCTL) 1608fd1e5c81SAndrey Smirnov * 1609fd1e5c81SAndrey Smirnov * 7 6 5 4 3 2 1 0 1610fd1e5c81SAndrey Smirnov * |-----------+--------+--------+-----------+----------+---------| 1611fd1e5c81SAndrey Smirnov * | Card | Card | Endian | DATA3 | Data | Led | 1612fd1e5c81SAndrey Smirnov * | Detect | Detect | Mode | as Card | Transfer | Control | 1613fd1e5c81SAndrey Smirnov * | Signal | Test | | Detection | Width | | 1614fd1e5c81SAndrey Smirnov * | Selection | Level | | Pin | | | 1615fd1e5c81SAndrey Smirnov * |-----------+--------+--------+-----------+----------+---------| 1616fd1e5c81SAndrey Smirnov * 1617fd1e5c81SAndrey Smirnov * and 0x29 1618fd1e5c81SAndrey Smirnov * 1619fd1e5c81SAndrey Smirnov * 15 10 9 8 1620fd1e5c81SAndrey Smirnov * |----------+------| 1621fd1e5c81SAndrey Smirnov * | Reserved | DMA | 1622fd1e5c81SAndrey Smirnov * | | Sel. | 1623fd1e5c81SAndrey Smirnov * | | | 1624fd1e5c81SAndrey Smirnov * |----------+------| 1625fd1e5c81SAndrey Smirnov * 1626fd1e5c81SAndrey Smirnov * and here's what SDCHI spec expects those offsets to be: 1627fd1e5c81SAndrey Smirnov * 1628fd1e5c81SAndrey Smirnov * 0x28 (Host Control Register) 1629fd1e5c81SAndrey Smirnov * 1630fd1e5c81SAndrey Smirnov * 7 6 5 4 3 2 1 0 1631fd1e5c81SAndrey Smirnov * |--------+--------+----------+------+--------+----------+---------| 1632fd1e5c81SAndrey Smirnov * | Card | Card | Extended | DMA | High | Data | LED | 1633fd1e5c81SAndrey Smirnov * | Detect | Detect | Data | Sel. | Speed | Transfer | Control | 1634fd1e5c81SAndrey Smirnov * | Signal | Test | Transfer | | Enable | Width | | 1635fd1e5c81SAndrey Smirnov * | Sel. | Level | Width | | | | | 1636fd1e5c81SAndrey Smirnov * |--------+--------+----------+------+--------+----------+---------| 1637fd1e5c81SAndrey Smirnov * 1638fd1e5c81SAndrey Smirnov * and 0x29 (Power Control Register) 1639fd1e5c81SAndrey Smirnov * 1640fd1e5c81SAndrey Smirnov * |----------------------------------| 1641fd1e5c81SAndrey Smirnov * | Power Control Register | 1642fd1e5c81SAndrey Smirnov * | | 1643fd1e5c81SAndrey Smirnov * | Description omitted, | 1644fd1e5c81SAndrey Smirnov * | since it has no analog in ESDHCI | 1645fd1e5c81SAndrey Smirnov * | | 1646fd1e5c81SAndrey Smirnov * |----------------------------------| 1647fd1e5c81SAndrey Smirnov * 1648fd1e5c81SAndrey Smirnov * Since offsets 0x2A and 0x2B should be compatible between 1649fd1e5c81SAndrey Smirnov * both IP specs we only need to reconcile least 16-bit of the 1650fd1e5c81SAndrey Smirnov * word we've been given. 1651fd1e5c81SAndrey Smirnov */ 1652fd1e5c81SAndrey Smirnov 1653fd1e5c81SAndrey Smirnov /* 1654fd1e5c81SAndrey Smirnov * First, save bits 7 6 and 0 since they are identical 1655fd1e5c81SAndrey Smirnov */ 165606c5120bSPhilippe Mathieu-Daudé hostctl1 = value & (SDHC_CTRL_LED | 1657fd1e5c81SAndrey Smirnov SDHC_CTRL_CDTEST_INS | 1658fd1e5c81SAndrey Smirnov SDHC_CTRL_CDTEST_EN); 1659fd1e5c81SAndrey Smirnov /* 1660fd1e5c81SAndrey Smirnov * Second, split "Data Transfer Width" from bits 2 and 1 in to 1661fd1e5c81SAndrey Smirnov * bits 5 and 1 1662fd1e5c81SAndrey Smirnov */ 1663fd1e5c81SAndrey Smirnov if (value & ESDHC_CTRL_8BITBUS) { 166406c5120bSPhilippe Mathieu-Daudé hostctl1 |= SDHC_CTRL_8BITBUS; 1665fd1e5c81SAndrey Smirnov } 1666fd1e5c81SAndrey Smirnov 1667fd1e5c81SAndrey Smirnov if (value & ESDHC_CTRL_4BITBUS) { 166806c5120bSPhilippe Mathieu-Daudé hostctl1 |= ESDHC_CTRL_4BITBUS; 1669fd1e5c81SAndrey Smirnov } 1670fd1e5c81SAndrey Smirnov 1671fd1e5c81SAndrey Smirnov /* 1672fd1e5c81SAndrey Smirnov * Third, move DMA select from bits 9 and 8 to bits 4 and 3 1673fd1e5c81SAndrey Smirnov */ 167406c5120bSPhilippe Mathieu-Daudé hostctl1 |= SDHC_DMA_TYPE(value >> (8 - 3)); 1675fd1e5c81SAndrey Smirnov 1676fd1e5c81SAndrey Smirnov /* 1677fd1e5c81SAndrey Smirnov * Now place the corrected value into low 16-bit of the value 1678fd1e5c81SAndrey Smirnov * we are going to give standard SDHCI write function 1679fd1e5c81SAndrey Smirnov * 1680fd1e5c81SAndrey Smirnov * NOTE: This transformation should be the inverse of what can 1681fd1e5c81SAndrey Smirnov * be found in drivers/mmc/host/sdhci-esdhc-imx.c in Linux 1682fd1e5c81SAndrey Smirnov * kernel 1683fd1e5c81SAndrey Smirnov */ 1684fd1e5c81SAndrey Smirnov value &= ~UINT16_MAX; 168506c5120bSPhilippe Mathieu-Daudé value |= hostctl1; 1686fd1e5c81SAndrey Smirnov value |= (uint16_t)s->pwrcon << 8; 1687fd1e5c81SAndrey Smirnov 1688fd1e5c81SAndrey Smirnov sdhci_write(opaque, offset, value, size); 1689fd1e5c81SAndrey Smirnov break; 1690fd1e5c81SAndrey Smirnov 1691fd1e5c81SAndrey Smirnov case ESDHC_MIX_CTRL: 1692fd1e5c81SAndrey Smirnov /* 1693fd1e5c81SAndrey Smirnov * So, when SD/MMC stack in Linux tries to write to "Transfer 1694fd1e5c81SAndrey Smirnov * Mode Register", ESDHC i.MX quirk code will translate it 1695fd1e5c81SAndrey Smirnov * into a write to ESDHC_MIX_CTRL, so we do the opposite in 1696fd1e5c81SAndrey Smirnov * order to get where we started 1697fd1e5c81SAndrey Smirnov * 1698fd1e5c81SAndrey Smirnov * Note that Auto CMD23 Enable bit is located in a wrong place 1699fd1e5c81SAndrey Smirnov * on i.MX, but since it is not used by QEMU we do not care. 1700fd1e5c81SAndrey Smirnov * 1701fd1e5c81SAndrey Smirnov * We don't want to call sdhci_write(.., SDHC_TRNMOD, ...) 1702fd1e5c81SAndrey Smirnov * here becuase it will result in a call to 1703fd1e5c81SAndrey Smirnov * sdhci_send_command(s) which we don't want. 1704fd1e5c81SAndrey Smirnov * 1705fd1e5c81SAndrey Smirnov */ 1706fd1e5c81SAndrey Smirnov s->trnmod = value & UINT16_MAX; 1707fd1e5c81SAndrey Smirnov break; 1708fd1e5c81SAndrey Smirnov case SDHC_TRNMOD: 1709fd1e5c81SAndrey Smirnov /* 1710fd1e5c81SAndrey Smirnov * Similar to above, but this time a write to "Command 1711fd1e5c81SAndrey Smirnov * Register" will be translated into a 4-byte write to 1712fd1e5c81SAndrey Smirnov * "Transfer Mode register" where lower 16-bit of value would 1713fd1e5c81SAndrey Smirnov * be set to zero. So what we do is fill those bits with 1714fd1e5c81SAndrey Smirnov * cached value from s->trnmod and let the SDHCI 1715fd1e5c81SAndrey Smirnov * infrastructure handle the rest 1716fd1e5c81SAndrey Smirnov */ 1717fd1e5c81SAndrey Smirnov sdhci_write(opaque, offset, val | s->trnmod, size); 1718fd1e5c81SAndrey Smirnov break; 1719fd1e5c81SAndrey Smirnov case SDHC_BLKSIZE: 1720fd1e5c81SAndrey Smirnov /* 1721fd1e5c81SAndrey Smirnov * ESDHCI does not implement "Host SDMA Buffer Boundary", and 1722fd1e5c81SAndrey Smirnov * Linux driver will try to zero this field out which will 1723fd1e5c81SAndrey Smirnov * break the rest of SDHCI emulation. 1724fd1e5c81SAndrey Smirnov * 1725fd1e5c81SAndrey Smirnov * Linux defaults to maximum possible setting (512K boundary) 1726fd1e5c81SAndrey Smirnov * and it seems to be the only option that i.MX IP implements, 1727fd1e5c81SAndrey Smirnov * so we artificially set it to that value. 1728fd1e5c81SAndrey Smirnov */ 1729fd1e5c81SAndrey Smirnov val |= 0x7 << 12; 1730fd1e5c81SAndrey Smirnov /* FALLTHROUGH */ 1731fd1e5c81SAndrey Smirnov default: 1732fd1e5c81SAndrey Smirnov sdhci_write(opaque, offset, val, size); 1733fd1e5c81SAndrey Smirnov break; 1734fd1e5c81SAndrey Smirnov } 1735fd1e5c81SAndrey Smirnov } 1736fd1e5c81SAndrey Smirnov 1737fd1e5c81SAndrey Smirnov static const MemoryRegionOps usdhc_mmio_ops = { 1738fd1e5c81SAndrey Smirnov .read = usdhc_read, 1739fd1e5c81SAndrey Smirnov .write = usdhc_write, 1740fd1e5c81SAndrey Smirnov .valid = { 1741fd1e5c81SAndrey Smirnov .min_access_size = 1, 1742fd1e5c81SAndrey Smirnov .max_access_size = 4, 1743fd1e5c81SAndrey Smirnov .unaligned = false 1744fd1e5c81SAndrey Smirnov }, 1745fd1e5c81SAndrey Smirnov .endianness = DEVICE_LITTLE_ENDIAN, 1746fd1e5c81SAndrey Smirnov }; 1747fd1e5c81SAndrey Smirnov 1748fd1e5c81SAndrey Smirnov static void imx_usdhc_init(Object *obj) 1749fd1e5c81SAndrey Smirnov { 1750fd1e5c81SAndrey Smirnov SDHCIState *s = SYSBUS_SDHCI(obj); 1751fd1e5c81SAndrey Smirnov 1752fd1e5c81SAndrey Smirnov s->io_ops = &usdhc_mmio_ops; 1753fd1e5c81SAndrey Smirnov s->quirks = SDHCI_QUIRK_NO_BUSY_IRQ; 1754fd1e5c81SAndrey Smirnov } 1755fd1e5c81SAndrey Smirnov 1756fd1e5c81SAndrey Smirnov static const TypeInfo imx_usdhc_info = { 1757fd1e5c81SAndrey Smirnov .name = TYPE_IMX_USDHC, 1758fd1e5c81SAndrey Smirnov .parent = TYPE_SYSBUS_SDHCI, 1759fd1e5c81SAndrey Smirnov .instance_init = imx_usdhc_init, 1760fd1e5c81SAndrey Smirnov }; 1761fd1e5c81SAndrey Smirnov 1762c85fba50SPhilippe Mathieu-Daudé /* --- qdev Samsung s3c --- */ 1763c85fba50SPhilippe Mathieu-Daudé 1764c85fba50SPhilippe Mathieu-Daudé #define S3C_SDHCI_CONTROL2 0x80 1765c85fba50SPhilippe Mathieu-Daudé #define S3C_SDHCI_CONTROL3 0x84 1766c85fba50SPhilippe Mathieu-Daudé #define S3C_SDHCI_CONTROL4 0x8c 1767c85fba50SPhilippe Mathieu-Daudé 1768c85fba50SPhilippe Mathieu-Daudé static uint64_t sdhci_s3c_read(void *opaque, hwaddr offset, unsigned size) 1769c85fba50SPhilippe Mathieu-Daudé { 1770c85fba50SPhilippe Mathieu-Daudé uint64_t ret; 1771c85fba50SPhilippe Mathieu-Daudé 1772c85fba50SPhilippe Mathieu-Daudé switch (offset) { 1773c85fba50SPhilippe Mathieu-Daudé case S3C_SDHCI_CONTROL2: 1774c85fba50SPhilippe Mathieu-Daudé case S3C_SDHCI_CONTROL3: 1775c85fba50SPhilippe Mathieu-Daudé case S3C_SDHCI_CONTROL4: 1776c85fba50SPhilippe Mathieu-Daudé /* ignore */ 1777c85fba50SPhilippe Mathieu-Daudé ret = 0; 1778c85fba50SPhilippe Mathieu-Daudé break; 1779c85fba50SPhilippe Mathieu-Daudé default: 1780c85fba50SPhilippe Mathieu-Daudé ret = sdhci_read(opaque, offset, size); 1781c85fba50SPhilippe Mathieu-Daudé break; 1782c85fba50SPhilippe Mathieu-Daudé } 1783c85fba50SPhilippe Mathieu-Daudé 1784c85fba50SPhilippe Mathieu-Daudé return ret; 1785c85fba50SPhilippe Mathieu-Daudé } 1786c85fba50SPhilippe Mathieu-Daudé 1787c85fba50SPhilippe Mathieu-Daudé static void sdhci_s3c_write(void *opaque, hwaddr offset, uint64_t val, 1788c85fba50SPhilippe Mathieu-Daudé unsigned size) 1789c85fba50SPhilippe Mathieu-Daudé { 1790c85fba50SPhilippe Mathieu-Daudé switch (offset) { 1791c85fba50SPhilippe Mathieu-Daudé case S3C_SDHCI_CONTROL2: 1792c85fba50SPhilippe Mathieu-Daudé case S3C_SDHCI_CONTROL3: 1793c85fba50SPhilippe Mathieu-Daudé case S3C_SDHCI_CONTROL4: 1794c85fba50SPhilippe Mathieu-Daudé /* ignore */ 1795c85fba50SPhilippe Mathieu-Daudé break; 1796c85fba50SPhilippe Mathieu-Daudé default: 1797c85fba50SPhilippe Mathieu-Daudé sdhci_write(opaque, offset, val, size); 1798c85fba50SPhilippe Mathieu-Daudé break; 1799c85fba50SPhilippe Mathieu-Daudé } 1800c85fba50SPhilippe Mathieu-Daudé } 1801c85fba50SPhilippe Mathieu-Daudé 1802c85fba50SPhilippe Mathieu-Daudé static const MemoryRegionOps sdhci_s3c_mmio_ops = { 1803c85fba50SPhilippe Mathieu-Daudé .read = sdhci_s3c_read, 1804c85fba50SPhilippe Mathieu-Daudé .write = sdhci_s3c_write, 1805c85fba50SPhilippe Mathieu-Daudé .valid = { 1806c85fba50SPhilippe Mathieu-Daudé .min_access_size = 1, 1807c85fba50SPhilippe Mathieu-Daudé .max_access_size = 4, 1808c85fba50SPhilippe Mathieu-Daudé .unaligned = false 1809c85fba50SPhilippe Mathieu-Daudé }, 1810c85fba50SPhilippe Mathieu-Daudé .endianness = DEVICE_LITTLE_ENDIAN, 1811c85fba50SPhilippe Mathieu-Daudé }; 1812c85fba50SPhilippe Mathieu-Daudé 1813c85fba50SPhilippe Mathieu-Daudé static void sdhci_s3c_init(Object *obj) 1814c85fba50SPhilippe Mathieu-Daudé { 1815c85fba50SPhilippe Mathieu-Daudé SDHCIState *s = SYSBUS_SDHCI(obj); 1816c85fba50SPhilippe Mathieu-Daudé 1817c85fba50SPhilippe Mathieu-Daudé s->io_ops = &sdhci_s3c_mmio_ops; 1818c85fba50SPhilippe Mathieu-Daudé } 1819c85fba50SPhilippe Mathieu-Daudé 1820c85fba50SPhilippe Mathieu-Daudé static const TypeInfo sdhci_s3c_info = { 1821c85fba50SPhilippe Mathieu-Daudé .name = TYPE_S3C_SDHCI , 1822c85fba50SPhilippe Mathieu-Daudé .parent = TYPE_SYSBUS_SDHCI, 1823c85fba50SPhilippe Mathieu-Daudé .instance_init = sdhci_s3c_init, 1824c85fba50SPhilippe Mathieu-Daudé }; 1825c85fba50SPhilippe Mathieu-Daudé 182649ab747fSPaolo Bonzini static void sdhci_register_types(void) 182749ab747fSPaolo Bonzini { 18287302dcd6SKevin O'Connor type_register_static(&sdhci_sysbus_info); 182940bbc194SPeter Maydell type_register_static(&sdhci_bus_info); 1830fd1e5c81SAndrey Smirnov type_register_static(&imx_usdhc_info); 1831c85fba50SPhilippe Mathieu-Daudé type_register_static(&sdhci_s3c_info); 183249ab747fSPaolo Bonzini } 183349ab747fSPaolo Bonzini 183449ab747fSPaolo Bonzini type_init(sdhci_register_types) 1835