xref: /openbmc/qemu/hw/sd/sdhci.c (revision 45e5dc43b3dab096bedf0d537e9b99ee169d0784)
149ab747fSPaolo Bonzini /*
249ab747fSPaolo Bonzini  * SD Association Host Standard Specification v2.0 controller emulation
349ab747fSPaolo Bonzini  *
4598a40b3SPhilippe Mathieu-Daudé  * Datasheet: PartA2_SD_Host_Controller_Simplified_Specification_Ver2.00.pdf
5598a40b3SPhilippe Mathieu-Daudé  *
649ab747fSPaolo Bonzini  * Copyright (c) 2011 Samsung Electronics Co., Ltd.
749ab747fSPaolo Bonzini  * Mitsyanko Igor <i.mitsyanko@samsung.com>
849ab747fSPaolo Bonzini  * Peter A.G. Crosthwaite <peter.crosthwaite@petalogix.com>
949ab747fSPaolo Bonzini  *
1049ab747fSPaolo Bonzini  * Based on MMC controller for Samsung S5PC1xx-based board emulation
1149ab747fSPaolo Bonzini  * by Alexey Merkulov and Vladimir Monakhov.
1249ab747fSPaolo Bonzini  *
1349ab747fSPaolo Bonzini  * This program is free software; you can redistribute it and/or modify it
1449ab747fSPaolo Bonzini  * under the terms of the GNU General Public License as published by the
1549ab747fSPaolo Bonzini  * Free Software Foundation; either version 2 of the License, or (at your
1649ab747fSPaolo Bonzini  * option) any later version.
1749ab747fSPaolo Bonzini  *
1849ab747fSPaolo Bonzini  * This program is distributed in the hope that it will be useful,
1949ab747fSPaolo Bonzini  * but WITHOUT ANY WARRANTY; without even the implied warranty of
2049ab747fSPaolo Bonzini  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.
2149ab747fSPaolo Bonzini  * See the GNU General Public License for more details.
2249ab747fSPaolo Bonzini  *
2349ab747fSPaolo Bonzini  * You should have received a copy of the GNU General Public License along
2449ab747fSPaolo Bonzini  * with this program; if not, see <http://www.gnu.org/licenses/>.
2549ab747fSPaolo Bonzini  */
2649ab747fSPaolo Bonzini 
270430891cSPeter Maydell #include "qemu/osdep.h"
284c8f9735SPhilippe Mathieu-Daudé #include "qemu/units.h"
296ff37c3dSPhilippe Mathieu-Daudé #include "qemu/error-report.h"
30b635d98cSPhilippe Mathieu-Daudé #include "qapi/error.h"
3164552b6bSMarkus Armbruster #include "hw/irq.h"
32a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h"
3349ab747fSPaolo Bonzini #include "sysemu/dma.h"
3449ab747fSPaolo Bonzini #include "qemu/timer.h"
3549ab747fSPaolo Bonzini #include "qemu/bitops.h"
36f82a0f44SPhilippe Mathieu-Daudé #include "hw/sd/sdhci.h"
37d6454270SMarkus Armbruster #include "migration/vmstate.h"
38637d23beSSai Pavan Boddu #include "sdhci-internal.h"
3903dd024fSPaolo Bonzini #include "qemu/log.h"
400b8fa32fSMarkus Armbruster #include "qemu/module.h"
418be487d8SPhilippe Mathieu-Daudé #include "trace.h"
42db1015e9SEduardo Habkost #include "qom/object.h"
4349ab747fSPaolo Bonzini 
4440bbc194SPeter Maydell #define TYPE_SDHCI_BUS "sdhci-bus"
45fa34a3c5SEduardo Habkost /* This is reusing the SDBus typedef from SD_BUS */
46fa34a3c5SEduardo Habkost DECLARE_INSTANCE_CHECKER(SDBus, SDHCI_BUS,
47fa34a3c5SEduardo Habkost                          TYPE_SDHCI_BUS)
4840bbc194SPeter Maydell 
49aa164fbfSPhilippe Mathieu-Daudé #define MASKED_WRITE(reg, mask, val)  (reg = (reg & (mask)) | (val))
50aa164fbfSPhilippe Mathieu-Daudé 
5109b738ffSPhilippe Mathieu-Daudé static inline unsigned int sdhci_get_fifolen(SDHCIState *s)
5209b738ffSPhilippe Mathieu-Daudé {
5309b738ffSPhilippe Mathieu-Daudé     return 1 << (9 + FIELD_EX32(s->capareg, SDHC_CAPAB, MAXBLOCKLENGTH));
5409b738ffSPhilippe Mathieu-Daudé }
5509b738ffSPhilippe Mathieu-Daudé 
566ff37c3dSPhilippe Mathieu-Daudé /* return true on error */
576ff37c3dSPhilippe Mathieu-Daudé static bool sdhci_check_capab_freq_range(SDHCIState *s, const char *desc,
586ff37c3dSPhilippe Mathieu-Daudé                                          uint8_t freq, Error **errp)
596ff37c3dSPhilippe Mathieu-Daudé {
604d67852dSPhilippe Mathieu-Daudé     if (s->sd_spec_version >= 3) {
614d67852dSPhilippe Mathieu-Daudé         return false;
624d67852dSPhilippe Mathieu-Daudé     }
636ff37c3dSPhilippe Mathieu-Daudé     switch (freq) {
646ff37c3dSPhilippe Mathieu-Daudé     case 0:
656ff37c3dSPhilippe Mathieu-Daudé     case 10 ... 63:
666ff37c3dSPhilippe Mathieu-Daudé         break;
676ff37c3dSPhilippe Mathieu-Daudé     default:
686ff37c3dSPhilippe Mathieu-Daudé         error_setg(errp, "SD %s clock frequency can have value"
696ff37c3dSPhilippe Mathieu-Daudé                    "in range 0-63 only", desc);
706ff37c3dSPhilippe Mathieu-Daudé         return true;
716ff37c3dSPhilippe Mathieu-Daudé     }
726ff37c3dSPhilippe Mathieu-Daudé     return false;
736ff37c3dSPhilippe Mathieu-Daudé }
746ff37c3dSPhilippe Mathieu-Daudé 
756ff37c3dSPhilippe Mathieu-Daudé static void sdhci_check_capareg(SDHCIState *s, Error **errp)
766ff37c3dSPhilippe Mathieu-Daudé {
776ff37c3dSPhilippe Mathieu-Daudé     uint64_t msk = s->capareg;
786ff37c3dSPhilippe Mathieu-Daudé     uint32_t val;
796ff37c3dSPhilippe Mathieu-Daudé     bool y;
806ff37c3dSPhilippe Mathieu-Daudé 
816ff37c3dSPhilippe Mathieu-Daudé     switch (s->sd_spec_version) {
821e23b63fSPhilippe Mathieu-Daudé     case 4:
831e23b63fSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, BUS64BIT_V4);
841e23b63fSPhilippe Mathieu-Daudé         trace_sdhci_capareg("64-bit system bus (v4)", val);
851e23b63fSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, BUS64BIT_V4, 0);
861e23b63fSPhilippe Mathieu-Daudé 
871e23b63fSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, UHS_II);
881e23b63fSPhilippe Mathieu-Daudé         trace_sdhci_capareg("UHS-II", val);
891e23b63fSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, UHS_II, 0);
901e23b63fSPhilippe Mathieu-Daudé 
911e23b63fSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, ADMA3);
921e23b63fSPhilippe Mathieu-Daudé         trace_sdhci_capareg("ADMA3", val);
931e23b63fSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, ADMA3, 0);
941e23b63fSPhilippe Mathieu-Daudé 
951e23b63fSPhilippe Mathieu-Daudé     /* fallthrough */
964d67852dSPhilippe Mathieu-Daudé     case 3:
974d67852dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, ASYNC_INT);
984d67852dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("async interrupt", val);
994d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, ASYNC_INT, 0);
1004d67852dSPhilippe Mathieu-Daudé 
1014d67852dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, SLOT_TYPE);
1024d67852dSPhilippe Mathieu-Daudé         if (val) {
1034d67852dSPhilippe Mathieu-Daudé             error_setg(errp, "slot-type not supported");
1044d67852dSPhilippe Mathieu-Daudé             return;
1054d67852dSPhilippe Mathieu-Daudé         }
1064d67852dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("slot type", val);
1074d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, SLOT_TYPE, 0);
1084d67852dSPhilippe Mathieu-Daudé 
1094d67852dSPhilippe Mathieu-Daudé         if (val != 2) {
1104d67852dSPhilippe Mathieu-Daudé             val = FIELD_EX64(s->capareg, SDHC_CAPAB, EMBEDDED_8BIT);
1114d67852dSPhilippe Mathieu-Daudé             trace_sdhci_capareg("8-bit bus", val);
1124d67852dSPhilippe Mathieu-Daudé         }
1134d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, EMBEDDED_8BIT, 0);
1144d67852dSPhilippe Mathieu-Daudé 
1154d67852dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, BUS_SPEED);
1164d67852dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("bus speed mask", val);
1174d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, BUS_SPEED, 0);
1184d67852dSPhilippe Mathieu-Daudé 
1194d67852dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, DRIVER_STRENGTH);
1204d67852dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("driver strength mask", val);
1214d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, DRIVER_STRENGTH, 0);
1224d67852dSPhilippe Mathieu-Daudé 
1234d67852dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, TIMER_RETUNING);
1244d67852dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("timer re-tuning", val);
1254d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, TIMER_RETUNING, 0);
1264d67852dSPhilippe Mathieu-Daudé 
1274d67852dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, SDR50_TUNING);
1284d67852dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("use SDR50 tuning", val);
1294d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, SDR50_TUNING, 0);
1304d67852dSPhilippe Mathieu-Daudé 
1314d67852dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, RETUNING_MODE);
1324d67852dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("re-tuning mode", val);
1334d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, RETUNING_MODE, 0);
1344d67852dSPhilippe Mathieu-Daudé 
1354d67852dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, CLOCK_MULT);
1364d67852dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("clock multiplier", val);
1374d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, CLOCK_MULT, 0);
1384d67852dSPhilippe Mathieu-Daudé 
1394d67852dSPhilippe Mathieu-Daudé     /* fallthrough */
1406ff37c3dSPhilippe Mathieu-Daudé     case 2: /* default version */
1410540fba9SPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, ADMA2);
1420540fba9SPhilippe Mathieu-Daudé         trace_sdhci_capareg("ADMA2", val);
1430540fba9SPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, ADMA2, 0);
1440540fba9SPhilippe Mathieu-Daudé 
1450540fba9SPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, ADMA1);
1460540fba9SPhilippe Mathieu-Daudé         trace_sdhci_capareg("ADMA1", val);
1470540fba9SPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, ADMA1, 0);
1480540fba9SPhilippe Mathieu-Daudé 
1490540fba9SPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, BUS64BIT);
1501e23b63fSPhilippe Mathieu-Daudé         trace_sdhci_capareg("64-bit system bus (v3)", val);
1510540fba9SPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, BUS64BIT, 0);
1526ff37c3dSPhilippe Mathieu-Daudé 
1536ff37c3dSPhilippe Mathieu-Daudé     /* fallthrough */
1546ff37c3dSPhilippe Mathieu-Daudé     case 1:
1556ff37c3dSPhilippe Mathieu-Daudé         y = FIELD_EX64(s->capareg, SDHC_CAPAB, TOUNIT);
1566ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, TOUNIT, 0);
1576ff37c3dSPhilippe Mathieu-Daudé 
1586ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, TOCLKFREQ);
1596ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg(y ? "timeout (MHz)" : "Timeout (KHz)", val);
1606ff37c3dSPhilippe Mathieu-Daudé         if (sdhci_check_capab_freq_range(s, "timeout", val, errp)) {
1616ff37c3dSPhilippe Mathieu-Daudé             return;
1626ff37c3dSPhilippe Mathieu-Daudé         }
1636ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, TOCLKFREQ, 0);
1646ff37c3dSPhilippe Mathieu-Daudé 
1656ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, BASECLKFREQ);
1666ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg(y ? "base (MHz)" : "Base (KHz)", val);
1676ff37c3dSPhilippe Mathieu-Daudé         if (sdhci_check_capab_freq_range(s, "base", val, errp)) {
1686ff37c3dSPhilippe Mathieu-Daudé             return;
1696ff37c3dSPhilippe Mathieu-Daudé         }
1706ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, BASECLKFREQ, 0);
1716ff37c3dSPhilippe Mathieu-Daudé 
1726ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, MAXBLOCKLENGTH);
1736ff37c3dSPhilippe Mathieu-Daudé         if (val >= 3) {
1746ff37c3dSPhilippe Mathieu-Daudé             error_setg(errp, "block size can be 512, 1024 or 2048 only");
1756ff37c3dSPhilippe Mathieu-Daudé             return;
1766ff37c3dSPhilippe Mathieu-Daudé         }
1776ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("max block length", sdhci_get_fifolen(s));
1786ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, MAXBLOCKLENGTH, 0);
1796ff37c3dSPhilippe Mathieu-Daudé 
1806ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, HIGHSPEED);
1816ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("high speed", val);
1826ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, HIGHSPEED, 0);
1836ff37c3dSPhilippe Mathieu-Daudé 
1846ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, SDMA);
1856ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("SDMA", val);
1866ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, SDMA, 0);
1876ff37c3dSPhilippe Mathieu-Daudé 
1886ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, SUSPRESUME);
1896ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("suspend/resume", val);
1906ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, SUSPRESUME, 0);
1916ff37c3dSPhilippe Mathieu-Daudé 
1926ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, V33);
1936ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("3.3v", val);
1946ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, V33, 0);
1956ff37c3dSPhilippe Mathieu-Daudé 
1966ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, V30);
1976ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("3.0v", val);
1986ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, V30, 0);
1996ff37c3dSPhilippe Mathieu-Daudé 
2006ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, V18);
2016ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("1.8v", val);
2026ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, V18, 0);
2036ff37c3dSPhilippe Mathieu-Daudé         break;
2046ff37c3dSPhilippe Mathieu-Daudé 
2056ff37c3dSPhilippe Mathieu-Daudé     default:
2066ff37c3dSPhilippe Mathieu-Daudé         error_setg(errp, "Unsupported spec version: %u", s->sd_spec_version);
2076ff37c3dSPhilippe Mathieu-Daudé     }
2086ff37c3dSPhilippe Mathieu-Daudé     if (msk) {
2096ff37c3dSPhilippe Mathieu-Daudé         qemu_log_mask(LOG_UNIMP,
2106ff37c3dSPhilippe Mathieu-Daudé                       "SDHCI: unknown CAPAB mask: 0x%016" PRIx64 "\n", msk);
2116ff37c3dSPhilippe Mathieu-Daudé     }
2126ff37c3dSPhilippe Mathieu-Daudé }
2136ff37c3dSPhilippe Mathieu-Daudé 
21449ab747fSPaolo Bonzini static uint8_t sdhci_slotint(SDHCIState *s)
21549ab747fSPaolo Bonzini {
21649ab747fSPaolo Bonzini     return (s->norintsts & s->norintsigen) || (s->errintsts & s->errintsigen) ||
21749ab747fSPaolo Bonzini          ((s->norintsts & SDHC_NIS_INSERT) && (s->wakcon & SDHC_WKUP_ON_INS)) ||
21849ab747fSPaolo Bonzini          ((s->norintsts & SDHC_NIS_REMOVE) && (s->wakcon & SDHC_WKUP_ON_RMV));
21949ab747fSPaolo Bonzini }
22049ab747fSPaolo Bonzini 
22149ab747fSPaolo Bonzini static inline void sdhci_update_irq(SDHCIState *s)
22249ab747fSPaolo Bonzini {
22349ab747fSPaolo Bonzini     qemu_set_irq(s->irq, sdhci_slotint(s));
22449ab747fSPaolo Bonzini }
22549ab747fSPaolo Bonzini 
22649ab747fSPaolo Bonzini static void sdhci_raise_insertion_irq(void *opaque)
22749ab747fSPaolo Bonzini {
22849ab747fSPaolo Bonzini     SDHCIState *s = (SDHCIState *)opaque;
22949ab747fSPaolo Bonzini 
23049ab747fSPaolo Bonzini     if (s->norintsts & SDHC_NIS_REMOVE) {
231bc72ad67SAlex Bligh         timer_mod(s->insert_timer,
232bc72ad67SAlex Bligh                        qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY);
23349ab747fSPaolo Bonzini     } else {
23449ab747fSPaolo Bonzini         s->prnsts = 0x1ff0000;
23549ab747fSPaolo Bonzini         if (s->norintstsen & SDHC_NISEN_INSERT) {
23649ab747fSPaolo Bonzini             s->norintsts |= SDHC_NIS_INSERT;
23749ab747fSPaolo Bonzini         }
23849ab747fSPaolo Bonzini         sdhci_update_irq(s);
23949ab747fSPaolo Bonzini     }
24049ab747fSPaolo Bonzini }
24149ab747fSPaolo Bonzini 
24240bbc194SPeter Maydell static void sdhci_set_inserted(DeviceState *dev, bool level)
24349ab747fSPaolo Bonzini {
24440bbc194SPeter Maydell     SDHCIState *s = (SDHCIState *)dev;
24549ab747fSPaolo Bonzini 
2468be487d8SPhilippe Mathieu-Daudé     trace_sdhci_set_inserted(level ? "insert" : "eject");
24749ab747fSPaolo Bonzini     if ((s->norintsts & SDHC_NIS_REMOVE) && level) {
24849ab747fSPaolo Bonzini         /* Give target some time to notice card ejection */
249bc72ad67SAlex Bligh         timer_mod(s->insert_timer,
250bc72ad67SAlex Bligh                        qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY);
25149ab747fSPaolo Bonzini     } else {
25249ab747fSPaolo Bonzini         if (level) {
25349ab747fSPaolo Bonzini             s->prnsts = 0x1ff0000;
25449ab747fSPaolo Bonzini             if (s->norintstsen & SDHC_NISEN_INSERT) {
25549ab747fSPaolo Bonzini                 s->norintsts |= SDHC_NIS_INSERT;
25649ab747fSPaolo Bonzini             }
25749ab747fSPaolo Bonzini         } else {
25849ab747fSPaolo Bonzini             s->prnsts = 0x1fa0000;
25949ab747fSPaolo Bonzini             s->pwrcon &= ~SDHC_POWER_ON;
26049ab747fSPaolo Bonzini             s->clkcon &= ~SDHC_CLOCK_SDCLK_EN;
26149ab747fSPaolo Bonzini             if (s->norintstsen & SDHC_NISEN_REMOVE) {
26249ab747fSPaolo Bonzini                 s->norintsts |= SDHC_NIS_REMOVE;
26349ab747fSPaolo Bonzini             }
26449ab747fSPaolo Bonzini         }
26549ab747fSPaolo Bonzini         sdhci_update_irq(s);
26649ab747fSPaolo Bonzini     }
26749ab747fSPaolo Bonzini }
26849ab747fSPaolo Bonzini 
26940bbc194SPeter Maydell static void sdhci_set_readonly(DeviceState *dev, bool level)
27049ab747fSPaolo Bonzini {
27140bbc194SPeter Maydell     SDHCIState *s = (SDHCIState *)dev;
27249ab747fSPaolo Bonzini 
27349ab747fSPaolo Bonzini     if (level) {
27449ab747fSPaolo Bonzini         s->prnsts &= ~SDHC_WRITE_PROTECT;
27549ab747fSPaolo Bonzini     } else {
27649ab747fSPaolo Bonzini         /* Write enabled */
27749ab747fSPaolo Bonzini         s->prnsts |= SDHC_WRITE_PROTECT;
27849ab747fSPaolo Bonzini     }
27949ab747fSPaolo Bonzini }
28049ab747fSPaolo Bonzini 
28149ab747fSPaolo Bonzini static void sdhci_reset(SDHCIState *s)
28249ab747fSPaolo Bonzini {
28340bbc194SPeter Maydell     DeviceState *dev = DEVICE(s);
28440bbc194SPeter Maydell 
285bc72ad67SAlex Bligh     timer_del(s->insert_timer);
286bc72ad67SAlex Bligh     timer_del(s->transfer_timer);
287aceb5b06SPhilippe Mathieu-Daudé 
288aceb5b06SPhilippe Mathieu-Daudé     /* Set all registers to 0. Capabilities/Version registers are not cleared
28949ab747fSPaolo Bonzini      * and assumed to always preserve their value, given to them during
29049ab747fSPaolo Bonzini      * initialization */
29149ab747fSPaolo Bonzini     memset(&s->sdmasysad, 0, (uintptr_t)&s->capareg - (uintptr_t)&s->sdmasysad);
29249ab747fSPaolo Bonzini 
29340bbc194SPeter Maydell     /* Reset other state based on current card insertion/readonly status */
29440bbc194SPeter Maydell     sdhci_set_inserted(dev, sdbus_get_inserted(&s->sdbus));
29540bbc194SPeter Maydell     sdhci_set_readonly(dev, sdbus_get_readonly(&s->sdbus));
29640bbc194SPeter Maydell 
29749ab747fSPaolo Bonzini     s->data_count = 0;
29849ab747fSPaolo Bonzini     s->stopped_state = sdhc_not_stopped;
2990a7ac9f9SAndrew Baumann     s->pending_insert_state = false;
30049ab747fSPaolo Bonzini }
30149ab747fSPaolo Bonzini 
3028b41c305SPeter Maydell static void sdhci_poweron_reset(DeviceState *dev)
3038b41c305SPeter Maydell {
3048b41c305SPeter Maydell     /* QOM (ie power-on) reset. This is identical to reset
3058b41c305SPeter Maydell      * commanded via device register apart from handling of the
3068b41c305SPeter Maydell      * 'pending insert on powerup' quirk.
3078b41c305SPeter Maydell      */
3088b41c305SPeter Maydell     SDHCIState *s = (SDHCIState *)dev;
3098b41c305SPeter Maydell 
3108b41c305SPeter Maydell     sdhci_reset(s);
3118b41c305SPeter Maydell 
3128b41c305SPeter Maydell     if (s->pending_insert_quirk) {
3138b41c305SPeter Maydell         s->pending_insert_state = true;
3148b41c305SPeter Maydell     }
3158b41c305SPeter Maydell }
3168b41c305SPeter Maydell 
317d368ba43SKevin O'Connor static void sdhci_data_transfer(void *opaque);
31849ab747fSPaolo Bonzini 
31949ab747fSPaolo Bonzini static void sdhci_send_command(SDHCIState *s)
32049ab747fSPaolo Bonzini {
32149ab747fSPaolo Bonzini     SDRequest request;
32249ab747fSPaolo Bonzini     uint8_t response[16];
32349ab747fSPaolo Bonzini     int rlen;
32449ab747fSPaolo Bonzini 
32549ab747fSPaolo Bonzini     s->errintsts = 0;
32649ab747fSPaolo Bonzini     s->acmd12errsts = 0;
32749ab747fSPaolo Bonzini     request.cmd = s->cmdreg >> 8;
32849ab747fSPaolo Bonzini     request.arg = s->argument;
3298be487d8SPhilippe Mathieu-Daudé 
3308be487d8SPhilippe Mathieu-Daudé     trace_sdhci_send_command(request.cmd, request.arg);
33140bbc194SPeter Maydell     rlen = sdbus_do_command(&s->sdbus, &request, response);
33249ab747fSPaolo Bonzini 
33349ab747fSPaolo Bonzini     if (s->cmdreg & SDHC_CMD_RESPONSE) {
33449ab747fSPaolo Bonzini         if (rlen == 4) {
335b3141c06SPhilippe Mathieu-Daudé             s->rspreg[0] = ldl_be_p(response);
33649ab747fSPaolo Bonzini             s->rspreg[1] = s->rspreg[2] = s->rspreg[3] = 0;
3378be487d8SPhilippe Mathieu-Daudé             trace_sdhci_response4(s->rspreg[0]);
33849ab747fSPaolo Bonzini         } else if (rlen == 16) {
339b3141c06SPhilippe Mathieu-Daudé             s->rspreg[0] = ldl_be_p(&response[11]);
340b3141c06SPhilippe Mathieu-Daudé             s->rspreg[1] = ldl_be_p(&response[7]);
341b3141c06SPhilippe Mathieu-Daudé             s->rspreg[2] = ldl_be_p(&response[3]);
34249ab747fSPaolo Bonzini             s->rspreg[3] = (response[0] << 16) | (response[1] << 8) |
34349ab747fSPaolo Bonzini                             response[2];
3448be487d8SPhilippe Mathieu-Daudé             trace_sdhci_response16(s->rspreg[3], s->rspreg[2],
3458be487d8SPhilippe Mathieu-Daudé                                    s->rspreg[1], s->rspreg[0]);
34649ab747fSPaolo Bonzini         } else {
3478be487d8SPhilippe Mathieu-Daudé             trace_sdhci_error("timeout waiting for command response");
34849ab747fSPaolo Bonzini             if (s->errintstsen & SDHC_EISEN_CMDTIMEOUT) {
34949ab747fSPaolo Bonzini                 s->errintsts |= SDHC_EIS_CMDTIMEOUT;
35049ab747fSPaolo Bonzini                 s->norintsts |= SDHC_NIS_ERR;
35149ab747fSPaolo Bonzini             }
35249ab747fSPaolo Bonzini         }
35349ab747fSPaolo Bonzini 
354fd1e5c81SAndrey Smirnov         if (!(s->quirks & SDHCI_QUIRK_NO_BUSY_IRQ) &&
355fd1e5c81SAndrey Smirnov             (s->norintstsen & SDHC_NISEN_TRSCMP) &&
35649ab747fSPaolo Bonzini             (s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY) {
35749ab747fSPaolo Bonzini             s->norintsts |= SDHC_NIS_TRSCMP;
35849ab747fSPaolo Bonzini         }
35949ab747fSPaolo Bonzini     }
36049ab747fSPaolo Bonzini 
36149ab747fSPaolo Bonzini     if (s->norintstsen & SDHC_NISEN_CMDCMP) {
36249ab747fSPaolo Bonzini         s->norintsts |= SDHC_NIS_CMDCMP;
36349ab747fSPaolo Bonzini     }
36449ab747fSPaolo Bonzini 
36549ab747fSPaolo Bonzini     sdhci_update_irq(s);
36649ab747fSPaolo Bonzini 
36749ab747fSPaolo Bonzini     if (s->blksize && (s->cmdreg & SDHC_CMD_DATA_PRESENT)) {
368656f416cSPeter Crosthwaite         s->data_count = 0;
369d368ba43SKevin O'Connor         sdhci_data_transfer(s);
37049ab747fSPaolo Bonzini     }
37149ab747fSPaolo Bonzini }
37249ab747fSPaolo Bonzini 
37349ab747fSPaolo Bonzini static void sdhci_end_transfer(SDHCIState *s)
37449ab747fSPaolo Bonzini {
37549ab747fSPaolo Bonzini     /* Automatically send CMD12 to stop transfer if AutoCMD12 enabled */
37649ab747fSPaolo Bonzini     if ((s->trnmod & SDHC_TRNS_ACMD12) != 0) {
37749ab747fSPaolo Bonzini         SDRequest request;
37849ab747fSPaolo Bonzini         uint8_t response[16];
37949ab747fSPaolo Bonzini 
38049ab747fSPaolo Bonzini         request.cmd = 0x0C;
38149ab747fSPaolo Bonzini         request.arg = 0;
3828be487d8SPhilippe Mathieu-Daudé         trace_sdhci_end_transfer(request.cmd, request.arg);
38340bbc194SPeter Maydell         sdbus_do_command(&s->sdbus, &request, response);
38449ab747fSPaolo Bonzini         /* Auto CMD12 response goes to the upper Response register */
385b3141c06SPhilippe Mathieu-Daudé         s->rspreg[3] = ldl_be_p(response);
38649ab747fSPaolo Bonzini     }
38749ab747fSPaolo Bonzini 
38849ab747fSPaolo Bonzini     s->prnsts &= ~(SDHC_DOING_READ | SDHC_DOING_WRITE |
38949ab747fSPaolo Bonzini             SDHC_DAT_LINE_ACTIVE | SDHC_DATA_INHIBIT |
39049ab747fSPaolo Bonzini             SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE);
39149ab747fSPaolo Bonzini 
39249ab747fSPaolo Bonzini     if (s->norintstsen & SDHC_NISEN_TRSCMP) {
39349ab747fSPaolo Bonzini         s->norintsts |= SDHC_NIS_TRSCMP;
39449ab747fSPaolo Bonzini     }
39549ab747fSPaolo Bonzini 
39649ab747fSPaolo Bonzini     sdhci_update_irq(s);
39749ab747fSPaolo Bonzini }
39849ab747fSPaolo Bonzini 
39949ab747fSPaolo Bonzini /*
40049ab747fSPaolo Bonzini  * Programmed i/o data transfer
40149ab747fSPaolo Bonzini  */
402d23b6caaSPhilippe Mathieu-Daudé #define BLOCK_SIZE_MASK (4 * KiB - 1)
40349ab747fSPaolo Bonzini 
40449ab747fSPaolo Bonzini /* Fill host controller's read buffer with BLKSIZE bytes of data from card */
40549ab747fSPaolo Bonzini static void sdhci_read_block_from_card(SDHCIState *s)
40649ab747fSPaolo Bonzini {
407ea55a221SPhilippe Mathieu-Daudé     const uint16_t blk_size = s->blksize & BLOCK_SIZE_MASK;
40849ab747fSPaolo Bonzini 
40949ab747fSPaolo Bonzini     if ((s->trnmod & SDHC_TRNS_MULTI) &&
41049ab747fSPaolo Bonzini             (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) {
41149ab747fSPaolo Bonzini         return;
41249ab747fSPaolo Bonzini     }
41349ab747fSPaolo Bonzini 
414ea55a221SPhilippe Mathieu-Daudé     if (!FIELD_EX32(s->hostctl2, SDHC_HOSTCTL2, EXECUTE_TUNING)) {
41508022a91SPhilippe Mathieu-Daudé         /* Device is not in tuning */
416618e0be1SPhilippe Mathieu-Daudé         sdbus_read_data(&s->sdbus, s->fifo_buffer, blk_size);
417ea55a221SPhilippe Mathieu-Daudé     }
418ea55a221SPhilippe Mathieu-Daudé 
419ea55a221SPhilippe Mathieu-Daudé     if (FIELD_EX32(s->hostctl2, SDHC_HOSTCTL2, EXECUTE_TUNING)) {
42008022a91SPhilippe Mathieu-Daudé         /* Device is in tuning */
421ea55a221SPhilippe Mathieu-Daudé         s->hostctl2 &= ~R_SDHC_HOSTCTL2_EXECUTE_TUNING_MASK;
422ea55a221SPhilippe Mathieu-Daudé         s->hostctl2 |= R_SDHC_HOSTCTL2_SAMPLING_CLKSEL_MASK;
423ea55a221SPhilippe Mathieu-Daudé         s->prnsts &= ~(SDHC_DAT_LINE_ACTIVE | SDHC_DOING_READ |
424ea55a221SPhilippe Mathieu-Daudé                        SDHC_DATA_INHIBIT);
425ea55a221SPhilippe Mathieu-Daudé         goto read_done;
42649ab747fSPaolo Bonzini     }
42749ab747fSPaolo Bonzini 
42849ab747fSPaolo Bonzini     /* New data now available for READ through Buffer Port Register */
42949ab747fSPaolo Bonzini     s->prnsts |= SDHC_DATA_AVAILABLE;
43049ab747fSPaolo Bonzini     if (s->norintstsen & SDHC_NISEN_RBUFRDY) {
43149ab747fSPaolo Bonzini         s->norintsts |= SDHC_NIS_RBUFRDY;
43249ab747fSPaolo Bonzini     }
43349ab747fSPaolo Bonzini 
43449ab747fSPaolo Bonzini     /* Clear DAT line active status if that was the last block */
43549ab747fSPaolo Bonzini     if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
43649ab747fSPaolo Bonzini             ((s->trnmod & SDHC_TRNS_MULTI) && s->blkcnt == 1)) {
43749ab747fSPaolo Bonzini         s->prnsts &= ~SDHC_DAT_LINE_ACTIVE;
43849ab747fSPaolo Bonzini     }
43949ab747fSPaolo Bonzini 
44049ab747fSPaolo Bonzini     /* If stop at block gap request was set and it's not the last block of
44149ab747fSPaolo Bonzini      * data - generate Block Event interrupt */
44249ab747fSPaolo Bonzini     if (s->stopped_state == sdhc_gap_read && (s->trnmod & SDHC_TRNS_MULTI) &&
44349ab747fSPaolo Bonzini             s->blkcnt != 1)    {
44449ab747fSPaolo Bonzini         s->prnsts &= ~SDHC_DAT_LINE_ACTIVE;
44549ab747fSPaolo Bonzini         if (s->norintstsen & SDHC_EISEN_BLKGAP) {
44649ab747fSPaolo Bonzini             s->norintsts |= SDHC_EIS_BLKGAP;
44749ab747fSPaolo Bonzini         }
44849ab747fSPaolo Bonzini     }
44949ab747fSPaolo Bonzini 
450ea55a221SPhilippe Mathieu-Daudé read_done:
45149ab747fSPaolo Bonzini     sdhci_update_irq(s);
45249ab747fSPaolo Bonzini }
45349ab747fSPaolo Bonzini 
45449ab747fSPaolo Bonzini /* Read @size byte of data from host controller @s BUFFER DATA PORT register */
45549ab747fSPaolo Bonzini static uint32_t sdhci_read_dataport(SDHCIState *s, unsigned size)
45649ab747fSPaolo Bonzini {
45749ab747fSPaolo Bonzini     uint32_t value = 0;
45849ab747fSPaolo Bonzini     int i;
45949ab747fSPaolo Bonzini 
46049ab747fSPaolo Bonzini     /* first check that a valid data exists in host controller input buffer */
46149ab747fSPaolo Bonzini     if ((s->prnsts & SDHC_DATA_AVAILABLE) == 0) {
4628be487d8SPhilippe Mathieu-Daudé         trace_sdhci_error("read from empty buffer");
46349ab747fSPaolo Bonzini         return 0;
46449ab747fSPaolo Bonzini     }
46549ab747fSPaolo Bonzini 
46649ab747fSPaolo Bonzini     for (i = 0; i < size; i++) {
46749ab747fSPaolo Bonzini         value |= s->fifo_buffer[s->data_count] << i * 8;
46849ab747fSPaolo Bonzini         s->data_count++;
46949ab747fSPaolo Bonzini         /* check if we've read all valid data (blksize bytes) from buffer */
470bf8ec38eSPhilippe Mathieu-Daudé         if ((s->data_count) >= (s->blksize & BLOCK_SIZE_MASK)) {
4718be487d8SPhilippe Mathieu-Daudé             trace_sdhci_read_dataport(s->data_count);
47249ab747fSPaolo Bonzini             s->prnsts &= ~SDHC_DATA_AVAILABLE; /* no more data in a buffer */
47349ab747fSPaolo Bonzini             s->data_count = 0;  /* next buff read must start at position [0] */
47449ab747fSPaolo Bonzini 
47549ab747fSPaolo Bonzini             if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
47649ab747fSPaolo Bonzini                 s->blkcnt--;
47749ab747fSPaolo Bonzini             }
47849ab747fSPaolo Bonzini 
47949ab747fSPaolo Bonzini             /* if that was the last block of data */
48049ab747fSPaolo Bonzini             if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
48149ab747fSPaolo Bonzini                 ((s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) ||
48249ab747fSPaolo Bonzini                  /* stop at gap request */
48349ab747fSPaolo Bonzini                 (s->stopped_state == sdhc_gap_read &&
48449ab747fSPaolo Bonzini                  !(s->prnsts & SDHC_DAT_LINE_ACTIVE))) {
485d368ba43SKevin O'Connor                 sdhci_end_transfer(s);
48649ab747fSPaolo Bonzini             } else { /* if there are more data, read next block from card */
487d368ba43SKevin O'Connor                 sdhci_read_block_from_card(s);
48849ab747fSPaolo Bonzini             }
48949ab747fSPaolo Bonzini             break;
49049ab747fSPaolo Bonzini         }
49149ab747fSPaolo Bonzini     }
49249ab747fSPaolo Bonzini 
49349ab747fSPaolo Bonzini     return value;
49449ab747fSPaolo Bonzini }
49549ab747fSPaolo Bonzini 
49649ab747fSPaolo Bonzini /* Write data from host controller FIFO to card */
49749ab747fSPaolo Bonzini static void sdhci_write_block_to_card(SDHCIState *s)
49849ab747fSPaolo Bonzini {
49949ab747fSPaolo Bonzini     if (s->prnsts & SDHC_SPACE_AVAILABLE) {
50049ab747fSPaolo Bonzini         if (s->norintstsen & SDHC_NISEN_WBUFRDY) {
50149ab747fSPaolo Bonzini             s->norintsts |= SDHC_NIS_WBUFRDY;
50249ab747fSPaolo Bonzini         }
50349ab747fSPaolo Bonzini         sdhci_update_irq(s);
50449ab747fSPaolo Bonzini         return;
50549ab747fSPaolo Bonzini     }
50649ab747fSPaolo Bonzini 
50749ab747fSPaolo Bonzini     if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
50849ab747fSPaolo Bonzini         if (s->blkcnt == 0) {
50949ab747fSPaolo Bonzini             return;
51049ab747fSPaolo Bonzini         } else {
51149ab747fSPaolo Bonzini             s->blkcnt--;
51249ab747fSPaolo Bonzini         }
51349ab747fSPaolo Bonzini     }
51449ab747fSPaolo Bonzini 
51562a21be6SPhilippe Mathieu-Daudé     sdbus_write_data(&s->sdbus, s->fifo_buffer, s->blksize & BLOCK_SIZE_MASK);
51649ab747fSPaolo Bonzini 
51749ab747fSPaolo Bonzini     /* Next data can be written through BUFFER DATORT register */
51849ab747fSPaolo Bonzini     s->prnsts |= SDHC_SPACE_AVAILABLE;
51949ab747fSPaolo Bonzini 
52049ab747fSPaolo Bonzini     /* Finish transfer if that was the last block of data */
52149ab747fSPaolo Bonzini     if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
52249ab747fSPaolo Bonzini             ((s->trnmod & SDHC_TRNS_MULTI) &&
52349ab747fSPaolo Bonzini             (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0))) {
524d368ba43SKevin O'Connor         sdhci_end_transfer(s);
525dcdb4cd8SPeter Crosthwaite     } else if (s->norintstsen & SDHC_NISEN_WBUFRDY) {
526dcdb4cd8SPeter Crosthwaite         s->norintsts |= SDHC_NIS_WBUFRDY;
52749ab747fSPaolo Bonzini     }
52849ab747fSPaolo Bonzini 
52949ab747fSPaolo Bonzini     /* Generate Block Gap Event if requested and if not the last block */
53049ab747fSPaolo Bonzini     if (s->stopped_state == sdhc_gap_write && (s->trnmod & SDHC_TRNS_MULTI) &&
53149ab747fSPaolo Bonzini             s->blkcnt > 0) {
53249ab747fSPaolo Bonzini         s->prnsts &= ~SDHC_DOING_WRITE;
53349ab747fSPaolo Bonzini         if (s->norintstsen & SDHC_EISEN_BLKGAP) {
53449ab747fSPaolo Bonzini             s->norintsts |= SDHC_EIS_BLKGAP;
53549ab747fSPaolo Bonzini         }
536d368ba43SKevin O'Connor         sdhci_end_transfer(s);
53749ab747fSPaolo Bonzini     }
53849ab747fSPaolo Bonzini 
53949ab747fSPaolo Bonzini     sdhci_update_irq(s);
54049ab747fSPaolo Bonzini }
54149ab747fSPaolo Bonzini 
54249ab747fSPaolo Bonzini /* Write @size bytes of @value data to host controller @s Buffer Data Port
54349ab747fSPaolo Bonzini  * register */
54449ab747fSPaolo Bonzini static void sdhci_write_dataport(SDHCIState *s, uint32_t value, unsigned size)
54549ab747fSPaolo Bonzini {
54649ab747fSPaolo Bonzini     unsigned i;
54749ab747fSPaolo Bonzini 
54849ab747fSPaolo Bonzini     /* Check that there is free space left in a buffer */
54949ab747fSPaolo Bonzini     if (!(s->prnsts & SDHC_SPACE_AVAILABLE)) {
5508be487d8SPhilippe Mathieu-Daudé         trace_sdhci_error("Can't write to data buffer: buffer full");
55149ab747fSPaolo Bonzini         return;
55249ab747fSPaolo Bonzini     }
55349ab747fSPaolo Bonzini 
55449ab747fSPaolo Bonzini     for (i = 0; i < size; i++) {
55549ab747fSPaolo Bonzini         s->fifo_buffer[s->data_count] = value & 0xFF;
55649ab747fSPaolo Bonzini         s->data_count++;
55749ab747fSPaolo Bonzini         value >>= 8;
558bf8ec38eSPhilippe Mathieu-Daudé         if (s->data_count >= (s->blksize & BLOCK_SIZE_MASK)) {
5598be487d8SPhilippe Mathieu-Daudé             trace_sdhci_write_dataport(s->data_count);
56049ab747fSPaolo Bonzini             s->data_count = 0;
56149ab747fSPaolo Bonzini             s->prnsts &= ~SDHC_SPACE_AVAILABLE;
56249ab747fSPaolo Bonzini             if (s->prnsts & SDHC_DOING_WRITE) {
563d368ba43SKevin O'Connor                 sdhci_write_block_to_card(s);
56449ab747fSPaolo Bonzini             }
56549ab747fSPaolo Bonzini         }
56649ab747fSPaolo Bonzini     }
56749ab747fSPaolo Bonzini }
56849ab747fSPaolo Bonzini 
56949ab747fSPaolo Bonzini /*
57049ab747fSPaolo Bonzini  * Single DMA data transfer
57149ab747fSPaolo Bonzini  */
57249ab747fSPaolo Bonzini 
57349ab747fSPaolo Bonzini /* Multi block SDMA transfer */
57449ab747fSPaolo Bonzini static void sdhci_sdma_transfer_multi_blocks(SDHCIState *s)
57549ab747fSPaolo Bonzini {
57649ab747fSPaolo Bonzini     bool page_aligned = false;
577618e0be1SPhilippe Mathieu-Daudé     unsigned int begin;
578bf8ec38eSPhilippe Mathieu-Daudé     const uint16_t block_size = s->blksize & BLOCK_SIZE_MASK;
579bf8ec38eSPhilippe Mathieu-Daudé     uint32_t boundary_chk = 1 << (((s->blksize & ~BLOCK_SIZE_MASK) >> 12) + 12);
58049ab747fSPaolo Bonzini     uint32_t boundary_count = boundary_chk - (s->sdmasysad % boundary_chk);
58149ab747fSPaolo Bonzini 
5826e86d903SPrasad J Pandit     if (!(s->trnmod & SDHC_TRNS_BLK_CNT_EN) || !s->blkcnt) {
5836e86d903SPrasad J Pandit         qemu_log_mask(LOG_UNIMP, "infinite transfer is not supported\n");
5846e86d903SPrasad J Pandit         return;
5856e86d903SPrasad J Pandit     }
5866e86d903SPrasad J Pandit 
58749ab747fSPaolo Bonzini     /* XXX: Some sd/mmc drivers (for example, u-boot-slp) do not account for
58849ab747fSPaolo Bonzini      * possible stop at page boundary if initial address is not page aligned,
58949ab747fSPaolo Bonzini      * allow them to work properly */
59049ab747fSPaolo Bonzini     if ((s->sdmasysad % boundary_chk) == 0) {
59149ab747fSPaolo Bonzini         page_aligned = true;
59249ab747fSPaolo Bonzini     }
59349ab747fSPaolo Bonzini 
59449ab747fSPaolo Bonzini     if (s->trnmod & SDHC_TRNS_READ) {
59549ab747fSPaolo Bonzini         s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT |
59649ab747fSPaolo Bonzini                 SDHC_DAT_LINE_ACTIVE;
59749ab747fSPaolo Bonzini         while (s->blkcnt) {
59849ab747fSPaolo Bonzini             if (s->data_count == 0) {
599618e0be1SPhilippe Mathieu-Daudé                 sdbus_read_data(&s->sdbus, s->fifo_buffer, block_size);
60049ab747fSPaolo Bonzini             }
60149ab747fSPaolo Bonzini             begin = s->data_count;
60249ab747fSPaolo Bonzini             if (((boundary_count + begin) < block_size) && page_aligned) {
60349ab747fSPaolo Bonzini                 s->data_count = boundary_count + begin;
60449ab747fSPaolo Bonzini                 boundary_count = 0;
60549ab747fSPaolo Bonzini              } else {
60649ab747fSPaolo Bonzini                 s->data_count = block_size;
60749ab747fSPaolo Bonzini                 boundary_count -= block_size - begin;
60849ab747fSPaolo Bonzini                 if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
60949ab747fSPaolo Bonzini                     s->blkcnt--;
61049ab747fSPaolo Bonzini                 }
61149ab747fSPaolo Bonzini             }
612dd55c485SPhilippe Mathieu-Daudé             dma_memory_write(s->dma_as, s->sdmasysad,
61349ab747fSPaolo Bonzini                              &s->fifo_buffer[begin], s->data_count - begin);
61449ab747fSPaolo Bonzini             s->sdmasysad += s->data_count - begin;
61549ab747fSPaolo Bonzini             if (s->data_count == block_size) {
61649ab747fSPaolo Bonzini                 s->data_count = 0;
61749ab747fSPaolo Bonzini             }
61849ab747fSPaolo Bonzini             if (page_aligned && boundary_count == 0) {
61949ab747fSPaolo Bonzini                 break;
62049ab747fSPaolo Bonzini             }
62149ab747fSPaolo Bonzini         }
62249ab747fSPaolo Bonzini     } else {
62349ab747fSPaolo Bonzini         s->prnsts |= SDHC_DOING_WRITE | SDHC_DATA_INHIBIT |
62449ab747fSPaolo Bonzini                 SDHC_DAT_LINE_ACTIVE;
62549ab747fSPaolo Bonzini         while (s->blkcnt) {
62649ab747fSPaolo Bonzini             begin = s->data_count;
62749ab747fSPaolo Bonzini             if (((boundary_count + begin) < block_size) && page_aligned) {
62849ab747fSPaolo Bonzini                 s->data_count = boundary_count + begin;
62949ab747fSPaolo Bonzini                 boundary_count = 0;
63049ab747fSPaolo Bonzini              } else {
63149ab747fSPaolo Bonzini                 s->data_count = block_size;
63249ab747fSPaolo Bonzini                 boundary_count -= block_size - begin;
63349ab747fSPaolo Bonzini             }
634dd55c485SPhilippe Mathieu-Daudé             dma_memory_read(s->dma_as, s->sdmasysad,
63542922105SPrasad J Pandit                             &s->fifo_buffer[begin], s->data_count - begin);
63649ab747fSPaolo Bonzini             s->sdmasysad += s->data_count - begin;
63749ab747fSPaolo Bonzini             if (s->data_count == block_size) {
63862a21be6SPhilippe Mathieu-Daudé                 sdbus_write_data(&s->sdbus, s->fifo_buffer, block_size);
63949ab747fSPaolo Bonzini                 s->data_count = 0;
64049ab747fSPaolo Bonzini                 if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
64149ab747fSPaolo Bonzini                     s->blkcnt--;
64249ab747fSPaolo Bonzini                 }
64349ab747fSPaolo Bonzini             }
64449ab747fSPaolo Bonzini             if (page_aligned && boundary_count == 0) {
64549ab747fSPaolo Bonzini                 break;
64649ab747fSPaolo Bonzini             }
64749ab747fSPaolo Bonzini         }
64849ab747fSPaolo Bonzini     }
64949ab747fSPaolo Bonzini 
65049ab747fSPaolo Bonzini     if (s->blkcnt == 0) {
651d368ba43SKevin O'Connor         sdhci_end_transfer(s);
65249ab747fSPaolo Bonzini     } else {
65349ab747fSPaolo Bonzini         if (s->norintstsen & SDHC_NISEN_DMA) {
65449ab747fSPaolo Bonzini             s->norintsts |= SDHC_NIS_DMA;
65549ab747fSPaolo Bonzini         }
65649ab747fSPaolo Bonzini         sdhci_update_irq(s);
65749ab747fSPaolo Bonzini     }
65849ab747fSPaolo Bonzini }
65949ab747fSPaolo Bonzini 
66049ab747fSPaolo Bonzini /* single block SDMA transfer */
66149ab747fSPaolo Bonzini static void sdhci_sdma_transfer_single_block(SDHCIState *s)
66249ab747fSPaolo Bonzini {
663bf8ec38eSPhilippe Mathieu-Daudé     uint32_t datacnt = s->blksize & BLOCK_SIZE_MASK;
66449ab747fSPaolo Bonzini 
66549ab747fSPaolo Bonzini     if (s->trnmod & SDHC_TRNS_READ) {
666618e0be1SPhilippe Mathieu-Daudé         sdbus_read_data(&s->sdbus, s->fifo_buffer, datacnt);
667dd55c485SPhilippe Mathieu-Daudé         dma_memory_write(s->dma_as, s->sdmasysad, s->fifo_buffer, datacnt);
66849ab747fSPaolo Bonzini     } else {
669dd55c485SPhilippe Mathieu-Daudé         dma_memory_read(s->dma_as, s->sdmasysad, s->fifo_buffer, datacnt);
67062a21be6SPhilippe Mathieu-Daudé         sdbus_write_data(&s->sdbus, s->fifo_buffer, datacnt);
67149ab747fSPaolo Bonzini     }
67249ab747fSPaolo Bonzini     s->blkcnt--;
67349ab747fSPaolo Bonzini 
674d368ba43SKevin O'Connor     sdhci_end_transfer(s);
67549ab747fSPaolo Bonzini }
67649ab747fSPaolo Bonzini 
67749ab747fSPaolo Bonzini typedef struct ADMADescr {
67849ab747fSPaolo Bonzini     hwaddr addr;
67949ab747fSPaolo Bonzini     uint16_t length;
68049ab747fSPaolo Bonzini     uint8_t attr;
68149ab747fSPaolo Bonzini     uint8_t incr;
68249ab747fSPaolo Bonzini } ADMADescr;
68349ab747fSPaolo Bonzini 
68449ab747fSPaolo Bonzini static void get_adma_description(SDHCIState *s, ADMADescr *dscr)
68549ab747fSPaolo Bonzini {
68649ab747fSPaolo Bonzini     uint32_t adma1 = 0;
68749ab747fSPaolo Bonzini     uint64_t adma2 = 0;
68849ab747fSPaolo Bonzini     hwaddr entry_addr = (hwaddr)s->admasysaddr;
68906c5120bSPhilippe Mathieu-Daudé     switch (SDHC_DMA_TYPE(s->hostctl1)) {
69049ab747fSPaolo Bonzini     case SDHC_CTRL_ADMA2_32:
69118610bfdSPhilippe Mathieu-Daudé         dma_memory_read(s->dma_as, entry_addr, &adma2, sizeof(adma2));
69249ab747fSPaolo Bonzini         adma2 = le64_to_cpu(adma2);
69349ab747fSPaolo Bonzini         /* The spec does not specify endianness of descriptor table.
69449ab747fSPaolo Bonzini          * We currently assume that it is LE.
69549ab747fSPaolo Bonzini          */
69649ab747fSPaolo Bonzini         dscr->addr = (hwaddr)extract64(adma2, 32, 32) & ~0x3ull;
69749ab747fSPaolo Bonzini         dscr->length = (uint16_t)extract64(adma2, 16, 16);
69849ab747fSPaolo Bonzini         dscr->attr = (uint8_t)extract64(adma2, 0, 7);
69949ab747fSPaolo Bonzini         dscr->incr = 8;
70049ab747fSPaolo Bonzini         break;
70149ab747fSPaolo Bonzini     case SDHC_CTRL_ADMA1_32:
70218610bfdSPhilippe Mathieu-Daudé         dma_memory_read(s->dma_as, entry_addr, &adma1, sizeof(adma1));
70349ab747fSPaolo Bonzini         adma1 = le32_to_cpu(adma1);
70449ab747fSPaolo Bonzini         dscr->addr = (hwaddr)(adma1 & 0xFFFFF000);
70549ab747fSPaolo Bonzini         dscr->attr = (uint8_t)extract32(adma1, 0, 7);
70649ab747fSPaolo Bonzini         dscr->incr = 4;
70749ab747fSPaolo Bonzini         if ((dscr->attr & SDHC_ADMA_ATTR_ACT_MASK) == SDHC_ADMA_ATTR_SET_LEN) {
70849ab747fSPaolo Bonzini             dscr->length = (uint16_t)extract32(adma1, 12, 16);
70949ab747fSPaolo Bonzini         } else {
7104c8f9735SPhilippe Mathieu-Daudé             dscr->length = 4 * KiB;
71149ab747fSPaolo Bonzini         }
71249ab747fSPaolo Bonzini         break;
71349ab747fSPaolo Bonzini     case SDHC_CTRL_ADMA2_64:
71418610bfdSPhilippe Mathieu-Daudé         dma_memory_read(s->dma_as, entry_addr, &dscr->attr, 1);
71518610bfdSPhilippe Mathieu-Daudé         dma_memory_read(s->dma_as, entry_addr + 2, &dscr->length, 2);
71649ab747fSPaolo Bonzini         dscr->length = le16_to_cpu(dscr->length);
71718610bfdSPhilippe Mathieu-Daudé         dma_memory_read(s->dma_as, entry_addr + 4, &dscr->addr, 8);
71804654b5aSSai Pavan Boddu         dscr->addr = le64_to_cpu(dscr->addr);
71904654b5aSSai Pavan Boddu         dscr->attr &= (uint8_t) ~0xC0;
72049ab747fSPaolo Bonzini         dscr->incr = 12;
72149ab747fSPaolo Bonzini         break;
72249ab747fSPaolo Bonzini     }
72349ab747fSPaolo Bonzini }
72449ab747fSPaolo Bonzini 
72549ab747fSPaolo Bonzini /* Advanced DMA data transfer */
72649ab747fSPaolo Bonzini 
72749ab747fSPaolo Bonzini static void sdhci_do_adma(SDHCIState *s)
72849ab747fSPaolo Bonzini {
729618e0be1SPhilippe Mathieu-Daudé     unsigned int begin, length;
730bf8ec38eSPhilippe Mathieu-Daudé     const uint16_t block_size = s->blksize & BLOCK_SIZE_MASK;
7318be487d8SPhilippe Mathieu-Daudé     ADMADescr dscr = {};
73249ab747fSPaolo Bonzini     int i;
73349ab747fSPaolo Bonzini 
7346a9e5cc6SPhilippe Mathieu-Daudé     if (s->trnmod & SDHC_TRNS_BLK_CNT_EN && !s->blkcnt) {
7356a9e5cc6SPhilippe Mathieu-Daudé         /* Stop Multiple Transfer */
7366a9e5cc6SPhilippe Mathieu-Daudé         sdhci_end_transfer(s);
7376a9e5cc6SPhilippe Mathieu-Daudé         return;
7386a9e5cc6SPhilippe Mathieu-Daudé     }
7396a9e5cc6SPhilippe Mathieu-Daudé 
74049ab747fSPaolo Bonzini     for (i = 0; i < SDHC_ADMA_DESCS_PER_DELAY; ++i) {
74149ab747fSPaolo Bonzini         s->admaerr &= ~SDHC_ADMAERR_LENGTH_MISMATCH;
74249ab747fSPaolo Bonzini 
74349ab747fSPaolo Bonzini         get_adma_description(s, &dscr);
7448be487d8SPhilippe Mathieu-Daudé         trace_sdhci_adma_loop(dscr.addr, dscr.length, dscr.attr);
74549ab747fSPaolo Bonzini 
74649ab747fSPaolo Bonzini         if ((dscr.attr & SDHC_ADMA_ATTR_VALID) == 0) {
74749ab747fSPaolo Bonzini             /* Indicate that error occurred in ST_FDS state */
74849ab747fSPaolo Bonzini             s->admaerr &= ~SDHC_ADMAERR_STATE_MASK;
74949ab747fSPaolo Bonzini             s->admaerr |= SDHC_ADMAERR_STATE_ST_FDS;
75049ab747fSPaolo Bonzini 
75149ab747fSPaolo Bonzini             /* Generate ADMA error interrupt */
75249ab747fSPaolo Bonzini             if (s->errintstsen & SDHC_EISEN_ADMAERR) {
75349ab747fSPaolo Bonzini                 s->errintsts |= SDHC_EIS_ADMAERR;
75449ab747fSPaolo Bonzini                 s->norintsts |= SDHC_NIS_ERR;
75549ab747fSPaolo Bonzini             }
75649ab747fSPaolo Bonzini 
75749ab747fSPaolo Bonzini             sdhci_update_irq(s);
75849ab747fSPaolo Bonzini             return;
75949ab747fSPaolo Bonzini         }
76049ab747fSPaolo Bonzini 
7614c8f9735SPhilippe Mathieu-Daudé         length = dscr.length ? dscr.length : 64 * KiB;
76249ab747fSPaolo Bonzini 
76349ab747fSPaolo Bonzini         switch (dscr.attr & SDHC_ADMA_ATTR_ACT_MASK) {
76449ab747fSPaolo Bonzini         case SDHC_ADMA_ATTR_ACT_TRAN:  /* data transfer */
76549ab747fSPaolo Bonzini             if (s->trnmod & SDHC_TRNS_READ) {
76649ab747fSPaolo Bonzini                 while (length) {
76749ab747fSPaolo Bonzini                     if (s->data_count == 0) {
768618e0be1SPhilippe Mathieu-Daudé                         sdbus_read_data(&s->sdbus, s->fifo_buffer, block_size);
76949ab747fSPaolo Bonzini                     }
77049ab747fSPaolo Bonzini                     begin = s->data_count;
77149ab747fSPaolo Bonzini                     if ((length + begin) < block_size) {
77249ab747fSPaolo Bonzini                         s->data_count = length + begin;
77349ab747fSPaolo Bonzini                         length = 0;
77449ab747fSPaolo Bonzini                      } else {
77549ab747fSPaolo Bonzini                         s->data_count = block_size;
77649ab747fSPaolo Bonzini                         length -= block_size - begin;
77749ab747fSPaolo Bonzini                     }
778dd55c485SPhilippe Mathieu-Daudé                     dma_memory_write(s->dma_as, dscr.addr,
77949ab747fSPaolo Bonzini                                      &s->fifo_buffer[begin],
78049ab747fSPaolo Bonzini                                      s->data_count - begin);
78149ab747fSPaolo Bonzini                     dscr.addr += s->data_count - begin;
78249ab747fSPaolo Bonzini                     if (s->data_count == block_size) {
78349ab747fSPaolo Bonzini                         s->data_count = 0;
78449ab747fSPaolo Bonzini                         if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
78549ab747fSPaolo Bonzini                             s->blkcnt--;
78649ab747fSPaolo Bonzini                             if (s->blkcnt == 0) {
78749ab747fSPaolo Bonzini                                 break;
78849ab747fSPaolo Bonzini                             }
78949ab747fSPaolo Bonzini                         }
79049ab747fSPaolo Bonzini                     }
79149ab747fSPaolo Bonzini                 }
79249ab747fSPaolo Bonzini             } else {
79349ab747fSPaolo Bonzini                 while (length) {
79449ab747fSPaolo Bonzini                     begin = s->data_count;
79549ab747fSPaolo Bonzini                     if ((length + begin) < block_size) {
79649ab747fSPaolo Bonzini                         s->data_count = length + begin;
79749ab747fSPaolo Bonzini                         length = 0;
79849ab747fSPaolo Bonzini                      } else {
79949ab747fSPaolo Bonzini                         s->data_count = block_size;
80049ab747fSPaolo Bonzini                         length -= block_size - begin;
80149ab747fSPaolo Bonzini                     }
802dd55c485SPhilippe Mathieu-Daudé                     dma_memory_read(s->dma_as, dscr.addr,
8039db11cefSPeter Crosthwaite                                     &s->fifo_buffer[begin],
8049db11cefSPeter Crosthwaite                                     s->data_count - begin);
80549ab747fSPaolo Bonzini                     dscr.addr += s->data_count - begin;
80649ab747fSPaolo Bonzini                     if (s->data_count == block_size) {
80762a21be6SPhilippe Mathieu-Daudé                         sdbus_write_data(&s->sdbus, s->fifo_buffer, block_size);
80849ab747fSPaolo Bonzini                         s->data_count = 0;
80949ab747fSPaolo Bonzini                         if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
81049ab747fSPaolo Bonzini                             s->blkcnt--;
81149ab747fSPaolo Bonzini                             if (s->blkcnt == 0) {
81249ab747fSPaolo Bonzini                                 break;
81349ab747fSPaolo Bonzini                             }
81449ab747fSPaolo Bonzini                         }
81549ab747fSPaolo Bonzini                     }
81649ab747fSPaolo Bonzini                 }
81749ab747fSPaolo Bonzini             }
81849ab747fSPaolo Bonzini             s->admasysaddr += dscr.incr;
81949ab747fSPaolo Bonzini             break;
82049ab747fSPaolo Bonzini         case SDHC_ADMA_ATTR_ACT_LINK:   /* link to next descriptor table */
82149ab747fSPaolo Bonzini             s->admasysaddr = dscr.addr;
8228be487d8SPhilippe Mathieu-Daudé             trace_sdhci_adma("link", s->admasysaddr);
82349ab747fSPaolo Bonzini             break;
82449ab747fSPaolo Bonzini         default:
82549ab747fSPaolo Bonzini             s->admasysaddr += dscr.incr;
82649ab747fSPaolo Bonzini             break;
82749ab747fSPaolo Bonzini         }
82849ab747fSPaolo Bonzini 
8291d32c26fSPeter Crosthwaite         if (dscr.attr & SDHC_ADMA_ATTR_INT) {
8308be487d8SPhilippe Mathieu-Daudé             trace_sdhci_adma("interrupt", s->admasysaddr);
8311d32c26fSPeter Crosthwaite             if (s->norintstsen & SDHC_NISEN_DMA) {
8321d32c26fSPeter Crosthwaite                 s->norintsts |= SDHC_NIS_DMA;
8331d32c26fSPeter Crosthwaite             }
8341d32c26fSPeter Crosthwaite 
8351d32c26fSPeter Crosthwaite             sdhci_update_irq(s);
8361d32c26fSPeter Crosthwaite         }
8371d32c26fSPeter Crosthwaite 
83849ab747fSPaolo Bonzini         /* ADMA transfer terminates if blkcnt == 0 or by END attribute */
83949ab747fSPaolo Bonzini         if (((s->trnmod & SDHC_TRNS_BLK_CNT_EN) &&
84049ab747fSPaolo Bonzini                     (s->blkcnt == 0)) || (dscr.attr & SDHC_ADMA_ATTR_END)) {
8418be487d8SPhilippe Mathieu-Daudé             trace_sdhci_adma_transfer_completed();
84249ab747fSPaolo Bonzini             if (length || ((dscr.attr & SDHC_ADMA_ATTR_END) &&
84349ab747fSPaolo Bonzini                 (s->trnmod & SDHC_TRNS_BLK_CNT_EN) &&
84449ab747fSPaolo Bonzini                 s->blkcnt != 0)) {
8458be487d8SPhilippe Mathieu-Daudé                 trace_sdhci_error("SD/MMC host ADMA length mismatch");
84649ab747fSPaolo Bonzini                 s->admaerr |= SDHC_ADMAERR_LENGTH_MISMATCH |
84749ab747fSPaolo Bonzini                         SDHC_ADMAERR_STATE_ST_TFR;
84849ab747fSPaolo Bonzini                 if (s->errintstsen & SDHC_EISEN_ADMAERR) {
8498be487d8SPhilippe Mathieu-Daudé                     trace_sdhci_error("Set ADMA error flag");
85049ab747fSPaolo Bonzini                     s->errintsts |= SDHC_EIS_ADMAERR;
85149ab747fSPaolo Bonzini                     s->norintsts |= SDHC_NIS_ERR;
85249ab747fSPaolo Bonzini                 }
85349ab747fSPaolo Bonzini 
85449ab747fSPaolo Bonzini                 sdhci_update_irq(s);
85549ab747fSPaolo Bonzini             }
856d368ba43SKevin O'Connor             sdhci_end_transfer(s);
85749ab747fSPaolo Bonzini             return;
85849ab747fSPaolo Bonzini         }
85949ab747fSPaolo Bonzini 
86049ab747fSPaolo Bonzini     }
86149ab747fSPaolo Bonzini 
86249ab747fSPaolo Bonzini     /* we have unfinished business - reschedule to continue ADMA */
863bc72ad67SAlex Bligh     timer_mod(s->transfer_timer,
864bc72ad67SAlex Bligh                    qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_TRANSFER_DELAY);
86549ab747fSPaolo Bonzini }
86649ab747fSPaolo Bonzini 
86749ab747fSPaolo Bonzini /* Perform data transfer according to controller configuration */
86849ab747fSPaolo Bonzini 
869d368ba43SKevin O'Connor static void sdhci_data_transfer(void *opaque)
87049ab747fSPaolo Bonzini {
871d368ba43SKevin O'Connor     SDHCIState *s = (SDHCIState *)opaque;
87249ab747fSPaolo Bonzini 
87349ab747fSPaolo Bonzini     if (s->trnmod & SDHC_TRNS_DMA) {
87406c5120bSPhilippe Mathieu-Daudé         switch (SDHC_DMA_TYPE(s->hostctl1)) {
87549ab747fSPaolo Bonzini         case SDHC_CTRL_SDMA:
87649ab747fSPaolo Bonzini             if ((s->blkcnt == 1) || !(s->trnmod & SDHC_TRNS_MULTI)) {
877d368ba43SKevin O'Connor                 sdhci_sdma_transfer_single_block(s);
87849ab747fSPaolo Bonzini             } else {
879d368ba43SKevin O'Connor                 sdhci_sdma_transfer_multi_blocks(s);
88049ab747fSPaolo Bonzini             }
88149ab747fSPaolo Bonzini 
88249ab747fSPaolo Bonzini             break;
88349ab747fSPaolo Bonzini         case SDHC_CTRL_ADMA1_32:
8840540fba9SPhilippe Mathieu-Daudé             if (!(s->capareg & R_SDHC_CAPAB_ADMA1_MASK)) {
8858be487d8SPhilippe Mathieu-Daudé                 trace_sdhci_error("ADMA1 not supported");
88649ab747fSPaolo Bonzini                 break;
88749ab747fSPaolo Bonzini             }
88849ab747fSPaolo Bonzini 
889d368ba43SKevin O'Connor             sdhci_do_adma(s);
89049ab747fSPaolo Bonzini             break;
89149ab747fSPaolo Bonzini         case SDHC_CTRL_ADMA2_32:
8920540fba9SPhilippe Mathieu-Daudé             if (!(s->capareg & R_SDHC_CAPAB_ADMA2_MASK)) {
8938be487d8SPhilippe Mathieu-Daudé                 trace_sdhci_error("ADMA2 not supported");
89449ab747fSPaolo Bonzini                 break;
89549ab747fSPaolo Bonzini             }
89649ab747fSPaolo Bonzini 
897d368ba43SKevin O'Connor             sdhci_do_adma(s);
89849ab747fSPaolo Bonzini             break;
89949ab747fSPaolo Bonzini         case SDHC_CTRL_ADMA2_64:
9000540fba9SPhilippe Mathieu-Daudé             if (!(s->capareg & R_SDHC_CAPAB_ADMA2_MASK) ||
9010540fba9SPhilippe Mathieu-Daudé                     !(s->capareg & R_SDHC_CAPAB_BUS64BIT_MASK)) {
9028be487d8SPhilippe Mathieu-Daudé                 trace_sdhci_error("64 bit ADMA not supported");
90349ab747fSPaolo Bonzini                 break;
90449ab747fSPaolo Bonzini             }
90549ab747fSPaolo Bonzini 
906d368ba43SKevin O'Connor             sdhci_do_adma(s);
90749ab747fSPaolo Bonzini             break;
90849ab747fSPaolo Bonzini         default:
9098be487d8SPhilippe Mathieu-Daudé             trace_sdhci_error("Unsupported DMA type");
91049ab747fSPaolo Bonzini             break;
91149ab747fSPaolo Bonzini         }
91249ab747fSPaolo Bonzini     } else {
91340bbc194SPeter Maydell         if ((s->trnmod & SDHC_TRNS_READ) && sdbus_data_ready(&s->sdbus)) {
91449ab747fSPaolo Bonzini             s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT |
91549ab747fSPaolo Bonzini                     SDHC_DAT_LINE_ACTIVE;
916d368ba43SKevin O'Connor             sdhci_read_block_from_card(s);
91749ab747fSPaolo Bonzini         } else {
91849ab747fSPaolo Bonzini             s->prnsts |= SDHC_DOING_WRITE | SDHC_DAT_LINE_ACTIVE |
91949ab747fSPaolo Bonzini                     SDHC_SPACE_AVAILABLE | SDHC_DATA_INHIBIT;
920d368ba43SKevin O'Connor             sdhci_write_block_to_card(s);
92149ab747fSPaolo Bonzini         }
92249ab747fSPaolo Bonzini     }
92349ab747fSPaolo Bonzini }
92449ab747fSPaolo Bonzini 
92549ab747fSPaolo Bonzini static bool sdhci_can_issue_command(SDHCIState *s)
92649ab747fSPaolo Bonzini {
9276890a695SPeter Crosthwaite     if (!SDHC_CLOCK_IS_ON(s->clkcon) ||
92849ab747fSPaolo Bonzini         (((s->prnsts & SDHC_DATA_INHIBIT) || s->stopped_state) &&
92949ab747fSPaolo Bonzini         ((s->cmdreg & SDHC_CMD_DATA_PRESENT) ||
93049ab747fSPaolo Bonzini         ((s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY &&
93149ab747fSPaolo Bonzini         !(SDHC_COMMAND_TYPE(s->cmdreg) == SDHC_CMD_ABORT))))) {
93249ab747fSPaolo Bonzini         return false;
93349ab747fSPaolo Bonzini     }
93449ab747fSPaolo Bonzini 
93549ab747fSPaolo Bonzini     return true;
93649ab747fSPaolo Bonzini }
93749ab747fSPaolo Bonzini 
93849ab747fSPaolo Bonzini /* The Buffer Data Port register must be accessed in sequential and
93949ab747fSPaolo Bonzini  * continuous manner */
94049ab747fSPaolo Bonzini static inline bool
94149ab747fSPaolo Bonzini sdhci_buff_access_is_sequential(SDHCIState *s, unsigned byte_num)
94249ab747fSPaolo Bonzini {
94349ab747fSPaolo Bonzini     if ((s->data_count & 0x3) != byte_num) {
9448be487d8SPhilippe Mathieu-Daudé         trace_sdhci_error("Non-sequential access to Buffer Data Port register"
94549ab747fSPaolo Bonzini                           "is prohibited\n");
94649ab747fSPaolo Bonzini         return false;
94749ab747fSPaolo Bonzini     }
94849ab747fSPaolo Bonzini     return true;
94949ab747fSPaolo Bonzini }
95049ab747fSPaolo Bonzini 
951*45e5dc43SPhilippe Mathieu-Daudé static void sdhci_resume_pending_transfer(SDHCIState *s)
952*45e5dc43SPhilippe Mathieu-Daudé {
953*45e5dc43SPhilippe Mathieu-Daudé     timer_del(s->transfer_timer);
954*45e5dc43SPhilippe Mathieu-Daudé     sdhci_data_transfer(s);
955*45e5dc43SPhilippe Mathieu-Daudé }
956*45e5dc43SPhilippe Mathieu-Daudé 
957d368ba43SKevin O'Connor static uint64_t sdhci_read(void *opaque, hwaddr offset, unsigned size)
95849ab747fSPaolo Bonzini {
959d368ba43SKevin O'Connor     SDHCIState *s = (SDHCIState *)opaque;
96049ab747fSPaolo Bonzini     uint32_t ret = 0;
96149ab747fSPaolo Bonzini 
962*45e5dc43SPhilippe Mathieu-Daudé     if (timer_pending(s->transfer_timer)) {
963*45e5dc43SPhilippe Mathieu-Daudé         sdhci_resume_pending_transfer(s);
964*45e5dc43SPhilippe Mathieu-Daudé     }
965*45e5dc43SPhilippe Mathieu-Daudé 
96649ab747fSPaolo Bonzini     switch (offset & ~0x3) {
96749ab747fSPaolo Bonzini     case SDHC_SYSAD:
96849ab747fSPaolo Bonzini         ret = s->sdmasysad;
96949ab747fSPaolo Bonzini         break;
97049ab747fSPaolo Bonzini     case SDHC_BLKSIZE:
97149ab747fSPaolo Bonzini         ret = s->blksize | (s->blkcnt << 16);
97249ab747fSPaolo Bonzini         break;
97349ab747fSPaolo Bonzini     case SDHC_ARGUMENT:
97449ab747fSPaolo Bonzini         ret = s->argument;
97549ab747fSPaolo Bonzini         break;
97649ab747fSPaolo Bonzini     case SDHC_TRNMOD:
97749ab747fSPaolo Bonzini         ret = s->trnmod | (s->cmdreg << 16);
97849ab747fSPaolo Bonzini         break;
97949ab747fSPaolo Bonzini     case SDHC_RSPREG0 ... SDHC_RSPREG3:
98049ab747fSPaolo Bonzini         ret = s->rspreg[((offset & ~0x3) - SDHC_RSPREG0) >> 2];
98149ab747fSPaolo Bonzini         break;
98249ab747fSPaolo Bonzini     case  SDHC_BDATA:
98349ab747fSPaolo Bonzini         if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) {
984d368ba43SKevin O'Connor             ret = sdhci_read_dataport(s, size);
9858be487d8SPhilippe Mathieu-Daudé             trace_sdhci_access("rd", size << 3, offset, "->", ret, ret);
98649ab747fSPaolo Bonzini             return ret;
98749ab747fSPaolo Bonzini         }
98849ab747fSPaolo Bonzini         break;
98949ab747fSPaolo Bonzini     case SDHC_PRNSTS:
99049ab747fSPaolo Bonzini         ret = s->prnsts;
991da346922SPhilippe Mathieu-Daudé         ret = FIELD_DP32(ret, SDHC_PRNSTS, DAT_LVL,
992da346922SPhilippe Mathieu-Daudé                          sdbus_get_dat_lines(&s->sdbus));
993da346922SPhilippe Mathieu-Daudé         ret = FIELD_DP32(ret, SDHC_PRNSTS, CMD_LVL,
994da346922SPhilippe Mathieu-Daudé                          sdbus_get_cmd_line(&s->sdbus));
99549ab747fSPaolo Bonzini         break;
99649ab747fSPaolo Bonzini     case SDHC_HOSTCTL:
99706c5120bSPhilippe Mathieu-Daudé         ret = s->hostctl1 | (s->pwrcon << 8) | (s->blkgap << 16) |
99849ab747fSPaolo Bonzini               (s->wakcon << 24);
99949ab747fSPaolo Bonzini         break;
100049ab747fSPaolo Bonzini     case SDHC_CLKCON:
100149ab747fSPaolo Bonzini         ret = s->clkcon | (s->timeoutcon << 16);
100249ab747fSPaolo Bonzini         break;
100349ab747fSPaolo Bonzini     case SDHC_NORINTSTS:
100449ab747fSPaolo Bonzini         ret = s->norintsts | (s->errintsts << 16);
100549ab747fSPaolo Bonzini         break;
100649ab747fSPaolo Bonzini     case SDHC_NORINTSTSEN:
100749ab747fSPaolo Bonzini         ret = s->norintstsen | (s->errintstsen << 16);
100849ab747fSPaolo Bonzini         break;
100949ab747fSPaolo Bonzini     case SDHC_NORINTSIGEN:
101049ab747fSPaolo Bonzini         ret = s->norintsigen | (s->errintsigen << 16);
101149ab747fSPaolo Bonzini         break;
101249ab747fSPaolo Bonzini     case SDHC_ACMD12ERRSTS:
1013ea55a221SPhilippe Mathieu-Daudé         ret = s->acmd12errsts | (s->hostctl2 << 16);
101449ab747fSPaolo Bonzini         break;
1015cd209421SPhilippe Mathieu-Daudé     case SDHC_CAPAB:
10165efc9016SPhilippe Mathieu-Daudé         ret = (uint32_t)s->capareg;
10175efc9016SPhilippe Mathieu-Daudé         break;
10185efc9016SPhilippe Mathieu-Daudé     case SDHC_CAPAB + 4:
10195efc9016SPhilippe Mathieu-Daudé         ret = (uint32_t)(s->capareg >> 32);
102049ab747fSPaolo Bonzini         break;
102149ab747fSPaolo Bonzini     case SDHC_MAXCURR:
10225efc9016SPhilippe Mathieu-Daudé         ret = (uint32_t)s->maxcurr;
10235efc9016SPhilippe Mathieu-Daudé         break;
10245efc9016SPhilippe Mathieu-Daudé     case SDHC_MAXCURR + 4:
10255efc9016SPhilippe Mathieu-Daudé         ret = (uint32_t)(s->maxcurr >> 32);
102649ab747fSPaolo Bonzini         break;
102749ab747fSPaolo Bonzini     case SDHC_ADMAERR:
102849ab747fSPaolo Bonzini         ret =  s->admaerr;
102949ab747fSPaolo Bonzini         break;
103049ab747fSPaolo Bonzini     case SDHC_ADMASYSADDR:
103149ab747fSPaolo Bonzini         ret = (uint32_t)s->admasysaddr;
103249ab747fSPaolo Bonzini         break;
103349ab747fSPaolo Bonzini     case SDHC_ADMASYSADDR + 4:
103449ab747fSPaolo Bonzini         ret = (uint32_t)(s->admasysaddr >> 32);
103549ab747fSPaolo Bonzini         break;
103649ab747fSPaolo Bonzini     case SDHC_SLOT_INT_STATUS:
1037aceb5b06SPhilippe Mathieu-Daudé         ret = (s->version << 16) | sdhci_slotint(s);
103849ab747fSPaolo Bonzini         break;
103949ab747fSPaolo Bonzini     default:
104000b004b3SPhilippe Mathieu-Daudé         qemu_log_mask(LOG_UNIMP, "SDHC rd_%ub @0x%02" HWADDR_PRIx " "
104100b004b3SPhilippe Mathieu-Daudé                       "not implemented\n", size, offset);
104249ab747fSPaolo Bonzini         break;
104349ab747fSPaolo Bonzini     }
104449ab747fSPaolo Bonzini 
104549ab747fSPaolo Bonzini     ret >>= (offset & 0x3) * 8;
104649ab747fSPaolo Bonzini     ret &= (1ULL << (size * 8)) - 1;
10478be487d8SPhilippe Mathieu-Daudé     trace_sdhci_access("rd", size << 3, offset, "->", ret, ret);
104849ab747fSPaolo Bonzini     return ret;
104949ab747fSPaolo Bonzini }
105049ab747fSPaolo Bonzini 
105149ab747fSPaolo Bonzini static inline void sdhci_blkgap_write(SDHCIState *s, uint8_t value)
105249ab747fSPaolo Bonzini {
105349ab747fSPaolo Bonzini     if ((value & SDHC_STOP_AT_GAP_REQ) && (s->blkgap & SDHC_STOP_AT_GAP_REQ)) {
105449ab747fSPaolo Bonzini         return;
105549ab747fSPaolo Bonzini     }
105649ab747fSPaolo Bonzini     s->blkgap = value & SDHC_STOP_AT_GAP_REQ;
105749ab747fSPaolo Bonzini 
105849ab747fSPaolo Bonzini     if ((value & SDHC_CONTINUE_REQ) && s->stopped_state &&
105949ab747fSPaolo Bonzini             (s->blkgap & SDHC_STOP_AT_GAP_REQ) == 0) {
106049ab747fSPaolo Bonzini         if (s->stopped_state == sdhc_gap_read) {
106149ab747fSPaolo Bonzini             s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_READ;
1062d368ba43SKevin O'Connor             sdhci_read_block_from_card(s);
106349ab747fSPaolo Bonzini         } else {
106449ab747fSPaolo Bonzini             s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_WRITE;
1065d368ba43SKevin O'Connor             sdhci_write_block_to_card(s);
106649ab747fSPaolo Bonzini         }
106749ab747fSPaolo Bonzini         s->stopped_state = sdhc_not_stopped;
106849ab747fSPaolo Bonzini     } else if (!s->stopped_state && (value & SDHC_STOP_AT_GAP_REQ)) {
106949ab747fSPaolo Bonzini         if (s->prnsts & SDHC_DOING_READ) {
107049ab747fSPaolo Bonzini             s->stopped_state = sdhc_gap_read;
107149ab747fSPaolo Bonzini         } else if (s->prnsts & SDHC_DOING_WRITE) {
107249ab747fSPaolo Bonzini             s->stopped_state = sdhc_gap_write;
107349ab747fSPaolo Bonzini         }
107449ab747fSPaolo Bonzini     }
107549ab747fSPaolo Bonzini }
107649ab747fSPaolo Bonzini 
107749ab747fSPaolo Bonzini static inline void sdhci_reset_write(SDHCIState *s, uint8_t value)
107849ab747fSPaolo Bonzini {
107949ab747fSPaolo Bonzini     switch (value) {
108049ab747fSPaolo Bonzini     case SDHC_RESET_ALL:
1081d368ba43SKevin O'Connor         sdhci_reset(s);
108249ab747fSPaolo Bonzini         break;
108349ab747fSPaolo Bonzini     case SDHC_RESET_CMD:
108449ab747fSPaolo Bonzini         s->prnsts &= ~SDHC_CMD_INHIBIT;
108549ab747fSPaolo Bonzini         s->norintsts &= ~SDHC_NIS_CMDCMP;
108649ab747fSPaolo Bonzini         break;
108749ab747fSPaolo Bonzini     case SDHC_RESET_DATA:
108849ab747fSPaolo Bonzini         s->data_count = 0;
108949ab747fSPaolo Bonzini         s->prnsts &= ~(SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE |
109049ab747fSPaolo Bonzini                 SDHC_DOING_READ | SDHC_DOING_WRITE |
109149ab747fSPaolo Bonzini                 SDHC_DATA_INHIBIT | SDHC_DAT_LINE_ACTIVE);
109249ab747fSPaolo Bonzini         s->blkgap &= ~(SDHC_STOP_AT_GAP_REQ | SDHC_CONTINUE_REQ);
109349ab747fSPaolo Bonzini         s->stopped_state = sdhc_not_stopped;
109449ab747fSPaolo Bonzini         s->norintsts &= ~(SDHC_NIS_WBUFRDY | SDHC_NIS_RBUFRDY |
109549ab747fSPaolo Bonzini                 SDHC_NIS_DMA | SDHC_NIS_TRSCMP | SDHC_NIS_BLKGAP);
109649ab747fSPaolo Bonzini         break;
109749ab747fSPaolo Bonzini     }
109849ab747fSPaolo Bonzini }
109949ab747fSPaolo Bonzini 
110049ab747fSPaolo Bonzini static void
1101d368ba43SKevin O'Connor sdhci_write(void *opaque, hwaddr offset, uint64_t val, unsigned size)
110249ab747fSPaolo Bonzini {
1103d368ba43SKevin O'Connor     SDHCIState *s = (SDHCIState *)opaque;
110449ab747fSPaolo Bonzini     unsigned shift =  8 * (offset & 0x3);
110549ab747fSPaolo Bonzini     uint32_t mask = ~(((1ULL << (size * 8)) - 1) << shift);
1106d368ba43SKevin O'Connor     uint32_t value = val;
110749ab747fSPaolo Bonzini     value <<= shift;
110849ab747fSPaolo Bonzini 
1109*45e5dc43SPhilippe Mathieu-Daudé     if (timer_pending(s->transfer_timer)) {
1110*45e5dc43SPhilippe Mathieu-Daudé         sdhci_resume_pending_transfer(s);
1111*45e5dc43SPhilippe Mathieu-Daudé     }
1112*45e5dc43SPhilippe Mathieu-Daudé 
111349ab747fSPaolo Bonzini     switch (offset & ~0x3) {
111449ab747fSPaolo Bonzini     case SDHC_SYSAD:
111549ab747fSPaolo Bonzini         s->sdmasysad = (s->sdmasysad & mask) | value;
111649ab747fSPaolo Bonzini         MASKED_WRITE(s->sdmasysad, mask, value);
111749ab747fSPaolo Bonzini         /* Writing to last byte of sdmasysad might trigger transfer */
111849ab747fSPaolo Bonzini         if (!(mask & 0xFF000000) && TRANSFERRING_DATA(s->prnsts) && s->blkcnt &&
111906c5120bSPhilippe Mathieu-Daudé                 s->blksize && SDHC_DMA_TYPE(s->hostctl1) == SDHC_CTRL_SDMA) {
112045ba9f76SPrasad J Pandit             if (s->trnmod & SDHC_TRNS_MULTI) {
1121d368ba43SKevin O'Connor                 sdhci_sdma_transfer_multi_blocks(s);
112245ba9f76SPrasad J Pandit             } else {
112345ba9f76SPrasad J Pandit                 sdhci_sdma_transfer_single_block(s);
112445ba9f76SPrasad J Pandit             }
112549ab747fSPaolo Bonzini         }
112649ab747fSPaolo Bonzini         break;
112749ab747fSPaolo Bonzini     case SDHC_BLKSIZE:
112849ab747fSPaolo Bonzini         if (!TRANSFERRING_DATA(s->prnsts)) {
1129dfba99f1SPhilippe Mathieu-Daudé             MASKED_WRITE(s->blksize, mask, extract32(value, 0, 12));
113049ab747fSPaolo Bonzini             MASKED_WRITE(s->blkcnt, mask >> 16, value >> 16);
113149ab747fSPaolo Bonzini         }
11329201bb9aSAlistair Francis 
11339201bb9aSAlistair Francis         /* Limit block size to the maximum buffer size */
11349201bb9aSAlistair Francis         if (extract32(s->blksize, 0, 12) > s->buf_maxsz) {
113578ee6bd0SPhilippe Mathieu-Daudé             qemu_log_mask(LOG_GUEST_ERROR, "%s: Size 0x%x is larger than "
11369227cc52SPhilippe Mathieu-Daudé                           "the maximum buffer 0x%x\n", __func__, s->blksize,
11379201bb9aSAlistair Francis                           s->buf_maxsz);
11389201bb9aSAlistair Francis 
11399201bb9aSAlistair Francis             s->blksize = deposit32(s->blksize, 0, 12, s->buf_maxsz);
11409201bb9aSAlistair Francis         }
11419201bb9aSAlistair Francis 
114249ab747fSPaolo Bonzini         break;
114349ab747fSPaolo Bonzini     case SDHC_ARGUMENT:
114449ab747fSPaolo Bonzini         MASKED_WRITE(s->argument, mask, value);
114549ab747fSPaolo Bonzini         break;
114649ab747fSPaolo Bonzini     case SDHC_TRNMOD:
114749ab747fSPaolo Bonzini         /* DMA can be enabled only if it is supported as indicated by
114849ab747fSPaolo Bonzini          * capabilities register */
11496ff37c3dSPhilippe Mathieu-Daudé         if (!(s->capareg & R_SDHC_CAPAB_SDMA_MASK)) {
115049ab747fSPaolo Bonzini             value &= ~SDHC_TRNS_DMA;
115149ab747fSPaolo Bonzini         }
115224bddf9dSPhilippe Mathieu-Daudé         MASKED_WRITE(s->trnmod, mask, value & SDHC_TRNMOD_MASK);
115349ab747fSPaolo Bonzini         MASKED_WRITE(s->cmdreg, mask >> 16, value >> 16);
115449ab747fSPaolo Bonzini 
115549ab747fSPaolo Bonzini         /* Writing to the upper byte of CMDREG triggers SD command generation */
1156d368ba43SKevin O'Connor         if ((mask & 0xFF000000) || !sdhci_can_issue_command(s)) {
115749ab747fSPaolo Bonzini             break;
115849ab747fSPaolo Bonzini         }
115949ab747fSPaolo Bonzini 
1160d368ba43SKevin O'Connor         sdhci_send_command(s);
116149ab747fSPaolo Bonzini         break;
116249ab747fSPaolo Bonzini     case  SDHC_BDATA:
116349ab747fSPaolo Bonzini         if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) {
1164d368ba43SKevin O'Connor             sdhci_write_dataport(s, value >> shift, size);
116549ab747fSPaolo Bonzini         }
116649ab747fSPaolo Bonzini         break;
116749ab747fSPaolo Bonzini     case SDHC_HOSTCTL:
116849ab747fSPaolo Bonzini         if (!(mask & 0xFF0000)) {
116949ab747fSPaolo Bonzini             sdhci_blkgap_write(s, value >> 16);
117049ab747fSPaolo Bonzini         }
117106c5120bSPhilippe Mathieu-Daudé         MASKED_WRITE(s->hostctl1, mask, value);
117249ab747fSPaolo Bonzini         MASKED_WRITE(s->pwrcon, mask >> 8, value >> 8);
117349ab747fSPaolo Bonzini         MASKED_WRITE(s->wakcon, mask >> 24, value >> 24);
117449ab747fSPaolo Bonzini         if (!(s->prnsts & SDHC_CARD_PRESENT) || ((s->pwrcon >> 1) & 0x7) < 5 ||
117549ab747fSPaolo Bonzini                 !(s->capareg & (1 << (31 - ((s->pwrcon >> 1) & 0x7))))) {
117649ab747fSPaolo Bonzini             s->pwrcon &= ~SDHC_POWER_ON;
117749ab747fSPaolo Bonzini         }
117849ab747fSPaolo Bonzini         break;
117949ab747fSPaolo Bonzini     case SDHC_CLKCON:
118049ab747fSPaolo Bonzini         if (!(mask & 0xFF000000)) {
118149ab747fSPaolo Bonzini             sdhci_reset_write(s, value >> 24);
118249ab747fSPaolo Bonzini         }
118349ab747fSPaolo Bonzini         MASKED_WRITE(s->clkcon, mask, value);
118449ab747fSPaolo Bonzini         MASKED_WRITE(s->timeoutcon, mask >> 16, value >> 16);
118549ab747fSPaolo Bonzini         if (s->clkcon & SDHC_CLOCK_INT_EN) {
118649ab747fSPaolo Bonzini             s->clkcon |= SDHC_CLOCK_INT_STABLE;
118749ab747fSPaolo Bonzini         } else {
118849ab747fSPaolo Bonzini             s->clkcon &= ~SDHC_CLOCK_INT_STABLE;
118949ab747fSPaolo Bonzini         }
119049ab747fSPaolo Bonzini         break;
119149ab747fSPaolo Bonzini     case SDHC_NORINTSTS:
119249ab747fSPaolo Bonzini         if (s->norintstsen & SDHC_NISEN_CARDINT) {
119349ab747fSPaolo Bonzini             value &= ~SDHC_NIS_CARDINT;
119449ab747fSPaolo Bonzini         }
119549ab747fSPaolo Bonzini         s->norintsts &= mask | ~value;
119649ab747fSPaolo Bonzini         s->errintsts &= (mask >> 16) | ~(value >> 16);
119749ab747fSPaolo Bonzini         if (s->errintsts) {
119849ab747fSPaolo Bonzini             s->norintsts |= SDHC_NIS_ERR;
119949ab747fSPaolo Bonzini         } else {
120049ab747fSPaolo Bonzini             s->norintsts &= ~SDHC_NIS_ERR;
120149ab747fSPaolo Bonzini         }
120249ab747fSPaolo Bonzini         sdhci_update_irq(s);
120349ab747fSPaolo Bonzini         break;
120449ab747fSPaolo Bonzini     case SDHC_NORINTSTSEN:
120549ab747fSPaolo Bonzini         MASKED_WRITE(s->norintstsen, mask, value);
120649ab747fSPaolo Bonzini         MASKED_WRITE(s->errintstsen, mask >> 16, value >> 16);
120749ab747fSPaolo Bonzini         s->norintsts &= s->norintstsen;
120849ab747fSPaolo Bonzini         s->errintsts &= s->errintstsen;
120949ab747fSPaolo Bonzini         if (s->errintsts) {
121049ab747fSPaolo Bonzini             s->norintsts |= SDHC_NIS_ERR;
121149ab747fSPaolo Bonzini         } else {
121249ab747fSPaolo Bonzini             s->norintsts &= ~SDHC_NIS_ERR;
121349ab747fSPaolo Bonzini         }
12140a7ac9f9SAndrew Baumann         /* Quirk for Raspberry Pi: pending card insert interrupt
12150a7ac9f9SAndrew Baumann          * appears when first enabled after power on */
12160a7ac9f9SAndrew Baumann         if ((s->norintstsen & SDHC_NISEN_INSERT) && s->pending_insert_state) {
12170a7ac9f9SAndrew Baumann             assert(s->pending_insert_quirk);
12180a7ac9f9SAndrew Baumann             s->norintsts |= SDHC_NIS_INSERT;
12190a7ac9f9SAndrew Baumann             s->pending_insert_state = false;
12200a7ac9f9SAndrew Baumann         }
122149ab747fSPaolo Bonzini         sdhci_update_irq(s);
122249ab747fSPaolo Bonzini         break;
122349ab747fSPaolo Bonzini     case SDHC_NORINTSIGEN:
122449ab747fSPaolo Bonzini         MASKED_WRITE(s->norintsigen, mask, value);
122549ab747fSPaolo Bonzini         MASKED_WRITE(s->errintsigen, mask >> 16, value >> 16);
122649ab747fSPaolo Bonzini         sdhci_update_irq(s);
122749ab747fSPaolo Bonzini         break;
122849ab747fSPaolo Bonzini     case SDHC_ADMAERR:
122949ab747fSPaolo Bonzini         MASKED_WRITE(s->admaerr, mask, value);
123049ab747fSPaolo Bonzini         break;
123149ab747fSPaolo Bonzini     case SDHC_ADMASYSADDR:
123249ab747fSPaolo Bonzini         s->admasysaddr = (s->admasysaddr & (0xFFFFFFFF00000000ULL |
123349ab747fSPaolo Bonzini                 (uint64_t)mask)) | (uint64_t)value;
123449ab747fSPaolo Bonzini         break;
123549ab747fSPaolo Bonzini     case SDHC_ADMASYSADDR + 4:
123649ab747fSPaolo Bonzini         s->admasysaddr = (s->admasysaddr & (0x00000000FFFFFFFFULL |
123749ab747fSPaolo Bonzini                 ((uint64_t)mask << 32))) | ((uint64_t)value << 32);
123849ab747fSPaolo Bonzini         break;
123949ab747fSPaolo Bonzini     case SDHC_FEAER:
124049ab747fSPaolo Bonzini         s->acmd12errsts |= value;
124149ab747fSPaolo Bonzini         s->errintsts |= (value >> 16) & s->errintstsen;
124249ab747fSPaolo Bonzini         if (s->acmd12errsts) {
124349ab747fSPaolo Bonzini             s->errintsts |= SDHC_EIS_CMD12ERR;
124449ab747fSPaolo Bonzini         }
124549ab747fSPaolo Bonzini         if (s->errintsts) {
124649ab747fSPaolo Bonzini             s->norintsts |= SDHC_NIS_ERR;
124749ab747fSPaolo Bonzini         }
124849ab747fSPaolo Bonzini         sdhci_update_irq(s);
124949ab747fSPaolo Bonzini         break;
12505d2c0464SAndrey Smirnov     case SDHC_ACMD12ERRSTS:
12510034ebe6SPhilippe Mathieu-Daudé         MASKED_WRITE(s->acmd12errsts, mask, value & UINT16_MAX);
12520034ebe6SPhilippe Mathieu-Daudé         if (s->uhs_mode >= UHS_I) {
12530034ebe6SPhilippe Mathieu-Daudé             MASKED_WRITE(s->hostctl2, mask >> 16, value >> 16);
12540034ebe6SPhilippe Mathieu-Daudé 
12550034ebe6SPhilippe Mathieu-Daudé             if (FIELD_EX32(s->hostctl2, SDHC_HOSTCTL2, V18_ENA)) {
12560034ebe6SPhilippe Mathieu-Daudé                 sdbus_set_voltage(&s->sdbus, SD_VOLTAGE_1_8V);
12570034ebe6SPhilippe Mathieu-Daudé             } else {
12580034ebe6SPhilippe Mathieu-Daudé                 sdbus_set_voltage(&s->sdbus, SD_VOLTAGE_3_3V);
12590034ebe6SPhilippe Mathieu-Daudé             }
12600034ebe6SPhilippe Mathieu-Daudé         }
12615d2c0464SAndrey Smirnov         break;
12625efc9016SPhilippe Mathieu-Daudé 
12635efc9016SPhilippe Mathieu-Daudé     case SDHC_CAPAB:
12645efc9016SPhilippe Mathieu-Daudé     case SDHC_CAPAB + 4:
12655efc9016SPhilippe Mathieu-Daudé     case SDHC_MAXCURR:
12665efc9016SPhilippe Mathieu-Daudé     case SDHC_MAXCURR + 4:
12675efc9016SPhilippe Mathieu-Daudé         qemu_log_mask(LOG_GUEST_ERROR, "SDHC wr_%ub @0x%02" HWADDR_PRIx
12685efc9016SPhilippe Mathieu-Daudé                       " <- 0x%08x read-only\n", size, offset, value >> shift);
12695efc9016SPhilippe Mathieu-Daudé         break;
12705efc9016SPhilippe Mathieu-Daudé 
127149ab747fSPaolo Bonzini     default:
127200b004b3SPhilippe Mathieu-Daudé         qemu_log_mask(LOG_UNIMP, "SDHC wr_%ub @0x%02" HWADDR_PRIx " <- 0x%08x "
127300b004b3SPhilippe Mathieu-Daudé                       "not implemented\n", size, offset, value >> shift);
127449ab747fSPaolo Bonzini         break;
127549ab747fSPaolo Bonzini     }
12768be487d8SPhilippe Mathieu-Daudé     trace_sdhci_access("wr", size << 3, offset, "<-",
12778be487d8SPhilippe Mathieu-Daudé                        value >> shift, value >> shift);
127849ab747fSPaolo Bonzini }
127949ab747fSPaolo Bonzini 
128049ab747fSPaolo Bonzini static const MemoryRegionOps sdhci_mmio_ops = {
1281d368ba43SKevin O'Connor     .read = sdhci_read,
1282d368ba43SKevin O'Connor     .write = sdhci_write,
128349ab747fSPaolo Bonzini     .valid = {
128449ab747fSPaolo Bonzini         .min_access_size = 1,
128549ab747fSPaolo Bonzini         .max_access_size = 4,
128649ab747fSPaolo Bonzini         .unaligned = false
128749ab747fSPaolo Bonzini     },
128849ab747fSPaolo Bonzini     .endianness = DEVICE_LITTLE_ENDIAN,
128949ab747fSPaolo Bonzini };
129049ab747fSPaolo Bonzini 
1291aceb5b06SPhilippe Mathieu-Daudé static void sdhci_init_readonly_registers(SDHCIState *s, Error **errp)
1292aceb5b06SPhilippe Mathieu-Daudé {
1293de1b3800SVladimir Sementsov-Ogievskiy     ERRP_GUARD();
12946ff37c3dSPhilippe Mathieu-Daudé 
12954d67852dSPhilippe Mathieu-Daudé     switch (s->sd_spec_version) {
12964d67852dSPhilippe Mathieu-Daudé     case 2 ... 3:
12974d67852dSPhilippe Mathieu-Daudé         break;
12984d67852dSPhilippe Mathieu-Daudé     default:
12994d67852dSPhilippe Mathieu-Daudé         error_setg(errp, "Only Spec v2/v3 are supported");
1300aceb5b06SPhilippe Mathieu-Daudé         return;
1301aceb5b06SPhilippe Mathieu-Daudé     }
1302aceb5b06SPhilippe Mathieu-Daudé     s->version = (SDHC_HCVER_VENDOR << 8) | (s->sd_spec_version - 1);
13036ff37c3dSPhilippe Mathieu-Daudé 
1304de1b3800SVladimir Sementsov-Ogievskiy     sdhci_check_capareg(s, errp);
1305de1b3800SVladimir Sementsov-Ogievskiy     if (*errp) {
13066ff37c3dSPhilippe Mathieu-Daudé         return;
13076ff37c3dSPhilippe Mathieu-Daudé     }
1308aceb5b06SPhilippe Mathieu-Daudé }
1309aceb5b06SPhilippe Mathieu-Daudé 
1310b635d98cSPhilippe Mathieu-Daudé /* --- qdev common --- */
1311b635d98cSPhilippe Mathieu-Daudé 
1312ce864603SThomas Huth void sdhci_initfn(SDHCIState *s)
131349ab747fSPaolo Bonzini {
131440bbc194SPeter Maydell     qbus_create_inplace(&s->sdbus, sizeof(s->sdbus),
131540bbc194SPeter Maydell                         TYPE_SDHCI_BUS, DEVICE(s), "sd-bus");
131649ab747fSPaolo Bonzini 
1317bc72ad67SAlex Bligh     s->insert_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_raise_insertion_irq, s);
1318d368ba43SKevin O'Connor     s->transfer_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_data_transfer, s);
1319fd1e5c81SAndrey Smirnov 
1320fd1e5c81SAndrey Smirnov     s->io_ops = &sdhci_mmio_ops;
132149ab747fSPaolo Bonzini }
132249ab747fSPaolo Bonzini 
1323ce864603SThomas Huth void sdhci_uninitfn(SDHCIState *s)
132449ab747fSPaolo Bonzini {
1325bc72ad67SAlex Bligh     timer_del(s->insert_timer);
1326bc72ad67SAlex Bligh     timer_free(s->insert_timer);
1327bc72ad67SAlex Bligh     timer_del(s->transfer_timer);
1328bc72ad67SAlex Bligh     timer_free(s->transfer_timer);
132949ab747fSPaolo Bonzini 
133049ab747fSPaolo Bonzini     g_free(s->fifo_buffer);
133149ab747fSPaolo Bonzini     s->fifo_buffer = NULL;
133249ab747fSPaolo Bonzini }
133349ab747fSPaolo Bonzini 
1334ce864603SThomas Huth void sdhci_common_realize(SDHCIState *s, Error **errp)
133525367498SPhilippe Mathieu-Daudé {
1336de1b3800SVladimir Sementsov-Ogievskiy     ERRP_GUARD();
1337aceb5b06SPhilippe Mathieu-Daudé 
1338de1b3800SVladimir Sementsov-Ogievskiy     sdhci_init_readonly_registers(s, errp);
1339de1b3800SVladimir Sementsov-Ogievskiy     if (*errp) {
1340aceb5b06SPhilippe Mathieu-Daudé         return;
1341aceb5b06SPhilippe Mathieu-Daudé     }
134225367498SPhilippe Mathieu-Daudé     s->buf_maxsz = sdhci_get_fifolen(s);
134325367498SPhilippe Mathieu-Daudé     s->fifo_buffer = g_malloc0(s->buf_maxsz);
134425367498SPhilippe Mathieu-Daudé 
1345c0983085SPeter Maydell     memory_region_init_io(&s->iomem, OBJECT(s), s->io_ops, s, "sdhci",
134625367498SPhilippe Mathieu-Daudé                           SDHC_REGISTERS_MAP_SIZE);
134725367498SPhilippe Mathieu-Daudé }
134825367498SPhilippe Mathieu-Daudé 
1349b69c3c21SMarkus Armbruster void sdhci_common_unrealize(SDHCIState *s)
13508b7455c7SPhilippe Mathieu-Daudé {
13518b7455c7SPhilippe Mathieu-Daudé     /* This function is expected to be called only once for each class:
13528b7455c7SPhilippe Mathieu-Daudé      * - SysBus:    via DeviceClass->unrealize(),
13538b7455c7SPhilippe Mathieu-Daudé      * - PCI:       via PCIDeviceClass->exit().
13548b7455c7SPhilippe Mathieu-Daudé      * However to avoid double-free and/or use-after-free we still nullify
13558b7455c7SPhilippe Mathieu-Daudé      * this variable (better safe than sorry!). */
13568b7455c7SPhilippe Mathieu-Daudé     g_free(s->fifo_buffer);
13578b7455c7SPhilippe Mathieu-Daudé     s->fifo_buffer = NULL;
13588b7455c7SPhilippe Mathieu-Daudé }
13598b7455c7SPhilippe Mathieu-Daudé 
13600a7ac9f9SAndrew Baumann static bool sdhci_pending_insert_vmstate_needed(void *opaque)
13610a7ac9f9SAndrew Baumann {
13620a7ac9f9SAndrew Baumann     SDHCIState *s = opaque;
13630a7ac9f9SAndrew Baumann 
13640a7ac9f9SAndrew Baumann     return s->pending_insert_state;
13650a7ac9f9SAndrew Baumann }
13660a7ac9f9SAndrew Baumann 
13670a7ac9f9SAndrew Baumann static const VMStateDescription sdhci_pending_insert_vmstate = {
13680a7ac9f9SAndrew Baumann     .name = "sdhci/pending-insert",
13690a7ac9f9SAndrew Baumann     .version_id = 1,
13700a7ac9f9SAndrew Baumann     .minimum_version_id = 1,
13710a7ac9f9SAndrew Baumann     .needed = sdhci_pending_insert_vmstate_needed,
13720a7ac9f9SAndrew Baumann     .fields = (VMStateField[]) {
13730a7ac9f9SAndrew Baumann         VMSTATE_BOOL(pending_insert_state, SDHCIState),
13740a7ac9f9SAndrew Baumann         VMSTATE_END_OF_LIST()
13750a7ac9f9SAndrew Baumann     },
13760a7ac9f9SAndrew Baumann };
13770a7ac9f9SAndrew Baumann 
137849ab747fSPaolo Bonzini const VMStateDescription sdhci_vmstate = {
137949ab747fSPaolo Bonzini     .name = "sdhci",
138049ab747fSPaolo Bonzini     .version_id = 1,
138149ab747fSPaolo Bonzini     .minimum_version_id = 1,
138249ab747fSPaolo Bonzini     .fields = (VMStateField[]) {
138349ab747fSPaolo Bonzini         VMSTATE_UINT32(sdmasysad, SDHCIState),
138449ab747fSPaolo Bonzini         VMSTATE_UINT16(blksize, SDHCIState),
138549ab747fSPaolo Bonzini         VMSTATE_UINT16(blkcnt, SDHCIState),
138649ab747fSPaolo Bonzini         VMSTATE_UINT32(argument, SDHCIState),
138749ab747fSPaolo Bonzini         VMSTATE_UINT16(trnmod, SDHCIState),
138849ab747fSPaolo Bonzini         VMSTATE_UINT16(cmdreg, SDHCIState),
138949ab747fSPaolo Bonzini         VMSTATE_UINT32_ARRAY(rspreg, SDHCIState, 4),
139049ab747fSPaolo Bonzini         VMSTATE_UINT32(prnsts, SDHCIState),
139106c5120bSPhilippe Mathieu-Daudé         VMSTATE_UINT8(hostctl1, SDHCIState),
139249ab747fSPaolo Bonzini         VMSTATE_UINT8(pwrcon, SDHCIState),
139349ab747fSPaolo Bonzini         VMSTATE_UINT8(blkgap, SDHCIState),
139449ab747fSPaolo Bonzini         VMSTATE_UINT8(wakcon, SDHCIState),
139549ab747fSPaolo Bonzini         VMSTATE_UINT16(clkcon, SDHCIState),
139649ab747fSPaolo Bonzini         VMSTATE_UINT8(timeoutcon, SDHCIState),
139749ab747fSPaolo Bonzini         VMSTATE_UINT8(admaerr, SDHCIState),
139849ab747fSPaolo Bonzini         VMSTATE_UINT16(norintsts, SDHCIState),
139949ab747fSPaolo Bonzini         VMSTATE_UINT16(errintsts, SDHCIState),
140049ab747fSPaolo Bonzini         VMSTATE_UINT16(norintstsen, SDHCIState),
140149ab747fSPaolo Bonzini         VMSTATE_UINT16(errintstsen, SDHCIState),
140249ab747fSPaolo Bonzini         VMSTATE_UINT16(norintsigen, SDHCIState),
140349ab747fSPaolo Bonzini         VMSTATE_UINT16(errintsigen, SDHCIState),
140449ab747fSPaolo Bonzini         VMSTATE_UINT16(acmd12errsts, SDHCIState),
140549ab747fSPaolo Bonzini         VMSTATE_UINT16(data_count, SDHCIState),
140649ab747fSPaolo Bonzini         VMSTATE_UINT64(admasysaddr, SDHCIState),
140749ab747fSPaolo Bonzini         VMSTATE_UINT8(stopped_state, SDHCIState),
140859046ec2SHalil Pasic         VMSTATE_VBUFFER_UINT32(fifo_buffer, SDHCIState, 1, NULL, buf_maxsz),
1409e720677eSPaolo Bonzini         VMSTATE_TIMER_PTR(insert_timer, SDHCIState),
1410e720677eSPaolo Bonzini         VMSTATE_TIMER_PTR(transfer_timer, SDHCIState),
141149ab747fSPaolo Bonzini         VMSTATE_END_OF_LIST()
14120a7ac9f9SAndrew Baumann     },
14130a7ac9f9SAndrew Baumann     .subsections = (const VMStateDescription*[]) {
14140a7ac9f9SAndrew Baumann         &sdhci_pending_insert_vmstate,
14150a7ac9f9SAndrew Baumann         NULL
14160a7ac9f9SAndrew Baumann     },
141749ab747fSPaolo Bonzini };
141849ab747fSPaolo Bonzini 
1419ce864603SThomas Huth void sdhci_common_class_init(ObjectClass *klass, void *data)
14201c92c505SPhilippe Mathieu-Daudé {
14211c92c505SPhilippe Mathieu-Daudé     DeviceClass *dc = DEVICE_CLASS(klass);
14221c92c505SPhilippe Mathieu-Daudé 
14231c92c505SPhilippe Mathieu-Daudé     set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
14241c92c505SPhilippe Mathieu-Daudé     dc->vmsd = &sdhci_vmstate;
14251c92c505SPhilippe Mathieu-Daudé     dc->reset = sdhci_poweron_reset;
14261c92c505SPhilippe Mathieu-Daudé }
14271c92c505SPhilippe Mathieu-Daudé 
1428b635d98cSPhilippe Mathieu-Daudé /* --- qdev SysBus --- */
1429b635d98cSPhilippe Mathieu-Daudé 
14305ec911c3SKevin O'Connor static Property sdhci_sysbus_properties[] = {
1431b635d98cSPhilippe Mathieu-Daudé     DEFINE_SDHCI_COMMON_PROPERTIES(SDHCIState),
14320a7ac9f9SAndrew Baumann     DEFINE_PROP_BOOL("pending-insert-quirk", SDHCIState, pending_insert_quirk,
14330a7ac9f9SAndrew Baumann                      false),
143460765b6cSPhilippe Mathieu-Daudé     DEFINE_PROP_LINK("dma", SDHCIState,
143560765b6cSPhilippe Mathieu-Daudé                      dma_mr, TYPE_MEMORY_REGION, MemoryRegion *),
14365ec911c3SKevin O'Connor     DEFINE_PROP_END_OF_LIST(),
14375ec911c3SKevin O'Connor };
14385ec911c3SKevin O'Connor 
14397302dcd6SKevin O'Connor static void sdhci_sysbus_init(Object *obj)
144049ab747fSPaolo Bonzini {
14417302dcd6SKevin O'Connor     SDHCIState *s = SYSBUS_SDHCI(obj);
14425ec911c3SKevin O'Connor 
144340bbc194SPeter Maydell     sdhci_initfn(s);
14447302dcd6SKevin O'Connor }
14457302dcd6SKevin O'Connor 
14467302dcd6SKevin O'Connor static void sdhci_sysbus_finalize(Object *obj)
14477302dcd6SKevin O'Connor {
14487302dcd6SKevin O'Connor     SDHCIState *s = SYSBUS_SDHCI(obj);
144960765b6cSPhilippe Mathieu-Daudé 
145060765b6cSPhilippe Mathieu-Daudé     if (s->dma_mr) {
145160765b6cSPhilippe Mathieu-Daudé         object_unparent(OBJECT(s->dma_mr));
145260765b6cSPhilippe Mathieu-Daudé     }
145360765b6cSPhilippe Mathieu-Daudé 
14547302dcd6SKevin O'Connor     sdhci_uninitfn(s);
14557302dcd6SKevin O'Connor }
14567302dcd6SKevin O'Connor 
14577302dcd6SKevin O'Connor static void sdhci_sysbus_realize(DeviceState *dev, Error **errp)
14587302dcd6SKevin O'Connor {
1459de1b3800SVladimir Sementsov-Ogievskiy     ERRP_GUARD();
14607302dcd6SKevin O'Connor     SDHCIState *s = SYSBUS_SDHCI(dev);
146149ab747fSPaolo Bonzini     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
146249ab747fSPaolo Bonzini 
1463de1b3800SVladimir Sementsov-Ogievskiy     sdhci_common_realize(s, errp);
1464de1b3800SVladimir Sementsov-Ogievskiy     if (*errp) {
146525367498SPhilippe Mathieu-Daudé         return;
146625367498SPhilippe Mathieu-Daudé     }
146725367498SPhilippe Mathieu-Daudé 
146860765b6cSPhilippe Mathieu-Daudé     if (s->dma_mr) {
146902e57e1cSPhilippe Mathieu-Daudé         s->dma_as = &s->sysbus_dma_as;
147060765b6cSPhilippe Mathieu-Daudé         address_space_init(s->dma_as, s->dma_mr, "sdhci-dma");
147160765b6cSPhilippe Mathieu-Daudé     } else {
147260765b6cSPhilippe Mathieu-Daudé         /* use system_memory() if property "dma" not set */
1473dd55c485SPhilippe Mathieu-Daudé         s->dma_as = &address_space_memory;
147460765b6cSPhilippe Mathieu-Daudé     }
1475dd55c485SPhilippe Mathieu-Daudé 
147649ab747fSPaolo Bonzini     sysbus_init_irq(sbd, &s->irq);
1477fd1e5c81SAndrey Smirnov 
147849ab747fSPaolo Bonzini     sysbus_init_mmio(sbd, &s->iomem);
147949ab747fSPaolo Bonzini }
148049ab747fSPaolo Bonzini 
1481b69c3c21SMarkus Armbruster static void sdhci_sysbus_unrealize(DeviceState *dev)
14828b7455c7SPhilippe Mathieu-Daudé {
14838b7455c7SPhilippe Mathieu-Daudé     SDHCIState *s = SYSBUS_SDHCI(dev);
14848b7455c7SPhilippe Mathieu-Daudé 
1485b69c3c21SMarkus Armbruster     sdhci_common_unrealize(s);
148660765b6cSPhilippe Mathieu-Daudé 
148760765b6cSPhilippe Mathieu-Daudé      if (s->dma_mr) {
148860765b6cSPhilippe Mathieu-Daudé         address_space_destroy(s->dma_as);
148960765b6cSPhilippe Mathieu-Daudé     }
14908b7455c7SPhilippe Mathieu-Daudé }
14918b7455c7SPhilippe Mathieu-Daudé 
14927302dcd6SKevin O'Connor static void sdhci_sysbus_class_init(ObjectClass *klass, void *data)
149349ab747fSPaolo Bonzini {
149449ab747fSPaolo Bonzini     DeviceClass *dc = DEVICE_CLASS(klass);
149549ab747fSPaolo Bonzini 
14964f67d30bSMarc-André Lureau     device_class_set_props(dc, sdhci_sysbus_properties);
14977302dcd6SKevin O'Connor     dc->realize = sdhci_sysbus_realize;
14988b7455c7SPhilippe Mathieu-Daudé     dc->unrealize = sdhci_sysbus_unrealize;
14991c92c505SPhilippe Mathieu-Daudé 
15001c92c505SPhilippe Mathieu-Daudé     sdhci_common_class_init(klass, data);
150149ab747fSPaolo Bonzini }
150249ab747fSPaolo Bonzini 
15037302dcd6SKevin O'Connor static const TypeInfo sdhci_sysbus_info = {
15047302dcd6SKevin O'Connor     .name = TYPE_SYSBUS_SDHCI,
150549ab747fSPaolo Bonzini     .parent = TYPE_SYS_BUS_DEVICE,
150649ab747fSPaolo Bonzini     .instance_size = sizeof(SDHCIState),
15077302dcd6SKevin O'Connor     .instance_init = sdhci_sysbus_init,
15087302dcd6SKevin O'Connor     .instance_finalize = sdhci_sysbus_finalize,
15097302dcd6SKevin O'Connor     .class_init = sdhci_sysbus_class_init,
151049ab747fSPaolo Bonzini };
151149ab747fSPaolo Bonzini 
1512b635d98cSPhilippe Mathieu-Daudé /* --- qdev bus master --- */
1513b635d98cSPhilippe Mathieu-Daudé 
151440bbc194SPeter Maydell static void sdhci_bus_class_init(ObjectClass *klass, void *data)
151540bbc194SPeter Maydell {
151640bbc194SPeter Maydell     SDBusClass *sbc = SD_BUS_CLASS(klass);
151740bbc194SPeter Maydell 
151840bbc194SPeter Maydell     sbc->set_inserted = sdhci_set_inserted;
151940bbc194SPeter Maydell     sbc->set_readonly = sdhci_set_readonly;
152040bbc194SPeter Maydell }
152140bbc194SPeter Maydell 
152240bbc194SPeter Maydell static const TypeInfo sdhci_bus_info = {
152340bbc194SPeter Maydell     .name = TYPE_SDHCI_BUS,
152440bbc194SPeter Maydell     .parent = TYPE_SD_BUS,
152540bbc194SPeter Maydell     .instance_size = sizeof(SDBus),
152640bbc194SPeter Maydell     .class_init = sdhci_bus_class_init,
152740bbc194SPeter Maydell };
152840bbc194SPeter Maydell 
1529efadc818SPhilippe Mathieu-Daudé /* --- qdev i.MX eSDHC --- */
1530efadc818SPhilippe Mathieu-Daudé 
1531fd1e5c81SAndrey Smirnov static uint64_t usdhc_read(void *opaque, hwaddr offset, unsigned size)
1532fd1e5c81SAndrey Smirnov {
1533fd1e5c81SAndrey Smirnov     SDHCIState *s = SYSBUS_SDHCI(opaque);
1534fd1e5c81SAndrey Smirnov     uint32_t ret;
153506c5120bSPhilippe Mathieu-Daudé     uint16_t hostctl1;
1536fd1e5c81SAndrey Smirnov 
1537fd1e5c81SAndrey Smirnov     switch (offset) {
1538fd1e5c81SAndrey Smirnov     default:
1539fd1e5c81SAndrey Smirnov         return sdhci_read(opaque, offset, size);
1540fd1e5c81SAndrey Smirnov 
1541fd1e5c81SAndrey Smirnov     case SDHC_HOSTCTL:
1542fd1e5c81SAndrey Smirnov         /*
1543fd1e5c81SAndrey Smirnov          * For a detailed explanation on the following bit
1544fd1e5c81SAndrey Smirnov          * manipulation code see comments in a similar part of
1545fd1e5c81SAndrey Smirnov          * usdhc_write()
1546fd1e5c81SAndrey Smirnov          */
154706c5120bSPhilippe Mathieu-Daudé         hostctl1 = SDHC_DMA_TYPE(s->hostctl1) << (8 - 3);
1548fd1e5c81SAndrey Smirnov 
154906c5120bSPhilippe Mathieu-Daudé         if (s->hostctl1 & SDHC_CTRL_8BITBUS) {
155006c5120bSPhilippe Mathieu-Daudé             hostctl1 |= ESDHC_CTRL_8BITBUS;
1551fd1e5c81SAndrey Smirnov         }
1552fd1e5c81SAndrey Smirnov 
155306c5120bSPhilippe Mathieu-Daudé         if (s->hostctl1 & SDHC_CTRL_4BITBUS) {
155406c5120bSPhilippe Mathieu-Daudé             hostctl1 |= ESDHC_CTRL_4BITBUS;
1555fd1e5c81SAndrey Smirnov         }
1556fd1e5c81SAndrey Smirnov 
155706c5120bSPhilippe Mathieu-Daudé         ret  = hostctl1;
1558fd1e5c81SAndrey Smirnov         ret |= (uint32_t)s->blkgap << 16;
1559fd1e5c81SAndrey Smirnov         ret |= (uint32_t)s->wakcon << 24;
1560fd1e5c81SAndrey Smirnov 
1561fd1e5c81SAndrey Smirnov         break;
1562fd1e5c81SAndrey Smirnov 
15636bfd06daSHans-Erik Floryd     case SDHC_PRNSTS:
15646bfd06daSHans-Erik Floryd         /* Add SDSTB (SD Clock Stable) bit to PRNSTS */
15656bfd06daSHans-Erik Floryd         ret = sdhci_read(opaque, offset, size) & ~ESDHC_PRNSTS_SDSTB;
15666bfd06daSHans-Erik Floryd         if (s->clkcon & SDHC_CLOCK_INT_STABLE) {
15676bfd06daSHans-Erik Floryd             ret |= ESDHC_PRNSTS_SDSTB;
15686bfd06daSHans-Erik Floryd         }
15696bfd06daSHans-Erik Floryd         break;
15706bfd06daSHans-Erik Floryd 
15713b2d8176SGuenter Roeck     case ESDHC_VENDOR_SPEC:
15723b2d8176SGuenter Roeck         ret = s->vendor_spec;
15733b2d8176SGuenter Roeck         break;
1574fd1e5c81SAndrey Smirnov     case ESDHC_DLL_CTRL:
1575fd1e5c81SAndrey Smirnov     case ESDHC_TUNE_CTRL_STATUS:
1576fd1e5c81SAndrey Smirnov     case ESDHC_UNDOCUMENTED_REG27:
1577fd1e5c81SAndrey Smirnov     case ESDHC_TUNING_CTRL:
1578fd1e5c81SAndrey Smirnov     case ESDHC_MIX_CTRL:
1579fd1e5c81SAndrey Smirnov     case ESDHC_WTMK_LVL:
1580fd1e5c81SAndrey Smirnov         ret = 0;
1581fd1e5c81SAndrey Smirnov         break;
1582fd1e5c81SAndrey Smirnov     }
1583fd1e5c81SAndrey Smirnov 
1584fd1e5c81SAndrey Smirnov     return ret;
1585fd1e5c81SAndrey Smirnov }
1586fd1e5c81SAndrey Smirnov 
1587fd1e5c81SAndrey Smirnov static void
1588fd1e5c81SAndrey Smirnov usdhc_write(void *opaque, hwaddr offset, uint64_t val, unsigned size)
1589fd1e5c81SAndrey Smirnov {
1590fd1e5c81SAndrey Smirnov     SDHCIState *s = SYSBUS_SDHCI(opaque);
159106c5120bSPhilippe Mathieu-Daudé     uint8_t hostctl1;
1592fd1e5c81SAndrey Smirnov     uint32_t value = (uint32_t)val;
1593fd1e5c81SAndrey Smirnov 
1594fd1e5c81SAndrey Smirnov     switch (offset) {
1595fd1e5c81SAndrey Smirnov     case ESDHC_DLL_CTRL:
1596fd1e5c81SAndrey Smirnov     case ESDHC_TUNE_CTRL_STATUS:
1597fd1e5c81SAndrey Smirnov     case ESDHC_UNDOCUMENTED_REG27:
1598fd1e5c81SAndrey Smirnov     case ESDHC_TUNING_CTRL:
1599fd1e5c81SAndrey Smirnov     case ESDHC_WTMK_LVL:
16003b2d8176SGuenter Roeck         break;
16013b2d8176SGuenter Roeck 
1602fd1e5c81SAndrey Smirnov     case ESDHC_VENDOR_SPEC:
16033b2d8176SGuenter Roeck         s->vendor_spec = value;
16043b2d8176SGuenter Roeck         switch (s->vendor) {
16053b2d8176SGuenter Roeck         case SDHCI_VENDOR_IMX:
16063b2d8176SGuenter Roeck             if (value & ESDHC_IMX_FRC_SDCLK_ON) {
16073b2d8176SGuenter Roeck                 s->prnsts &= ~SDHC_IMX_CLOCK_GATE_OFF;
16083b2d8176SGuenter Roeck             } else {
16093b2d8176SGuenter Roeck                 s->prnsts |= SDHC_IMX_CLOCK_GATE_OFF;
16103b2d8176SGuenter Roeck             }
16113b2d8176SGuenter Roeck             break;
16123b2d8176SGuenter Roeck         default:
16133b2d8176SGuenter Roeck             break;
16143b2d8176SGuenter Roeck         }
1615fd1e5c81SAndrey Smirnov         break;
1616fd1e5c81SAndrey Smirnov 
1617fd1e5c81SAndrey Smirnov     case SDHC_HOSTCTL:
1618fd1e5c81SAndrey Smirnov         /*
1619fd1e5c81SAndrey Smirnov          * Here's What ESDHCI has at offset 0x28 (SDHC_HOSTCTL)
1620fd1e5c81SAndrey Smirnov          *
1621fd1e5c81SAndrey Smirnov          *       7         6     5      4      3      2        1      0
1622fd1e5c81SAndrey Smirnov          * |-----------+--------+--------+-----------+----------+---------|
1623fd1e5c81SAndrey Smirnov          * | Card      | Card   | Endian | DATA3     | Data     | Led     |
1624fd1e5c81SAndrey Smirnov          * | Detect    | Detect | Mode   | as Card   | Transfer | Control |
1625fd1e5c81SAndrey Smirnov          * | Signal    | Test   |        | Detection | Width    |         |
1626fd1e5c81SAndrey Smirnov          * | Selection | Level  |        | Pin       |          |         |
1627fd1e5c81SAndrey Smirnov          * |-----------+--------+--------+-----------+----------+---------|
1628fd1e5c81SAndrey Smirnov          *
1629fd1e5c81SAndrey Smirnov          * and 0x29
1630fd1e5c81SAndrey Smirnov          *
1631fd1e5c81SAndrey Smirnov          *  15      10 9    8
1632fd1e5c81SAndrey Smirnov          * |----------+------|
1633fd1e5c81SAndrey Smirnov          * | Reserved | DMA  |
1634fd1e5c81SAndrey Smirnov          * |          | Sel. |
1635fd1e5c81SAndrey Smirnov          * |          |      |
1636fd1e5c81SAndrey Smirnov          * |----------+------|
1637fd1e5c81SAndrey Smirnov          *
1638fd1e5c81SAndrey Smirnov          * and here's what SDCHI spec expects those offsets to be:
1639fd1e5c81SAndrey Smirnov          *
1640fd1e5c81SAndrey Smirnov          * 0x28 (Host Control Register)
1641fd1e5c81SAndrey Smirnov          *
1642fd1e5c81SAndrey Smirnov          *     7        6         5       4  3      2         1        0
1643fd1e5c81SAndrey Smirnov          * |--------+--------+----------+------+--------+----------+---------|
1644fd1e5c81SAndrey Smirnov          * | Card   | Card   | Extended | DMA  | High   | Data     | LED     |
1645fd1e5c81SAndrey Smirnov          * | Detect | Detect | Data     | Sel. | Speed  | Transfer | Control |
1646fd1e5c81SAndrey Smirnov          * | Signal | Test   | Transfer |      | Enable | Width    |         |
1647fd1e5c81SAndrey Smirnov          * | Sel.   | Level  | Width    |      |        |          |         |
1648fd1e5c81SAndrey Smirnov          * |--------+--------+----------+------+--------+----------+---------|
1649fd1e5c81SAndrey Smirnov          *
1650fd1e5c81SAndrey Smirnov          * and 0x29 (Power Control Register)
1651fd1e5c81SAndrey Smirnov          *
1652fd1e5c81SAndrey Smirnov          * |----------------------------------|
1653fd1e5c81SAndrey Smirnov          * | Power Control Register           |
1654fd1e5c81SAndrey Smirnov          * |                                  |
1655fd1e5c81SAndrey Smirnov          * | Description omitted,             |
1656fd1e5c81SAndrey Smirnov          * | since it has no analog in ESDHCI |
1657fd1e5c81SAndrey Smirnov          * |                                  |
1658fd1e5c81SAndrey Smirnov          * |----------------------------------|
1659fd1e5c81SAndrey Smirnov          *
1660fd1e5c81SAndrey Smirnov          * Since offsets 0x2A and 0x2B should be compatible between
1661fd1e5c81SAndrey Smirnov          * both IP specs we only need to reconcile least 16-bit of the
1662fd1e5c81SAndrey Smirnov          * word we've been given.
1663fd1e5c81SAndrey Smirnov          */
1664fd1e5c81SAndrey Smirnov 
1665fd1e5c81SAndrey Smirnov         /*
1666fd1e5c81SAndrey Smirnov          * First, save bits 7 6 and 0 since they are identical
1667fd1e5c81SAndrey Smirnov          */
166806c5120bSPhilippe Mathieu-Daudé         hostctl1 = value & (SDHC_CTRL_LED |
1669fd1e5c81SAndrey Smirnov                             SDHC_CTRL_CDTEST_INS |
1670fd1e5c81SAndrey Smirnov                             SDHC_CTRL_CDTEST_EN);
1671fd1e5c81SAndrey Smirnov         /*
1672fd1e5c81SAndrey Smirnov          * Second, split "Data Transfer Width" from bits 2 and 1 in to
1673fd1e5c81SAndrey Smirnov          * bits 5 and 1
1674fd1e5c81SAndrey Smirnov          */
1675fd1e5c81SAndrey Smirnov         if (value & ESDHC_CTRL_8BITBUS) {
167606c5120bSPhilippe Mathieu-Daudé             hostctl1 |= SDHC_CTRL_8BITBUS;
1677fd1e5c81SAndrey Smirnov         }
1678fd1e5c81SAndrey Smirnov 
1679fd1e5c81SAndrey Smirnov         if (value & ESDHC_CTRL_4BITBUS) {
168006c5120bSPhilippe Mathieu-Daudé             hostctl1 |= ESDHC_CTRL_4BITBUS;
1681fd1e5c81SAndrey Smirnov         }
1682fd1e5c81SAndrey Smirnov 
1683fd1e5c81SAndrey Smirnov         /*
1684fd1e5c81SAndrey Smirnov          * Third, move DMA select from bits 9 and 8 to bits 4 and 3
1685fd1e5c81SAndrey Smirnov          */
168606c5120bSPhilippe Mathieu-Daudé         hostctl1 |= SDHC_DMA_TYPE(value >> (8 - 3));
1687fd1e5c81SAndrey Smirnov 
1688fd1e5c81SAndrey Smirnov         /*
1689fd1e5c81SAndrey Smirnov          * Now place the corrected value into low 16-bit of the value
1690fd1e5c81SAndrey Smirnov          * we are going to give standard SDHCI write function
1691fd1e5c81SAndrey Smirnov          *
1692fd1e5c81SAndrey Smirnov          * NOTE: This transformation should be the inverse of what can
1693fd1e5c81SAndrey Smirnov          * be found in drivers/mmc/host/sdhci-esdhc-imx.c in Linux
1694fd1e5c81SAndrey Smirnov          * kernel
1695fd1e5c81SAndrey Smirnov          */
1696fd1e5c81SAndrey Smirnov         value &= ~UINT16_MAX;
169706c5120bSPhilippe Mathieu-Daudé         value |= hostctl1;
1698fd1e5c81SAndrey Smirnov         value |= (uint16_t)s->pwrcon << 8;
1699fd1e5c81SAndrey Smirnov 
1700fd1e5c81SAndrey Smirnov         sdhci_write(opaque, offset, value, size);
1701fd1e5c81SAndrey Smirnov         break;
1702fd1e5c81SAndrey Smirnov 
1703fd1e5c81SAndrey Smirnov     case ESDHC_MIX_CTRL:
1704fd1e5c81SAndrey Smirnov         /*
1705fd1e5c81SAndrey Smirnov          * So, when SD/MMC stack in Linux tries to write to "Transfer
1706fd1e5c81SAndrey Smirnov          * Mode Register", ESDHC i.MX quirk code will translate it
1707fd1e5c81SAndrey Smirnov          * into a write to ESDHC_MIX_CTRL, so we do the opposite in
1708fd1e5c81SAndrey Smirnov          * order to get where we started
1709fd1e5c81SAndrey Smirnov          *
1710fd1e5c81SAndrey Smirnov          * Note that Auto CMD23 Enable bit is located in a wrong place
1711fd1e5c81SAndrey Smirnov          * on i.MX, but since it is not used by QEMU we do not care.
1712fd1e5c81SAndrey Smirnov          *
1713fd1e5c81SAndrey Smirnov          * We don't want to call sdhci_write(.., SDHC_TRNMOD, ...)
1714fd1e5c81SAndrey Smirnov          * here becuase it will result in a call to
1715fd1e5c81SAndrey Smirnov          * sdhci_send_command(s) which we don't want.
1716fd1e5c81SAndrey Smirnov          *
1717fd1e5c81SAndrey Smirnov          */
1718fd1e5c81SAndrey Smirnov         s->trnmod = value & UINT16_MAX;
1719fd1e5c81SAndrey Smirnov         break;
1720fd1e5c81SAndrey Smirnov     case SDHC_TRNMOD:
1721fd1e5c81SAndrey Smirnov         /*
1722fd1e5c81SAndrey Smirnov          * Similar to above, but this time a write to "Command
1723fd1e5c81SAndrey Smirnov          * Register" will be translated into a 4-byte write to
1724fd1e5c81SAndrey Smirnov          * "Transfer Mode register" where lower 16-bit of value would
1725fd1e5c81SAndrey Smirnov          * be set to zero. So what we do is fill those bits with
1726fd1e5c81SAndrey Smirnov          * cached value from s->trnmod and let the SDHCI
1727fd1e5c81SAndrey Smirnov          * infrastructure handle the rest
1728fd1e5c81SAndrey Smirnov          */
1729fd1e5c81SAndrey Smirnov         sdhci_write(opaque, offset, val | s->trnmod, size);
1730fd1e5c81SAndrey Smirnov         break;
1731fd1e5c81SAndrey Smirnov     case SDHC_BLKSIZE:
1732fd1e5c81SAndrey Smirnov         /*
1733fd1e5c81SAndrey Smirnov          * ESDHCI does not implement "Host SDMA Buffer Boundary", and
1734fd1e5c81SAndrey Smirnov          * Linux driver will try to zero this field out which will
1735fd1e5c81SAndrey Smirnov          * break the rest of SDHCI emulation.
1736fd1e5c81SAndrey Smirnov          *
1737fd1e5c81SAndrey Smirnov          * Linux defaults to maximum possible setting (512K boundary)
1738fd1e5c81SAndrey Smirnov          * and it seems to be the only option that i.MX IP implements,
1739fd1e5c81SAndrey Smirnov          * so we artificially set it to that value.
1740fd1e5c81SAndrey Smirnov          */
1741fd1e5c81SAndrey Smirnov         val |= 0x7 << 12;
1742fd1e5c81SAndrey Smirnov         /* FALLTHROUGH */
1743fd1e5c81SAndrey Smirnov     default:
1744fd1e5c81SAndrey Smirnov         sdhci_write(opaque, offset, val, size);
1745fd1e5c81SAndrey Smirnov         break;
1746fd1e5c81SAndrey Smirnov     }
1747fd1e5c81SAndrey Smirnov }
1748fd1e5c81SAndrey Smirnov 
1749fd1e5c81SAndrey Smirnov static const MemoryRegionOps usdhc_mmio_ops = {
1750fd1e5c81SAndrey Smirnov     .read = usdhc_read,
1751fd1e5c81SAndrey Smirnov     .write = usdhc_write,
1752fd1e5c81SAndrey Smirnov     .valid = {
1753fd1e5c81SAndrey Smirnov         .min_access_size = 1,
1754fd1e5c81SAndrey Smirnov         .max_access_size = 4,
1755fd1e5c81SAndrey Smirnov         .unaligned = false
1756fd1e5c81SAndrey Smirnov     },
1757fd1e5c81SAndrey Smirnov     .endianness = DEVICE_LITTLE_ENDIAN,
1758fd1e5c81SAndrey Smirnov };
1759fd1e5c81SAndrey Smirnov 
1760fd1e5c81SAndrey Smirnov static void imx_usdhc_init(Object *obj)
1761fd1e5c81SAndrey Smirnov {
1762fd1e5c81SAndrey Smirnov     SDHCIState *s = SYSBUS_SDHCI(obj);
1763fd1e5c81SAndrey Smirnov 
1764fd1e5c81SAndrey Smirnov     s->io_ops = &usdhc_mmio_ops;
1765fd1e5c81SAndrey Smirnov     s->quirks = SDHCI_QUIRK_NO_BUSY_IRQ;
1766fd1e5c81SAndrey Smirnov }
1767fd1e5c81SAndrey Smirnov 
1768fd1e5c81SAndrey Smirnov static const TypeInfo imx_usdhc_info = {
1769fd1e5c81SAndrey Smirnov     .name = TYPE_IMX_USDHC,
1770fd1e5c81SAndrey Smirnov     .parent = TYPE_SYSBUS_SDHCI,
1771fd1e5c81SAndrey Smirnov     .instance_init = imx_usdhc_init,
1772fd1e5c81SAndrey Smirnov };
1773fd1e5c81SAndrey Smirnov 
1774c85fba50SPhilippe Mathieu-Daudé /* --- qdev Samsung s3c --- */
1775c85fba50SPhilippe Mathieu-Daudé 
1776c85fba50SPhilippe Mathieu-Daudé #define S3C_SDHCI_CONTROL2      0x80
1777c85fba50SPhilippe Mathieu-Daudé #define S3C_SDHCI_CONTROL3      0x84
1778c85fba50SPhilippe Mathieu-Daudé #define S3C_SDHCI_CONTROL4      0x8c
1779c85fba50SPhilippe Mathieu-Daudé 
1780c85fba50SPhilippe Mathieu-Daudé static uint64_t sdhci_s3c_read(void *opaque, hwaddr offset, unsigned size)
1781c85fba50SPhilippe Mathieu-Daudé {
1782c85fba50SPhilippe Mathieu-Daudé     uint64_t ret;
1783c85fba50SPhilippe Mathieu-Daudé 
1784c85fba50SPhilippe Mathieu-Daudé     switch (offset) {
1785c85fba50SPhilippe Mathieu-Daudé     case S3C_SDHCI_CONTROL2:
1786c85fba50SPhilippe Mathieu-Daudé     case S3C_SDHCI_CONTROL3:
1787c85fba50SPhilippe Mathieu-Daudé     case S3C_SDHCI_CONTROL4:
1788c85fba50SPhilippe Mathieu-Daudé         /* ignore */
1789c85fba50SPhilippe Mathieu-Daudé         ret = 0;
1790c85fba50SPhilippe Mathieu-Daudé         break;
1791c85fba50SPhilippe Mathieu-Daudé     default:
1792c85fba50SPhilippe Mathieu-Daudé         ret = sdhci_read(opaque, offset, size);
1793c85fba50SPhilippe Mathieu-Daudé         break;
1794c85fba50SPhilippe Mathieu-Daudé     }
1795c85fba50SPhilippe Mathieu-Daudé 
1796c85fba50SPhilippe Mathieu-Daudé     return ret;
1797c85fba50SPhilippe Mathieu-Daudé }
1798c85fba50SPhilippe Mathieu-Daudé 
1799c85fba50SPhilippe Mathieu-Daudé static void sdhci_s3c_write(void *opaque, hwaddr offset, uint64_t val,
1800c85fba50SPhilippe Mathieu-Daudé                             unsigned size)
1801c85fba50SPhilippe Mathieu-Daudé {
1802c85fba50SPhilippe Mathieu-Daudé     switch (offset) {
1803c85fba50SPhilippe Mathieu-Daudé     case S3C_SDHCI_CONTROL2:
1804c85fba50SPhilippe Mathieu-Daudé     case S3C_SDHCI_CONTROL3:
1805c85fba50SPhilippe Mathieu-Daudé     case S3C_SDHCI_CONTROL4:
1806c85fba50SPhilippe Mathieu-Daudé         /* ignore */
1807c85fba50SPhilippe Mathieu-Daudé         break;
1808c85fba50SPhilippe Mathieu-Daudé     default:
1809c85fba50SPhilippe Mathieu-Daudé         sdhci_write(opaque, offset, val, size);
1810c85fba50SPhilippe Mathieu-Daudé         break;
1811c85fba50SPhilippe Mathieu-Daudé     }
1812c85fba50SPhilippe Mathieu-Daudé }
1813c85fba50SPhilippe Mathieu-Daudé 
1814c85fba50SPhilippe Mathieu-Daudé static const MemoryRegionOps sdhci_s3c_mmio_ops = {
1815c85fba50SPhilippe Mathieu-Daudé     .read = sdhci_s3c_read,
1816c85fba50SPhilippe Mathieu-Daudé     .write = sdhci_s3c_write,
1817c85fba50SPhilippe Mathieu-Daudé     .valid = {
1818c85fba50SPhilippe Mathieu-Daudé         .min_access_size = 1,
1819c85fba50SPhilippe Mathieu-Daudé         .max_access_size = 4,
1820c85fba50SPhilippe Mathieu-Daudé         .unaligned = false
1821c85fba50SPhilippe Mathieu-Daudé     },
1822c85fba50SPhilippe Mathieu-Daudé     .endianness = DEVICE_LITTLE_ENDIAN,
1823c85fba50SPhilippe Mathieu-Daudé };
1824c85fba50SPhilippe Mathieu-Daudé 
1825c85fba50SPhilippe Mathieu-Daudé static void sdhci_s3c_init(Object *obj)
1826c85fba50SPhilippe Mathieu-Daudé {
1827c85fba50SPhilippe Mathieu-Daudé     SDHCIState *s = SYSBUS_SDHCI(obj);
1828c85fba50SPhilippe Mathieu-Daudé 
1829c85fba50SPhilippe Mathieu-Daudé     s->io_ops = &sdhci_s3c_mmio_ops;
1830c85fba50SPhilippe Mathieu-Daudé }
1831c85fba50SPhilippe Mathieu-Daudé 
1832c85fba50SPhilippe Mathieu-Daudé static const TypeInfo sdhci_s3c_info = {
1833c85fba50SPhilippe Mathieu-Daudé     .name = TYPE_S3C_SDHCI  ,
1834c85fba50SPhilippe Mathieu-Daudé     .parent = TYPE_SYSBUS_SDHCI,
1835c85fba50SPhilippe Mathieu-Daudé     .instance_init = sdhci_s3c_init,
1836c85fba50SPhilippe Mathieu-Daudé };
1837c85fba50SPhilippe Mathieu-Daudé 
183849ab747fSPaolo Bonzini static void sdhci_register_types(void)
183949ab747fSPaolo Bonzini {
18407302dcd6SKevin O'Connor     type_register_static(&sdhci_sysbus_info);
184140bbc194SPeter Maydell     type_register_static(&sdhci_bus_info);
1842fd1e5c81SAndrey Smirnov     type_register_static(&imx_usdhc_info);
1843c85fba50SPhilippe Mathieu-Daudé     type_register_static(&sdhci_s3c_info);
184449ab747fSPaolo Bonzini }
184549ab747fSPaolo Bonzini 
184649ab747fSPaolo Bonzini type_init(sdhci_register_types)
1847