149ab747fSPaolo Bonzini /* 249ab747fSPaolo Bonzini * SD Association Host Standard Specification v2.0 controller emulation 349ab747fSPaolo Bonzini * 449ab747fSPaolo Bonzini * Copyright (c) 2011 Samsung Electronics Co., Ltd. 549ab747fSPaolo Bonzini * Mitsyanko Igor <i.mitsyanko@samsung.com> 649ab747fSPaolo Bonzini * Peter A.G. Crosthwaite <peter.crosthwaite@petalogix.com> 749ab747fSPaolo Bonzini * 849ab747fSPaolo Bonzini * Based on MMC controller for Samsung S5PC1xx-based board emulation 949ab747fSPaolo Bonzini * by Alexey Merkulov and Vladimir Monakhov. 1049ab747fSPaolo Bonzini * 1149ab747fSPaolo Bonzini * This program is free software; you can redistribute it and/or modify it 1249ab747fSPaolo Bonzini * under the terms of the GNU General Public License as published by the 1349ab747fSPaolo Bonzini * Free Software Foundation; either version 2 of the License, or (at your 1449ab747fSPaolo Bonzini * option) any later version. 1549ab747fSPaolo Bonzini * 1649ab747fSPaolo Bonzini * This program is distributed in the hope that it will be useful, 1749ab747fSPaolo Bonzini * but WITHOUT ANY WARRANTY; without even the implied warranty of 1849ab747fSPaolo Bonzini * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. 1949ab747fSPaolo Bonzini * See the GNU General Public License for more details. 2049ab747fSPaolo Bonzini * 2149ab747fSPaolo Bonzini * You should have received a copy of the GNU General Public License along 2249ab747fSPaolo Bonzini * with this program; if not, see <http://www.gnu.org/licenses/>. 2349ab747fSPaolo Bonzini */ 2449ab747fSPaolo Bonzini 250430891cSPeter Maydell #include "qemu/osdep.h" 2649ab747fSPaolo Bonzini #include "hw/hw.h" 27fa1d36dfSMarkus Armbruster #include "sysemu/block-backend.h" 2849ab747fSPaolo Bonzini #include "sysemu/blockdev.h" 2949ab747fSPaolo Bonzini #include "sysemu/dma.h" 3049ab747fSPaolo Bonzini #include "qemu/timer.h" 3149ab747fSPaolo Bonzini #include "qemu/bitops.h" 32637d23beSSai Pavan Boddu #include "sdhci-internal.h" 3349ab747fSPaolo Bonzini 3449ab747fSPaolo Bonzini /* host controller debug messages */ 3549ab747fSPaolo Bonzini #ifndef SDHC_DEBUG 3649ab747fSPaolo Bonzini #define SDHC_DEBUG 0 3749ab747fSPaolo Bonzini #endif 3849ab747fSPaolo Bonzini 3949ab747fSPaolo Bonzini #define DPRINT_L1(fmt, args...) \ 407af0fc99SSai Pavan Boddu do { \ 417af0fc99SSai Pavan Boddu if (SDHC_DEBUG) { \ 427af0fc99SSai Pavan Boddu fprintf(stderr, "QEMU SDHC: " fmt, ## args); \ 437af0fc99SSai Pavan Boddu } \ 447af0fc99SSai Pavan Boddu } while (0) 4549ab747fSPaolo Bonzini #define DPRINT_L2(fmt, args...) \ 467af0fc99SSai Pavan Boddu do { \ 477af0fc99SSai Pavan Boddu if (SDHC_DEBUG > 1) { \ 487af0fc99SSai Pavan Boddu fprintf(stderr, "QEMU SDHC: " fmt, ## args); \ 497af0fc99SSai Pavan Boddu } \ 507af0fc99SSai Pavan Boddu } while (0) 5149ab747fSPaolo Bonzini #define ERRPRINT(fmt, args...) \ 527af0fc99SSai Pavan Boddu do { \ 537af0fc99SSai Pavan Boddu if (SDHC_DEBUG) { \ 547af0fc99SSai Pavan Boddu fprintf(stderr, "QEMU SDHC ERROR: " fmt, ## args); \ 557af0fc99SSai Pavan Boddu } \ 567af0fc99SSai Pavan Boddu } while (0) 5749ab747fSPaolo Bonzini 58*40bbc194SPeter Maydell #define TYPE_SDHCI_BUS "sdhci-bus" 59*40bbc194SPeter Maydell #define SDHCI_BUS(obj) OBJECT_CHECK(SDBus, (obj), TYPE_SDHCI_BUS) 60*40bbc194SPeter Maydell 6149ab747fSPaolo Bonzini /* Default SD/MMC host controller features information, which will be 6249ab747fSPaolo Bonzini * presented in CAPABILITIES register of generic SD host controller at reset. 6349ab747fSPaolo Bonzini * If not stated otherwise: 6449ab747fSPaolo Bonzini * 0 - not supported, 1 - supported, other - prohibited. 6549ab747fSPaolo Bonzini */ 6649ab747fSPaolo Bonzini #define SDHC_CAPAB_64BITBUS 0ul /* 64-bit System Bus Support */ 6749ab747fSPaolo Bonzini #define SDHC_CAPAB_18V 1ul /* Voltage support 1.8v */ 6849ab747fSPaolo Bonzini #define SDHC_CAPAB_30V 0ul /* Voltage support 3.0v */ 6949ab747fSPaolo Bonzini #define SDHC_CAPAB_33V 1ul /* Voltage support 3.3v */ 7049ab747fSPaolo Bonzini #define SDHC_CAPAB_SUSPRESUME 0ul /* Suspend/resume support */ 7149ab747fSPaolo Bonzini #define SDHC_CAPAB_SDMA 1ul /* SDMA support */ 7249ab747fSPaolo Bonzini #define SDHC_CAPAB_HIGHSPEED 1ul /* High speed support */ 7349ab747fSPaolo Bonzini #define SDHC_CAPAB_ADMA1 1ul /* ADMA1 support */ 7449ab747fSPaolo Bonzini #define SDHC_CAPAB_ADMA2 1ul /* ADMA2 support */ 7549ab747fSPaolo Bonzini /* Maximum host controller R/W buffers size 7649ab747fSPaolo Bonzini * Possible values: 512, 1024, 2048 bytes */ 7749ab747fSPaolo Bonzini #define SDHC_CAPAB_MAXBLOCKLENGTH 512ul 7849ab747fSPaolo Bonzini /* Maximum clock frequency for SDclock in MHz 7949ab747fSPaolo Bonzini * value in range 10-63 MHz, 0 - not defined */ 80c7ff8daaSKevin O'Connor #define SDHC_CAPAB_BASECLKFREQ 52ul 8149ab747fSPaolo Bonzini #define SDHC_CAPAB_TOUNIT 1ul /* Timeout clock unit 0 - kHz, 1 - MHz */ 8249ab747fSPaolo Bonzini /* Timeout clock frequency 1-63, 0 - not defined */ 83c7ff8daaSKevin O'Connor #define SDHC_CAPAB_TOCLKFREQ 52ul 8449ab747fSPaolo Bonzini 8549ab747fSPaolo Bonzini /* Now check all parameters and calculate CAPABILITIES REGISTER value */ 8649ab747fSPaolo Bonzini #if SDHC_CAPAB_64BITBUS > 1 || SDHC_CAPAB_18V > 1 || SDHC_CAPAB_30V > 1 || \ 8749ab747fSPaolo Bonzini SDHC_CAPAB_33V > 1 || SDHC_CAPAB_SUSPRESUME > 1 || SDHC_CAPAB_SDMA > 1 || \ 8849ab747fSPaolo Bonzini SDHC_CAPAB_HIGHSPEED > 1 || SDHC_CAPAB_ADMA2 > 1 || SDHC_CAPAB_ADMA1 > 1 ||\ 8949ab747fSPaolo Bonzini SDHC_CAPAB_TOUNIT > 1 9049ab747fSPaolo Bonzini #error Capabilities features can have value 0 or 1 only! 9149ab747fSPaolo Bonzini #endif 9249ab747fSPaolo Bonzini 9349ab747fSPaolo Bonzini #if SDHC_CAPAB_MAXBLOCKLENGTH == 512 9449ab747fSPaolo Bonzini #define MAX_BLOCK_LENGTH 0ul 9549ab747fSPaolo Bonzini #elif SDHC_CAPAB_MAXBLOCKLENGTH == 1024 9649ab747fSPaolo Bonzini #define MAX_BLOCK_LENGTH 1ul 9749ab747fSPaolo Bonzini #elif SDHC_CAPAB_MAXBLOCKLENGTH == 2048 9849ab747fSPaolo Bonzini #define MAX_BLOCK_LENGTH 2ul 9949ab747fSPaolo Bonzini #else 10049ab747fSPaolo Bonzini #error Max host controller block size can have value 512, 1024 or 2048 only! 10149ab747fSPaolo Bonzini #endif 10249ab747fSPaolo Bonzini 10349ab747fSPaolo Bonzini #if (SDHC_CAPAB_BASECLKFREQ > 0 && SDHC_CAPAB_BASECLKFREQ < 10) || \ 10449ab747fSPaolo Bonzini SDHC_CAPAB_BASECLKFREQ > 63 10549ab747fSPaolo Bonzini #error SDclock frequency can have value in range 0, 10-63 only! 10649ab747fSPaolo Bonzini #endif 10749ab747fSPaolo Bonzini 10849ab747fSPaolo Bonzini #if SDHC_CAPAB_TOCLKFREQ > 63 10949ab747fSPaolo Bonzini #error Timeout clock frequency can have value in range 0-63 only! 11049ab747fSPaolo Bonzini #endif 11149ab747fSPaolo Bonzini 11249ab747fSPaolo Bonzini #define SDHC_CAPAB_REG_DEFAULT \ 11349ab747fSPaolo Bonzini ((SDHC_CAPAB_64BITBUS << 28) | (SDHC_CAPAB_18V << 26) | \ 11449ab747fSPaolo Bonzini (SDHC_CAPAB_30V << 25) | (SDHC_CAPAB_33V << 24) | \ 11549ab747fSPaolo Bonzini (SDHC_CAPAB_SUSPRESUME << 23) | (SDHC_CAPAB_SDMA << 22) | \ 11649ab747fSPaolo Bonzini (SDHC_CAPAB_HIGHSPEED << 21) | (SDHC_CAPAB_ADMA1 << 20) | \ 11749ab747fSPaolo Bonzini (SDHC_CAPAB_ADMA2 << 19) | (MAX_BLOCK_LENGTH << 16) | \ 11849ab747fSPaolo Bonzini (SDHC_CAPAB_BASECLKFREQ << 8) | (SDHC_CAPAB_TOUNIT << 7) | \ 11949ab747fSPaolo Bonzini (SDHC_CAPAB_TOCLKFREQ)) 12049ab747fSPaolo Bonzini 12149ab747fSPaolo Bonzini #define MASKED_WRITE(reg, mask, val) (reg = (reg & (mask)) | (val)) 12249ab747fSPaolo Bonzini 12349ab747fSPaolo Bonzini static uint8_t sdhci_slotint(SDHCIState *s) 12449ab747fSPaolo Bonzini { 12549ab747fSPaolo Bonzini return (s->norintsts & s->norintsigen) || (s->errintsts & s->errintsigen) || 12649ab747fSPaolo Bonzini ((s->norintsts & SDHC_NIS_INSERT) && (s->wakcon & SDHC_WKUP_ON_INS)) || 12749ab747fSPaolo Bonzini ((s->norintsts & SDHC_NIS_REMOVE) && (s->wakcon & SDHC_WKUP_ON_RMV)); 12849ab747fSPaolo Bonzini } 12949ab747fSPaolo Bonzini 13049ab747fSPaolo Bonzini static inline void sdhci_update_irq(SDHCIState *s) 13149ab747fSPaolo Bonzini { 13249ab747fSPaolo Bonzini qemu_set_irq(s->irq, sdhci_slotint(s)); 13349ab747fSPaolo Bonzini } 13449ab747fSPaolo Bonzini 13549ab747fSPaolo Bonzini static void sdhci_raise_insertion_irq(void *opaque) 13649ab747fSPaolo Bonzini { 13749ab747fSPaolo Bonzini SDHCIState *s = (SDHCIState *)opaque; 13849ab747fSPaolo Bonzini 13949ab747fSPaolo Bonzini if (s->norintsts & SDHC_NIS_REMOVE) { 140bc72ad67SAlex Bligh timer_mod(s->insert_timer, 141bc72ad67SAlex Bligh qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY); 14249ab747fSPaolo Bonzini } else { 14349ab747fSPaolo Bonzini s->prnsts = 0x1ff0000; 14449ab747fSPaolo Bonzini if (s->norintstsen & SDHC_NISEN_INSERT) { 14549ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_INSERT; 14649ab747fSPaolo Bonzini } 14749ab747fSPaolo Bonzini sdhci_update_irq(s); 14849ab747fSPaolo Bonzini } 14949ab747fSPaolo Bonzini } 15049ab747fSPaolo Bonzini 151*40bbc194SPeter Maydell static void sdhci_set_inserted(DeviceState *dev, bool level) 15249ab747fSPaolo Bonzini { 153*40bbc194SPeter Maydell SDHCIState *s = (SDHCIState *)dev; 15449ab747fSPaolo Bonzini DPRINT_L1("Card state changed: %s!\n", level ? "insert" : "eject"); 15549ab747fSPaolo Bonzini 15649ab747fSPaolo Bonzini if ((s->norintsts & SDHC_NIS_REMOVE) && level) { 15749ab747fSPaolo Bonzini /* Give target some time to notice card ejection */ 158bc72ad67SAlex Bligh timer_mod(s->insert_timer, 159bc72ad67SAlex Bligh qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY); 16049ab747fSPaolo Bonzini } else { 16149ab747fSPaolo Bonzini if (level) { 16249ab747fSPaolo Bonzini s->prnsts = 0x1ff0000; 16349ab747fSPaolo Bonzini if (s->norintstsen & SDHC_NISEN_INSERT) { 16449ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_INSERT; 16549ab747fSPaolo Bonzini } 16649ab747fSPaolo Bonzini } else { 16749ab747fSPaolo Bonzini s->prnsts = 0x1fa0000; 16849ab747fSPaolo Bonzini s->pwrcon &= ~SDHC_POWER_ON; 16949ab747fSPaolo Bonzini s->clkcon &= ~SDHC_CLOCK_SDCLK_EN; 17049ab747fSPaolo Bonzini if (s->norintstsen & SDHC_NISEN_REMOVE) { 17149ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_REMOVE; 17249ab747fSPaolo Bonzini } 17349ab747fSPaolo Bonzini } 17449ab747fSPaolo Bonzini sdhci_update_irq(s); 17549ab747fSPaolo Bonzini } 17649ab747fSPaolo Bonzini } 17749ab747fSPaolo Bonzini 178*40bbc194SPeter Maydell static void sdhci_set_readonly(DeviceState *dev, bool level) 17949ab747fSPaolo Bonzini { 180*40bbc194SPeter Maydell SDHCIState *s = (SDHCIState *)dev; 18149ab747fSPaolo Bonzini 18249ab747fSPaolo Bonzini if (level) { 18349ab747fSPaolo Bonzini s->prnsts &= ~SDHC_WRITE_PROTECT; 18449ab747fSPaolo Bonzini } else { 18549ab747fSPaolo Bonzini /* Write enabled */ 18649ab747fSPaolo Bonzini s->prnsts |= SDHC_WRITE_PROTECT; 18749ab747fSPaolo Bonzini } 18849ab747fSPaolo Bonzini } 18949ab747fSPaolo Bonzini 19049ab747fSPaolo Bonzini static void sdhci_reset(SDHCIState *s) 19149ab747fSPaolo Bonzini { 192*40bbc194SPeter Maydell DeviceState *dev = DEVICE(s); 193*40bbc194SPeter Maydell 194bc72ad67SAlex Bligh timer_del(s->insert_timer); 195bc72ad67SAlex Bligh timer_del(s->transfer_timer); 19649ab747fSPaolo Bonzini /* Set all registers to 0. Capabilities registers are not cleared 19749ab747fSPaolo Bonzini * and assumed to always preserve their value, given to them during 19849ab747fSPaolo Bonzini * initialization */ 19949ab747fSPaolo Bonzini memset(&s->sdmasysad, 0, (uintptr_t)&s->capareg - (uintptr_t)&s->sdmasysad); 20049ab747fSPaolo Bonzini 20172369755SAndrew Baumann if (!s->noeject_quirk) { 202*40bbc194SPeter Maydell /* Reset other state based on current card insertion/readonly status */ 203*40bbc194SPeter Maydell sdhci_set_inserted(dev, sdbus_get_inserted(&s->sdbus)); 204*40bbc194SPeter Maydell sdhci_set_readonly(dev, sdbus_get_readonly(&s->sdbus)); 20572369755SAndrew Baumann } 206*40bbc194SPeter Maydell 20749ab747fSPaolo Bonzini s->data_count = 0; 20849ab747fSPaolo Bonzini s->stopped_state = sdhc_not_stopped; 20949ab747fSPaolo Bonzini } 21049ab747fSPaolo Bonzini 211d368ba43SKevin O'Connor static void sdhci_data_transfer(void *opaque); 21249ab747fSPaolo Bonzini 21349ab747fSPaolo Bonzini static void sdhci_send_command(SDHCIState *s) 21449ab747fSPaolo Bonzini { 21549ab747fSPaolo Bonzini SDRequest request; 21649ab747fSPaolo Bonzini uint8_t response[16]; 21749ab747fSPaolo Bonzini int rlen; 21849ab747fSPaolo Bonzini 21949ab747fSPaolo Bonzini s->errintsts = 0; 22049ab747fSPaolo Bonzini s->acmd12errsts = 0; 22149ab747fSPaolo Bonzini request.cmd = s->cmdreg >> 8; 22249ab747fSPaolo Bonzini request.arg = s->argument; 22349ab747fSPaolo Bonzini DPRINT_L1("sending CMD%u ARG[0x%08x]\n", request.cmd, request.arg); 224*40bbc194SPeter Maydell rlen = sdbus_do_command(&s->sdbus, &request, response); 22549ab747fSPaolo Bonzini 22649ab747fSPaolo Bonzini if (s->cmdreg & SDHC_CMD_RESPONSE) { 22749ab747fSPaolo Bonzini if (rlen == 4) { 22849ab747fSPaolo Bonzini s->rspreg[0] = (response[0] << 24) | (response[1] << 16) | 22949ab747fSPaolo Bonzini (response[2] << 8) | response[3]; 23049ab747fSPaolo Bonzini s->rspreg[1] = s->rspreg[2] = s->rspreg[3] = 0; 23149ab747fSPaolo Bonzini DPRINT_L1("Response: RSPREG[31..0]=0x%08x\n", s->rspreg[0]); 23249ab747fSPaolo Bonzini } else if (rlen == 16) { 23349ab747fSPaolo Bonzini s->rspreg[0] = (response[11] << 24) | (response[12] << 16) | 23449ab747fSPaolo Bonzini (response[13] << 8) | response[14]; 23549ab747fSPaolo Bonzini s->rspreg[1] = (response[7] << 24) | (response[8] << 16) | 23649ab747fSPaolo Bonzini (response[9] << 8) | response[10]; 23749ab747fSPaolo Bonzini s->rspreg[2] = (response[3] << 24) | (response[4] << 16) | 23849ab747fSPaolo Bonzini (response[5] << 8) | response[6]; 23949ab747fSPaolo Bonzini s->rspreg[3] = (response[0] << 16) | (response[1] << 8) | 24049ab747fSPaolo Bonzini response[2]; 24149ab747fSPaolo Bonzini DPRINT_L1("Response received:\n RSPREG[127..96]=0x%08x, RSPREG[95.." 24249ab747fSPaolo Bonzini "64]=0x%08x,\n RSPREG[63..32]=0x%08x, RSPREG[31..0]=0x%08x\n", 24349ab747fSPaolo Bonzini s->rspreg[3], s->rspreg[2], s->rspreg[1], s->rspreg[0]); 24449ab747fSPaolo Bonzini } else { 24549ab747fSPaolo Bonzini ERRPRINT("Timeout waiting for command response\n"); 24649ab747fSPaolo Bonzini if (s->errintstsen & SDHC_EISEN_CMDTIMEOUT) { 24749ab747fSPaolo Bonzini s->errintsts |= SDHC_EIS_CMDTIMEOUT; 24849ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_ERR; 24949ab747fSPaolo Bonzini } 25049ab747fSPaolo Bonzini } 25149ab747fSPaolo Bonzini 25249ab747fSPaolo Bonzini if ((s->norintstsen & SDHC_NISEN_TRSCMP) && 25349ab747fSPaolo Bonzini (s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY) { 25449ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_TRSCMP; 25549ab747fSPaolo Bonzini } 25649ab747fSPaolo Bonzini } 25749ab747fSPaolo Bonzini 25849ab747fSPaolo Bonzini if (s->norintstsen & SDHC_NISEN_CMDCMP) { 25949ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_CMDCMP; 26049ab747fSPaolo Bonzini } 26149ab747fSPaolo Bonzini 26249ab747fSPaolo Bonzini sdhci_update_irq(s); 26349ab747fSPaolo Bonzini 26449ab747fSPaolo Bonzini if (s->blksize && (s->cmdreg & SDHC_CMD_DATA_PRESENT)) { 265656f416cSPeter Crosthwaite s->data_count = 0; 266d368ba43SKevin O'Connor sdhci_data_transfer(s); 26749ab747fSPaolo Bonzini } 26849ab747fSPaolo Bonzini } 26949ab747fSPaolo Bonzini 27049ab747fSPaolo Bonzini static void sdhci_end_transfer(SDHCIState *s) 27149ab747fSPaolo Bonzini { 27249ab747fSPaolo Bonzini /* Automatically send CMD12 to stop transfer if AutoCMD12 enabled */ 27349ab747fSPaolo Bonzini if ((s->trnmod & SDHC_TRNS_ACMD12) != 0) { 27449ab747fSPaolo Bonzini SDRequest request; 27549ab747fSPaolo Bonzini uint8_t response[16]; 27649ab747fSPaolo Bonzini 27749ab747fSPaolo Bonzini request.cmd = 0x0C; 27849ab747fSPaolo Bonzini request.arg = 0; 27949ab747fSPaolo Bonzini DPRINT_L1("Automatically issue CMD%d %08x\n", request.cmd, request.arg); 280*40bbc194SPeter Maydell sdbus_do_command(&s->sdbus, &request, response); 28149ab747fSPaolo Bonzini /* Auto CMD12 response goes to the upper Response register */ 28249ab747fSPaolo Bonzini s->rspreg[3] = (response[0] << 24) | (response[1] << 16) | 28349ab747fSPaolo Bonzini (response[2] << 8) | response[3]; 28449ab747fSPaolo Bonzini } 28549ab747fSPaolo Bonzini 28649ab747fSPaolo Bonzini s->prnsts &= ~(SDHC_DOING_READ | SDHC_DOING_WRITE | 28749ab747fSPaolo Bonzini SDHC_DAT_LINE_ACTIVE | SDHC_DATA_INHIBIT | 28849ab747fSPaolo Bonzini SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE); 28949ab747fSPaolo Bonzini 29049ab747fSPaolo Bonzini if (s->norintstsen & SDHC_NISEN_TRSCMP) { 29149ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_TRSCMP; 29249ab747fSPaolo Bonzini } 29349ab747fSPaolo Bonzini 29449ab747fSPaolo Bonzini sdhci_update_irq(s); 29549ab747fSPaolo Bonzini } 29649ab747fSPaolo Bonzini 29749ab747fSPaolo Bonzini /* 29849ab747fSPaolo Bonzini * Programmed i/o data transfer 29949ab747fSPaolo Bonzini */ 30049ab747fSPaolo Bonzini 30149ab747fSPaolo Bonzini /* Fill host controller's read buffer with BLKSIZE bytes of data from card */ 30249ab747fSPaolo Bonzini static void sdhci_read_block_from_card(SDHCIState *s) 30349ab747fSPaolo Bonzini { 30449ab747fSPaolo Bonzini int index = 0; 30549ab747fSPaolo Bonzini 30649ab747fSPaolo Bonzini if ((s->trnmod & SDHC_TRNS_MULTI) && 30749ab747fSPaolo Bonzini (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) { 30849ab747fSPaolo Bonzini return; 30949ab747fSPaolo Bonzini } 31049ab747fSPaolo Bonzini 31149ab747fSPaolo Bonzini for (index = 0; index < (s->blksize & 0x0fff); index++) { 312*40bbc194SPeter Maydell s->fifo_buffer[index] = sdbus_read_data(&s->sdbus); 31349ab747fSPaolo Bonzini } 31449ab747fSPaolo Bonzini 31549ab747fSPaolo Bonzini /* New data now available for READ through Buffer Port Register */ 31649ab747fSPaolo Bonzini s->prnsts |= SDHC_DATA_AVAILABLE; 31749ab747fSPaolo Bonzini if (s->norintstsen & SDHC_NISEN_RBUFRDY) { 31849ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_RBUFRDY; 31949ab747fSPaolo Bonzini } 32049ab747fSPaolo Bonzini 32149ab747fSPaolo Bonzini /* Clear DAT line active status if that was the last block */ 32249ab747fSPaolo Bonzini if ((s->trnmod & SDHC_TRNS_MULTI) == 0 || 32349ab747fSPaolo Bonzini ((s->trnmod & SDHC_TRNS_MULTI) && s->blkcnt == 1)) { 32449ab747fSPaolo Bonzini s->prnsts &= ~SDHC_DAT_LINE_ACTIVE; 32549ab747fSPaolo Bonzini } 32649ab747fSPaolo Bonzini 32749ab747fSPaolo Bonzini /* If stop at block gap request was set and it's not the last block of 32849ab747fSPaolo Bonzini * data - generate Block Event interrupt */ 32949ab747fSPaolo Bonzini if (s->stopped_state == sdhc_gap_read && (s->trnmod & SDHC_TRNS_MULTI) && 33049ab747fSPaolo Bonzini s->blkcnt != 1) { 33149ab747fSPaolo Bonzini s->prnsts &= ~SDHC_DAT_LINE_ACTIVE; 33249ab747fSPaolo Bonzini if (s->norintstsen & SDHC_EISEN_BLKGAP) { 33349ab747fSPaolo Bonzini s->norintsts |= SDHC_EIS_BLKGAP; 33449ab747fSPaolo Bonzini } 33549ab747fSPaolo Bonzini } 33649ab747fSPaolo Bonzini 33749ab747fSPaolo Bonzini sdhci_update_irq(s); 33849ab747fSPaolo Bonzini } 33949ab747fSPaolo Bonzini 34049ab747fSPaolo Bonzini /* Read @size byte of data from host controller @s BUFFER DATA PORT register */ 34149ab747fSPaolo Bonzini static uint32_t sdhci_read_dataport(SDHCIState *s, unsigned size) 34249ab747fSPaolo Bonzini { 34349ab747fSPaolo Bonzini uint32_t value = 0; 34449ab747fSPaolo Bonzini int i; 34549ab747fSPaolo Bonzini 34649ab747fSPaolo Bonzini /* first check that a valid data exists in host controller input buffer */ 34749ab747fSPaolo Bonzini if ((s->prnsts & SDHC_DATA_AVAILABLE) == 0) { 34849ab747fSPaolo Bonzini ERRPRINT("Trying to read from empty buffer\n"); 34949ab747fSPaolo Bonzini return 0; 35049ab747fSPaolo Bonzini } 35149ab747fSPaolo Bonzini 35249ab747fSPaolo Bonzini for (i = 0; i < size; i++) { 35349ab747fSPaolo Bonzini value |= s->fifo_buffer[s->data_count] << i * 8; 35449ab747fSPaolo Bonzini s->data_count++; 35549ab747fSPaolo Bonzini /* check if we've read all valid data (blksize bytes) from buffer */ 35649ab747fSPaolo Bonzini if ((s->data_count) >= (s->blksize & 0x0fff)) { 35749ab747fSPaolo Bonzini DPRINT_L2("All %u bytes of data have been read from input buffer\n", 35849ab747fSPaolo Bonzini s->data_count); 35949ab747fSPaolo Bonzini s->prnsts &= ~SDHC_DATA_AVAILABLE; /* no more data in a buffer */ 36049ab747fSPaolo Bonzini s->data_count = 0; /* next buff read must start at position [0] */ 36149ab747fSPaolo Bonzini 36249ab747fSPaolo Bonzini if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 36349ab747fSPaolo Bonzini s->blkcnt--; 36449ab747fSPaolo Bonzini } 36549ab747fSPaolo Bonzini 36649ab747fSPaolo Bonzini /* if that was the last block of data */ 36749ab747fSPaolo Bonzini if ((s->trnmod & SDHC_TRNS_MULTI) == 0 || 36849ab747fSPaolo Bonzini ((s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) || 36949ab747fSPaolo Bonzini /* stop at gap request */ 37049ab747fSPaolo Bonzini (s->stopped_state == sdhc_gap_read && 37149ab747fSPaolo Bonzini !(s->prnsts & SDHC_DAT_LINE_ACTIVE))) { 372d368ba43SKevin O'Connor sdhci_end_transfer(s); 37349ab747fSPaolo Bonzini } else { /* if there are more data, read next block from card */ 374d368ba43SKevin O'Connor sdhci_read_block_from_card(s); 37549ab747fSPaolo Bonzini } 37649ab747fSPaolo Bonzini break; 37749ab747fSPaolo Bonzini } 37849ab747fSPaolo Bonzini } 37949ab747fSPaolo Bonzini 38049ab747fSPaolo Bonzini return value; 38149ab747fSPaolo Bonzini } 38249ab747fSPaolo Bonzini 38349ab747fSPaolo Bonzini /* Write data from host controller FIFO to card */ 38449ab747fSPaolo Bonzini static void sdhci_write_block_to_card(SDHCIState *s) 38549ab747fSPaolo Bonzini { 38649ab747fSPaolo Bonzini int index = 0; 38749ab747fSPaolo Bonzini 38849ab747fSPaolo Bonzini if (s->prnsts & SDHC_SPACE_AVAILABLE) { 38949ab747fSPaolo Bonzini if (s->norintstsen & SDHC_NISEN_WBUFRDY) { 39049ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_WBUFRDY; 39149ab747fSPaolo Bonzini } 39249ab747fSPaolo Bonzini sdhci_update_irq(s); 39349ab747fSPaolo Bonzini return; 39449ab747fSPaolo Bonzini } 39549ab747fSPaolo Bonzini 39649ab747fSPaolo Bonzini if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 39749ab747fSPaolo Bonzini if (s->blkcnt == 0) { 39849ab747fSPaolo Bonzini return; 39949ab747fSPaolo Bonzini } else { 40049ab747fSPaolo Bonzini s->blkcnt--; 40149ab747fSPaolo Bonzini } 40249ab747fSPaolo Bonzini } 40349ab747fSPaolo Bonzini 40449ab747fSPaolo Bonzini for (index = 0; index < (s->blksize & 0x0fff); index++) { 405*40bbc194SPeter Maydell sdbus_write_data(&s->sdbus, s->fifo_buffer[index]); 40649ab747fSPaolo Bonzini } 40749ab747fSPaolo Bonzini 40849ab747fSPaolo Bonzini /* Next data can be written through BUFFER DATORT register */ 40949ab747fSPaolo Bonzini s->prnsts |= SDHC_SPACE_AVAILABLE; 41049ab747fSPaolo Bonzini 41149ab747fSPaolo Bonzini /* Finish transfer if that was the last block of data */ 41249ab747fSPaolo Bonzini if ((s->trnmod & SDHC_TRNS_MULTI) == 0 || 41349ab747fSPaolo Bonzini ((s->trnmod & SDHC_TRNS_MULTI) && 41449ab747fSPaolo Bonzini (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0))) { 415d368ba43SKevin O'Connor sdhci_end_transfer(s); 416dcdb4cd8SPeter Crosthwaite } else if (s->norintstsen & SDHC_NISEN_WBUFRDY) { 417dcdb4cd8SPeter Crosthwaite s->norintsts |= SDHC_NIS_WBUFRDY; 41849ab747fSPaolo Bonzini } 41949ab747fSPaolo Bonzini 42049ab747fSPaolo Bonzini /* Generate Block Gap Event if requested and if not the last block */ 42149ab747fSPaolo Bonzini if (s->stopped_state == sdhc_gap_write && (s->trnmod & SDHC_TRNS_MULTI) && 42249ab747fSPaolo Bonzini s->blkcnt > 0) { 42349ab747fSPaolo Bonzini s->prnsts &= ~SDHC_DOING_WRITE; 42449ab747fSPaolo Bonzini if (s->norintstsen & SDHC_EISEN_BLKGAP) { 42549ab747fSPaolo Bonzini s->norintsts |= SDHC_EIS_BLKGAP; 42649ab747fSPaolo Bonzini } 427d368ba43SKevin O'Connor sdhci_end_transfer(s); 42849ab747fSPaolo Bonzini } 42949ab747fSPaolo Bonzini 43049ab747fSPaolo Bonzini sdhci_update_irq(s); 43149ab747fSPaolo Bonzini } 43249ab747fSPaolo Bonzini 43349ab747fSPaolo Bonzini /* Write @size bytes of @value data to host controller @s Buffer Data Port 43449ab747fSPaolo Bonzini * register */ 43549ab747fSPaolo Bonzini static void sdhci_write_dataport(SDHCIState *s, uint32_t value, unsigned size) 43649ab747fSPaolo Bonzini { 43749ab747fSPaolo Bonzini unsigned i; 43849ab747fSPaolo Bonzini 43949ab747fSPaolo Bonzini /* Check that there is free space left in a buffer */ 44049ab747fSPaolo Bonzini if (!(s->prnsts & SDHC_SPACE_AVAILABLE)) { 44149ab747fSPaolo Bonzini ERRPRINT("Can't write to data buffer: buffer full\n"); 44249ab747fSPaolo Bonzini return; 44349ab747fSPaolo Bonzini } 44449ab747fSPaolo Bonzini 44549ab747fSPaolo Bonzini for (i = 0; i < size; i++) { 44649ab747fSPaolo Bonzini s->fifo_buffer[s->data_count] = value & 0xFF; 44749ab747fSPaolo Bonzini s->data_count++; 44849ab747fSPaolo Bonzini value >>= 8; 44949ab747fSPaolo Bonzini if (s->data_count >= (s->blksize & 0x0fff)) { 45049ab747fSPaolo Bonzini DPRINT_L2("write buffer filled with %u bytes of data\n", 45149ab747fSPaolo Bonzini s->data_count); 45249ab747fSPaolo Bonzini s->data_count = 0; 45349ab747fSPaolo Bonzini s->prnsts &= ~SDHC_SPACE_AVAILABLE; 45449ab747fSPaolo Bonzini if (s->prnsts & SDHC_DOING_WRITE) { 455d368ba43SKevin O'Connor sdhci_write_block_to_card(s); 45649ab747fSPaolo Bonzini } 45749ab747fSPaolo Bonzini } 45849ab747fSPaolo Bonzini } 45949ab747fSPaolo Bonzini } 46049ab747fSPaolo Bonzini 46149ab747fSPaolo Bonzini /* 46249ab747fSPaolo Bonzini * Single DMA data transfer 46349ab747fSPaolo Bonzini */ 46449ab747fSPaolo Bonzini 46549ab747fSPaolo Bonzini /* Multi block SDMA transfer */ 46649ab747fSPaolo Bonzini static void sdhci_sdma_transfer_multi_blocks(SDHCIState *s) 46749ab747fSPaolo Bonzini { 46849ab747fSPaolo Bonzini bool page_aligned = false; 46949ab747fSPaolo Bonzini unsigned int n, begin; 47049ab747fSPaolo Bonzini const uint16_t block_size = s->blksize & 0x0fff; 47149ab747fSPaolo Bonzini uint32_t boundary_chk = 1 << (((s->blksize & 0xf000) >> 12) + 12); 47249ab747fSPaolo Bonzini uint32_t boundary_count = boundary_chk - (s->sdmasysad % boundary_chk); 47349ab747fSPaolo Bonzini 47449ab747fSPaolo Bonzini /* XXX: Some sd/mmc drivers (for example, u-boot-slp) do not account for 47549ab747fSPaolo Bonzini * possible stop at page boundary if initial address is not page aligned, 47649ab747fSPaolo Bonzini * allow them to work properly */ 47749ab747fSPaolo Bonzini if ((s->sdmasysad % boundary_chk) == 0) { 47849ab747fSPaolo Bonzini page_aligned = true; 47949ab747fSPaolo Bonzini } 48049ab747fSPaolo Bonzini 48149ab747fSPaolo Bonzini if (s->trnmod & SDHC_TRNS_READ) { 48249ab747fSPaolo Bonzini s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT | 48349ab747fSPaolo Bonzini SDHC_DAT_LINE_ACTIVE; 48449ab747fSPaolo Bonzini while (s->blkcnt) { 48549ab747fSPaolo Bonzini if (s->data_count == 0) { 48649ab747fSPaolo Bonzini for (n = 0; n < block_size; n++) { 487*40bbc194SPeter Maydell s->fifo_buffer[n] = sdbus_read_data(&s->sdbus); 48849ab747fSPaolo Bonzini } 48949ab747fSPaolo Bonzini } 49049ab747fSPaolo Bonzini begin = s->data_count; 49149ab747fSPaolo Bonzini if (((boundary_count + begin) < block_size) && page_aligned) { 49249ab747fSPaolo Bonzini s->data_count = boundary_count + begin; 49349ab747fSPaolo Bonzini boundary_count = 0; 49449ab747fSPaolo Bonzini } else { 49549ab747fSPaolo Bonzini s->data_count = block_size; 49649ab747fSPaolo Bonzini boundary_count -= block_size - begin; 49749ab747fSPaolo Bonzini if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 49849ab747fSPaolo Bonzini s->blkcnt--; 49949ab747fSPaolo Bonzini } 50049ab747fSPaolo Bonzini } 501df32fd1cSPaolo Bonzini dma_memory_write(&address_space_memory, s->sdmasysad, 50249ab747fSPaolo Bonzini &s->fifo_buffer[begin], s->data_count - begin); 50349ab747fSPaolo Bonzini s->sdmasysad += s->data_count - begin; 50449ab747fSPaolo Bonzini if (s->data_count == block_size) { 50549ab747fSPaolo Bonzini s->data_count = 0; 50649ab747fSPaolo Bonzini } 50749ab747fSPaolo Bonzini if (page_aligned && boundary_count == 0) { 50849ab747fSPaolo Bonzini break; 50949ab747fSPaolo Bonzini } 51049ab747fSPaolo Bonzini } 51149ab747fSPaolo Bonzini } else { 51249ab747fSPaolo Bonzini s->prnsts |= SDHC_DOING_WRITE | SDHC_DATA_INHIBIT | 51349ab747fSPaolo Bonzini SDHC_DAT_LINE_ACTIVE; 51449ab747fSPaolo Bonzini while (s->blkcnt) { 51549ab747fSPaolo Bonzini begin = s->data_count; 51649ab747fSPaolo Bonzini if (((boundary_count + begin) < block_size) && page_aligned) { 51749ab747fSPaolo Bonzini s->data_count = boundary_count + begin; 51849ab747fSPaolo Bonzini boundary_count = 0; 51949ab747fSPaolo Bonzini } else { 52049ab747fSPaolo Bonzini s->data_count = block_size; 52149ab747fSPaolo Bonzini boundary_count -= block_size - begin; 52249ab747fSPaolo Bonzini } 523df32fd1cSPaolo Bonzini dma_memory_read(&address_space_memory, s->sdmasysad, 52449ab747fSPaolo Bonzini &s->fifo_buffer[begin], s->data_count); 52549ab747fSPaolo Bonzini s->sdmasysad += s->data_count - begin; 52649ab747fSPaolo Bonzini if (s->data_count == block_size) { 52749ab747fSPaolo Bonzini for (n = 0; n < block_size; n++) { 528*40bbc194SPeter Maydell sdbus_write_data(&s->sdbus, s->fifo_buffer[n]); 52949ab747fSPaolo Bonzini } 53049ab747fSPaolo Bonzini s->data_count = 0; 53149ab747fSPaolo Bonzini if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 53249ab747fSPaolo Bonzini s->blkcnt--; 53349ab747fSPaolo Bonzini } 53449ab747fSPaolo Bonzini } 53549ab747fSPaolo Bonzini if (page_aligned && boundary_count == 0) { 53649ab747fSPaolo Bonzini break; 53749ab747fSPaolo Bonzini } 53849ab747fSPaolo Bonzini } 53949ab747fSPaolo Bonzini } 54049ab747fSPaolo Bonzini 54149ab747fSPaolo Bonzini if (s->blkcnt == 0) { 542d368ba43SKevin O'Connor sdhci_end_transfer(s); 54349ab747fSPaolo Bonzini } else { 54449ab747fSPaolo Bonzini if (s->norintstsen & SDHC_NISEN_DMA) { 54549ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_DMA; 54649ab747fSPaolo Bonzini } 54749ab747fSPaolo Bonzini sdhci_update_irq(s); 54849ab747fSPaolo Bonzini } 54949ab747fSPaolo Bonzini } 55049ab747fSPaolo Bonzini 55149ab747fSPaolo Bonzini /* single block SDMA transfer */ 55249ab747fSPaolo Bonzini 55349ab747fSPaolo Bonzini static void sdhci_sdma_transfer_single_block(SDHCIState *s) 55449ab747fSPaolo Bonzini { 55549ab747fSPaolo Bonzini int n; 55649ab747fSPaolo Bonzini uint32_t datacnt = s->blksize & 0x0fff; 55749ab747fSPaolo Bonzini 55849ab747fSPaolo Bonzini if (s->trnmod & SDHC_TRNS_READ) { 55949ab747fSPaolo Bonzini for (n = 0; n < datacnt; n++) { 560*40bbc194SPeter Maydell s->fifo_buffer[n] = sdbus_read_data(&s->sdbus); 56149ab747fSPaolo Bonzini } 562df32fd1cSPaolo Bonzini dma_memory_write(&address_space_memory, s->sdmasysad, s->fifo_buffer, 56349ab747fSPaolo Bonzini datacnt); 56449ab747fSPaolo Bonzini } else { 565df32fd1cSPaolo Bonzini dma_memory_read(&address_space_memory, s->sdmasysad, s->fifo_buffer, 56649ab747fSPaolo Bonzini datacnt); 56749ab747fSPaolo Bonzini for (n = 0; n < datacnt; n++) { 568*40bbc194SPeter Maydell sdbus_write_data(&s->sdbus, s->fifo_buffer[n]); 56949ab747fSPaolo Bonzini } 57049ab747fSPaolo Bonzini } 57149ab747fSPaolo Bonzini 57249ab747fSPaolo Bonzini if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 57349ab747fSPaolo Bonzini s->blkcnt--; 57449ab747fSPaolo Bonzini } 57549ab747fSPaolo Bonzini 576d368ba43SKevin O'Connor sdhci_end_transfer(s); 57749ab747fSPaolo Bonzini } 57849ab747fSPaolo Bonzini 57949ab747fSPaolo Bonzini typedef struct ADMADescr { 58049ab747fSPaolo Bonzini hwaddr addr; 58149ab747fSPaolo Bonzini uint16_t length; 58249ab747fSPaolo Bonzini uint8_t attr; 58349ab747fSPaolo Bonzini uint8_t incr; 58449ab747fSPaolo Bonzini } ADMADescr; 58549ab747fSPaolo Bonzini 58649ab747fSPaolo Bonzini static void get_adma_description(SDHCIState *s, ADMADescr *dscr) 58749ab747fSPaolo Bonzini { 58849ab747fSPaolo Bonzini uint32_t adma1 = 0; 58949ab747fSPaolo Bonzini uint64_t adma2 = 0; 59049ab747fSPaolo Bonzini hwaddr entry_addr = (hwaddr)s->admasysaddr; 59149ab747fSPaolo Bonzini switch (SDHC_DMA_TYPE(s->hostctl)) { 59249ab747fSPaolo Bonzini case SDHC_CTRL_ADMA2_32: 593df32fd1cSPaolo Bonzini dma_memory_read(&address_space_memory, entry_addr, (uint8_t *)&adma2, 59449ab747fSPaolo Bonzini sizeof(adma2)); 59549ab747fSPaolo Bonzini adma2 = le64_to_cpu(adma2); 59649ab747fSPaolo Bonzini /* The spec does not specify endianness of descriptor table. 59749ab747fSPaolo Bonzini * We currently assume that it is LE. 59849ab747fSPaolo Bonzini */ 59949ab747fSPaolo Bonzini dscr->addr = (hwaddr)extract64(adma2, 32, 32) & ~0x3ull; 60049ab747fSPaolo Bonzini dscr->length = (uint16_t)extract64(adma2, 16, 16); 60149ab747fSPaolo Bonzini dscr->attr = (uint8_t)extract64(adma2, 0, 7); 60249ab747fSPaolo Bonzini dscr->incr = 8; 60349ab747fSPaolo Bonzini break; 60449ab747fSPaolo Bonzini case SDHC_CTRL_ADMA1_32: 605df32fd1cSPaolo Bonzini dma_memory_read(&address_space_memory, entry_addr, (uint8_t *)&adma1, 60649ab747fSPaolo Bonzini sizeof(adma1)); 60749ab747fSPaolo Bonzini adma1 = le32_to_cpu(adma1); 60849ab747fSPaolo Bonzini dscr->addr = (hwaddr)(adma1 & 0xFFFFF000); 60949ab747fSPaolo Bonzini dscr->attr = (uint8_t)extract32(adma1, 0, 7); 61049ab747fSPaolo Bonzini dscr->incr = 4; 61149ab747fSPaolo Bonzini if ((dscr->attr & SDHC_ADMA_ATTR_ACT_MASK) == SDHC_ADMA_ATTR_SET_LEN) { 61249ab747fSPaolo Bonzini dscr->length = (uint16_t)extract32(adma1, 12, 16); 61349ab747fSPaolo Bonzini } else { 61449ab747fSPaolo Bonzini dscr->length = 4096; 61549ab747fSPaolo Bonzini } 61649ab747fSPaolo Bonzini break; 61749ab747fSPaolo Bonzini case SDHC_CTRL_ADMA2_64: 618df32fd1cSPaolo Bonzini dma_memory_read(&address_space_memory, entry_addr, 61949ab747fSPaolo Bonzini (uint8_t *)(&dscr->attr), 1); 620df32fd1cSPaolo Bonzini dma_memory_read(&address_space_memory, entry_addr + 2, 62149ab747fSPaolo Bonzini (uint8_t *)(&dscr->length), 2); 62249ab747fSPaolo Bonzini dscr->length = le16_to_cpu(dscr->length); 623df32fd1cSPaolo Bonzini dma_memory_read(&address_space_memory, entry_addr + 4, 62449ab747fSPaolo Bonzini (uint8_t *)(&dscr->addr), 8); 62549ab747fSPaolo Bonzini dscr->attr = le64_to_cpu(dscr->attr); 62649ab747fSPaolo Bonzini dscr->attr &= 0xfffffff8; 62749ab747fSPaolo Bonzini dscr->incr = 12; 62849ab747fSPaolo Bonzini break; 62949ab747fSPaolo Bonzini } 63049ab747fSPaolo Bonzini } 63149ab747fSPaolo Bonzini 63249ab747fSPaolo Bonzini /* Advanced DMA data transfer */ 63349ab747fSPaolo Bonzini 63449ab747fSPaolo Bonzini static void sdhci_do_adma(SDHCIState *s) 63549ab747fSPaolo Bonzini { 63649ab747fSPaolo Bonzini unsigned int n, begin, length; 63749ab747fSPaolo Bonzini const uint16_t block_size = s->blksize & 0x0fff; 63849ab747fSPaolo Bonzini ADMADescr dscr; 63949ab747fSPaolo Bonzini int i; 64049ab747fSPaolo Bonzini 64149ab747fSPaolo Bonzini for (i = 0; i < SDHC_ADMA_DESCS_PER_DELAY; ++i) { 64249ab747fSPaolo Bonzini s->admaerr &= ~SDHC_ADMAERR_LENGTH_MISMATCH; 64349ab747fSPaolo Bonzini 64449ab747fSPaolo Bonzini get_adma_description(s, &dscr); 64549ab747fSPaolo Bonzini DPRINT_L2("ADMA loop: addr=" TARGET_FMT_plx ", len=%d, attr=%x\n", 64649ab747fSPaolo Bonzini dscr.addr, dscr.length, dscr.attr); 64749ab747fSPaolo Bonzini 64849ab747fSPaolo Bonzini if ((dscr.attr & SDHC_ADMA_ATTR_VALID) == 0) { 64949ab747fSPaolo Bonzini /* Indicate that error occurred in ST_FDS state */ 65049ab747fSPaolo Bonzini s->admaerr &= ~SDHC_ADMAERR_STATE_MASK; 65149ab747fSPaolo Bonzini s->admaerr |= SDHC_ADMAERR_STATE_ST_FDS; 65249ab747fSPaolo Bonzini 65349ab747fSPaolo Bonzini /* Generate ADMA error interrupt */ 65449ab747fSPaolo Bonzini if (s->errintstsen & SDHC_EISEN_ADMAERR) { 65549ab747fSPaolo Bonzini s->errintsts |= SDHC_EIS_ADMAERR; 65649ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_ERR; 65749ab747fSPaolo Bonzini } 65849ab747fSPaolo Bonzini 65949ab747fSPaolo Bonzini sdhci_update_irq(s); 66049ab747fSPaolo Bonzini return; 66149ab747fSPaolo Bonzini } 66249ab747fSPaolo Bonzini 66349ab747fSPaolo Bonzini length = dscr.length ? dscr.length : 65536; 66449ab747fSPaolo Bonzini 66549ab747fSPaolo Bonzini switch (dscr.attr & SDHC_ADMA_ATTR_ACT_MASK) { 66649ab747fSPaolo Bonzini case SDHC_ADMA_ATTR_ACT_TRAN: /* data transfer */ 66749ab747fSPaolo Bonzini 66849ab747fSPaolo Bonzini if (s->trnmod & SDHC_TRNS_READ) { 66949ab747fSPaolo Bonzini while (length) { 67049ab747fSPaolo Bonzini if (s->data_count == 0) { 67149ab747fSPaolo Bonzini for (n = 0; n < block_size; n++) { 672*40bbc194SPeter Maydell s->fifo_buffer[n] = sdbus_read_data(&s->sdbus); 67349ab747fSPaolo Bonzini } 67449ab747fSPaolo Bonzini } 67549ab747fSPaolo Bonzini begin = s->data_count; 67649ab747fSPaolo Bonzini if ((length + begin) < block_size) { 67749ab747fSPaolo Bonzini s->data_count = length + begin; 67849ab747fSPaolo Bonzini length = 0; 67949ab747fSPaolo Bonzini } else { 68049ab747fSPaolo Bonzini s->data_count = block_size; 68149ab747fSPaolo Bonzini length -= block_size - begin; 68249ab747fSPaolo Bonzini } 683df32fd1cSPaolo Bonzini dma_memory_write(&address_space_memory, dscr.addr, 68449ab747fSPaolo Bonzini &s->fifo_buffer[begin], 68549ab747fSPaolo Bonzini s->data_count - begin); 68649ab747fSPaolo Bonzini dscr.addr += s->data_count - begin; 68749ab747fSPaolo Bonzini if (s->data_count == block_size) { 68849ab747fSPaolo Bonzini s->data_count = 0; 68949ab747fSPaolo Bonzini if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 69049ab747fSPaolo Bonzini s->blkcnt--; 69149ab747fSPaolo Bonzini if (s->blkcnt == 0) { 69249ab747fSPaolo Bonzini break; 69349ab747fSPaolo Bonzini } 69449ab747fSPaolo Bonzini } 69549ab747fSPaolo Bonzini } 69649ab747fSPaolo Bonzini } 69749ab747fSPaolo Bonzini } else { 69849ab747fSPaolo Bonzini while (length) { 69949ab747fSPaolo Bonzini begin = s->data_count; 70049ab747fSPaolo Bonzini if ((length + begin) < block_size) { 70149ab747fSPaolo Bonzini s->data_count = length + begin; 70249ab747fSPaolo Bonzini length = 0; 70349ab747fSPaolo Bonzini } else { 70449ab747fSPaolo Bonzini s->data_count = block_size; 70549ab747fSPaolo Bonzini length -= block_size - begin; 70649ab747fSPaolo Bonzini } 707df32fd1cSPaolo Bonzini dma_memory_read(&address_space_memory, dscr.addr, 7089db11cefSPeter Crosthwaite &s->fifo_buffer[begin], 7099db11cefSPeter Crosthwaite s->data_count - begin); 71049ab747fSPaolo Bonzini dscr.addr += s->data_count - begin; 71149ab747fSPaolo Bonzini if (s->data_count == block_size) { 71249ab747fSPaolo Bonzini for (n = 0; n < block_size; n++) { 713*40bbc194SPeter Maydell sdbus_write_data(&s->sdbus, s->fifo_buffer[n]); 71449ab747fSPaolo Bonzini } 71549ab747fSPaolo Bonzini s->data_count = 0; 71649ab747fSPaolo Bonzini if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 71749ab747fSPaolo Bonzini s->blkcnt--; 71849ab747fSPaolo Bonzini if (s->blkcnt == 0) { 71949ab747fSPaolo Bonzini break; 72049ab747fSPaolo Bonzini } 72149ab747fSPaolo Bonzini } 72249ab747fSPaolo Bonzini } 72349ab747fSPaolo Bonzini } 72449ab747fSPaolo Bonzini } 72549ab747fSPaolo Bonzini s->admasysaddr += dscr.incr; 72649ab747fSPaolo Bonzini break; 72749ab747fSPaolo Bonzini case SDHC_ADMA_ATTR_ACT_LINK: /* link to next descriptor table */ 72849ab747fSPaolo Bonzini s->admasysaddr = dscr.addr; 729be9c5ddeSSai Pavan Boddu DPRINT_L1("ADMA link: admasysaddr=0x%" PRIx64 "\n", 730be9c5ddeSSai Pavan Boddu s->admasysaddr); 73149ab747fSPaolo Bonzini break; 73249ab747fSPaolo Bonzini default: 73349ab747fSPaolo Bonzini s->admasysaddr += dscr.incr; 73449ab747fSPaolo Bonzini break; 73549ab747fSPaolo Bonzini } 73649ab747fSPaolo Bonzini 7371d32c26fSPeter Crosthwaite if (dscr.attr & SDHC_ADMA_ATTR_INT) { 738be9c5ddeSSai Pavan Boddu DPRINT_L1("ADMA interrupt: admasysaddr=0x%" PRIx64 "\n", 739be9c5ddeSSai Pavan Boddu s->admasysaddr); 7401d32c26fSPeter Crosthwaite if (s->norintstsen & SDHC_NISEN_DMA) { 7411d32c26fSPeter Crosthwaite s->norintsts |= SDHC_NIS_DMA; 7421d32c26fSPeter Crosthwaite } 7431d32c26fSPeter Crosthwaite 7441d32c26fSPeter Crosthwaite sdhci_update_irq(s); 7451d32c26fSPeter Crosthwaite } 7461d32c26fSPeter Crosthwaite 74749ab747fSPaolo Bonzini /* ADMA transfer terminates if blkcnt == 0 or by END attribute */ 74849ab747fSPaolo Bonzini if (((s->trnmod & SDHC_TRNS_BLK_CNT_EN) && 74949ab747fSPaolo Bonzini (s->blkcnt == 0)) || (dscr.attr & SDHC_ADMA_ATTR_END)) { 75049ab747fSPaolo Bonzini DPRINT_L2("ADMA transfer completed\n"); 75149ab747fSPaolo Bonzini if (length || ((dscr.attr & SDHC_ADMA_ATTR_END) && 75249ab747fSPaolo Bonzini (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && 75349ab747fSPaolo Bonzini s->blkcnt != 0)) { 75449ab747fSPaolo Bonzini ERRPRINT("SD/MMC host ADMA length mismatch\n"); 75549ab747fSPaolo Bonzini s->admaerr |= SDHC_ADMAERR_LENGTH_MISMATCH | 75649ab747fSPaolo Bonzini SDHC_ADMAERR_STATE_ST_TFR; 75749ab747fSPaolo Bonzini if (s->errintstsen & SDHC_EISEN_ADMAERR) { 75849ab747fSPaolo Bonzini ERRPRINT("Set ADMA error flag\n"); 75949ab747fSPaolo Bonzini s->errintsts |= SDHC_EIS_ADMAERR; 76049ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_ERR; 76149ab747fSPaolo Bonzini } 76249ab747fSPaolo Bonzini 76349ab747fSPaolo Bonzini sdhci_update_irq(s); 76449ab747fSPaolo Bonzini } 765d368ba43SKevin O'Connor sdhci_end_transfer(s); 76649ab747fSPaolo Bonzini return; 76749ab747fSPaolo Bonzini } 76849ab747fSPaolo Bonzini 76949ab747fSPaolo Bonzini } 77049ab747fSPaolo Bonzini 77149ab747fSPaolo Bonzini /* we have unfinished business - reschedule to continue ADMA */ 772bc72ad67SAlex Bligh timer_mod(s->transfer_timer, 773bc72ad67SAlex Bligh qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_TRANSFER_DELAY); 77449ab747fSPaolo Bonzini } 77549ab747fSPaolo Bonzini 77649ab747fSPaolo Bonzini /* Perform data transfer according to controller configuration */ 77749ab747fSPaolo Bonzini 778d368ba43SKevin O'Connor static void sdhci_data_transfer(void *opaque) 77949ab747fSPaolo Bonzini { 780d368ba43SKevin O'Connor SDHCIState *s = (SDHCIState *)opaque; 78149ab747fSPaolo Bonzini 78249ab747fSPaolo Bonzini if (s->trnmod & SDHC_TRNS_DMA) { 78349ab747fSPaolo Bonzini switch (SDHC_DMA_TYPE(s->hostctl)) { 78449ab747fSPaolo Bonzini case SDHC_CTRL_SDMA: 78549ab747fSPaolo Bonzini if ((s->trnmod & SDHC_TRNS_MULTI) && 78649ab747fSPaolo Bonzini (!(s->trnmod & SDHC_TRNS_BLK_CNT_EN) || s->blkcnt == 0)) { 78749ab747fSPaolo Bonzini break; 78849ab747fSPaolo Bonzini } 78949ab747fSPaolo Bonzini 79049ab747fSPaolo Bonzini if ((s->blkcnt == 1) || !(s->trnmod & SDHC_TRNS_MULTI)) { 791d368ba43SKevin O'Connor sdhci_sdma_transfer_single_block(s); 79249ab747fSPaolo Bonzini } else { 793d368ba43SKevin O'Connor sdhci_sdma_transfer_multi_blocks(s); 79449ab747fSPaolo Bonzini } 79549ab747fSPaolo Bonzini 79649ab747fSPaolo Bonzini break; 79749ab747fSPaolo Bonzini case SDHC_CTRL_ADMA1_32: 79849ab747fSPaolo Bonzini if (!(s->capareg & SDHC_CAN_DO_ADMA1)) { 79949ab747fSPaolo Bonzini ERRPRINT("ADMA1 not supported\n"); 80049ab747fSPaolo Bonzini break; 80149ab747fSPaolo Bonzini } 80249ab747fSPaolo Bonzini 803d368ba43SKevin O'Connor sdhci_do_adma(s); 80449ab747fSPaolo Bonzini break; 80549ab747fSPaolo Bonzini case SDHC_CTRL_ADMA2_32: 80649ab747fSPaolo Bonzini if (!(s->capareg & SDHC_CAN_DO_ADMA2)) { 80749ab747fSPaolo Bonzini ERRPRINT("ADMA2 not supported\n"); 80849ab747fSPaolo Bonzini break; 80949ab747fSPaolo Bonzini } 81049ab747fSPaolo Bonzini 811d368ba43SKevin O'Connor sdhci_do_adma(s); 81249ab747fSPaolo Bonzini break; 81349ab747fSPaolo Bonzini case SDHC_CTRL_ADMA2_64: 81449ab747fSPaolo Bonzini if (!(s->capareg & SDHC_CAN_DO_ADMA2) || 81549ab747fSPaolo Bonzini !(s->capareg & SDHC_64_BIT_BUS_SUPPORT)) { 81649ab747fSPaolo Bonzini ERRPRINT("64 bit ADMA not supported\n"); 81749ab747fSPaolo Bonzini break; 81849ab747fSPaolo Bonzini } 81949ab747fSPaolo Bonzini 820d368ba43SKevin O'Connor sdhci_do_adma(s); 82149ab747fSPaolo Bonzini break; 82249ab747fSPaolo Bonzini default: 82349ab747fSPaolo Bonzini ERRPRINT("Unsupported DMA type\n"); 82449ab747fSPaolo Bonzini break; 82549ab747fSPaolo Bonzini } 82649ab747fSPaolo Bonzini } else { 827*40bbc194SPeter Maydell if ((s->trnmod & SDHC_TRNS_READ) && sdbus_data_ready(&s->sdbus)) { 82849ab747fSPaolo Bonzini s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT | 82949ab747fSPaolo Bonzini SDHC_DAT_LINE_ACTIVE; 830d368ba43SKevin O'Connor sdhci_read_block_from_card(s); 83149ab747fSPaolo Bonzini } else { 83249ab747fSPaolo Bonzini s->prnsts |= SDHC_DOING_WRITE | SDHC_DAT_LINE_ACTIVE | 83349ab747fSPaolo Bonzini SDHC_SPACE_AVAILABLE | SDHC_DATA_INHIBIT; 834d368ba43SKevin O'Connor sdhci_write_block_to_card(s); 83549ab747fSPaolo Bonzini } 83649ab747fSPaolo Bonzini } 83749ab747fSPaolo Bonzini } 83849ab747fSPaolo Bonzini 83949ab747fSPaolo Bonzini static bool sdhci_can_issue_command(SDHCIState *s) 84049ab747fSPaolo Bonzini { 8416890a695SPeter Crosthwaite if (!SDHC_CLOCK_IS_ON(s->clkcon) || 84249ab747fSPaolo Bonzini (((s->prnsts & SDHC_DATA_INHIBIT) || s->stopped_state) && 84349ab747fSPaolo Bonzini ((s->cmdreg & SDHC_CMD_DATA_PRESENT) || 84449ab747fSPaolo Bonzini ((s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY && 84549ab747fSPaolo Bonzini !(SDHC_COMMAND_TYPE(s->cmdreg) == SDHC_CMD_ABORT))))) { 84649ab747fSPaolo Bonzini return false; 84749ab747fSPaolo Bonzini } 84849ab747fSPaolo Bonzini 84949ab747fSPaolo Bonzini return true; 85049ab747fSPaolo Bonzini } 85149ab747fSPaolo Bonzini 85249ab747fSPaolo Bonzini /* The Buffer Data Port register must be accessed in sequential and 85349ab747fSPaolo Bonzini * continuous manner */ 85449ab747fSPaolo Bonzini static inline bool 85549ab747fSPaolo Bonzini sdhci_buff_access_is_sequential(SDHCIState *s, unsigned byte_num) 85649ab747fSPaolo Bonzini { 85749ab747fSPaolo Bonzini if ((s->data_count & 0x3) != byte_num) { 85849ab747fSPaolo Bonzini ERRPRINT("Non-sequential access to Buffer Data Port register" 85949ab747fSPaolo Bonzini "is prohibited\n"); 86049ab747fSPaolo Bonzini return false; 86149ab747fSPaolo Bonzini } 86249ab747fSPaolo Bonzini return true; 86349ab747fSPaolo Bonzini } 86449ab747fSPaolo Bonzini 865d368ba43SKevin O'Connor static uint64_t sdhci_read(void *opaque, hwaddr offset, unsigned size) 86649ab747fSPaolo Bonzini { 867d368ba43SKevin O'Connor SDHCIState *s = (SDHCIState *)opaque; 86849ab747fSPaolo Bonzini uint32_t ret = 0; 86949ab747fSPaolo Bonzini 87049ab747fSPaolo Bonzini switch (offset & ~0x3) { 87149ab747fSPaolo Bonzini case SDHC_SYSAD: 87249ab747fSPaolo Bonzini ret = s->sdmasysad; 87349ab747fSPaolo Bonzini break; 87449ab747fSPaolo Bonzini case SDHC_BLKSIZE: 87549ab747fSPaolo Bonzini ret = s->blksize | (s->blkcnt << 16); 87649ab747fSPaolo Bonzini break; 87749ab747fSPaolo Bonzini case SDHC_ARGUMENT: 87849ab747fSPaolo Bonzini ret = s->argument; 87949ab747fSPaolo Bonzini break; 88049ab747fSPaolo Bonzini case SDHC_TRNMOD: 88149ab747fSPaolo Bonzini ret = s->trnmod | (s->cmdreg << 16); 88249ab747fSPaolo Bonzini break; 88349ab747fSPaolo Bonzini case SDHC_RSPREG0 ... SDHC_RSPREG3: 88449ab747fSPaolo Bonzini ret = s->rspreg[((offset & ~0x3) - SDHC_RSPREG0) >> 2]; 88549ab747fSPaolo Bonzini break; 88649ab747fSPaolo Bonzini case SDHC_BDATA: 88749ab747fSPaolo Bonzini if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) { 888d368ba43SKevin O'Connor ret = sdhci_read_dataport(s, size); 889d368ba43SKevin O'Connor DPRINT_L2("read %ub: addr[0x%04x] -> %u(0x%x)\n", size, (int)offset, 890677ff2aeSPeter Crosthwaite ret, ret); 89149ab747fSPaolo Bonzini return ret; 89249ab747fSPaolo Bonzini } 89349ab747fSPaolo Bonzini break; 89449ab747fSPaolo Bonzini case SDHC_PRNSTS: 89549ab747fSPaolo Bonzini ret = s->prnsts; 89649ab747fSPaolo Bonzini break; 89749ab747fSPaolo Bonzini case SDHC_HOSTCTL: 89849ab747fSPaolo Bonzini ret = s->hostctl | (s->pwrcon << 8) | (s->blkgap << 16) | 89949ab747fSPaolo Bonzini (s->wakcon << 24); 90049ab747fSPaolo Bonzini break; 90149ab747fSPaolo Bonzini case SDHC_CLKCON: 90249ab747fSPaolo Bonzini ret = s->clkcon | (s->timeoutcon << 16); 90349ab747fSPaolo Bonzini break; 90449ab747fSPaolo Bonzini case SDHC_NORINTSTS: 90549ab747fSPaolo Bonzini ret = s->norintsts | (s->errintsts << 16); 90649ab747fSPaolo Bonzini break; 90749ab747fSPaolo Bonzini case SDHC_NORINTSTSEN: 90849ab747fSPaolo Bonzini ret = s->norintstsen | (s->errintstsen << 16); 90949ab747fSPaolo Bonzini break; 91049ab747fSPaolo Bonzini case SDHC_NORINTSIGEN: 91149ab747fSPaolo Bonzini ret = s->norintsigen | (s->errintsigen << 16); 91249ab747fSPaolo Bonzini break; 91349ab747fSPaolo Bonzini case SDHC_ACMD12ERRSTS: 91449ab747fSPaolo Bonzini ret = s->acmd12errsts; 91549ab747fSPaolo Bonzini break; 91649ab747fSPaolo Bonzini case SDHC_CAPAREG: 91749ab747fSPaolo Bonzini ret = s->capareg; 91849ab747fSPaolo Bonzini break; 91949ab747fSPaolo Bonzini case SDHC_MAXCURR: 92049ab747fSPaolo Bonzini ret = s->maxcurr; 92149ab747fSPaolo Bonzini break; 92249ab747fSPaolo Bonzini case SDHC_ADMAERR: 92349ab747fSPaolo Bonzini ret = s->admaerr; 92449ab747fSPaolo Bonzini break; 92549ab747fSPaolo Bonzini case SDHC_ADMASYSADDR: 92649ab747fSPaolo Bonzini ret = (uint32_t)s->admasysaddr; 92749ab747fSPaolo Bonzini break; 92849ab747fSPaolo Bonzini case SDHC_ADMASYSADDR + 4: 92949ab747fSPaolo Bonzini ret = (uint32_t)(s->admasysaddr >> 32); 93049ab747fSPaolo Bonzini break; 93149ab747fSPaolo Bonzini case SDHC_SLOT_INT_STATUS: 93249ab747fSPaolo Bonzini ret = (SD_HOST_SPECv2_VERS << 16) | sdhci_slotint(s); 93349ab747fSPaolo Bonzini break; 93449ab747fSPaolo Bonzini default: 935d368ba43SKevin O'Connor ERRPRINT("bad %ub read: addr[0x%04x]\n", size, (int)offset); 93649ab747fSPaolo Bonzini break; 93749ab747fSPaolo Bonzini } 93849ab747fSPaolo Bonzini 93949ab747fSPaolo Bonzini ret >>= (offset & 0x3) * 8; 94049ab747fSPaolo Bonzini ret &= (1ULL << (size * 8)) - 1; 941d368ba43SKevin O'Connor DPRINT_L2("read %ub: addr[0x%04x] -> %u(0x%x)\n", size, (int)offset, ret, ret); 94249ab747fSPaolo Bonzini return ret; 94349ab747fSPaolo Bonzini } 94449ab747fSPaolo Bonzini 94549ab747fSPaolo Bonzini static inline void sdhci_blkgap_write(SDHCIState *s, uint8_t value) 94649ab747fSPaolo Bonzini { 94749ab747fSPaolo Bonzini if ((value & SDHC_STOP_AT_GAP_REQ) && (s->blkgap & SDHC_STOP_AT_GAP_REQ)) { 94849ab747fSPaolo Bonzini return; 94949ab747fSPaolo Bonzini } 95049ab747fSPaolo Bonzini s->blkgap = value & SDHC_STOP_AT_GAP_REQ; 95149ab747fSPaolo Bonzini 95249ab747fSPaolo Bonzini if ((value & SDHC_CONTINUE_REQ) && s->stopped_state && 95349ab747fSPaolo Bonzini (s->blkgap & SDHC_STOP_AT_GAP_REQ) == 0) { 95449ab747fSPaolo Bonzini if (s->stopped_state == sdhc_gap_read) { 95549ab747fSPaolo Bonzini s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_READ; 956d368ba43SKevin O'Connor sdhci_read_block_from_card(s); 95749ab747fSPaolo Bonzini } else { 95849ab747fSPaolo Bonzini s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_WRITE; 959d368ba43SKevin O'Connor sdhci_write_block_to_card(s); 96049ab747fSPaolo Bonzini } 96149ab747fSPaolo Bonzini s->stopped_state = sdhc_not_stopped; 96249ab747fSPaolo Bonzini } else if (!s->stopped_state && (value & SDHC_STOP_AT_GAP_REQ)) { 96349ab747fSPaolo Bonzini if (s->prnsts & SDHC_DOING_READ) { 96449ab747fSPaolo Bonzini s->stopped_state = sdhc_gap_read; 96549ab747fSPaolo Bonzini } else if (s->prnsts & SDHC_DOING_WRITE) { 96649ab747fSPaolo Bonzini s->stopped_state = sdhc_gap_write; 96749ab747fSPaolo Bonzini } 96849ab747fSPaolo Bonzini } 96949ab747fSPaolo Bonzini } 97049ab747fSPaolo Bonzini 97149ab747fSPaolo Bonzini static inline void sdhci_reset_write(SDHCIState *s, uint8_t value) 97249ab747fSPaolo Bonzini { 97349ab747fSPaolo Bonzini switch (value) { 97449ab747fSPaolo Bonzini case SDHC_RESET_ALL: 975d368ba43SKevin O'Connor sdhci_reset(s); 97649ab747fSPaolo Bonzini break; 97749ab747fSPaolo Bonzini case SDHC_RESET_CMD: 97849ab747fSPaolo Bonzini s->prnsts &= ~SDHC_CMD_INHIBIT; 97949ab747fSPaolo Bonzini s->norintsts &= ~SDHC_NIS_CMDCMP; 98049ab747fSPaolo Bonzini break; 98149ab747fSPaolo Bonzini case SDHC_RESET_DATA: 98249ab747fSPaolo Bonzini s->data_count = 0; 98349ab747fSPaolo Bonzini s->prnsts &= ~(SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE | 98449ab747fSPaolo Bonzini SDHC_DOING_READ | SDHC_DOING_WRITE | 98549ab747fSPaolo Bonzini SDHC_DATA_INHIBIT | SDHC_DAT_LINE_ACTIVE); 98649ab747fSPaolo Bonzini s->blkgap &= ~(SDHC_STOP_AT_GAP_REQ | SDHC_CONTINUE_REQ); 98749ab747fSPaolo Bonzini s->stopped_state = sdhc_not_stopped; 98849ab747fSPaolo Bonzini s->norintsts &= ~(SDHC_NIS_WBUFRDY | SDHC_NIS_RBUFRDY | 98949ab747fSPaolo Bonzini SDHC_NIS_DMA | SDHC_NIS_TRSCMP | SDHC_NIS_BLKGAP); 99049ab747fSPaolo Bonzini break; 99149ab747fSPaolo Bonzini } 99249ab747fSPaolo Bonzini } 99349ab747fSPaolo Bonzini 99449ab747fSPaolo Bonzini static void 995d368ba43SKevin O'Connor sdhci_write(void *opaque, hwaddr offset, uint64_t val, unsigned size) 99649ab747fSPaolo Bonzini { 997d368ba43SKevin O'Connor SDHCIState *s = (SDHCIState *)opaque; 99849ab747fSPaolo Bonzini unsigned shift = 8 * (offset & 0x3); 99949ab747fSPaolo Bonzini uint32_t mask = ~(((1ULL << (size * 8)) - 1) << shift); 1000d368ba43SKevin O'Connor uint32_t value = val; 100149ab747fSPaolo Bonzini value <<= shift; 100249ab747fSPaolo Bonzini 100349ab747fSPaolo Bonzini switch (offset & ~0x3) { 100449ab747fSPaolo Bonzini case SDHC_SYSAD: 100549ab747fSPaolo Bonzini s->sdmasysad = (s->sdmasysad & mask) | value; 100649ab747fSPaolo Bonzini MASKED_WRITE(s->sdmasysad, mask, value); 100749ab747fSPaolo Bonzini /* Writing to last byte of sdmasysad might trigger transfer */ 100849ab747fSPaolo Bonzini if (!(mask & 0xFF000000) && TRANSFERRING_DATA(s->prnsts) && s->blkcnt && 100949ab747fSPaolo Bonzini s->blksize && SDHC_DMA_TYPE(s->hostctl) == SDHC_CTRL_SDMA) { 1010d368ba43SKevin O'Connor sdhci_sdma_transfer_multi_blocks(s); 101149ab747fSPaolo Bonzini } 101249ab747fSPaolo Bonzini break; 101349ab747fSPaolo Bonzini case SDHC_BLKSIZE: 101449ab747fSPaolo Bonzini if (!TRANSFERRING_DATA(s->prnsts)) { 101549ab747fSPaolo Bonzini MASKED_WRITE(s->blksize, mask, value); 101649ab747fSPaolo Bonzini MASKED_WRITE(s->blkcnt, mask >> 16, value >> 16); 101749ab747fSPaolo Bonzini } 10189201bb9aSAlistair Francis 10199201bb9aSAlistair Francis /* Limit block size to the maximum buffer size */ 10209201bb9aSAlistair Francis if (extract32(s->blksize, 0, 12) > s->buf_maxsz) { 10219201bb9aSAlistair Francis qemu_log_mask(LOG_GUEST_ERROR, "%s: Size 0x%x is larger than " \ 10229201bb9aSAlistair Francis "the maximum buffer 0x%x", __func__, s->blksize, 10239201bb9aSAlistair Francis s->buf_maxsz); 10249201bb9aSAlistair Francis 10259201bb9aSAlistair Francis s->blksize = deposit32(s->blksize, 0, 12, s->buf_maxsz); 10269201bb9aSAlistair Francis } 10279201bb9aSAlistair Francis 102849ab747fSPaolo Bonzini break; 102949ab747fSPaolo Bonzini case SDHC_ARGUMENT: 103049ab747fSPaolo Bonzini MASKED_WRITE(s->argument, mask, value); 103149ab747fSPaolo Bonzini break; 103249ab747fSPaolo Bonzini case SDHC_TRNMOD: 103349ab747fSPaolo Bonzini /* DMA can be enabled only if it is supported as indicated by 103449ab747fSPaolo Bonzini * capabilities register */ 103549ab747fSPaolo Bonzini if (!(s->capareg & SDHC_CAN_DO_DMA)) { 103649ab747fSPaolo Bonzini value &= ~SDHC_TRNS_DMA; 103749ab747fSPaolo Bonzini } 103849ab747fSPaolo Bonzini MASKED_WRITE(s->trnmod, mask, value); 103949ab747fSPaolo Bonzini MASKED_WRITE(s->cmdreg, mask >> 16, value >> 16); 104049ab747fSPaolo Bonzini 104149ab747fSPaolo Bonzini /* Writing to the upper byte of CMDREG triggers SD command generation */ 1042d368ba43SKevin O'Connor if ((mask & 0xFF000000) || !sdhci_can_issue_command(s)) { 104349ab747fSPaolo Bonzini break; 104449ab747fSPaolo Bonzini } 104549ab747fSPaolo Bonzini 1046d368ba43SKevin O'Connor sdhci_send_command(s); 104749ab747fSPaolo Bonzini break; 104849ab747fSPaolo Bonzini case SDHC_BDATA: 104949ab747fSPaolo Bonzini if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) { 1050d368ba43SKevin O'Connor sdhci_write_dataport(s, value >> shift, size); 105149ab747fSPaolo Bonzini } 105249ab747fSPaolo Bonzini break; 105349ab747fSPaolo Bonzini case SDHC_HOSTCTL: 105449ab747fSPaolo Bonzini if (!(mask & 0xFF0000)) { 105549ab747fSPaolo Bonzini sdhci_blkgap_write(s, value >> 16); 105649ab747fSPaolo Bonzini } 105749ab747fSPaolo Bonzini MASKED_WRITE(s->hostctl, mask, value); 105849ab747fSPaolo Bonzini MASKED_WRITE(s->pwrcon, mask >> 8, value >> 8); 105949ab747fSPaolo Bonzini MASKED_WRITE(s->wakcon, mask >> 24, value >> 24); 106049ab747fSPaolo Bonzini if (!(s->prnsts & SDHC_CARD_PRESENT) || ((s->pwrcon >> 1) & 0x7) < 5 || 106149ab747fSPaolo Bonzini !(s->capareg & (1 << (31 - ((s->pwrcon >> 1) & 0x7))))) { 106249ab747fSPaolo Bonzini s->pwrcon &= ~SDHC_POWER_ON; 106349ab747fSPaolo Bonzini } 106449ab747fSPaolo Bonzini break; 106549ab747fSPaolo Bonzini case SDHC_CLKCON: 106649ab747fSPaolo Bonzini if (!(mask & 0xFF000000)) { 106749ab747fSPaolo Bonzini sdhci_reset_write(s, value >> 24); 106849ab747fSPaolo Bonzini } 106949ab747fSPaolo Bonzini MASKED_WRITE(s->clkcon, mask, value); 107049ab747fSPaolo Bonzini MASKED_WRITE(s->timeoutcon, mask >> 16, value >> 16); 107149ab747fSPaolo Bonzini if (s->clkcon & SDHC_CLOCK_INT_EN) { 107249ab747fSPaolo Bonzini s->clkcon |= SDHC_CLOCK_INT_STABLE; 107349ab747fSPaolo Bonzini } else { 107449ab747fSPaolo Bonzini s->clkcon &= ~SDHC_CLOCK_INT_STABLE; 107549ab747fSPaolo Bonzini } 107649ab747fSPaolo Bonzini break; 107749ab747fSPaolo Bonzini case SDHC_NORINTSTS: 107849ab747fSPaolo Bonzini if (s->norintstsen & SDHC_NISEN_CARDINT) { 107949ab747fSPaolo Bonzini value &= ~SDHC_NIS_CARDINT; 108049ab747fSPaolo Bonzini } 108149ab747fSPaolo Bonzini s->norintsts &= mask | ~value; 108249ab747fSPaolo Bonzini s->errintsts &= (mask >> 16) | ~(value >> 16); 108349ab747fSPaolo Bonzini if (s->errintsts) { 108449ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_ERR; 108549ab747fSPaolo Bonzini } else { 108649ab747fSPaolo Bonzini s->norintsts &= ~SDHC_NIS_ERR; 108749ab747fSPaolo Bonzini } 108849ab747fSPaolo Bonzini sdhci_update_irq(s); 108949ab747fSPaolo Bonzini break; 109049ab747fSPaolo Bonzini case SDHC_NORINTSTSEN: 109149ab747fSPaolo Bonzini MASKED_WRITE(s->norintstsen, mask, value); 109249ab747fSPaolo Bonzini MASKED_WRITE(s->errintstsen, mask >> 16, value >> 16); 109349ab747fSPaolo Bonzini s->norintsts &= s->norintstsen; 109449ab747fSPaolo Bonzini s->errintsts &= s->errintstsen; 109549ab747fSPaolo Bonzini if (s->errintsts) { 109649ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_ERR; 109749ab747fSPaolo Bonzini } else { 109849ab747fSPaolo Bonzini s->norintsts &= ~SDHC_NIS_ERR; 109949ab747fSPaolo Bonzini } 110049ab747fSPaolo Bonzini sdhci_update_irq(s); 110149ab747fSPaolo Bonzini break; 110249ab747fSPaolo Bonzini case SDHC_NORINTSIGEN: 110349ab747fSPaolo Bonzini MASKED_WRITE(s->norintsigen, mask, value); 110449ab747fSPaolo Bonzini MASKED_WRITE(s->errintsigen, mask >> 16, value >> 16); 110549ab747fSPaolo Bonzini sdhci_update_irq(s); 110649ab747fSPaolo Bonzini break; 110749ab747fSPaolo Bonzini case SDHC_ADMAERR: 110849ab747fSPaolo Bonzini MASKED_WRITE(s->admaerr, mask, value); 110949ab747fSPaolo Bonzini break; 111049ab747fSPaolo Bonzini case SDHC_ADMASYSADDR: 111149ab747fSPaolo Bonzini s->admasysaddr = (s->admasysaddr & (0xFFFFFFFF00000000ULL | 111249ab747fSPaolo Bonzini (uint64_t)mask)) | (uint64_t)value; 111349ab747fSPaolo Bonzini break; 111449ab747fSPaolo Bonzini case SDHC_ADMASYSADDR + 4: 111549ab747fSPaolo Bonzini s->admasysaddr = (s->admasysaddr & (0x00000000FFFFFFFFULL | 111649ab747fSPaolo Bonzini ((uint64_t)mask << 32))) | ((uint64_t)value << 32); 111749ab747fSPaolo Bonzini break; 111849ab747fSPaolo Bonzini case SDHC_FEAER: 111949ab747fSPaolo Bonzini s->acmd12errsts |= value; 112049ab747fSPaolo Bonzini s->errintsts |= (value >> 16) & s->errintstsen; 112149ab747fSPaolo Bonzini if (s->acmd12errsts) { 112249ab747fSPaolo Bonzini s->errintsts |= SDHC_EIS_CMD12ERR; 112349ab747fSPaolo Bonzini } 112449ab747fSPaolo Bonzini if (s->errintsts) { 112549ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_ERR; 112649ab747fSPaolo Bonzini } 112749ab747fSPaolo Bonzini sdhci_update_irq(s); 112849ab747fSPaolo Bonzini break; 112949ab747fSPaolo Bonzini default: 113049ab747fSPaolo Bonzini ERRPRINT("bad %ub write offset: addr[0x%04x] <- %u(0x%x)\n", 1131d368ba43SKevin O'Connor size, (int)offset, value >> shift, value >> shift); 113249ab747fSPaolo Bonzini break; 113349ab747fSPaolo Bonzini } 113449ab747fSPaolo Bonzini DPRINT_L2("write %ub: addr[0x%04x] <- %u(0x%x)\n", 1135d368ba43SKevin O'Connor size, (int)offset, value >> shift, value >> shift); 113649ab747fSPaolo Bonzini } 113749ab747fSPaolo Bonzini 113849ab747fSPaolo Bonzini static const MemoryRegionOps sdhci_mmio_ops = { 1139d368ba43SKevin O'Connor .read = sdhci_read, 1140d368ba43SKevin O'Connor .write = sdhci_write, 114149ab747fSPaolo Bonzini .valid = { 114249ab747fSPaolo Bonzini .min_access_size = 1, 114349ab747fSPaolo Bonzini .max_access_size = 4, 114449ab747fSPaolo Bonzini .unaligned = false 114549ab747fSPaolo Bonzini }, 114649ab747fSPaolo Bonzini .endianness = DEVICE_LITTLE_ENDIAN, 114749ab747fSPaolo Bonzini }; 114849ab747fSPaolo Bonzini 114949ab747fSPaolo Bonzini static inline unsigned int sdhci_get_fifolen(SDHCIState *s) 115049ab747fSPaolo Bonzini { 115149ab747fSPaolo Bonzini switch (SDHC_CAPAB_BLOCKSIZE(s->capareg)) { 115249ab747fSPaolo Bonzini case 0: 115349ab747fSPaolo Bonzini return 512; 115449ab747fSPaolo Bonzini case 1: 115549ab747fSPaolo Bonzini return 1024; 115649ab747fSPaolo Bonzini case 2: 115749ab747fSPaolo Bonzini return 2048; 115849ab747fSPaolo Bonzini default: 115949ab747fSPaolo Bonzini hw_error("SDHC: unsupported value for maximum block size\n"); 116049ab747fSPaolo Bonzini return 0; 116149ab747fSPaolo Bonzini } 116249ab747fSPaolo Bonzini } 116349ab747fSPaolo Bonzini 1164*40bbc194SPeter Maydell static void sdhci_initfn(SDHCIState *s) 116549ab747fSPaolo Bonzini { 1166*40bbc194SPeter Maydell qbus_create_inplace(&s->sdbus, sizeof(s->sdbus), 1167*40bbc194SPeter Maydell TYPE_SDHCI_BUS, DEVICE(s), "sd-bus"); 116849ab747fSPaolo Bonzini 1169bc72ad67SAlex Bligh s->insert_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_raise_insertion_irq, s); 1170d368ba43SKevin O'Connor s->transfer_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_data_transfer, s); 117149ab747fSPaolo Bonzini } 117249ab747fSPaolo Bonzini 11737302dcd6SKevin O'Connor static void sdhci_uninitfn(SDHCIState *s) 117449ab747fSPaolo Bonzini { 1175bc72ad67SAlex Bligh timer_del(s->insert_timer); 1176bc72ad67SAlex Bligh timer_free(s->insert_timer); 1177bc72ad67SAlex Bligh timer_del(s->transfer_timer); 1178bc72ad67SAlex Bligh timer_free(s->transfer_timer); 1179127a4e1aSAndreas Färber qemu_free_irq(s->eject_cb); 1180127a4e1aSAndreas Färber qemu_free_irq(s->ro_cb); 118149ab747fSPaolo Bonzini 118249ab747fSPaolo Bonzini g_free(s->fifo_buffer); 118349ab747fSPaolo Bonzini s->fifo_buffer = NULL; 118449ab747fSPaolo Bonzini } 118549ab747fSPaolo Bonzini 118649ab747fSPaolo Bonzini const VMStateDescription sdhci_vmstate = { 118749ab747fSPaolo Bonzini .name = "sdhci", 118849ab747fSPaolo Bonzini .version_id = 1, 118949ab747fSPaolo Bonzini .minimum_version_id = 1, 119049ab747fSPaolo Bonzini .fields = (VMStateField[]) { 119149ab747fSPaolo Bonzini VMSTATE_UINT32(sdmasysad, SDHCIState), 119249ab747fSPaolo Bonzini VMSTATE_UINT16(blksize, SDHCIState), 119349ab747fSPaolo Bonzini VMSTATE_UINT16(blkcnt, SDHCIState), 119449ab747fSPaolo Bonzini VMSTATE_UINT32(argument, SDHCIState), 119549ab747fSPaolo Bonzini VMSTATE_UINT16(trnmod, SDHCIState), 119649ab747fSPaolo Bonzini VMSTATE_UINT16(cmdreg, SDHCIState), 119749ab747fSPaolo Bonzini VMSTATE_UINT32_ARRAY(rspreg, SDHCIState, 4), 119849ab747fSPaolo Bonzini VMSTATE_UINT32(prnsts, SDHCIState), 119949ab747fSPaolo Bonzini VMSTATE_UINT8(hostctl, SDHCIState), 120049ab747fSPaolo Bonzini VMSTATE_UINT8(pwrcon, SDHCIState), 120149ab747fSPaolo Bonzini VMSTATE_UINT8(blkgap, SDHCIState), 120249ab747fSPaolo Bonzini VMSTATE_UINT8(wakcon, SDHCIState), 120349ab747fSPaolo Bonzini VMSTATE_UINT16(clkcon, SDHCIState), 120449ab747fSPaolo Bonzini VMSTATE_UINT8(timeoutcon, SDHCIState), 120549ab747fSPaolo Bonzini VMSTATE_UINT8(admaerr, SDHCIState), 120649ab747fSPaolo Bonzini VMSTATE_UINT16(norintsts, SDHCIState), 120749ab747fSPaolo Bonzini VMSTATE_UINT16(errintsts, SDHCIState), 120849ab747fSPaolo Bonzini VMSTATE_UINT16(norintstsen, SDHCIState), 120949ab747fSPaolo Bonzini VMSTATE_UINT16(errintstsen, SDHCIState), 121049ab747fSPaolo Bonzini VMSTATE_UINT16(norintsigen, SDHCIState), 121149ab747fSPaolo Bonzini VMSTATE_UINT16(errintsigen, SDHCIState), 121249ab747fSPaolo Bonzini VMSTATE_UINT16(acmd12errsts, SDHCIState), 121349ab747fSPaolo Bonzini VMSTATE_UINT16(data_count, SDHCIState), 121449ab747fSPaolo Bonzini VMSTATE_UINT64(admasysaddr, SDHCIState), 121549ab747fSPaolo Bonzini VMSTATE_UINT8(stopped_state, SDHCIState), 121649ab747fSPaolo Bonzini VMSTATE_VBUFFER_UINT32(fifo_buffer, SDHCIState, 1, NULL, 0, buf_maxsz), 1217e720677eSPaolo Bonzini VMSTATE_TIMER_PTR(insert_timer, SDHCIState), 1218e720677eSPaolo Bonzini VMSTATE_TIMER_PTR(transfer_timer, SDHCIState), 121949ab747fSPaolo Bonzini VMSTATE_END_OF_LIST() 122049ab747fSPaolo Bonzini } 122149ab747fSPaolo Bonzini }; 122249ab747fSPaolo Bonzini 122349ab747fSPaolo Bonzini /* Capabilities registers provide information on supported features of this 122449ab747fSPaolo Bonzini * specific host controller implementation */ 12255ec911c3SKevin O'Connor static Property sdhci_pci_properties[] = { 1226c7bcc85dSPaolo Bonzini DEFINE_PROP_UINT32("capareg", SDHCIState, capareg, 122749ab747fSPaolo Bonzini SDHC_CAPAB_REG_DEFAULT), 1228c7bcc85dSPaolo Bonzini DEFINE_PROP_UINT32("maxcurr", SDHCIState, maxcurr, 0), 122949ab747fSPaolo Bonzini DEFINE_PROP_END_OF_LIST(), 123049ab747fSPaolo Bonzini }; 123149ab747fSPaolo Bonzini 12329af21dbeSMarkus Armbruster static void sdhci_pci_realize(PCIDevice *dev, Error **errp) 1233224d10ffSKevin O'Connor { 1234224d10ffSKevin O'Connor SDHCIState *s = PCI_SDHCI(dev); 1235224d10ffSKevin O'Connor dev->config[PCI_CLASS_PROG] = 0x01; /* Standard Host supported DMA */ 1236224d10ffSKevin O'Connor dev->config[PCI_INTERRUPT_PIN] = 0x01; /* interrupt pin A */ 1237*40bbc194SPeter Maydell sdhci_initfn(s); 1238224d10ffSKevin O'Connor s->buf_maxsz = sdhci_get_fifolen(s); 1239224d10ffSKevin O'Connor s->fifo_buffer = g_malloc0(s->buf_maxsz); 1240224d10ffSKevin O'Connor s->irq = pci_allocate_irq(dev); 1241224d10ffSKevin O'Connor memory_region_init_io(&s->iomem, OBJECT(s), &sdhci_mmio_ops, s, "sdhci", 1242224d10ffSKevin O'Connor SDHC_REGISTERS_MAP_SIZE); 1243224d10ffSKevin O'Connor pci_register_bar(dev, 0, 0, &s->iomem); 1244224d10ffSKevin O'Connor } 1245224d10ffSKevin O'Connor 1246224d10ffSKevin O'Connor static void sdhci_pci_exit(PCIDevice *dev) 1247224d10ffSKevin O'Connor { 1248224d10ffSKevin O'Connor SDHCIState *s = PCI_SDHCI(dev); 1249224d10ffSKevin O'Connor sdhci_uninitfn(s); 1250224d10ffSKevin O'Connor } 1251224d10ffSKevin O'Connor 1252224d10ffSKevin O'Connor static void sdhci_pci_class_init(ObjectClass *klass, void *data) 1253224d10ffSKevin O'Connor { 1254224d10ffSKevin O'Connor DeviceClass *dc = DEVICE_CLASS(klass); 1255224d10ffSKevin O'Connor PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 1256224d10ffSKevin O'Connor 12579af21dbeSMarkus Armbruster k->realize = sdhci_pci_realize; 1258224d10ffSKevin O'Connor k->exit = sdhci_pci_exit; 1259224d10ffSKevin O'Connor k->vendor_id = PCI_VENDOR_ID_REDHAT; 1260224d10ffSKevin O'Connor k->device_id = PCI_DEVICE_ID_REDHAT_SDHCI; 1261224d10ffSKevin O'Connor k->class_id = PCI_CLASS_SYSTEM_SDHCI; 1262224d10ffSKevin O'Connor set_bit(DEVICE_CATEGORY_STORAGE, dc->categories); 1263224d10ffSKevin O'Connor dc->vmsd = &sdhci_vmstate; 12645ec911c3SKevin O'Connor dc->props = sdhci_pci_properties; 1265224d10ffSKevin O'Connor } 1266224d10ffSKevin O'Connor 1267224d10ffSKevin O'Connor static const TypeInfo sdhci_pci_info = { 1268224d10ffSKevin O'Connor .name = TYPE_PCI_SDHCI, 1269224d10ffSKevin O'Connor .parent = TYPE_PCI_DEVICE, 1270224d10ffSKevin O'Connor .instance_size = sizeof(SDHCIState), 1271224d10ffSKevin O'Connor .class_init = sdhci_pci_class_init, 1272224d10ffSKevin O'Connor }; 1273224d10ffSKevin O'Connor 12745ec911c3SKevin O'Connor static Property sdhci_sysbus_properties[] = { 12755ec911c3SKevin O'Connor DEFINE_PROP_UINT32("capareg", SDHCIState, capareg, 12765ec911c3SKevin O'Connor SDHC_CAPAB_REG_DEFAULT), 12775ec911c3SKevin O'Connor DEFINE_PROP_UINT32("maxcurr", SDHCIState, maxcurr, 0), 127872369755SAndrew Baumann DEFINE_PROP_BOOL("noeject-quirk", SDHCIState, noeject_quirk, false), 12795ec911c3SKevin O'Connor DEFINE_PROP_END_OF_LIST(), 12805ec911c3SKevin O'Connor }; 12815ec911c3SKevin O'Connor 12827302dcd6SKevin O'Connor static void sdhci_sysbus_init(Object *obj) 128349ab747fSPaolo Bonzini { 12847302dcd6SKevin O'Connor SDHCIState *s = SYSBUS_SDHCI(obj); 12855ec911c3SKevin O'Connor 1286*40bbc194SPeter Maydell sdhci_initfn(s); 12877302dcd6SKevin O'Connor } 12887302dcd6SKevin O'Connor 12897302dcd6SKevin O'Connor static void sdhci_sysbus_finalize(Object *obj) 12907302dcd6SKevin O'Connor { 12917302dcd6SKevin O'Connor SDHCIState *s = SYSBUS_SDHCI(obj); 12927302dcd6SKevin O'Connor sdhci_uninitfn(s); 12937302dcd6SKevin O'Connor } 12947302dcd6SKevin O'Connor 12957302dcd6SKevin O'Connor static void sdhci_sysbus_realize(DeviceState *dev, Error ** errp) 12967302dcd6SKevin O'Connor { 12977302dcd6SKevin O'Connor SDHCIState *s = SYSBUS_SDHCI(dev); 129849ab747fSPaolo Bonzini SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 1299*40bbc194SPeter Maydell DriveInfo *di; 1300*40bbc194SPeter Maydell BlockBackend *blk; 1301*40bbc194SPeter Maydell DeviceState *carddev; 1302*40bbc194SPeter Maydell Error *err = NULL; 1303*40bbc194SPeter Maydell 1304*40bbc194SPeter Maydell /* Create and plug in the sd card. 1305*40bbc194SPeter Maydell * FIXME: this should be done by the users of this device so we 1306*40bbc194SPeter Maydell * do not use drive_get_next() here. 1307*40bbc194SPeter Maydell */ 1308*40bbc194SPeter Maydell di = drive_get_next(IF_SD); 1309*40bbc194SPeter Maydell blk = di ? blk_by_legacy_dinfo(di) : NULL; 1310*40bbc194SPeter Maydell 1311*40bbc194SPeter Maydell carddev = qdev_create(qdev_get_child_bus(dev, "sd-bus"), TYPE_SD_CARD); 1312*40bbc194SPeter Maydell qdev_prop_set_drive(carddev, "drive", blk, &err); 1313*40bbc194SPeter Maydell if (err) { 1314*40bbc194SPeter Maydell error_propagate(errp, err); 1315*40bbc194SPeter Maydell return; 1316*40bbc194SPeter Maydell } 1317*40bbc194SPeter Maydell object_property_set_bool(OBJECT(carddev), true, "realized", &err); 1318*40bbc194SPeter Maydell if (err) { 1319*40bbc194SPeter Maydell error_propagate(errp, err); 1320*40bbc194SPeter Maydell return; 1321*40bbc194SPeter Maydell } 132249ab747fSPaolo Bonzini 132349ab747fSPaolo Bonzini s->buf_maxsz = sdhci_get_fifolen(s); 132449ab747fSPaolo Bonzini s->fifo_buffer = g_malloc0(s->buf_maxsz); 132549ab747fSPaolo Bonzini sysbus_init_irq(sbd, &s->irq); 132629776739SPaolo Bonzini memory_region_init_io(&s->iomem, OBJECT(s), &sdhci_mmio_ops, s, "sdhci", 132749ab747fSPaolo Bonzini SDHC_REGISTERS_MAP_SIZE); 132849ab747fSPaolo Bonzini sysbus_init_mmio(sbd, &s->iomem); 132949ab747fSPaolo Bonzini } 133049ab747fSPaolo Bonzini 13317302dcd6SKevin O'Connor static void sdhci_sysbus_class_init(ObjectClass *klass, void *data) 133249ab747fSPaolo Bonzini { 133349ab747fSPaolo Bonzini DeviceClass *dc = DEVICE_CLASS(klass); 133449ab747fSPaolo Bonzini 133549ab747fSPaolo Bonzini dc->vmsd = &sdhci_vmstate; 13365ec911c3SKevin O'Connor dc->props = sdhci_sysbus_properties; 13377302dcd6SKevin O'Connor dc->realize = sdhci_sysbus_realize; 13389f9bdf43SMarkus Armbruster /* Reason: instance_init() method uses drive_get_next() */ 13399f9bdf43SMarkus Armbruster dc->cannot_instantiate_with_device_add_yet = true; 134049ab747fSPaolo Bonzini } 134149ab747fSPaolo Bonzini 13427302dcd6SKevin O'Connor static const TypeInfo sdhci_sysbus_info = { 13437302dcd6SKevin O'Connor .name = TYPE_SYSBUS_SDHCI, 134449ab747fSPaolo Bonzini .parent = TYPE_SYS_BUS_DEVICE, 134549ab747fSPaolo Bonzini .instance_size = sizeof(SDHCIState), 13467302dcd6SKevin O'Connor .instance_init = sdhci_sysbus_init, 13477302dcd6SKevin O'Connor .instance_finalize = sdhci_sysbus_finalize, 13487302dcd6SKevin O'Connor .class_init = sdhci_sysbus_class_init, 134949ab747fSPaolo Bonzini }; 135049ab747fSPaolo Bonzini 1351*40bbc194SPeter Maydell static void sdhci_bus_class_init(ObjectClass *klass, void *data) 1352*40bbc194SPeter Maydell { 1353*40bbc194SPeter Maydell SDBusClass *sbc = SD_BUS_CLASS(klass); 1354*40bbc194SPeter Maydell 1355*40bbc194SPeter Maydell sbc->set_inserted = sdhci_set_inserted; 1356*40bbc194SPeter Maydell sbc->set_readonly = sdhci_set_readonly; 1357*40bbc194SPeter Maydell } 1358*40bbc194SPeter Maydell 1359*40bbc194SPeter Maydell static const TypeInfo sdhci_bus_info = { 1360*40bbc194SPeter Maydell .name = TYPE_SDHCI_BUS, 1361*40bbc194SPeter Maydell .parent = TYPE_SD_BUS, 1362*40bbc194SPeter Maydell .instance_size = sizeof(SDBus), 1363*40bbc194SPeter Maydell .class_init = sdhci_bus_class_init, 1364*40bbc194SPeter Maydell }; 1365*40bbc194SPeter Maydell 136649ab747fSPaolo Bonzini static void sdhci_register_types(void) 136749ab747fSPaolo Bonzini { 1368224d10ffSKevin O'Connor type_register_static(&sdhci_pci_info); 13697302dcd6SKevin O'Connor type_register_static(&sdhci_sysbus_info); 1370*40bbc194SPeter Maydell type_register_static(&sdhci_bus_info); 137149ab747fSPaolo Bonzini } 137249ab747fSPaolo Bonzini 137349ab747fSPaolo Bonzini type_init(sdhci_register_types) 1374