xref: /openbmc/qemu/hw/sd/sdhci.c (revision 2df42919569ccacb255068e5230f43060cf66dfc)
149ab747fSPaolo Bonzini /*
249ab747fSPaolo Bonzini  * SD Association Host Standard Specification v2.0 controller emulation
349ab747fSPaolo Bonzini  *
4598a40b3SPhilippe Mathieu-Daudé  * Datasheet: PartA2_SD_Host_Controller_Simplified_Specification_Ver2.00.pdf
5598a40b3SPhilippe Mathieu-Daudé  *
649ab747fSPaolo Bonzini  * Copyright (c) 2011 Samsung Electronics Co., Ltd.
749ab747fSPaolo Bonzini  * Mitsyanko Igor <i.mitsyanko@samsung.com>
849ab747fSPaolo Bonzini  * Peter A.G. Crosthwaite <peter.crosthwaite@petalogix.com>
949ab747fSPaolo Bonzini  *
1049ab747fSPaolo Bonzini  * Based on MMC controller for Samsung S5PC1xx-based board emulation
1149ab747fSPaolo Bonzini  * by Alexey Merkulov and Vladimir Monakhov.
1249ab747fSPaolo Bonzini  *
1349ab747fSPaolo Bonzini  * This program is free software; you can redistribute it and/or modify it
1449ab747fSPaolo Bonzini  * under the terms of the GNU General Public License as published by the
1549ab747fSPaolo Bonzini  * Free Software Foundation; either version 2 of the License, or (at your
1649ab747fSPaolo Bonzini  * option) any later version.
1749ab747fSPaolo Bonzini  *
1849ab747fSPaolo Bonzini  * This program is distributed in the hope that it will be useful,
1949ab747fSPaolo Bonzini  * but WITHOUT ANY WARRANTY; without even the implied warranty of
2049ab747fSPaolo Bonzini  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.
2149ab747fSPaolo Bonzini  * See the GNU General Public License for more details.
2249ab747fSPaolo Bonzini  *
2349ab747fSPaolo Bonzini  * You should have received a copy of the GNU General Public License along
2449ab747fSPaolo Bonzini  * with this program; if not, see <http://www.gnu.org/licenses/>.
2549ab747fSPaolo Bonzini  */
2649ab747fSPaolo Bonzini 
270430891cSPeter Maydell #include "qemu/osdep.h"
284c8f9735SPhilippe Mathieu-Daudé #include "qemu/units.h"
296ff37c3dSPhilippe Mathieu-Daudé #include "qemu/error-report.h"
30b635d98cSPhilippe Mathieu-Daudé #include "qapi/error.h"
3164552b6bSMarkus Armbruster #include "hw/irq.h"
32a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h"
3349ab747fSPaolo Bonzini #include "sysemu/dma.h"
3449ab747fSPaolo Bonzini #include "qemu/timer.h"
3549ab747fSPaolo Bonzini #include "qemu/bitops.h"
36f82a0f44SPhilippe Mathieu-Daudé #include "hw/sd/sdhci.h"
37d6454270SMarkus Armbruster #include "migration/vmstate.h"
38637d23beSSai Pavan Boddu #include "sdhci-internal.h"
3903dd024fSPaolo Bonzini #include "qemu/log.h"
408be487d8SPhilippe Mathieu-Daudé #include "trace.h"
41db1015e9SEduardo Habkost #include "qom/object.h"
4249ab747fSPaolo Bonzini 
4340bbc194SPeter Maydell #define TYPE_SDHCI_BUS "sdhci-bus"
44fa34a3c5SEduardo Habkost /* This is reusing the SDBus typedef from SD_BUS */
45fa34a3c5SEduardo Habkost DECLARE_INSTANCE_CHECKER(SDBus, SDHCI_BUS,
46fa34a3c5SEduardo Habkost                          TYPE_SDHCI_BUS)
4740bbc194SPeter Maydell 
48aa164fbfSPhilippe Mathieu-Daudé #define MASKED_WRITE(reg, mask, val)  (reg = (reg & (mask)) | (val))
49aa164fbfSPhilippe Mathieu-Daudé 
5009b738ffSPhilippe Mathieu-Daudé static inline unsigned int sdhci_get_fifolen(SDHCIState *s)
5109b738ffSPhilippe Mathieu-Daudé {
5209b738ffSPhilippe Mathieu-Daudé     return 1 << (9 + FIELD_EX32(s->capareg, SDHC_CAPAB, MAXBLOCKLENGTH));
5309b738ffSPhilippe Mathieu-Daudé }
5409b738ffSPhilippe Mathieu-Daudé 
556ff37c3dSPhilippe Mathieu-Daudé /* return true on error */
566ff37c3dSPhilippe Mathieu-Daudé static bool sdhci_check_capab_freq_range(SDHCIState *s, const char *desc,
576ff37c3dSPhilippe Mathieu-Daudé                                          uint8_t freq, Error **errp)
586ff37c3dSPhilippe Mathieu-Daudé {
594d67852dSPhilippe Mathieu-Daudé     if (s->sd_spec_version >= 3) {
604d67852dSPhilippe Mathieu-Daudé         return false;
614d67852dSPhilippe Mathieu-Daudé     }
626ff37c3dSPhilippe Mathieu-Daudé     switch (freq) {
636ff37c3dSPhilippe Mathieu-Daudé     case 0:
646ff37c3dSPhilippe Mathieu-Daudé     case 10 ... 63:
656ff37c3dSPhilippe Mathieu-Daudé         break;
666ff37c3dSPhilippe Mathieu-Daudé     default:
676ff37c3dSPhilippe Mathieu-Daudé         error_setg(errp, "SD %s clock frequency can have value"
686ff37c3dSPhilippe Mathieu-Daudé                    "in range 0-63 only", desc);
696ff37c3dSPhilippe Mathieu-Daudé         return true;
706ff37c3dSPhilippe Mathieu-Daudé     }
716ff37c3dSPhilippe Mathieu-Daudé     return false;
726ff37c3dSPhilippe Mathieu-Daudé }
736ff37c3dSPhilippe Mathieu-Daudé 
746ff37c3dSPhilippe Mathieu-Daudé static void sdhci_check_capareg(SDHCIState *s, Error **errp)
756ff37c3dSPhilippe Mathieu-Daudé {
766ff37c3dSPhilippe Mathieu-Daudé     uint64_t msk = s->capareg;
776ff37c3dSPhilippe Mathieu-Daudé     uint32_t val;
786ff37c3dSPhilippe Mathieu-Daudé     bool y;
796ff37c3dSPhilippe Mathieu-Daudé 
806ff37c3dSPhilippe Mathieu-Daudé     switch (s->sd_spec_version) {
811e23b63fSPhilippe Mathieu-Daudé     case 4:
821e23b63fSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, BUS64BIT_V4);
831e23b63fSPhilippe Mathieu-Daudé         trace_sdhci_capareg("64-bit system bus (v4)", val);
841e23b63fSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, BUS64BIT_V4, 0);
851e23b63fSPhilippe Mathieu-Daudé 
861e23b63fSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, UHS_II);
871e23b63fSPhilippe Mathieu-Daudé         trace_sdhci_capareg("UHS-II", val);
881e23b63fSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, UHS_II, 0);
891e23b63fSPhilippe Mathieu-Daudé 
901e23b63fSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, ADMA3);
911e23b63fSPhilippe Mathieu-Daudé         trace_sdhci_capareg("ADMA3", val);
921e23b63fSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, ADMA3, 0);
931e23b63fSPhilippe Mathieu-Daudé 
941e23b63fSPhilippe Mathieu-Daudé     /* fallthrough */
954d67852dSPhilippe Mathieu-Daudé     case 3:
964d67852dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, ASYNC_INT);
974d67852dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("async interrupt", val);
984d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, ASYNC_INT, 0);
994d67852dSPhilippe Mathieu-Daudé 
1004d67852dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, SLOT_TYPE);
1014d67852dSPhilippe Mathieu-Daudé         if (val) {
1024d67852dSPhilippe Mathieu-Daudé             error_setg(errp, "slot-type not supported");
1034d67852dSPhilippe Mathieu-Daudé             return;
1044d67852dSPhilippe Mathieu-Daudé         }
1054d67852dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("slot type", val);
1064d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, SLOT_TYPE, 0);
1074d67852dSPhilippe Mathieu-Daudé 
1084d67852dSPhilippe Mathieu-Daudé         if (val != 2) {
1094d67852dSPhilippe Mathieu-Daudé             val = FIELD_EX64(s->capareg, SDHC_CAPAB, EMBEDDED_8BIT);
1104d67852dSPhilippe Mathieu-Daudé             trace_sdhci_capareg("8-bit bus", val);
1114d67852dSPhilippe Mathieu-Daudé         }
1124d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, EMBEDDED_8BIT, 0);
1134d67852dSPhilippe Mathieu-Daudé 
1144d67852dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, BUS_SPEED);
1154d67852dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("bus speed mask", val);
1164d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, BUS_SPEED, 0);
1174d67852dSPhilippe Mathieu-Daudé 
1184d67852dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, DRIVER_STRENGTH);
1194d67852dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("driver strength mask", val);
1204d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, DRIVER_STRENGTH, 0);
1214d67852dSPhilippe Mathieu-Daudé 
1224d67852dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, TIMER_RETUNING);
1234d67852dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("timer re-tuning", val);
1244d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, TIMER_RETUNING, 0);
1254d67852dSPhilippe Mathieu-Daudé 
1264d67852dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, SDR50_TUNING);
1274d67852dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("use SDR50 tuning", val);
1284d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, SDR50_TUNING, 0);
1294d67852dSPhilippe Mathieu-Daudé 
1304d67852dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, RETUNING_MODE);
1314d67852dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("re-tuning mode", val);
1324d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, RETUNING_MODE, 0);
1334d67852dSPhilippe Mathieu-Daudé 
1344d67852dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, CLOCK_MULT);
1354d67852dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("clock multiplier", val);
1364d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, CLOCK_MULT, 0);
1374d67852dSPhilippe Mathieu-Daudé 
1384d67852dSPhilippe Mathieu-Daudé     /* fallthrough */
1396ff37c3dSPhilippe Mathieu-Daudé     case 2: /* default version */
1400540fba9SPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, ADMA2);
1410540fba9SPhilippe Mathieu-Daudé         trace_sdhci_capareg("ADMA2", val);
1420540fba9SPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, ADMA2, 0);
1430540fba9SPhilippe Mathieu-Daudé 
1440540fba9SPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, ADMA1);
1450540fba9SPhilippe Mathieu-Daudé         trace_sdhci_capareg("ADMA1", val);
1460540fba9SPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, ADMA1, 0);
1470540fba9SPhilippe Mathieu-Daudé 
1480540fba9SPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, BUS64BIT);
1491e23b63fSPhilippe Mathieu-Daudé         trace_sdhci_capareg("64-bit system bus (v3)", val);
1500540fba9SPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, BUS64BIT, 0);
1516ff37c3dSPhilippe Mathieu-Daudé 
1526ff37c3dSPhilippe Mathieu-Daudé     /* fallthrough */
1536ff37c3dSPhilippe Mathieu-Daudé     case 1:
1546ff37c3dSPhilippe Mathieu-Daudé         y = FIELD_EX64(s->capareg, SDHC_CAPAB, TOUNIT);
1556ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, TOUNIT, 0);
1566ff37c3dSPhilippe Mathieu-Daudé 
1576ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, TOCLKFREQ);
1586ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg(y ? "timeout (MHz)" : "Timeout (KHz)", val);
1596ff37c3dSPhilippe Mathieu-Daudé         if (sdhci_check_capab_freq_range(s, "timeout", val, errp)) {
1606ff37c3dSPhilippe Mathieu-Daudé             return;
1616ff37c3dSPhilippe Mathieu-Daudé         }
1626ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, TOCLKFREQ, 0);
1636ff37c3dSPhilippe Mathieu-Daudé 
1646ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, BASECLKFREQ);
1656ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg(y ? "base (MHz)" : "Base (KHz)", val);
1666ff37c3dSPhilippe Mathieu-Daudé         if (sdhci_check_capab_freq_range(s, "base", val, errp)) {
1676ff37c3dSPhilippe Mathieu-Daudé             return;
1686ff37c3dSPhilippe Mathieu-Daudé         }
1696ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, BASECLKFREQ, 0);
1706ff37c3dSPhilippe Mathieu-Daudé 
1716ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, MAXBLOCKLENGTH);
1726ff37c3dSPhilippe Mathieu-Daudé         if (val >= 3) {
1736ff37c3dSPhilippe Mathieu-Daudé             error_setg(errp, "block size can be 512, 1024 or 2048 only");
1746ff37c3dSPhilippe Mathieu-Daudé             return;
1756ff37c3dSPhilippe Mathieu-Daudé         }
1766ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("max block length", sdhci_get_fifolen(s));
1776ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, MAXBLOCKLENGTH, 0);
1786ff37c3dSPhilippe Mathieu-Daudé 
1796ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, HIGHSPEED);
1806ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("high speed", val);
1816ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, HIGHSPEED, 0);
1826ff37c3dSPhilippe Mathieu-Daudé 
1836ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, SDMA);
1846ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("SDMA", val);
1856ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, SDMA, 0);
1866ff37c3dSPhilippe Mathieu-Daudé 
1876ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, SUSPRESUME);
1886ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("suspend/resume", val);
1896ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, SUSPRESUME, 0);
1906ff37c3dSPhilippe Mathieu-Daudé 
1916ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, V33);
1926ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("3.3v", val);
1936ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, V33, 0);
1946ff37c3dSPhilippe Mathieu-Daudé 
1956ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, V30);
1966ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("3.0v", val);
1976ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, V30, 0);
1986ff37c3dSPhilippe Mathieu-Daudé 
1996ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, V18);
2006ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("1.8v", val);
2016ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, V18, 0);
2026ff37c3dSPhilippe Mathieu-Daudé         break;
2036ff37c3dSPhilippe Mathieu-Daudé 
2046ff37c3dSPhilippe Mathieu-Daudé     default:
2056ff37c3dSPhilippe Mathieu-Daudé         error_setg(errp, "Unsupported spec version: %u", s->sd_spec_version);
2066ff37c3dSPhilippe Mathieu-Daudé     }
2076ff37c3dSPhilippe Mathieu-Daudé     if (msk) {
2086ff37c3dSPhilippe Mathieu-Daudé         qemu_log_mask(LOG_UNIMP,
2096ff37c3dSPhilippe Mathieu-Daudé                       "SDHCI: unknown CAPAB mask: 0x%016" PRIx64 "\n", msk);
2106ff37c3dSPhilippe Mathieu-Daudé     }
2116ff37c3dSPhilippe Mathieu-Daudé }
2126ff37c3dSPhilippe Mathieu-Daudé 
21349ab747fSPaolo Bonzini static uint8_t sdhci_slotint(SDHCIState *s)
21449ab747fSPaolo Bonzini {
21549ab747fSPaolo Bonzini     return (s->norintsts & s->norintsigen) || (s->errintsts & s->errintsigen) ||
21649ab747fSPaolo Bonzini          ((s->norintsts & SDHC_NIS_INSERT) && (s->wakcon & SDHC_WKUP_ON_INS)) ||
21749ab747fSPaolo Bonzini          ((s->norintsts & SDHC_NIS_REMOVE) && (s->wakcon & SDHC_WKUP_ON_RMV));
21849ab747fSPaolo Bonzini }
21949ab747fSPaolo Bonzini 
2202bd9ae7eSPhilippe Mathieu-Daudé /* Return true if IRQ was pending and delivered */
2212bd9ae7eSPhilippe Mathieu-Daudé static bool sdhci_update_irq(SDHCIState *s)
22249ab747fSPaolo Bonzini {
2232bd9ae7eSPhilippe Mathieu-Daudé     bool pending = sdhci_slotint(s);
2242bd9ae7eSPhilippe Mathieu-Daudé 
2252bd9ae7eSPhilippe Mathieu-Daudé     qemu_set_irq(s->irq, pending);
2262bd9ae7eSPhilippe Mathieu-Daudé 
2272bd9ae7eSPhilippe Mathieu-Daudé     return pending;
22849ab747fSPaolo Bonzini }
22949ab747fSPaolo Bonzini 
23049ab747fSPaolo Bonzini static void sdhci_raise_insertion_irq(void *opaque)
23149ab747fSPaolo Bonzini {
23249ab747fSPaolo Bonzini     SDHCIState *s = (SDHCIState *)opaque;
23349ab747fSPaolo Bonzini 
23449ab747fSPaolo Bonzini     if (s->norintsts & SDHC_NIS_REMOVE) {
235bc72ad67SAlex Bligh         timer_mod(s->insert_timer,
236bc72ad67SAlex Bligh                 qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY);
23749ab747fSPaolo Bonzini     } else {
23849ab747fSPaolo Bonzini         s->prnsts = 0x1ff0000;
23949ab747fSPaolo Bonzini         if (s->norintstsen & SDHC_NISEN_INSERT) {
24049ab747fSPaolo Bonzini             s->norintsts |= SDHC_NIS_INSERT;
24149ab747fSPaolo Bonzini         }
24249ab747fSPaolo Bonzini         sdhci_update_irq(s);
24349ab747fSPaolo Bonzini     }
24449ab747fSPaolo Bonzini }
24549ab747fSPaolo Bonzini 
24640bbc194SPeter Maydell static void sdhci_set_inserted(DeviceState *dev, bool level)
24749ab747fSPaolo Bonzini {
24840bbc194SPeter Maydell     SDHCIState *s = (SDHCIState *)dev;
24949ab747fSPaolo Bonzini 
2508be487d8SPhilippe Mathieu-Daudé     trace_sdhci_set_inserted(level ? "insert" : "eject");
25149ab747fSPaolo Bonzini     if ((s->norintsts & SDHC_NIS_REMOVE) && level) {
25249ab747fSPaolo Bonzini         /* Give target some time to notice card ejection */
253bc72ad67SAlex Bligh         timer_mod(s->insert_timer,
254bc72ad67SAlex Bligh                 qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY);
25549ab747fSPaolo Bonzini     } else {
25649ab747fSPaolo Bonzini         if (level) {
25749ab747fSPaolo Bonzini             s->prnsts = 0x1ff0000;
25849ab747fSPaolo Bonzini             if (s->norintstsen & SDHC_NISEN_INSERT) {
25949ab747fSPaolo Bonzini                 s->norintsts |= SDHC_NIS_INSERT;
26049ab747fSPaolo Bonzini             }
26149ab747fSPaolo Bonzini         } else {
26249ab747fSPaolo Bonzini             s->prnsts = 0x1fa0000;
26349ab747fSPaolo Bonzini             s->pwrcon &= ~SDHC_POWER_ON;
26449ab747fSPaolo Bonzini             s->clkcon &= ~SDHC_CLOCK_SDCLK_EN;
26549ab747fSPaolo Bonzini             if (s->norintstsen & SDHC_NISEN_REMOVE) {
26649ab747fSPaolo Bonzini                 s->norintsts |= SDHC_NIS_REMOVE;
26749ab747fSPaolo Bonzini             }
26849ab747fSPaolo Bonzini         }
26949ab747fSPaolo Bonzini         sdhci_update_irq(s);
27049ab747fSPaolo Bonzini     }
27149ab747fSPaolo Bonzini }
27249ab747fSPaolo Bonzini 
27340bbc194SPeter Maydell static void sdhci_set_readonly(DeviceState *dev, bool level)
27449ab747fSPaolo Bonzini {
27540bbc194SPeter Maydell     SDHCIState *s = (SDHCIState *)dev;
27649ab747fSPaolo Bonzini 
27749ab747fSPaolo Bonzini     if (level) {
27849ab747fSPaolo Bonzini         s->prnsts &= ~SDHC_WRITE_PROTECT;
27949ab747fSPaolo Bonzini     } else {
28049ab747fSPaolo Bonzini         /* Write enabled */
28149ab747fSPaolo Bonzini         s->prnsts |= SDHC_WRITE_PROTECT;
28249ab747fSPaolo Bonzini     }
28349ab747fSPaolo Bonzini }
28449ab747fSPaolo Bonzini 
28549ab747fSPaolo Bonzini static void sdhci_reset(SDHCIState *s)
28649ab747fSPaolo Bonzini {
28740bbc194SPeter Maydell     DeviceState *dev = DEVICE(s);
28840bbc194SPeter Maydell 
289bc72ad67SAlex Bligh     timer_del(s->insert_timer);
290bc72ad67SAlex Bligh     timer_del(s->transfer_timer);
291aceb5b06SPhilippe Mathieu-Daudé 
292*2df42919SJamin Lin     /*
293*2df42919SJamin Lin      * Set all registers to 0. Capabilities/Version registers are not cleared
29449ab747fSPaolo Bonzini      * and assumed to always preserve their value, given to them during
295*2df42919SJamin Lin      * initialization
296*2df42919SJamin Lin      */
29749ab747fSPaolo Bonzini     memset(&s->sdmasysad, 0, (uintptr_t)&s->capareg - (uintptr_t)&s->sdmasysad);
29849ab747fSPaolo Bonzini 
29940bbc194SPeter Maydell     /* Reset other state based on current card insertion/readonly status */
30040bbc194SPeter Maydell     sdhci_set_inserted(dev, sdbus_get_inserted(&s->sdbus));
30140bbc194SPeter Maydell     sdhci_set_readonly(dev, sdbus_get_readonly(&s->sdbus));
30240bbc194SPeter Maydell 
30349ab747fSPaolo Bonzini     s->data_count = 0;
30449ab747fSPaolo Bonzini     s->stopped_state = sdhc_not_stopped;
3050a7ac9f9SAndrew Baumann     s->pending_insert_state = false;
30649ab747fSPaolo Bonzini }
30749ab747fSPaolo Bonzini 
3088b41c305SPeter Maydell static void sdhci_poweron_reset(DeviceState *dev)
3098b41c305SPeter Maydell {
310*2df42919SJamin Lin     /*
311*2df42919SJamin Lin      * QOM (ie power-on) reset. This is identical to reset
3128b41c305SPeter Maydell      * commanded via device register apart from handling of the
3138b41c305SPeter Maydell      * 'pending insert on powerup' quirk.
3148b41c305SPeter Maydell      */
3158b41c305SPeter Maydell     SDHCIState *s = (SDHCIState *)dev;
3168b41c305SPeter Maydell 
3178b41c305SPeter Maydell     sdhci_reset(s);
3188b41c305SPeter Maydell 
3198b41c305SPeter Maydell     if (s->pending_insert_quirk) {
3208b41c305SPeter Maydell         s->pending_insert_state = true;
3218b41c305SPeter Maydell     }
3228b41c305SPeter Maydell }
3238b41c305SPeter Maydell 
324d368ba43SKevin O'Connor static void sdhci_data_transfer(void *opaque);
32549ab747fSPaolo Bonzini 
326946df4d5SLu Gao #define BLOCK_SIZE_MASK (4 * KiB - 1)
327946df4d5SLu Gao 
32849ab747fSPaolo Bonzini static void sdhci_send_command(SDHCIState *s)
32949ab747fSPaolo Bonzini {
33049ab747fSPaolo Bonzini     SDRequest request;
33149ab747fSPaolo Bonzini     uint8_t response[16];
33249ab747fSPaolo Bonzini     int rlen;
333b263d8f9SBin Meng     bool timeout = false;
33449ab747fSPaolo Bonzini 
33549ab747fSPaolo Bonzini     s->errintsts = 0;
33649ab747fSPaolo Bonzini     s->acmd12errsts = 0;
33749ab747fSPaolo Bonzini     request.cmd = s->cmdreg >> 8;
33849ab747fSPaolo Bonzini     request.arg = s->argument;
3398be487d8SPhilippe Mathieu-Daudé 
3408be487d8SPhilippe Mathieu-Daudé     trace_sdhci_send_command(request.cmd, request.arg);
34140bbc194SPeter Maydell     rlen = sdbus_do_command(&s->sdbus, &request, response);
34249ab747fSPaolo Bonzini 
34349ab747fSPaolo Bonzini     if (s->cmdreg & SDHC_CMD_RESPONSE) {
34449ab747fSPaolo Bonzini         if (rlen == 4) {
345b3141c06SPhilippe Mathieu-Daudé             s->rspreg[0] = ldl_be_p(response);
34649ab747fSPaolo Bonzini             s->rspreg[1] = s->rspreg[2] = s->rspreg[3] = 0;
3478be487d8SPhilippe Mathieu-Daudé             trace_sdhci_response4(s->rspreg[0]);
34849ab747fSPaolo Bonzini         } else if (rlen == 16) {
349b3141c06SPhilippe Mathieu-Daudé             s->rspreg[0] = ldl_be_p(&response[11]);
350b3141c06SPhilippe Mathieu-Daudé             s->rspreg[1] = ldl_be_p(&response[7]);
351b3141c06SPhilippe Mathieu-Daudé             s->rspreg[2] = ldl_be_p(&response[3]);
35249ab747fSPaolo Bonzini             s->rspreg[3] = (response[0] << 16) | (response[1] << 8) |
35349ab747fSPaolo Bonzini                             response[2];
3548be487d8SPhilippe Mathieu-Daudé             trace_sdhci_response16(s->rspreg[3], s->rspreg[2],
3558be487d8SPhilippe Mathieu-Daudé                                    s->rspreg[1], s->rspreg[0]);
35649ab747fSPaolo Bonzini         } else {
357b263d8f9SBin Meng             timeout = true;
3588be487d8SPhilippe Mathieu-Daudé             trace_sdhci_error("timeout waiting for command response");
35949ab747fSPaolo Bonzini             if (s->errintstsen & SDHC_EISEN_CMDTIMEOUT) {
36049ab747fSPaolo Bonzini                 s->errintsts |= SDHC_EIS_CMDTIMEOUT;
36149ab747fSPaolo Bonzini                 s->norintsts |= SDHC_NIS_ERR;
36249ab747fSPaolo Bonzini             }
36349ab747fSPaolo Bonzini         }
36449ab747fSPaolo Bonzini 
365fd1e5c81SAndrey Smirnov         if (!(s->quirks & SDHCI_QUIRK_NO_BUSY_IRQ) &&
366fd1e5c81SAndrey Smirnov             (s->norintstsen & SDHC_NISEN_TRSCMP) &&
36749ab747fSPaolo Bonzini             (s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY) {
36849ab747fSPaolo Bonzini             s->norintsts |= SDHC_NIS_TRSCMP;
36949ab747fSPaolo Bonzini         }
37049ab747fSPaolo Bonzini     }
37149ab747fSPaolo Bonzini 
37249ab747fSPaolo Bonzini     if (s->norintstsen & SDHC_NISEN_CMDCMP) {
37349ab747fSPaolo Bonzini         s->norintsts |= SDHC_NIS_CMDCMP;
37449ab747fSPaolo Bonzini     }
37549ab747fSPaolo Bonzini 
37649ab747fSPaolo Bonzini     sdhci_update_irq(s);
37749ab747fSPaolo Bonzini 
378946df4d5SLu Gao     if (!timeout && (s->blksize & BLOCK_SIZE_MASK) &&
379946df4d5SLu Gao         (s->cmdreg & SDHC_CMD_DATA_PRESENT)) {
380656f416cSPeter Crosthwaite         s->data_count = 0;
381d368ba43SKevin O'Connor         sdhci_data_transfer(s);
38249ab747fSPaolo Bonzini     }
38349ab747fSPaolo Bonzini }
38449ab747fSPaolo Bonzini 
38549ab747fSPaolo Bonzini static void sdhci_end_transfer(SDHCIState *s)
38649ab747fSPaolo Bonzini {
38749ab747fSPaolo Bonzini     /* Automatically send CMD12 to stop transfer if AutoCMD12 enabled */
38849ab747fSPaolo Bonzini     if ((s->trnmod & SDHC_TRNS_ACMD12) != 0) {
38949ab747fSPaolo Bonzini         SDRequest request;
39049ab747fSPaolo Bonzini         uint8_t response[16];
39149ab747fSPaolo Bonzini 
39249ab747fSPaolo Bonzini         request.cmd = 0x0C;
39349ab747fSPaolo Bonzini         request.arg = 0;
3948be487d8SPhilippe Mathieu-Daudé         trace_sdhci_end_transfer(request.cmd, request.arg);
39540bbc194SPeter Maydell         sdbus_do_command(&s->sdbus, &request, response);
39649ab747fSPaolo Bonzini         /* Auto CMD12 response goes to the upper Response register */
397b3141c06SPhilippe Mathieu-Daudé         s->rspreg[3] = ldl_be_p(response);
39849ab747fSPaolo Bonzini     }
39949ab747fSPaolo Bonzini 
40049ab747fSPaolo Bonzini     s->prnsts &= ~(SDHC_DOING_READ | SDHC_DOING_WRITE |
40149ab747fSPaolo Bonzini             SDHC_DAT_LINE_ACTIVE | SDHC_DATA_INHIBIT |
40249ab747fSPaolo Bonzini             SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE);
40349ab747fSPaolo Bonzini 
40449ab747fSPaolo Bonzini     if (s->norintstsen & SDHC_NISEN_TRSCMP) {
40549ab747fSPaolo Bonzini         s->norintsts |= SDHC_NIS_TRSCMP;
40649ab747fSPaolo Bonzini     }
40749ab747fSPaolo Bonzini 
40849ab747fSPaolo Bonzini     sdhci_update_irq(s);
40949ab747fSPaolo Bonzini }
41049ab747fSPaolo Bonzini 
41149ab747fSPaolo Bonzini /*
41249ab747fSPaolo Bonzini  * Programmed i/o data transfer
41349ab747fSPaolo Bonzini  */
41449ab747fSPaolo Bonzini 
41549ab747fSPaolo Bonzini /* Fill host controller's read buffer with BLKSIZE bytes of data from card */
41649ab747fSPaolo Bonzini static void sdhci_read_block_from_card(SDHCIState *s)
41749ab747fSPaolo Bonzini {
418ea55a221SPhilippe Mathieu-Daudé     const uint16_t blk_size = s->blksize & BLOCK_SIZE_MASK;
41949ab747fSPaolo Bonzini 
42049ab747fSPaolo Bonzini     if ((s->trnmod & SDHC_TRNS_MULTI) &&
42149ab747fSPaolo Bonzini             (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) {
42249ab747fSPaolo Bonzini         return;
42349ab747fSPaolo Bonzini     }
42449ab747fSPaolo Bonzini 
425ea55a221SPhilippe Mathieu-Daudé     if (!FIELD_EX32(s->hostctl2, SDHC_HOSTCTL2, EXECUTE_TUNING)) {
42608022a91SPhilippe Mathieu-Daudé         /* Device is not in tuning */
427618e0be1SPhilippe Mathieu-Daudé         sdbus_read_data(&s->sdbus, s->fifo_buffer, blk_size);
428ea55a221SPhilippe Mathieu-Daudé     }
429ea55a221SPhilippe Mathieu-Daudé 
430ea55a221SPhilippe Mathieu-Daudé     if (FIELD_EX32(s->hostctl2, SDHC_HOSTCTL2, EXECUTE_TUNING)) {
43108022a91SPhilippe Mathieu-Daudé         /* Device is in tuning */
432ea55a221SPhilippe Mathieu-Daudé         s->hostctl2 &= ~R_SDHC_HOSTCTL2_EXECUTE_TUNING_MASK;
433ea55a221SPhilippe Mathieu-Daudé         s->hostctl2 |= R_SDHC_HOSTCTL2_SAMPLING_CLKSEL_MASK;
434ea55a221SPhilippe Mathieu-Daudé         s->prnsts &= ~(SDHC_DAT_LINE_ACTIVE | SDHC_DOING_READ |
435ea55a221SPhilippe Mathieu-Daudé                        SDHC_DATA_INHIBIT);
436ea55a221SPhilippe Mathieu-Daudé         goto read_done;
43749ab747fSPaolo Bonzini     }
43849ab747fSPaolo Bonzini 
43949ab747fSPaolo Bonzini     /* New data now available for READ through Buffer Port Register */
44049ab747fSPaolo Bonzini     s->prnsts |= SDHC_DATA_AVAILABLE;
44149ab747fSPaolo Bonzini     if (s->norintstsen & SDHC_NISEN_RBUFRDY) {
44249ab747fSPaolo Bonzini         s->norintsts |= SDHC_NIS_RBUFRDY;
44349ab747fSPaolo Bonzini     }
44449ab747fSPaolo Bonzini 
44549ab747fSPaolo Bonzini     /* Clear DAT line active status if that was the last block */
44649ab747fSPaolo Bonzini     if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
44749ab747fSPaolo Bonzini             ((s->trnmod & SDHC_TRNS_MULTI) && s->blkcnt == 1)) {
44849ab747fSPaolo Bonzini         s->prnsts &= ~SDHC_DAT_LINE_ACTIVE;
44949ab747fSPaolo Bonzini     }
45049ab747fSPaolo Bonzini 
451*2df42919SJamin Lin     /*
452*2df42919SJamin Lin      * If stop at block gap request was set and it's not the last block of
453*2df42919SJamin Lin      * data - generate Block Event interrupt
454*2df42919SJamin Lin      */
45549ab747fSPaolo Bonzini     if (s->stopped_state == sdhc_gap_read && (s->trnmod & SDHC_TRNS_MULTI) &&
45649ab747fSPaolo Bonzini             s->blkcnt != 1)    {
45749ab747fSPaolo Bonzini         s->prnsts &= ~SDHC_DAT_LINE_ACTIVE;
45849ab747fSPaolo Bonzini         if (s->norintstsen & SDHC_EISEN_BLKGAP) {
45949ab747fSPaolo Bonzini             s->norintsts |= SDHC_EIS_BLKGAP;
46049ab747fSPaolo Bonzini         }
46149ab747fSPaolo Bonzini     }
46249ab747fSPaolo Bonzini 
463ea55a221SPhilippe Mathieu-Daudé read_done:
46449ab747fSPaolo Bonzini     sdhci_update_irq(s);
46549ab747fSPaolo Bonzini }
46649ab747fSPaolo Bonzini 
46749ab747fSPaolo Bonzini /* Read @size byte of data from host controller @s BUFFER DATA PORT register */
46849ab747fSPaolo Bonzini static uint32_t sdhci_read_dataport(SDHCIState *s, unsigned size)
46949ab747fSPaolo Bonzini {
47049ab747fSPaolo Bonzini     uint32_t value = 0;
47149ab747fSPaolo Bonzini     int i;
47249ab747fSPaolo Bonzini 
47349ab747fSPaolo Bonzini     /* first check that a valid data exists in host controller input buffer */
47449ab747fSPaolo Bonzini     if ((s->prnsts & SDHC_DATA_AVAILABLE) == 0) {
4758be487d8SPhilippe Mathieu-Daudé         trace_sdhci_error("read from empty buffer");
47649ab747fSPaolo Bonzini         return 0;
47749ab747fSPaolo Bonzini     }
47849ab747fSPaolo Bonzini 
47949ab747fSPaolo Bonzini     for (i = 0; i < size; i++) {
4809e4b27caSPhilippe Mathieu-Daudé         assert(s->data_count < s->buf_maxsz);
48149ab747fSPaolo Bonzini         value |= s->fifo_buffer[s->data_count] << i * 8;
48249ab747fSPaolo Bonzini         s->data_count++;
48349ab747fSPaolo Bonzini         /* check if we've read all valid data (blksize bytes) from buffer */
484bf8ec38eSPhilippe Mathieu-Daudé         if ((s->data_count) >= (s->blksize & BLOCK_SIZE_MASK)) {
4858be487d8SPhilippe Mathieu-Daudé             trace_sdhci_read_dataport(s->data_count);
48649ab747fSPaolo Bonzini             s->prnsts &= ~SDHC_DATA_AVAILABLE; /* no more data in a buffer */
48749ab747fSPaolo Bonzini             s->data_count = 0;  /* next buff read must start at position [0] */
48849ab747fSPaolo Bonzini 
48949ab747fSPaolo Bonzini             if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
49049ab747fSPaolo Bonzini                 s->blkcnt--;
49149ab747fSPaolo Bonzini             }
49249ab747fSPaolo Bonzini 
49349ab747fSPaolo Bonzini             /* if that was the last block of data */
49449ab747fSPaolo Bonzini             if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
49549ab747fSPaolo Bonzini                 ((s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) ||
49649ab747fSPaolo Bonzini                  /* stop at gap request */
49749ab747fSPaolo Bonzini                 (s->stopped_state == sdhc_gap_read &&
49849ab747fSPaolo Bonzini                  !(s->prnsts & SDHC_DAT_LINE_ACTIVE))) {
499d368ba43SKevin O'Connor                 sdhci_end_transfer(s);
50049ab747fSPaolo Bonzini             } else { /* if there are more data, read next block from card */
501d368ba43SKevin O'Connor                 sdhci_read_block_from_card(s);
50249ab747fSPaolo Bonzini             }
50349ab747fSPaolo Bonzini             break;
50449ab747fSPaolo Bonzini         }
50549ab747fSPaolo Bonzini     }
50649ab747fSPaolo Bonzini 
50749ab747fSPaolo Bonzini     return value;
50849ab747fSPaolo Bonzini }
50949ab747fSPaolo Bonzini 
51049ab747fSPaolo Bonzini /* Write data from host controller FIFO to card */
51149ab747fSPaolo Bonzini static void sdhci_write_block_to_card(SDHCIState *s)
51249ab747fSPaolo Bonzini {
51349ab747fSPaolo Bonzini     if (s->prnsts & SDHC_SPACE_AVAILABLE) {
51449ab747fSPaolo Bonzini         if (s->norintstsen & SDHC_NISEN_WBUFRDY) {
51549ab747fSPaolo Bonzini             s->norintsts |= SDHC_NIS_WBUFRDY;
51649ab747fSPaolo Bonzini         }
51749ab747fSPaolo Bonzini         sdhci_update_irq(s);
51849ab747fSPaolo Bonzini         return;
51949ab747fSPaolo Bonzini     }
52049ab747fSPaolo Bonzini 
52149ab747fSPaolo Bonzini     if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
52249ab747fSPaolo Bonzini         if (s->blkcnt == 0) {
52349ab747fSPaolo Bonzini             return;
52449ab747fSPaolo Bonzini         } else {
52549ab747fSPaolo Bonzini             s->blkcnt--;
52649ab747fSPaolo Bonzini         }
52749ab747fSPaolo Bonzini     }
52849ab747fSPaolo Bonzini 
52962a21be6SPhilippe Mathieu-Daudé     sdbus_write_data(&s->sdbus, s->fifo_buffer, s->blksize & BLOCK_SIZE_MASK);
53049ab747fSPaolo Bonzini 
53149ab747fSPaolo Bonzini     /* Next data can be written through BUFFER DATORT register */
53249ab747fSPaolo Bonzini     s->prnsts |= SDHC_SPACE_AVAILABLE;
53349ab747fSPaolo Bonzini 
53449ab747fSPaolo Bonzini     /* Finish transfer if that was the last block of data */
53549ab747fSPaolo Bonzini     if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
53649ab747fSPaolo Bonzini             ((s->trnmod & SDHC_TRNS_MULTI) &&
53749ab747fSPaolo Bonzini             (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0))) {
538d368ba43SKevin O'Connor         sdhci_end_transfer(s);
539dcdb4cd8SPeter Crosthwaite     } else if (s->norintstsen & SDHC_NISEN_WBUFRDY) {
540dcdb4cd8SPeter Crosthwaite         s->norintsts |= SDHC_NIS_WBUFRDY;
54149ab747fSPaolo Bonzini     }
54249ab747fSPaolo Bonzini 
54349ab747fSPaolo Bonzini     /* Generate Block Gap Event if requested and if not the last block */
54449ab747fSPaolo Bonzini     if (s->stopped_state == sdhc_gap_write && (s->trnmod & SDHC_TRNS_MULTI) &&
54549ab747fSPaolo Bonzini             s->blkcnt > 0) {
54649ab747fSPaolo Bonzini         s->prnsts &= ~SDHC_DOING_WRITE;
54749ab747fSPaolo Bonzini         if (s->norintstsen & SDHC_EISEN_BLKGAP) {
54849ab747fSPaolo Bonzini             s->norintsts |= SDHC_EIS_BLKGAP;
54949ab747fSPaolo Bonzini         }
550d368ba43SKevin O'Connor         sdhci_end_transfer(s);
55149ab747fSPaolo Bonzini     }
55249ab747fSPaolo Bonzini 
55349ab747fSPaolo Bonzini     sdhci_update_irq(s);
55449ab747fSPaolo Bonzini }
55549ab747fSPaolo Bonzini 
556*2df42919SJamin Lin /*
557*2df42919SJamin Lin  * Write @size bytes of @value data to host controller @s Buffer Data Port
558*2df42919SJamin Lin  * register
559*2df42919SJamin Lin  */
56049ab747fSPaolo Bonzini static void sdhci_write_dataport(SDHCIState *s, uint32_t value, unsigned size)
56149ab747fSPaolo Bonzini {
56249ab747fSPaolo Bonzini     unsigned i;
56349ab747fSPaolo Bonzini 
56449ab747fSPaolo Bonzini     /* Check that there is free space left in a buffer */
56549ab747fSPaolo Bonzini     if (!(s->prnsts & SDHC_SPACE_AVAILABLE)) {
5668be487d8SPhilippe Mathieu-Daudé         trace_sdhci_error("Can't write to data buffer: buffer full");
56749ab747fSPaolo Bonzini         return;
56849ab747fSPaolo Bonzini     }
56949ab747fSPaolo Bonzini 
57049ab747fSPaolo Bonzini     for (i = 0; i < size; i++) {
5719e4b27caSPhilippe Mathieu-Daudé         assert(s->data_count < s->buf_maxsz);
57249ab747fSPaolo Bonzini         s->fifo_buffer[s->data_count] = value & 0xFF;
57349ab747fSPaolo Bonzini         s->data_count++;
57449ab747fSPaolo Bonzini         value >>= 8;
575bf8ec38eSPhilippe Mathieu-Daudé         if (s->data_count >= (s->blksize & BLOCK_SIZE_MASK)) {
5768be487d8SPhilippe Mathieu-Daudé             trace_sdhci_write_dataport(s->data_count);
57749ab747fSPaolo Bonzini             s->data_count = 0;
57849ab747fSPaolo Bonzini             s->prnsts &= ~SDHC_SPACE_AVAILABLE;
57949ab747fSPaolo Bonzini             if (s->prnsts & SDHC_DOING_WRITE) {
580d368ba43SKevin O'Connor                 sdhci_write_block_to_card(s);
58149ab747fSPaolo Bonzini             }
58249ab747fSPaolo Bonzini         }
58349ab747fSPaolo Bonzini     }
58449ab747fSPaolo Bonzini }
58549ab747fSPaolo Bonzini 
58649ab747fSPaolo Bonzini /*
58749ab747fSPaolo Bonzini  * Single DMA data transfer
58849ab747fSPaolo Bonzini  */
58949ab747fSPaolo Bonzini 
59049ab747fSPaolo Bonzini /* Multi block SDMA transfer */
59149ab747fSPaolo Bonzini static void sdhci_sdma_transfer_multi_blocks(SDHCIState *s)
59249ab747fSPaolo Bonzini {
59349ab747fSPaolo Bonzini     bool page_aligned = false;
594618e0be1SPhilippe Mathieu-Daudé     unsigned int begin;
595bf8ec38eSPhilippe Mathieu-Daudé     const uint16_t block_size = s->blksize & BLOCK_SIZE_MASK;
596bf8ec38eSPhilippe Mathieu-Daudé     uint32_t boundary_chk = 1 << (((s->blksize & ~BLOCK_SIZE_MASK) >> 12) + 12);
59749ab747fSPaolo Bonzini     uint32_t boundary_count = boundary_chk - (s->sdmasysad % boundary_chk);
59849ab747fSPaolo Bonzini 
5996e86d903SPrasad J Pandit     if (!(s->trnmod & SDHC_TRNS_BLK_CNT_EN) || !s->blkcnt) {
6006e86d903SPrasad J Pandit         qemu_log_mask(LOG_UNIMP, "infinite transfer is not supported\n");
6016e86d903SPrasad J Pandit         return;
6026e86d903SPrasad J Pandit     }
6036e86d903SPrasad J Pandit 
604*2df42919SJamin Lin     /*
605*2df42919SJamin Lin      * XXX: Some sd/mmc drivers (for example, u-boot-slp) do not account for
60649ab747fSPaolo Bonzini      * possible stop at page boundary if initial address is not page aligned,
607*2df42919SJamin Lin      * allow them to work properly
608*2df42919SJamin Lin      */
60949ab747fSPaolo Bonzini     if ((s->sdmasysad % boundary_chk) == 0) {
61049ab747fSPaolo Bonzini         page_aligned = true;
61149ab747fSPaolo Bonzini     }
61249ab747fSPaolo Bonzini 
6138bc1f1aaSBin Meng     s->prnsts |= SDHC_DATA_INHIBIT | SDHC_DAT_LINE_ACTIVE;
61449ab747fSPaolo Bonzini     if (s->trnmod & SDHC_TRNS_READ) {
6158bc1f1aaSBin Meng         s->prnsts |= SDHC_DOING_READ;
61649ab747fSPaolo Bonzini         while (s->blkcnt) {
61749ab747fSPaolo Bonzini             if (s->data_count == 0) {
618618e0be1SPhilippe Mathieu-Daudé                 sdbus_read_data(&s->sdbus, s->fifo_buffer, block_size);
61949ab747fSPaolo Bonzini             }
62049ab747fSPaolo Bonzini             begin = s->data_count;
62149ab747fSPaolo Bonzini             if (((boundary_count + begin) < block_size) && page_aligned) {
62249ab747fSPaolo Bonzini                 s->data_count = boundary_count + begin;
62349ab747fSPaolo Bonzini                 boundary_count = 0;
62449ab747fSPaolo Bonzini              } else {
62549ab747fSPaolo Bonzini                 s->data_count = block_size;
62649ab747fSPaolo Bonzini                 boundary_count -= block_size - begin;
62749ab747fSPaolo Bonzini                 if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
62849ab747fSPaolo Bonzini                     s->blkcnt--;
62949ab747fSPaolo Bonzini                 }
63049ab747fSPaolo Bonzini             }
631ba06fe8aSPhilippe Mathieu-Daudé             dma_memory_write(s->dma_as, s->sdmasysad, &s->fifo_buffer[begin],
632ba06fe8aSPhilippe Mathieu-Daudé                              s->data_count - begin, MEMTXATTRS_UNSPECIFIED);
63349ab747fSPaolo Bonzini             s->sdmasysad += s->data_count - begin;
63449ab747fSPaolo Bonzini             if (s->data_count == block_size) {
63549ab747fSPaolo Bonzini                 s->data_count = 0;
63649ab747fSPaolo Bonzini             }
63749ab747fSPaolo Bonzini             if (page_aligned && boundary_count == 0) {
63849ab747fSPaolo Bonzini                 break;
63949ab747fSPaolo Bonzini             }
64049ab747fSPaolo Bonzini         }
64149ab747fSPaolo Bonzini     } else {
6428bc1f1aaSBin Meng         s->prnsts |= SDHC_DOING_WRITE;
64349ab747fSPaolo Bonzini         while (s->blkcnt) {
64449ab747fSPaolo Bonzini             begin = s->data_count;
64549ab747fSPaolo Bonzini             if (((boundary_count + begin) < block_size) && page_aligned) {
64649ab747fSPaolo Bonzini                 s->data_count = boundary_count + begin;
64749ab747fSPaolo Bonzini                 boundary_count = 0;
64849ab747fSPaolo Bonzini              } else {
64949ab747fSPaolo Bonzini                 s->data_count = block_size;
65049ab747fSPaolo Bonzini                 boundary_count -= block_size - begin;
65149ab747fSPaolo Bonzini             }
652ba06fe8aSPhilippe Mathieu-Daudé             dma_memory_read(s->dma_as, s->sdmasysad, &s->fifo_buffer[begin],
653ba06fe8aSPhilippe Mathieu-Daudé                             s->data_count - begin, MEMTXATTRS_UNSPECIFIED);
65449ab747fSPaolo Bonzini             s->sdmasysad += s->data_count - begin;
65549ab747fSPaolo Bonzini             if (s->data_count == block_size) {
65662a21be6SPhilippe Mathieu-Daudé                 sdbus_write_data(&s->sdbus, s->fifo_buffer, block_size);
65749ab747fSPaolo Bonzini                 s->data_count = 0;
65849ab747fSPaolo Bonzini                 if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
65949ab747fSPaolo Bonzini                     s->blkcnt--;
66049ab747fSPaolo Bonzini                 }
66149ab747fSPaolo Bonzini             }
66249ab747fSPaolo Bonzini             if (page_aligned && boundary_count == 0) {
66349ab747fSPaolo Bonzini                 break;
66449ab747fSPaolo Bonzini             }
66549ab747fSPaolo Bonzini         }
66649ab747fSPaolo Bonzini     }
66749ab747fSPaolo Bonzini 
66849ab747fSPaolo Bonzini     if (s->blkcnt == 0) {
669d368ba43SKevin O'Connor         sdhci_end_transfer(s);
67049ab747fSPaolo Bonzini     } else {
67149ab747fSPaolo Bonzini         if (s->norintstsen & SDHC_NISEN_DMA) {
67249ab747fSPaolo Bonzini             s->norintsts |= SDHC_NIS_DMA;
67349ab747fSPaolo Bonzini         }
67449ab747fSPaolo Bonzini         sdhci_update_irq(s);
67549ab747fSPaolo Bonzini     }
67649ab747fSPaolo Bonzini }
67749ab747fSPaolo Bonzini 
67849ab747fSPaolo Bonzini /* single block SDMA transfer */
67949ab747fSPaolo Bonzini static void sdhci_sdma_transfer_single_block(SDHCIState *s)
68049ab747fSPaolo Bonzini {
681bf8ec38eSPhilippe Mathieu-Daudé     uint32_t datacnt = s->blksize & BLOCK_SIZE_MASK;
68249ab747fSPaolo Bonzini 
68349ab747fSPaolo Bonzini     if (s->trnmod & SDHC_TRNS_READ) {
684618e0be1SPhilippe Mathieu-Daudé         sdbus_read_data(&s->sdbus, s->fifo_buffer, datacnt);
685ba06fe8aSPhilippe Mathieu-Daudé         dma_memory_write(s->dma_as, s->sdmasysad, s->fifo_buffer, datacnt,
686ba06fe8aSPhilippe Mathieu-Daudé                          MEMTXATTRS_UNSPECIFIED);
68749ab747fSPaolo Bonzini     } else {
688ba06fe8aSPhilippe Mathieu-Daudé         dma_memory_read(s->dma_as, s->sdmasysad, s->fifo_buffer, datacnt,
689ba06fe8aSPhilippe Mathieu-Daudé                         MEMTXATTRS_UNSPECIFIED);
69062a21be6SPhilippe Mathieu-Daudé         sdbus_write_data(&s->sdbus, s->fifo_buffer, datacnt);
69149ab747fSPaolo Bonzini     }
69249ab747fSPaolo Bonzini     s->blkcnt--;
69349ab747fSPaolo Bonzini 
694d368ba43SKevin O'Connor     sdhci_end_transfer(s);
69549ab747fSPaolo Bonzini }
69649ab747fSPaolo Bonzini 
69749ab747fSPaolo Bonzini typedef struct ADMADescr {
69849ab747fSPaolo Bonzini     hwaddr addr;
69949ab747fSPaolo Bonzini     uint16_t length;
70049ab747fSPaolo Bonzini     uint8_t attr;
70149ab747fSPaolo Bonzini     uint8_t incr;
70249ab747fSPaolo Bonzini } ADMADescr;
70349ab747fSPaolo Bonzini 
70449ab747fSPaolo Bonzini static void get_adma_description(SDHCIState *s, ADMADescr *dscr)
70549ab747fSPaolo Bonzini {
70649ab747fSPaolo Bonzini     uint32_t adma1 = 0;
70749ab747fSPaolo Bonzini     uint64_t adma2 = 0;
70849ab747fSPaolo Bonzini     hwaddr entry_addr = (hwaddr)s->admasysaddr;
70906c5120bSPhilippe Mathieu-Daudé     switch (SDHC_DMA_TYPE(s->hostctl1)) {
71049ab747fSPaolo Bonzini     case SDHC_CTRL_ADMA2_32:
711ba06fe8aSPhilippe Mathieu-Daudé         dma_memory_read(s->dma_as, entry_addr, &adma2, sizeof(adma2),
712ba06fe8aSPhilippe Mathieu-Daudé                         MEMTXATTRS_UNSPECIFIED);
71349ab747fSPaolo Bonzini         adma2 = le64_to_cpu(adma2);
714*2df42919SJamin Lin         /*
715*2df42919SJamin Lin          * The spec does not specify endianness of descriptor table.
71649ab747fSPaolo Bonzini          * We currently assume that it is LE.
71749ab747fSPaolo Bonzini          */
71849ab747fSPaolo Bonzini         dscr->addr = (hwaddr)extract64(adma2, 32, 32) & ~0x3ull;
71949ab747fSPaolo Bonzini         dscr->length = (uint16_t)extract64(adma2, 16, 16);
72049ab747fSPaolo Bonzini         dscr->attr = (uint8_t)extract64(adma2, 0, 7);
72149ab747fSPaolo Bonzini         dscr->incr = 8;
72249ab747fSPaolo Bonzini         break;
72349ab747fSPaolo Bonzini     case SDHC_CTRL_ADMA1_32:
724ba06fe8aSPhilippe Mathieu-Daudé         dma_memory_read(s->dma_as, entry_addr, &adma1, sizeof(adma1),
725ba06fe8aSPhilippe Mathieu-Daudé                         MEMTXATTRS_UNSPECIFIED);
72649ab747fSPaolo Bonzini         adma1 = le32_to_cpu(adma1);
72749ab747fSPaolo Bonzini         dscr->addr = (hwaddr)(adma1 & 0xFFFFF000);
72849ab747fSPaolo Bonzini         dscr->attr = (uint8_t)extract32(adma1, 0, 7);
72949ab747fSPaolo Bonzini         dscr->incr = 4;
73049ab747fSPaolo Bonzini         if ((dscr->attr & SDHC_ADMA_ATTR_ACT_MASK) == SDHC_ADMA_ATTR_SET_LEN) {
73149ab747fSPaolo Bonzini             dscr->length = (uint16_t)extract32(adma1, 12, 16);
73249ab747fSPaolo Bonzini         } else {
7334c8f9735SPhilippe Mathieu-Daudé             dscr->length = 4 * KiB;
73449ab747fSPaolo Bonzini         }
73549ab747fSPaolo Bonzini         break;
73649ab747fSPaolo Bonzini     case SDHC_CTRL_ADMA2_64:
737ba06fe8aSPhilippe Mathieu-Daudé         dma_memory_read(s->dma_as, entry_addr, &dscr->attr, 1,
738ba06fe8aSPhilippe Mathieu-Daudé                         MEMTXATTRS_UNSPECIFIED);
739ba06fe8aSPhilippe Mathieu-Daudé         dma_memory_read(s->dma_as, entry_addr + 2, &dscr->length, 2,
740ba06fe8aSPhilippe Mathieu-Daudé                         MEMTXATTRS_UNSPECIFIED);
74149ab747fSPaolo Bonzini         dscr->length = le16_to_cpu(dscr->length);
742ba06fe8aSPhilippe Mathieu-Daudé         dma_memory_read(s->dma_as, entry_addr + 4, &dscr->addr, 8,
743ba06fe8aSPhilippe Mathieu-Daudé                         MEMTXATTRS_UNSPECIFIED);
74404654b5aSSai Pavan Boddu         dscr->addr = le64_to_cpu(dscr->addr);
74504654b5aSSai Pavan Boddu         dscr->attr &= (uint8_t) ~0xC0;
74649ab747fSPaolo Bonzini         dscr->incr = 12;
74749ab747fSPaolo Bonzini         break;
74849ab747fSPaolo Bonzini     }
74949ab747fSPaolo Bonzini }
75049ab747fSPaolo Bonzini 
75149ab747fSPaolo Bonzini /* Advanced DMA data transfer */
75249ab747fSPaolo Bonzini 
75349ab747fSPaolo Bonzini static void sdhci_do_adma(SDHCIState *s)
75449ab747fSPaolo Bonzini {
755618e0be1SPhilippe Mathieu-Daudé     unsigned int begin, length;
756bf8ec38eSPhilippe Mathieu-Daudé     const uint16_t block_size = s->blksize & BLOCK_SIZE_MASK;
757799f7f01SPhilippe Mathieu-Daudé     const MemTxAttrs attrs = { .memory = true };
7588be487d8SPhilippe Mathieu-Daudé     ADMADescr dscr = {};
759ea34d1ddSMarc-André Lureau     MemTxResult res = MEMTX_ERROR;
76049ab747fSPaolo Bonzini     int i;
76149ab747fSPaolo Bonzini 
7626a9e5cc6SPhilippe Mathieu-Daudé     if (s->trnmod & SDHC_TRNS_BLK_CNT_EN && !s->blkcnt) {
7636a9e5cc6SPhilippe Mathieu-Daudé         /* Stop Multiple Transfer */
7646a9e5cc6SPhilippe Mathieu-Daudé         sdhci_end_transfer(s);
7656a9e5cc6SPhilippe Mathieu-Daudé         return;
7666a9e5cc6SPhilippe Mathieu-Daudé     }
7676a9e5cc6SPhilippe Mathieu-Daudé 
76849ab747fSPaolo Bonzini     for (i = 0; i < SDHC_ADMA_DESCS_PER_DELAY; ++i) {
76949ab747fSPaolo Bonzini         s->admaerr &= ~SDHC_ADMAERR_LENGTH_MISMATCH;
77049ab747fSPaolo Bonzini 
77149ab747fSPaolo Bonzini         get_adma_description(s, &dscr);
7728be487d8SPhilippe Mathieu-Daudé         trace_sdhci_adma_loop(dscr.addr, dscr.length, dscr.attr);
77349ab747fSPaolo Bonzini 
77449ab747fSPaolo Bonzini         if ((dscr.attr & SDHC_ADMA_ATTR_VALID) == 0) {
77549ab747fSPaolo Bonzini             /* Indicate that error occurred in ST_FDS state */
77649ab747fSPaolo Bonzini             s->admaerr &= ~SDHC_ADMAERR_STATE_MASK;
77749ab747fSPaolo Bonzini             s->admaerr |= SDHC_ADMAERR_STATE_ST_FDS;
77849ab747fSPaolo Bonzini 
77949ab747fSPaolo Bonzini             /* Generate ADMA error interrupt */
78049ab747fSPaolo Bonzini             if (s->errintstsen & SDHC_EISEN_ADMAERR) {
78149ab747fSPaolo Bonzini                 s->errintsts |= SDHC_EIS_ADMAERR;
78249ab747fSPaolo Bonzini                 s->norintsts |= SDHC_NIS_ERR;
78349ab747fSPaolo Bonzini             }
78449ab747fSPaolo Bonzini 
78549ab747fSPaolo Bonzini             sdhci_update_irq(s);
78649ab747fSPaolo Bonzini             return;
78749ab747fSPaolo Bonzini         }
78849ab747fSPaolo Bonzini 
7894c8f9735SPhilippe Mathieu-Daudé         length = dscr.length ? dscr.length : 64 * KiB;
79049ab747fSPaolo Bonzini 
79149ab747fSPaolo Bonzini         switch (dscr.attr & SDHC_ADMA_ATTR_ACT_MASK) {
79249ab747fSPaolo Bonzini         case SDHC_ADMA_ATTR_ACT_TRAN:  /* data transfer */
793bc6f2899SBin Meng             s->prnsts |= SDHC_DATA_INHIBIT | SDHC_DAT_LINE_ACTIVE;
79449ab747fSPaolo Bonzini             if (s->trnmod & SDHC_TRNS_READ) {
795bc6f2899SBin Meng                 s->prnsts |= SDHC_DOING_READ;
79649ab747fSPaolo Bonzini                 while (length) {
79749ab747fSPaolo Bonzini                     if (s->data_count == 0) {
798618e0be1SPhilippe Mathieu-Daudé                         sdbus_read_data(&s->sdbus, s->fifo_buffer, block_size);
79949ab747fSPaolo Bonzini                     }
80049ab747fSPaolo Bonzini                     begin = s->data_count;
80149ab747fSPaolo Bonzini                     if ((length + begin) < block_size) {
80249ab747fSPaolo Bonzini                         s->data_count = length + begin;
80349ab747fSPaolo Bonzini                         length = 0;
80449ab747fSPaolo Bonzini                      } else {
80549ab747fSPaolo Bonzini                         s->data_count = block_size;
80649ab747fSPaolo Bonzini                         length -= block_size - begin;
80749ab747fSPaolo Bonzini                     }
80878e619cbSPhilippe Mathieu-Daudé                     res = dma_memory_write(s->dma_as, dscr.addr,
80949ab747fSPaolo Bonzini                                            &s->fifo_buffer[begin],
810ba06fe8aSPhilippe Mathieu-Daudé                                            s->data_count - begin,
811799f7f01SPhilippe Mathieu-Daudé                                            attrs);
81278e619cbSPhilippe Mathieu-Daudé                     if (res != MEMTX_OK) {
81378e619cbSPhilippe Mathieu-Daudé                         break;
81478e619cbSPhilippe Mathieu-Daudé                     }
81549ab747fSPaolo Bonzini                     dscr.addr += s->data_count - begin;
81649ab747fSPaolo Bonzini                     if (s->data_count == block_size) {
81749ab747fSPaolo Bonzini                         s->data_count = 0;
81849ab747fSPaolo Bonzini                         if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
81949ab747fSPaolo Bonzini                             s->blkcnt--;
82049ab747fSPaolo Bonzini                             if (s->blkcnt == 0) {
82149ab747fSPaolo Bonzini                                 break;
82249ab747fSPaolo Bonzini                             }
82349ab747fSPaolo Bonzini                         }
82449ab747fSPaolo Bonzini                     }
82549ab747fSPaolo Bonzini                 }
82649ab747fSPaolo Bonzini             } else {
827bc6f2899SBin Meng                 s->prnsts |= SDHC_DOING_WRITE;
82849ab747fSPaolo Bonzini                 while (length) {
82949ab747fSPaolo Bonzini                     begin = s->data_count;
83049ab747fSPaolo Bonzini                     if ((length + begin) < block_size) {
83149ab747fSPaolo Bonzini                         s->data_count = length + begin;
83249ab747fSPaolo Bonzini                         length = 0;
83349ab747fSPaolo Bonzini                      } else {
83449ab747fSPaolo Bonzini                         s->data_count = block_size;
83549ab747fSPaolo Bonzini                         length -= block_size - begin;
83649ab747fSPaolo Bonzini                     }
83778e619cbSPhilippe Mathieu-Daudé                     res = dma_memory_read(s->dma_as, dscr.addr,
8389db11cefSPeter Crosthwaite                                           &s->fifo_buffer[begin],
839ba06fe8aSPhilippe Mathieu-Daudé                                           s->data_count - begin,
840799f7f01SPhilippe Mathieu-Daudé                                           attrs);
84178e619cbSPhilippe Mathieu-Daudé                     if (res != MEMTX_OK) {
84278e619cbSPhilippe Mathieu-Daudé                         break;
84378e619cbSPhilippe Mathieu-Daudé                     }
84449ab747fSPaolo Bonzini                     dscr.addr += s->data_count - begin;
84549ab747fSPaolo Bonzini                     if (s->data_count == block_size) {
84662a21be6SPhilippe Mathieu-Daudé                         sdbus_write_data(&s->sdbus, s->fifo_buffer, block_size);
84749ab747fSPaolo Bonzini                         s->data_count = 0;
84849ab747fSPaolo Bonzini                         if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
84949ab747fSPaolo Bonzini                             s->blkcnt--;
85049ab747fSPaolo Bonzini                             if (s->blkcnt == 0) {
85149ab747fSPaolo Bonzini                                 break;
85249ab747fSPaolo Bonzini                             }
85349ab747fSPaolo Bonzini                         }
85449ab747fSPaolo Bonzini                     }
85549ab747fSPaolo Bonzini                 }
85649ab747fSPaolo Bonzini             }
85778e619cbSPhilippe Mathieu-Daudé             if (res != MEMTX_OK) {
858ed5a159cSPhilippe Mathieu-Daudé                 s->data_count = 0;
85978e619cbSPhilippe Mathieu-Daudé                 if (s->errintstsen & SDHC_EISEN_ADMAERR) {
86078e619cbSPhilippe Mathieu-Daudé                     trace_sdhci_error("Set ADMA error flag");
86178e619cbSPhilippe Mathieu-Daudé                     s->errintsts |= SDHC_EIS_ADMAERR;
86278e619cbSPhilippe Mathieu-Daudé                     s->norintsts |= SDHC_NIS_ERR;
86378e619cbSPhilippe Mathieu-Daudé                 }
86478e619cbSPhilippe Mathieu-Daudé                 sdhci_update_irq(s);
86578e619cbSPhilippe Mathieu-Daudé             } else {
86649ab747fSPaolo Bonzini                 s->admasysaddr += dscr.incr;
86778e619cbSPhilippe Mathieu-Daudé             }
86849ab747fSPaolo Bonzini             break;
86949ab747fSPaolo Bonzini         case SDHC_ADMA_ATTR_ACT_LINK:   /* link to next descriptor table */
87049ab747fSPaolo Bonzini             s->admasysaddr = dscr.addr;
8718be487d8SPhilippe Mathieu-Daudé             trace_sdhci_adma("link", s->admasysaddr);
87249ab747fSPaolo Bonzini             break;
87349ab747fSPaolo Bonzini         default:
87449ab747fSPaolo Bonzini             s->admasysaddr += dscr.incr;
87549ab747fSPaolo Bonzini             break;
87649ab747fSPaolo Bonzini         }
87749ab747fSPaolo Bonzini 
8781d32c26fSPeter Crosthwaite         if (dscr.attr & SDHC_ADMA_ATTR_INT) {
8798be487d8SPhilippe Mathieu-Daudé             trace_sdhci_adma("interrupt", s->admasysaddr);
8801d32c26fSPeter Crosthwaite             if (s->norintstsen & SDHC_NISEN_DMA) {
8811d32c26fSPeter Crosthwaite                 s->norintsts |= SDHC_NIS_DMA;
8821d32c26fSPeter Crosthwaite             }
8831d32c26fSPeter Crosthwaite 
8849321c1f2SPhilippe Mathieu-Daudé             if (sdhci_update_irq(s) && !(dscr.attr & SDHC_ADMA_ATTR_END)) {
8859321c1f2SPhilippe Mathieu-Daudé                 /* IRQ delivered, reschedule current transfer */
8869321c1f2SPhilippe Mathieu-Daudé                 break;
8879321c1f2SPhilippe Mathieu-Daudé             }
8881d32c26fSPeter Crosthwaite         }
8891d32c26fSPeter Crosthwaite 
89049ab747fSPaolo Bonzini         /* ADMA transfer terminates if blkcnt == 0 or by END attribute */
89149ab747fSPaolo Bonzini         if (((s->trnmod & SDHC_TRNS_BLK_CNT_EN) &&
89249ab747fSPaolo Bonzini                     (s->blkcnt == 0)) || (dscr.attr & SDHC_ADMA_ATTR_END)) {
8938be487d8SPhilippe Mathieu-Daudé             trace_sdhci_adma_transfer_completed();
89449ab747fSPaolo Bonzini             if (length || ((dscr.attr & SDHC_ADMA_ATTR_END) &&
89549ab747fSPaolo Bonzini                 (s->trnmod & SDHC_TRNS_BLK_CNT_EN) &&
89649ab747fSPaolo Bonzini                 s->blkcnt != 0)) {
8978be487d8SPhilippe Mathieu-Daudé                 trace_sdhci_error("SD/MMC host ADMA length mismatch");
89849ab747fSPaolo Bonzini                 s->admaerr |= SDHC_ADMAERR_LENGTH_MISMATCH |
89949ab747fSPaolo Bonzini                         SDHC_ADMAERR_STATE_ST_TFR;
90049ab747fSPaolo Bonzini                 if (s->errintstsen & SDHC_EISEN_ADMAERR) {
9018be487d8SPhilippe Mathieu-Daudé                     trace_sdhci_error("Set ADMA error flag");
90249ab747fSPaolo Bonzini                     s->errintsts |= SDHC_EIS_ADMAERR;
90349ab747fSPaolo Bonzini                     s->norintsts |= SDHC_NIS_ERR;
90449ab747fSPaolo Bonzini                 }
90549ab747fSPaolo Bonzini 
90649ab747fSPaolo Bonzini                 sdhci_update_irq(s);
90749ab747fSPaolo Bonzini             }
908d368ba43SKevin O'Connor             sdhci_end_transfer(s);
90949ab747fSPaolo Bonzini             return;
91049ab747fSPaolo Bonzini         }
91149ab747fSPaolo Bonzini 
91249ab747fSPaolo Bonzini     }
91349ab747fSPaolo Bonzini 
91449ab747fSPaolo Bonzini     /* we have unfinished business - reschedule to continue ADMA */
915bc72ad67SAlex Bligh     timer_mod(s->transfer_timer,
916bc72ad67SAlex Bligh                    qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_TRANSFER_DELAY);
91749ab747fSPaolo Bonzini }
91849ab747fSPaolo Bonzini 
91949ab747fSPaolo Bonzini /* Perform data transfer according to controller configuration */
92049ab747fSPaolo Bonzini 
921d368ba43SKevin O'Connor static void sdhci_data_transfer(void *opaque)
92249ab747fSPaolo Bonzini {
923d368ba43SKevin O'Connor     SDHCIState *s = (SDHCIState *)opaque;
92449ab747fSPaolo Bonzini 
92549ab747fSPaolo Bonzini     if (s->trnmod & SDHC_TRNS_DMA) {
92606c5120bSPhilippe Mathieu-Daudé         switch (SDHC_DMA_TYPE(s->hostctl1)) {
92749ab747fSPaolo Bonzini         case SDHC_CTRL_SDMA:
92849ab747fSPaolo Bonzini             if ((s->blkcnt == 1) || !(s->trnmod & SDHC_TRNS_MULTI)) {
929d368ba43SKevin O'Connor                 sdhci_sdma_transfer_single_block(s);
93049ab747fSPaolo Bonzini             } else {
931d368ba43SKevin O'Connor                 sdhci_sdma_transfer_multi_blocks(s);
93249ab747fSPaolo Bonzini             }
93349ab747fSPaolo Bonzini 
93449ab747fSPaolo Bonzini             break;
93549ab747fSPaolo Bonzini         case SDHC_CTRL_ADMA1_32:
9360540fba9SPhilippe Mathieu-Daudé             if (!(s->capareg & R_SDHC_CAPAB_ADMA1_MASK)) {
9378be487d8SPhilippe Mathieu-Daudé                 trace_sdhci_error("ADMA1 not supported");
93849ab747fSPaolo Bonzini                 break;
93949ab747fSPaolo Bonzini             }
94049ab747fSPaolo Bonzini 
941d368ba43SKevin O'Connor             sdhci_do_adma(s);
94249ab747fSPaolo Bonzini             break;
94349ab747fSPaolo Bonzini         case SDHC_CTRL_ADMA2_32:
9440540fba9SPhilippe Mathieu-Daudé             if (!(s->capareg & R_SDHC_CAPAB_ADMA2_MASK)) {
9458be487d8SPhilippe Mathieu-Daudé                 trace_sdhci_error("ADMA2 not supported");
94649ab747fSPaolo Bonzini                 break;
94749ab747fSPaolo Bonzini             }
94849ab747fSPaolo Bonzini 
949d368ba43SKevin O'Connor             sdhci_do_adma(s);
95049ab747fSPaolo Bonzini             break;
95149ab747fSPaolo Bonzini         case SDHC_CTRL_ADMA2_64:
9520540fba9SPhilippe Mathieu-Daudé             if (!(s->capareg & R_SDHC_CAPAB_ADMA2_MASK) ||
9530540fba9SPhilippe Mathieu-Daudé                     !(s->capareg & R_SDHC_CAPAB_BUS64BIT_MASK)) {
9548be487d8SPhilippe Mathieu-Daudé                 trace_sdhci_error("64 bit ADMA not supported");
95549ab747fSPaolo Bonzini                 break;
95649ab747fSPaolo Bonzini             }
95749ab747fSPaolo Bonzini 
958d368ba43SKevin O'Connor             sdhci_do_adma(s);
95949ab747fSPaolo Bonzini             break;
96049ab747fSPaolo Bonzini         default:
9618be487d8SPhilippe Mathieu-Daudé             trace_sdhci_error("Unsupported DMA type");
96249ab747fSPaolo Bonzini             break;
96349ab747fSPaolo Bonzini         }
96449ab747fSPaolo Bonzini     } else {
96540bbc194SPeter Maydell         if ((s->trnmod & SDHC_TRNS_READ) && sdbus_data_ready(&s->sdbus)) {
96649ab747fSPaolo Bonzini             s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT |
96749ab747fSPaolo Bonzini                     SDHC_DAT_LINE_ACTIVE;
968d368ba43SKevin O'Connor             sdhci_read_block_from_card(s);
96949ab747fSPaolo Bonzini         } else {
97049ab747fSPaolo Bonzini             s->prnsts |= SDHC_DOING_WRITE | SDHC_DAT_LINE_ACTIVE |
97149ab747fSPaolo Bonzini                     SDHC_SPACE_AVAILABLE | SDHC_DATA_INHIBIT;
972d368ba43SKevin O'Connor             sdhci_write_block_to_card(s);
97349ab747fSPaolo Bonzini         }
97449ab747fSPaolo Bonzini     }
97549ab747fSPaolo Bonzini }
97649ab747fSPaolo Bonzini 
97749ab747fSPaolo Bonzini static bool sdhci_can_issue_command(SDHCIState *s)
97849ab747fSPaolo Bonzini {
9796890a695SPeter Crosthwaite     if (!SDHC_CLOCK_IS_ON(s->clkcon) ||
98049ab747fSPaolo Bonzini         (((s->prnsts & SDHC_DATA_INHIBIT) || s->stopped_state) &&
98149ab747fSPaolo Bonzini         ((s->cmdreg & SDHC_CMD_DATA_PRESENT) ||
98249ab747fSPaolo Bonzini         ((s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY &&
98349ab747fSPaolo Bonzini         !(SDHC_COMMAND_TYPE(s->cmdreg) == SDHC_CMD_ABORT))))) {
98449ab747fSPaolo Bonzini         return false;
98549ab747fSPaolo Bonzini     }
98649ab747fSPaolo Bonzini 
98749ab747fSPaolo Bonzini     return true;
98849ab747fSPaolo Bonzini }
98949ab747fSPaolo Bonzini 
990*2df42919SJamin Lin /*
991*2df42919SJamin Lin  * The Buffer Data Port register must be accessed in sequential and
992*2df42919SJamin Lin  * continuous manner
993*2df42919SJamin Lin  */
99449ab747fSPaolo Bonzini static inline bool
99549ab747fSPaolo Bonzini sdhci_buff_access_is_sequential(SDHCIState *s, unsigned byte_num)
99649ab747fSPaolo Bonzini {
99749ab747fSPaolo Bonzini     if ((s->data_count & 0x3) != byte_num) {
998bb8dacedSPhilippe Mathieu-Daudé         qemu_log_mask(LOG_GUEST_ERROR,
999bb8dacedSPhilippe Mathieu-Daudé                       "SDHCI: Non-sequential access to Buffer Data Port"
1000bb8dacedSPhilippe Mathieu-Daudé                       " register is prohibited\n");
100149ab747fSPaolo Bonzini         return false;
100249ab747fSPaolo Bonzini     }
100349ab747fSPaolo Bonzini     return true;
100449ab747fSPaolo Bonzini }
100549ab747fSPaolo Bonzini 
100645e5dc43SPhilippe Mathieu-Daudé static void sdhci_resume_pending_transfer(SDHCIState *s)
100745e5dc43SPhilippe Mathieu-Daudé {
100845e5dc43SPhilippe Mathieu-Daudé     timer_del(s->transfer_timer);
100945e5dc43SPhilippe Mathieu-Daudé     sdhci_data_transfer(s);
101045e5dc43SPhilippe Mathieu-Daudé }
101145e5dc43SPhilippe Mathieu-Daudé 
1012d368ba43SKevin O'Connor static uint64_t sdhci_read(void *opaque, hwaddr offset, unsigned size)
101349ab747fSPaolo Bonzini {
1014d368ba43SKevin O'Connor     SDHCIState *s = (SDHCIState *)opaque;
101549ab747fSPaolo Bonzini     uint32_t ret = 0;
101649ab747fSPaolo Bonzini 
101745e5dc43SPhilippe Mathieu-Daudé     if (timer_pending(s->transfer_timer)) {
101845e5dc43SPhilippe Mathieu-Daudé         sdhci_resume_pending_transfer(s);
101945e5dc43SPhilippe Mathieu-Daudé     }
102045e5dc43SPhilippe Mathieu-Daudé 
102149ab747fSPaolo Bonzini     switch (offset & ~0x3) {
102249ab747fSPaolo Bonzini     case SDHC_SYSAD:
102349ab747fSPaolo Bonzini         ret = s->sdmasysad;
102449ab747fSPaolo Bonzini         break;
102549ab747fSPaolo Bonzini     case SDHC_BLKSIZE:
102649ab747fSPaolo Bonzini         ret = s->blksize | (s->blkcnt << 16);
102749ab747fSPaolo Bonzini         break;
102849ab747fSPaolo Bonzini     case SDHC_ARGUMENT:
102949ab747fSPaolo Bonzini         ret = s->argument;
103049ab747fSPaolo Bonzini         break;
103149ab747fSPaolo Bonzini     case SDHC_TRNMOD:
103249ab747fSPaolo Bonzini         ret = s->trnmod | (s->cmdreg << 16);
103349ab747fSPaolo Bonzini         break;
103449ab747fSPaolo Bonzini     case SDHC_RSPREG0 ... SDHC_RSPREG3:
103549ab747fSPaolo Bonzini         ret = s->rspreg[((offset & ~0x3) - SDHC_RSPREG0) >> 2];
103649ab747fSPaolo Bonzini         break;
103749ab747fSPaolo Bonzini     case  SDHC_BDATA:
103849ab747fSPaolo Bonzini         if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) {
1039d368ba43SKevin O'Connor             ret = sdhci_read_dataport(s, size);
10408be487d8SPhilippe Mathieu-Daudé             trace_sdhci_access("rd", size << 3, offset, "->", ret, ret);
104149ab747fSPaolo Bonzini             return ret;
104249ab747fSPaolo Bonzini         }
104349ab747fSPaolo Bonzini         break;
104449ab747fSPaolo Bonzini     case SDHC_PRNSTS:
104549ab747fSPaolo Bonzini         ret = s->prnsts;
1046da346922SPhilippe Mathieu-Daudé         ret = FIELD_DP32(ret, SDHC_PRNSTS, DAT_LVL,
1047da346922SPhilippe Mathieu-Daudé                          sdbus_get_dat_lines(&s->sdbus));
1048da346922SPhilippe Mathieu-Daudé         ret = FIELD_DP32(ret, SDHC_PRNSTS, CMD_LVL,
1049da346922SPhilippe Mathieu-Daudé                          sdbus_get_cmd_line(&s->sdbus));
105049ab747fSPaolo Bonzini         break;
105149ab747fSPaolo Bonzini     case SDHC_HOSTCTL:
105206c5120bSPhilippe Mathieu-Daudé         ret = s->hostctl1 | (s->pwrcon << 8) | (s->blkgap << 16) |
105349ab747fSPaolo Bonzini               (s->wakcon << 24);
105449ab747fSPaolo Bonzini         break;
105549ab747fSPaolo Bonzini     case SDHC_CLKCON:
105649ab747fSPaolo Bonzini         ret = s->clkcon | (s->timeoutcon << 16);
105749ab747fSPaolo Bonzini         break;
105849ab747fSPaolo Bonzini     case SDHC_NORINTSTS:
105949ab747fSPaolo Bonzini         ret = s->norintsts | (s->errintsts << 16);
106049ab747fSPaolo Bonzini         break;
106149ab747fSPaolo Bonzini     case SDHC_NORINTSTSEN:
106249ab747fSPaolo Bonzini         ret = s->norintstsen | (s->errintstsen << 16);
106349ab747fSPaolo Bonzini         break;
106449ab747fSPaolo Bonzini     case SDHC_NORINTSIGEN:
106549ab747fSPaolo Bonzini         ret = s->norintsigen | (s->errintsigen << 16);
106649ab747fSPaolo Bonzini         break;
106749ab747fSPaolo Bonzini     case SDHC_ACMD12ERRSTS:
1068ea55a221SPhilippe Mathieu-Daudé         ret = s->acmd12errsts | (s->hostctl2 << 16);
106949ab747fSPaolo Bonzini         break;
1070cd209421SPhilippe Mathieu-Daudé     case SDHC_CAPAB:
10715efc9016SPhilippe Mathieu-Daudé         ret = (uint32_t)s->capareg;
10725efc9016SPhilippe Mathieu-Daudé         break;
10735efc9016SPhilippe Mathieu-Daudé     case SDHC_CAPAB + 4:
10745efc9016SPhilippe Mathieu-Daudé         ret = (uint32_t)(s->capareg >> 32);
107549ab747fSPaolo Bonzini         break;
107649ab747fSPaolo Bonzini     case SDHC_MAXCURR:
10775efc9016SPhilippe Mathieu-Daudé         ret = (uint32_t)s->maxcurr;
10785efc9016SPhilippe Mathieu-Daudé         break;
10795efc9016SPhilippe Mathieu-Daudé     case SDHC_MAXCURR + 4:
10805efc9016SPhilippe Mathieu-Daudé         ret = (uint32_t)(s->maxcurr >> 32);
108149ab747fSPaolo Bonzini         break;
108249ab747fSPaolo Bonzini     case SDHC_ADMAERR:
108349ab747fSPaolo Bonzini         ret =  s->admaerr;
108449ab747fSPaolo Bonzini         break;
108549ab747fSPaolo Bonzini     case SDHC_ADMASYSADDR:
108649ab747fSPaolo Bonzini         ret = (uint32_t)s->admasysaddr;
108749ab747fSPaolo Bonzini         break;
108849ab747fSPaolo Bonzini     case SDHC_ADMASYSADDR + 4:
108949ab747fSPaolo Bonzini         ret = (uint32_t)(s->admasysaddr >> 32);
109049ab747fSPaolo Bonzini         break;
109149ab747fSPaolo Bonzini     case SDHC_SLOT_INT_STATUS:
1092aceb5b06SPhilippe Mathieu-Daudé         ret = (s->version << 16) | sdhci_slotint(s);
109349ab747fSPaolo Bonzini         break;
109449ab747fSPaolo Bonzini     default:
109500b004b3SPhilippe Mathieu-Daudé         qemu_log_mask(LOG_UNIMP, "SDHC rd_%ub @0x%02" HWADDR_PRIx " "
109600b004b3SPhilippe Mathieu-Daudé                       "not implemented\n", size, offset);
109749ab747fSPaolo Bonzini         break;
109849ab747fSPaolo Bonzini     }
109949ab747fSPaolo Bonzini 
110049ab747fSPaolo Bonzini     ret >>= (offset & 0x3) * 8;
110149ab747fSPaolo Bonzini     ret &= (1ULL << (size * 8)) - 1;
11028be487d8SPhilippe Mathieu-Daudé     trace_sdhci_access("rd", size << 3, offset, "->", ret, ret);
110349ab747fSPaolo Bonzini     return ret;
110449ab747fSPaolo Bonzini }
110549ab747fSPaolo Bonzini 
110649ab747fSPaolo Bonzini static inline void sdhci_blkgap_write(SDHCIState *s, uint8_t value)
110749ab747fSPaolo Bonzini {
110849ab747fSPaolo Bonzini     if ((value & SDHC_STOP_AT_GAP_REQ) && (s->blkgap & SDHC_STOP_AT_GAP_REQ)) {
110949ab747fSPaolo Bonzini         return;
111049ab747fSPaolo Bonzini     }
111149ab747fSPaolo Bonzini     s->blkgap = value & SDHC_STOP_AT_GAP_REQ;
111249ab747fSPaolo Bonzini 
111349ab747fSPaolo Bonzini     if ((value & SDHC_CONTINUE_REQ) && s->stopped_state &&
111449ab747fSPaolo Bonzini             (s->blkgap & SDHC_STOP_AT_GAP_REQ) == 0) {
111549ab747fSPaolo Bonzini         if (s->stopped_state == sdhc_gap_read) {
111649ab747fSPaolo Bonzini             s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_READ;
1117d368ba43SKevin O'Connor             sdhci_read_block_from_card(s);
111849ab747fSPaolo Bonzini         } else {
111949ab747fSPaolo Bonzini             s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_WRITE;
1120d368ba43SKevin O'Connor             sdhci_write_block_to_card(s);
112149ab747fSPaolo Bonzini         }
112249ab747fSPaolo Bonzini         s->stopped_state = sdhc_not_stopped;
112349ab747fSPaolo Bonzini     } else if (!s->stopped_state && (value & SDHC_STOP_AT_GAP_REQ)) {
112449ab747fSPaolo Bonzini         if (s->prnsts & SDHC_DOING_READ) {
112549ab747fSPaolo Bonzini             s->stopped_state = sdhc_gap_read;
112649ab747fSPaolo Bonzini         } else if (s->prnsts & SDHC_DOING_WRITE) {
112749ab747fSPaolo Bonzini             s->stopped_state = sdhc_gap_write;
112849ab747fSPaolo Bonzini         }
112949ab747fSPaolo Bonzini     }
113049ab747fSPaolo Bonzini }
113149ab747fSPaolo Bonzini 
113249ab747fSPaolo Bonzini static inline void sdhci_reset_write(SDHCIState *s, uint8_t value)
113349ab747fSPaolo Bonzini {
113449ab747fSPaolo Bonzini     switch (value) {
113549ab747fSPaolo Bonzini     case SDHC_RESET_ALL:
1136d368ba43SKevin O'Connor         sdhci_reset(s);
113749ab747fSPaolo Bonzini         break;
113849ab747fSPaolo Bonzini     case SDHC_RESET_CMD:
113949ab747fSPaolo Bonzini         s->prnsts &= ~SDHC_CMD_INHIBIT;
114049ab747fSPaolo Bonzini         s->norintsts &= ~SDHC_NIS_CMDCMP;
114149ab747fSPaolo Bonzini         break;
114249ab747fSPaolo Bonzini     case SDHC_RESET_DATA:
114349ab747fSPaolo Bonzini         s->data_count = 0;
114449ab747fSPaolo Bonzini         s->prnsts &= ~(SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE |
114549ab747fSPaolo Bonzini                 SDHC_DOING_READ | SDHC_DOING_WRITE |
114649ab747fSPaolo Bonzini                 SDHC_DATA_INHIBIT | SDHC_DAT_LINE_ACTIVE);
114749ab747fSPaolo Bonzini         s->blkgap &= ~(SDHC_STOP_AT_GAP_REQ | SDHC_CONTINUE_REQ);
114849ab747fSPaolo Bonzini         s->stopped_state = sdhc_not_stopped;
114949ab747fSPaolo Bonzini         s->norintsts &= ~(SDHC_NIS_WBUFRDY | SDHC_NIS_RBUFRDY |
115049ab747fSPaolo Bonzini                 SDHC_NIS_DMA | SDHC_NIS_TRSCMP | SDHC_NIS_BLKGAP);
115149ab747fSPaolo Bonzini         break;
115249ab747fSPaolo Bonzini     }
115349ab747fSPaolo Bonzini }
115449ab747fSPaolo Bonzini 
115549ab747fSPaolo Bonzini static void
1156d368ba43SKevin O'Connor sdhci_write(void *opaque, hwaddr offset, uint64_t val, unsigned size)
115749ab747fSPaolo Bonzini {
1158d368ba43SKevin O'Connor     SDHCIState *s = (SDHCIState *)opaque;
115949ab747fSPaolo Bonzini     unsigned shift =  8 * (offset & 0x3);
116049ab747fSPaolo Bonzini     uint32_t mask = ~(((1ULL << (size * 8)) - 1) << shift);
1161d368ba43SKevin O'Connor     uint32_t value = val;
116249ab747fSPaolo Bonzini     value <<= shift;
116349ab747fSPaolo Bonzini 
116445e5dc43SPhilippe Mathieu-Daudé     if (timer_pending(s->transfer_timer)) {
116545e5dc43SPhilippe Mathieu-Daudé         sdhci_resume_pending_transfer(s);
116645e5dc43SPhilippe Mathieu-Daudé     }
116745e5dc43SPhilippe Mathieu-Daudé 
116849ab747fSPaolo Bonzini     switch (offset & ~0x3) {
116949ab747fSPaolo Bonzini     case SDHC_SYSAD:
11708be45cc9SBin Meng         if (!TRANSFERRING_DATA(s->prnsts)) {
117149ab747fSPaolo Bonzini             s->sdmasysad = (s->sdmasysad & mask) | value;
117249ab747fSPaolo Bonzini             MASKED_WRITE(s->sdmasysad, mask, value);
117349ab747fSPaolo Bonzini             /* Writing to last byte of sdmasysad might trigger transfer */
1174946df4d5SLu Gao             if (!(mask & 0xFF000000) && s->blkcnt &&
1175946df4d5SLu Gao                 (s->blksize & BLOCK_SIZE_MASK) &&
11768be45cc9SBin Meng                 SDHC_DMA_TYPE(s->hostctl1) == SDHC_CTRL_SDMA) {
117745ba9f76SPrasad J Pandit                 if (s->trnmod & SDHC_TRNS_MULTI) {
1178d368ba43SKevin O'Connor                     sdhci_sdma_transfer_multi_blocks(s);
117945ba9f76SPrasad J Pandit                 } else {
118045ba9f76SPrasad J Pandit                     sdhci_sdma_transfer_single_block(s);
118145ba9f76SPrasad J Pandit                 }
118249ab747fSPaolo Bonzini             }
11838be45cc9SBin Meng         }
118449ab747fSPaolo Bonzini         break;
118549ab747fSPaolo Bonzini     case SDHC_BLKSIZE:
118649ab747fSPaolo Bonzini         if (!TRANSFERRING_DATA(s->prnsts)) {
1187cffb446eSBin Meng             uint16_t blksize = s->blksize;
1188cffb446eSBin Meng 
1189946df4d5SLu Gao             /*
1190946df4d5SLu Gao              * [14:12] SDMA Buffer Boundary
1191946df4d5SLu Gao              * [11:00] Transfer Block Size
1192946df4d5SLu Gao              */
1193946df4d5SLu Gao             MASKED_WRITE(s->blksize, mask, extract32(value, 0, 15));
119449ab747fSPaolo Bonzini             MASKED_WRITE(s->blkcnt, mask >> 16, value >> 16);
11959201bb9aSAlistair Francis 
11969201bb9aSAlistair Francis             /* Limit block size to the maximum buffer size */
11979201bb9aSAlistair Francis             if (extract32(s->blksize, 0, 12) > s->buf_maxsz) {
119878ee6bd0SPhilippe Mathieu-Daudé                 qemu_log_mask(LOG_GUEST_ERROR, "%s: Size 0x%x is larger than "
11999227cc52SPhilippe Mathieu-Daudé                               "the maximum buffer 0x%x\n", __func__, s->blksize,
12009201bb9aSAlistair Francis                               s->buf_maxsz);
12019201bb9aSAlistair Francis 
12029201bb9aSAlistair Francis                 s->blksize = deposit32(s->blksize, 0, 12, s->buf_maxsz);
12039201bb9aSAlistair Francis             }
1204cffb446eSBin Meng 
1205cffb446eSBin Meng             /*
1206cffb446eSBin Meng              * If the block size is programmed to a different value from
1207cffb446eSBin Meng              * the previous one, reset the data pointer of s->fifo_buffer[]
1208cffb446eSBin Meng              * so that s->fifo_buffer[] can be filled in using the new block
1209cffb446eSBin Meng              * size in the next transfer.
1210cffb446eSBin Meng              */
1211cffb446eSBin Meng             if (blksize != s->blksize) {
1212cffb446eSBin Meng                 s->data_count = 0;
1213cffb446eSBin Meng             }
12145cd7aa34SBin Meng         }
12159201bb9aSAlistair Francis 
121649ab747fSPaolo Bonzini         break;
121749ab747fSPaolo Bonzini     case SDHC_ARGUMENT:
121849ab747fSPaolo Bonzini         MASKED_WRITE(s->argument, mask, value);
121949ab747fSPaolo Bonzini         break;
122049ab747fSPaolo Bonzini     case SDHC_TRNMOD:
1221*2df42919SJamin Lin         /*
1222*2df42919SJamin Lin          * DMA can be enabled only if it is supported as indicated by
1223*2df42919SJamin Lin          * capabilities register
1224*2df42919SJamin Lin          */
12256ff37c3dSPhilippe Mathieu-Daudé         if (!(s->capareg & R_SDHC_CAPAB_SDMA_MASK)) {
122649ab747fSPaolo Bonzini             value &= ~SDHC_TRNS_DMA;
122749ab747fSPaolo Bonzini         }
12289e4b27caSPhilippe Mathieu-Daudé 
12299e4b27caSPhilippe Mathieu-Daudé         /* TRNMOD writes are inhibited while Command Inhibit (DAT) is true */
12309e4b27caSPhilippe Mathieu-Daudé         if (s->prnsts & SDHC_DATA_INHIBIT) {
12319e4b27caSPhilippe Mathieu-Daudé             mask |= 0xffff;
12329e4b27caSPhilippe Mathieu-Daudé         }
12339e4b27caSPhilippe Mathieu-Daudé 
123424bddf9dSPhilippe Mathieu-Daudé         MASKED_WRITE(s->trnmod, mask, value & SDHC_TRNMOD_MASK);
123549ab747fSPaolo Bonzini         MASKED_WRITE(s->cmdreg, mask >> 16, value >> 16);
123649ab747fSPaolo Bonzini 
123749ab747fSPaolo Bonzini         /* Writing to the upper byte of CMDREG triggers SD command generation */
1238d368ba43SKevin O'Connor         if ((mask & 0xFF000000) || !sdhci_can_issue_command(s)) {
123949ab747fSPaolo Bonzini             break;
124049ab747fSPaolo Bonzini         }
124149ab747fSPaolo Bonzini 
1242d368ba43SKevin O'Connor         sdhci_send_command(s);
124349ab747fSPaolo Bonzini         break;
124449ab747fSPaolo Bonzini     case  SDHC_BDATA:
124549ab747fSPaolo Bonzini         if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) {
1246d368ba43SKevin O'Connor             sdhci_write_dataport(s, value >> shift, size);
124749ab747fSPaolo Bonzini         }
124849ab747fSPaolo Bonzini         break;
124949ab747fSPaolo Bonzini     case SDHC_HOSTCTL:
125049ab747fSPaolo Bonzini         if (!(mask & 0xFF0000)) {
125149ab747fSPaolo Bonzini             sdhci_blkgap_write(s, value >> 16);
125249ab747fSPaolo Bonzini         }
125306c5120bSPhilippe Mathieu-Daudé         MASKED_WRITE(s->hostctl1, mask, value);
125449ab747fSPaolo Bonzini         MASKED_WRITE(s->pwrcon, mask >> 8, value >> 8);
125549ab747fSPaolo Bonzini         MASKED_WRITE(s->wakcon, mask >> 24, value >> 24);
125649ab747fSPaolo Bonzini         if (!(s->prnsts & SDHC_CARD_PRESENT) || ((s->pwrcon >> 1) & 0x7) < 5 ||
125749ab747fSPaolo Bonzini                 !(s->capareg & (1 << (31 - ((s->pwrcon >> 1) & 0x7))))) {
125849ab747fSPaolo Bonzini             s->pwrcon &= ~SDHC_POWER_ON;
125949ab747fSPaolo Bonzini         }
126049ab747fSPaolo Bonzini         break;
126149ab747fSPaolo Bonzini     case SDHC_CLKCON:
126249ab747fSPaolo Bonzini         if (!(mask & 0xFF000000)) {
126349ab747fSPaolo Bonzini             sdhci_reset_write(s, value >> 24);
126449ab747fSPaolo Bonzini         }
126549ab747fSPaolo Bonzini         MASKED_WRITE(s->clkcon, mask, value);
126649ab747fSPaolo Bonzini         MASKED_WRITE(s->timeoutcon, mask >> 16, value >> 16);
126749ab747fSPaolo Bonzini         if (s->clkcon & SDHC_CLOCK_INT_EN) {
126849ab747fSPaolo Bonzini             s->clkcon |= SDHC_CLOCK_INT_STABLE;
126949ab747fSPaolo Bonzini         } else {
127049ab747fSPaolo Bonzini             s->clkcon &= ~SDHC_CLOCK_INT_STABLE;
127149ab747fSPaolo Bonzini         }
127249ab747fSPaolo Bonzini         break;
127349ab747fSPaolo Bonzini     case SDHC_NORINTSTS:
127449ab747fSPaolo Bonzini         if (s->norintstsen & SDHC_NISEN_CARDINT) {
127549ab747fSPaolo Bonzini             value &= ~SDHC_NIS_CARDINT;
127649ab747fSPaolo Bonzini         }
127749ab747fSPaolo Bonzini         s->norintsts &= mask | ~value;
127849ab747fSPaolo Bonzini         s->errintsts &= (mask >> 16) | ~(value >> 16);
127949ab747fSPaolo Bonzini         if (s->errintsts) {
128049ab747fSPaolo Bonzini             s->norintsts |= SDHC_NIS_ERR;
128149ab747fSPaolo Bonzini         } else {
128249ab747fSPaolo Bonzini             s->norintsts &= ~SDHC_NIS_ERR;
128349ab747fSPaolo Bonzini         }
128449ab747fSPaolo Bonzini         sdhci_update_irq(s);
128549ab747fSPaolo Bonzini         break;
128649ab747fSPaolo Bonzini     case SDHC_NORINTSTSEN:
128749ab747fSPaolo Bonzini         MASKED_WRITE(s->norintstsen, mask, value);
128849ab747fSPaolo Bonzini         MASKED_WRITE(s->errintstsen, mask >> 16, value >> 16);
128949ab747fSPaolo Bonzini         s->norintsts &= s->norintstsen;
129049ab747fSPaolo Bonzini         s->errintsts &= s->errintstsen;
129149ab747fSPaolo Bonzini         if (s->errintsts) {
129249ab747fSPaolo Bonzini             s->norintsts |= SDHC_NIS_ERR;
129349ab747fSPaolo Bonzini         } else {
129449ab747fSPaolo Bonzini             s->norintsts &= ~SDHC_NIS_ERR;
129549ab747fSPaolo Bonzini         }
1296*2df42919SJamin Lin         /*
1297*2df42919SJamin Lin          * Quirk for Raspberry Pi: pending card insert interrupt
1298*2df42919SJamin Lin          * appears when first enabled after power on
1299*2df42919SJamin Lin          */
13000a7ac9f9SAndrew Baumann         if ((s->norintstsen & SDHC_NISEN_INSERT) && s->pending_insert_state) {
13010a7ac9f9SAndrew Baumann             assert(s->pending_insert_quirk);
13020a7ac9f9SAndrew Baumann             s->norintsts |= SDHC_NIS_INSERT;
13030a7ac9f9SAndrew Baumann             s->pending_insert_state = false;
13040a7ac9f9SAndrew Baumann         }
130549ab747fSPaolo Bonzini         sdhci_update_irq(s);
130649ab747fSPaolo Bonzini         break;
130749ab747fSPaolo Bonzini     case SDHC_NORINTSIGEN:
130849ab747fSPaolo Bonzini         MASKED_WRITE(s->norintsigen, mask, value);
130949ab747fSPaolo Bonzini         MASKED_WRITE(s->errintsigen, mask >> 16, value >> 16);
131049ab747fSPaolo Bonzini         sdhci_update_irq(s);
131149ab747fSPaolo Bonzini         break;
131249ab747fSPaolo Bonzini     case SDHC_ADMAERR:
131349ab747fSPaolo Bonzini         MASKED_WRITE(s->admaerr, mask, value);
131449ab747fSPaolo Bonzini         break;
131549ab747fSPaolo Bonzini     case SDHC_ADMASYSADDR:
131649ab747fSPaolo Bonzini         s->admasysaddr = (s->admasysaddr & (0xFFFFFFFF00000000ULL |
131749ab747fSPaolo Bonzini                 (uint64_t)mask)) | (uint64_t)value;
131849ab747fSPaolo Bonzini         break;
131949ab747fSPaolo Bonzini     case SDHC_ADMASYSADDR + 4:
132049ab747fSPaolo Bonzini         s->admasysaddr = (s->admasysaddr & (0x00000000FFFFFFFFULL |
132149ab747fSPaolo Bonzini                 ((uint64_t)mask << 32))) | ((uint64_t)value << 32);
132249ab747fSPaolo Bonzini         break;
132349ab747fSPaolo Bonzini     case SDHC_FEAER:
132449ab747fSPaolo Bonzini         s->acmd12errsts |= value;
132549ab747fSPaolo Bonzini         s->errintsts |= (value >> 16) & s->errintstsen;
132649ab747fSPaolo Bonzini         if (s->acmd12errsts) {
132749ab747fSPaolo Bonzini             s->errintsts |= SDHC_EIS_CMD12ERR;
132849ab747fSPaolo Bonzini         }
132949ab747fSPaolo Bonzini         if (s->errintsts) {
133049ab747fSPaolo Bonzini             s->norintsts |= SDHC_NIS_ERR;
133149ab747fSPaolo Bonzini         }
133249ab747fSPaolo Bonzini         sdhci_update_irq(s);
133349ab747fSPaolo Bonzini         break;
13345d2c0464SAndrey Smirnov     case SDHC_ACMD12ERRSTS:
13350034ebe6SPhilippe Mathieu-Daudé         MASKED_WRITE(s->acmd12errsts, mask, value & UINT16_MAX);
13360034ebe6SPhilippe Mathieu-Daudé         if (s->uhs_mode >= UHS_I) {
13370034ebe6SPhilippe Mathieu-Daudé             MASKED_WRITE(s->hostctl2, mask >> 16, value >> 16);
13380034ebe6SPhilippe Mathieu-Daudé 
13390034ebe6SPhilippe Mathieu-Daudé             if (FIELD_EX32(s->hostctl2, SDHC_HOSTCTL2, V18_ENA)) {
13400034ebe6SPhilippe Mathieu-Daudé                 sdbus_set_voltage(&s->sdbus, SD_VOLTAGE_1_8V);
13410034ebe6SPhilippe Mathieu-Daudé             } else {
13420034ebe6SPhilippe Mathieu-Daudé                 sdbus_set_voltage(&s->sdbus, SD_VOLTAGE_3_3V);
13430034ebe6SPhilippe Mathieu-Daudé             }
13440034ebe6SPhilippe Mathieu-Daudé         }
13455d2c0464SAndrey Smirnov         break;
13465efc9016SPhilippe Mathieu-Daudé 
13475efc9016SPhilippe Mathieu-Daudé     case SDHC_CAPAB:
13485efc9016SPhilippe Mathieu-Daudé     case SDHC_CAPAB + 4:
13495efc9016SPhilippe Mathieu-Daudé     case SDHC_MAXCURR:
13505efc9016SPhilippe Mathieu-Daudé     case SDHC_MAXCURR + 4:
13515efc9016SPhilippe Mathieu-Daudé         qemu_log_mask(LOG_GUEST_ERROR, "SDHC wr_%ub @0x%02" HWADDR_PRIx
13525efc9016SPhilippe Mathieu-Daudé                       " <- 0x%08x read-only\n", size, offset, value >> shift);
13535efc9016SPhilippe Mathieu-Daudé         break;
13545efc9016SPhilippe Mathieu-Daudé 
135549ab747fSPaolo Bonzini     default:
135600b004b3SPhilippe Mathieu-Daudé         qemu_log_mask(LOG_UNIMP, "SDHC wr_%ub @0x%02" HWADDR_PRIx " <- 0x%08x "
135700b004b3SPhilippe Mathieu-Daudé                       "not implemented\n", size, offset, value >> shift);
135849ab747fSPaolo Bonzini         break;
135949ab747fSPaolo Bonzini     }
13608be487d8SPhilippe Mathieu-Daudé     trace_sdhci_access("wr", size << 3, offset, "<-",
13618be487d8SPhilippe Mathieu-Daudé                        value >> shift, value >> shift);
136249ab747fSPaolo Bonzini }
136349ab747fSPaolo Bonzini 
1364c0a55a0cSPhilippe Mathieu-Daudé static const MemoryRegionOps sdhci_mmio_le_ops = {
1365d368ba43SKevin O'Connor     .read = sdhci_read,
1366d368ba43SKevin O'Connor     .write = sdhci_write,
136749ab747fSPaolo Bonzini     .valid = {
136849ab747fSPaolo Bonzini         .min_access_size = 1,
136949ab747fSPaolo Bonzini         .max_access_size = 4,
137049ab747fSPaolo Bonzini         .unaligned = false
137149ab747fSPaolo Bonzini     },
137249ab747fSPaolo Bonzini     .endianness = DEVICE_LITTLE_ENDIAN,
137349ab747fSPaolo Bonzini };
137449ab747fSPaolo Bonzini 
1375c0a55a0cSPhilippe Mathieu-Daudé static const MemoryRegionOps sdhci_mmio_be_ops = {
1376c0a55a0cSPhilippe Mathieu-Daudé     .read = sdhci_read,
1377c0a55a0cSPhilippe Mathieu-Daudé     .write = sdhci_write,
1378c0a55a0cSPhilippe Mathieu-Daudé     .impl = {
1379c0a55a0cSPhilippe Mathieu-Daudé         .min_access_size = 4,
1380c0a55a0cSPhilippe Mathieu-Daudé         .max_access_size = 4,
1381c0a55a0cSPhilippe Mathieu-Daudé     },
1382c0a55a0cSPhilippe Mathieu-Daudé     .valid = {
1383c0a55a0cSPhilippe Mathieu-Daudé         .min_access_size = 1,
1384c0a55a0cSPhilippe Mathieu-Daudé         .max_access_size = 4,
1385c0a55a0cSPhilippe Mathieu-Daudé         .unaligned = false
1386c0a55a0cSPhilippe Mathieu-Daudé     },
1387c0a55a0cSPhilippe Mathieu-Daudé     .endianness = DEVICE_BIG_ENDIAN,
1388c0a55a0cSPhilippe Mathieu-Daudé };
1389c0a55a0cSPhilippe Mathieu-Daudé 
1390aceb5b06SPhilippe Mathieu-Daudé static void sdhci_init_readonly_registers(SDHCIState *s, Error **errp)
1391aceb5b06SPhilippe Mathieu-Daudé {
1392de1b3800SVladimir Sementsov-Ogievskiy     ERRP_GUARD();
13936ff37c3dSPhilippe Mathieu-Daudé 
13944d67852dSPhilippe Mathieu-Daudé     switch (s->sd_spec_version) {
13954d67852dSPhilippe Mathieu-Daudé     case 2 ... 3:
13964d67852dSPhilippe Mathieu-Daudé         break;
13974d67852dSPhilippe Mathieu-Daudé     default:
13984d67852dSPhilippe Mathieu-Daudé         error_setg(errp, "Only Spec v2/v3 are supported");
1399aceb5b06SPhilippe Mathieu-Daudé         return;
1400aceb5b06SPhilippe Mathieu-Daudé     }
1401aceb5b06SPhilippe Mathieu-Daudé     s->version = (SDHC_HCVER_VENDOR << 8) | (s->sd_spec_version - 1);
14026ff37c3dSPhilippe Mathieu-Daudé 
1403de1b3800SVladimir Sementsov-Ogievskiy     sdhci_check_capareg(s, errp);
1404de1b3800SVladimir Sementsov-Ogievskiy     if (*errp) {
14056ff37c3dSPhilippe Mathieu-Daudé         return;
14066ff37c3dSPhilippe Mathieu-Daudé     }
1407aceb5b06SPhilippe Mathieu-Daudé }
1408aceb5b06SPhilippe Mathieu-Daudé 
1409b635d98cSPhilippe Mathieu-Daudé /* --- qdev common --- */
1410b635d98cSPhilippe Mathieu-Daudé 
1411ce864603SThomas Huth void sdhci_initfn(SDHCIState *s)
141249ab747fSPaolo Bonzini {
1413d637e1dcSPeter Maydell     qbus_init(&s->sdbus, sizeof(s->sdbus), TYPE_SDHCI_BUS, DEVICE(s), "sd-bus");
141449ab747fSPaolo Bonzini 
1415*2df42919SJamin Lin     s->insert_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL,
1416*2df42919SJamin Lin                                    sdhci_raise_insertion_irq, s);
1417*2df42919SJamin Lin     s->transfer_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL,
1418*2df42919SJamin Lin                                      sdhci_data_transfer, s);
14193b830790SBernhard Beschow 
14203b830790SBernhard Beschow     s->io_ops = &sdhci_mmio_le_ops;
142149ab747fSPaolo Bonzini }
142249ab747fSPaolo Bonzini 
1423ce864603SThomas Huth void sdhci_uninitfn(SDHCIState *s)
142449ab747fSPaolo Bonzini {
1425bc72ad67SAlex Bligh     timer_free(s->insert_timer);
1426bc72ad67SAlex Bligh     timer_free(s->transfer_timer);
142749ab747fSPaolo Bonzini 
142849ab747fSPaolo Bonzini     g_free(s->fifo_buffer);
142949ab747fSPaolo Bonzini     s->fifo_buffer = NULL;
143049ab747fSPaolo Bonzini }
143149ab747fSPaolo Bonzini 
1432ce864603SThomas Huth void sdhci_common_realize(SDHCIState *s, Error **errp)
143325367498SPhilippe Mathieu-Daudé {
1434de1b3800SVladimir Sementsov-Ogievskiy     ERRP_GUARD();
1435aceb5b06SPhilippe Mathieu-Daudé 
1436c0a55a0cSPhilippe Mathieu-Daudé     switch (s->endianness) {
1437c0a55a0cSPhilippe Mathieu-Daudé     case DEVICE_LITTLE_ENDIAN:
14383b830790SBernhard Beschow         /* s->io_ops is little endian by default */
1439c0a55a0cSPhilippe Mathieu-Daudé         break;
1440c0a55a0cSPhilippe Mathieu-Daudé     case DEVICE_BIG_ENDIAN:
14413b830790SBernhard Beschow         if (s->io_ops != &sdhci_mmio_le_ops) {
14423b830790SBernhard Beschow             error_setg(errp, "SD controller doesn't support big endianness");
14433b830790SBernhard Beschow             return;
14443b830790SBernhard Beschow         }
1445c0a55a0cSPhilippe Mathieu-Daudé         s->io_ops = &sdhci_mmio_be_ops;
1446c0a55a0cSPhilippe Mathieu-Daudé         break;
1447c0a55a0cSPhilippe Mathieu-Daudé     default:
1448c0a55a0cSPhilippe Mathieu-Daudé         error_setg(errp, "Incorrect endianness");
1449c0a55a0cSPhilippe Mathieu-Daudé         return;
1450c0a55a0cSPhilippe Mathieu-Daudé     }
1451c0a55a0cSPhilippe Mathieu-Daudé 
1452de1b3800SVladimir Sementsov-Ogievskiy     sdhci_init_readonly_registers(s, errp);
1453de1b3800SVladimir Sementsov-Ogievskiy     if (*errp) {
1454aceb5b06SPhilippe Mathieu-Daudé         return;
1455aceb5b06SPhilippe Mathieu-Daudé     }
1456c0a55a0cSPhilippe Mathieu-Daudé 
145725367498SPhilippe Mathieu-Daudé     s->buf_maxsz = sdhci_get_fifolen(s);
145825367498SPhilippe Mathieu-Daudé     s->fifo_buffer = g_malloc0(s->buf_maxsz);
145925367498SPhilippe Mathieu-Daudé 
1460c0983085SPeter Maydell     memory_region_init_io(&s->iomem, OBJECT(s), s->io_ops, s, "sdhci",
146125367498SPhilippe Mathieu-Daudé                           SDHC_REGISTERS_MAP_SIZE);
146225367498SPhilippe Mathieu-Daudé }
146325367498SPhilippe Mathieu-Daudé 
1464b69c3c21SMarkus Armbruster void sdhci_common_unrealize(SDHCIState *s)
14658b7455c7SPhilippe Mathieu-Daudé {
1466*2df42919SJamin Lin     /*
1467*2df42919SJamin Lin      * This function is expected to be called only once for each class:
14688b7455c7SPhilippe Mathieu-Daudé      * - SysBus:    via DeviceClass->unrealize(),
14698b7455c7SPhilippe Mathieu-Daudé      * - PCI:       via PCIDeviceClass->exit().
14708b7455c7SPhilippe Mathieu-Daudé      * However to avoid double-free and/or use-after-free we still nullify
1471*2df42919SJamin Lin      * this variable (better safe than sorry!).
1472*2df42919SJamin Lin      */
14738b7455c7SPhilippe Mathieu-Daudé     g_free(s->fifo_buffer);
14748b7455c7SPhilippe Mathieu-Daudé     s->fifo_buffer = NULL;
14758b7455c7SPhilippe Mathieu-Daudé }
14768b7455c7SPhilippe Mathieu-Daudé 
14770a7ac9f9SAndrew Baumann static bool sdhci_pending_insert_vmstate_needed(void *opaque)
14780a7ac9f9SAndrew Baumann {
14790a7ac9f9SAndrew Baumann     SDHCIState *s = opaque;
14800a7ac9f9SAndrew Baumann 
14810a7ac9f9SAndrew Baumann     return s->pending_insert_state;
14820a7ac9f9SAndrew Baumann }
14830a7ac9f9SAndrew Baumann 
14840a7ac9f9SAndrew Baumann static const VMStateDescription sdhci_pending_insert_vmstate = {
14850a7ac9f9SAndrew Baumann     .name = "sdhci/pending-insert",
14860a7ac9f9SAndrew Baumann     .version_id = 1,
14870a7ac9f9SAndrew Baumann     .minimum_version_id = 1,
14880a7ac9f9SAndrew Baumann     .needed = sdhci_pending_insert_vmstate_needed,
1489307119baSRichard Henderson     .fields = (const VMStateField[]) {
14900a7ac9f9SAndrew Baumann         VMSTATE_BOOL(pending_insert_state, SDHCIState),
14910a7ac9f9SAndrew Baumann         VMSTATE_END_OF_LIST()
14920a7ac9f9SAndrew Baumann     },
14930a7ac9f9SAndrew Baumann };
14940a7ac9f9SAndrew Baumann 
149549ab747fSPaolo Bonzini const VMStateDescription sdhci_vmstate = {
149649ab747fSPaolo Bonzini     .name = "sdhci",
149749ab747fSPaolo Bonzini     .version_id = 1,
149849ab747fSPaolo Bonzini     .minimum_version_id = 1,
1499307119baSRichard Henderson     .fields = (const VMStateField[]) {
150049ab747fSPaolo Bonzini         VMSTATE_UINT32(sdmasysad, SDHCIState),
150149ab747fSPaolo Bonzini         VMSTATE_UINT16(blksize, SDHCIState),
150249ab747fSPaolo Bonzini         VMSTATE_UINT16(blkcnt, SDHCIState),
150349ab747fSPaolo Bonzini         VMSTATE_UINT32(argument, SDHCIState),
150449ab747fSPaolo Bonzini         VMSTATE_UINT16(trnmod, SDHCIState),
150549ab747fSPaolo Bonzini         VMSTATE_UINT16(cmdreg, SDHCIState),
150649ab747fSPaolo Bonzini         VMSTATE_UINT32_ARRAY(rspreg, SDHCIState, 4),
150749ab747fSPaolo Bonzini         VMSTATE_UINT32(prnsts, SDHCIState),
150806c5120bSPhilippe Mathieu-Daudé         VMSTATE_UINT8(hostctl1, SDHCIState),
150949ab747fSPaolo Bonzini         VMSTATE_UINT8(pwrcon, SDHCIState),
151049ab747fSPaolo Bonzini         VMSTATE_UINT8(blkgap, SDHCIState),
151149ab747fSPaolo Bonzini         VMSTATE_UINT8(wakcon, SDHCIState),
151249ab747fSPaolo Bonzini         VMSTATE_UINT16(clkcon, SDHCIState),
151349ab747fSPaolo Bonzini         VMSTATE_UINT8(timeoutcon, SDHCIState),
151449ab747fSPaolo Bonzini         VMSTATE_UINT8(admaerr, SDHCIState),
151549ab747fSPaolo Bonzini         VMSTATE_UINT16(norintsts, SDHCIState),
151649ab747fSPaolo Bonzini         VMSTATE_UINT16(errintsts, SDHCIState),
151749ab747fSPaolo Bonzini         VMSTATE_UINT16(norintstsen, SDHCIState),
151849ab747fSPaolo Bonzini         VMSTATE_UINT16(errintstsen, SDHCIState),
151949ab747fSPaolo Bonzini         VMSTATE_UINT16(norintsigen, SDHCIState),
152049ab747fSPaolo Bonzini         VMSTATE_UINT16(errintsigen, SDHCIState),
152149ab747fSPaolo Bonzini         VMSTATE_UINT16(acmd12errsts, SDHCIState),
152249ab747fSPaolo Bonzini         VMSTATE_UINT16(data_count, SDHCIState),
152349ab747fSPaolo Bonzini         VMSTATE_UINT64(admasysaddr, SDHCIState),
152449ab747fSPaolo Bonzini         VMSTATE_UINT8(stopped_state, SDHCIState),
152559046ec2SHalil Pasic         VMSTATE_VBUFFER_UINT32(fifo_buffer, SDHCIState, 1, NULL, buf_maxsz),
1526e720677eSPaolo Bonzini         VMSTATE_TIMER_PTR(insert_timer, SDHCIState),
1527e720677eSPaolo Bonzini         VMSTATE_TIMER_PTR(transfer_timer, SDHCIState),
152849ab747fSPaolo Bonzini         VMSTATE_END_OF_LIST()
15290a7ac9f9SAndrew Baumann     },
1530307119baSRichard Henderson     .subsections = (const VMStateDescription * const []) {
15310a7ac9f9SAndrew Baumann         &sdhci_pending_insert_vmstate,
15320a7ac9f9SAndrew Baumann         NULL
15330a7ac9f9SAndrew Baumann     },
153449ab747fSPaolo Bonzini };
153549ab747fSPaolo Bonzini 
1536ce864603SThomas Huth void sdhci_common_class_init(ObjectClass *klass, void *data)
15371c92c505SPhilippe Mathieu-Daudé {
15381c92c505SPhilippe Mathieu-Daudé     DeviceClass *dc = DEVICE_CLASS(klass);
15391c92c505SPhilippe Mathieu-Daudé 
15401c92c505SPhilippe Mathieu-Daudé     set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
15411c92c505SPhilippe Mathieu-Daudé     dc->vmsd = &sdhci_vmstate;
1542e3d08143SPeter Maydell     device_class_set_legacy_reset(dc, sdhci_poweron_reset);
15431c92c505SPhilippe Mathieu-Daudé }
15441c92c505SPhilippe Mathieu-Daudé 
1545b635d98cSPhilippe Mathieu-Daudé /* --- qdev SysBus --- */
1546b635d98cSPhilippe Mathieu-Daudé 
15475ec911c3SKevin O'Connor static Property sdhci_sysbus_properties[] = {
1548b635d98cSPhilippe Mathieu-Daudé     DEFINE_SDHCI_COMMON_PROPERTIES(SDHCIState),
15490a7ac9f9SAndrew Baumann     DEFINE_PROP_BOOL("pending-insert-quirk", SDHCIState, pending_insert_quirk,
15500a7ac9f9SAndrew Baumann                      false),
155160765b6cSPhilippe Mathieu-Daudé     DEFINE_PROP_LINK("dma", SDHCIState,
155260765b6cSPhilippe Mathieu-Daudé                      dma_mr, TYPE_MEMORY_REGION, MemoryRegion *),
15535ec911c3SKevin O'Connor     DEFINE_PROP_END_OF_LIST(),
15545ec911c3SKevin O'Connor };
15555ec911c3SKevin O'Connor 
15567302dcd6SKevin O'Connor static void sdhci_sysbus_init(Object *obj)
155749ab747fSPaolo Bonzini {
15587302dcd6SKevin O'Connor     SDHCIState *s = SYSBUS_SDHCI(obj);
15595ec911c3SKevin O'Connor 
156040bbc194SPeter Maydell     sdhci_initfn(s);
15617302dcd6SKevin O'Connor }
15627302dcd6SKevin O'Connor 
15637302dcd6SKevin O'Connor static void sdhci_sysbus_finalize(Object *obj)
15647302dcd6SKevin O'Connor {
15657302dcd6SKevin O'Connor     SDHCIState *s = SYSBUS_SDHCI(obj);
156660765b6cSPhilippe Mathieu-Daudé 
156760765b6cSPhilippe Mathieu-Daudé     if (s->dma_mr) {
156860765b6cSPhilippe Mathieu-Daudé         object_unparent(OBJECT(s->dma_mr));
156960765b6cSPhilippe Mathieu-Daudé     }
157060765b6cSPhilippe Mathieu-Daudé 
15717302dcd6SKevin O'Connor     sdhci_uninitfn(s);
15727302dcd6SKevin O'Connor }
15737302dcd6SKevin O'Connor 
15747302dcd6SKevin O'Connor static void sdhci_sysbus_realize(DeviceState *dev, Error **errp)
15757302dcd6SKevin O'Connor {
1576de1b3800SVladimir Sementsov-Ogievskiy     ERRP_GUARD();
15777302dcd6SKevin O'Connor     SDHCIState *s = SYSBUS_SDHCI(dev);
157849ab747fSPaolo Bonzini     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
157949ab747fSPaolo Bonzini 
1580de1b3800SVladimir Sementsov-Ogievskiy     sdhci_common_realize(s, errp);
1581de1b3800SVladimir Sementsov-Ogievskiy     if (*errp) {
158225367498SPhilippe Mathieu-Daudé         return;
158325367498SPhilippe Mathieu-Daudé     }
158425367498SPhilippe Mathieu-Daudé 
158560765b6cSPhilippe Mathieu-Daudé     if (s->dma_mr) {
158602e57e1cSPhilippe Mathieu-Daudé         s->dma_as = &s->sysbus_dma_as;
158760765b6cSPhilippe Mathieu-Daudé         address_space_init(s->dma_as, s->dma_mr, "sdhci-dma");
158860765b6cSPhilippe Mathieu-Daudé     } else {
158960765b6cSPhilippe Mathieu-Daudé         /* use system_memory() if property "dma" not set */
1590dd55c485SPhilippe Mathieu-Daudé         s->dma_as = &address_space_memory;
159160765b6cSPhilippe Mathieu-Daudé     }
1592dd55c485SPhilippe Mathieu-Daudé 
159349ab747fSPaolo Bonzini     sysbus_init_irq(sbd, &s->irq);
1594fd1e5c81SAndrey Smirnov 
159549ab747fSPaolo Bonzini     sysbus_init_mmio(sbd, &s->iomem);
159649ab747fSPaolo Bonzini }
159749ab747fSPaolo Bonzini 
1598b69c3c21SMarkus Armbruster static void sdhci_sysbus_unrealize(DeviceState *dev)
15998b7455c7SPhilippe Mathieu-Daudé {
16008b7455c7SPhilippe Mathieu-Daudé     SDHCIState *s = SYSBUS_SDHCI(dev);
16018b7455c7SPhilippe Mathieu-Daudé 
1602b69c3c21SMarkus Armbruster     sdhci_common_unrealize(s);
160360765b6cSPhilippe Mathieu-Daudé 
160460765b6cSPhilippe Mathieu-Daudé      if (s->dma_mr) {
160560765b6cSPhilippe Mathieu-Daudé         address_space_destroy(s->dma_as);
160660765b6cSPhilippe Mathieu-Daudé     }
16078b7455c7SPhilippe Mathieu-Daudé }
16088b7455c7SPhilippe Mathieu-Daudé 
16097302dcd6SKevin O'Connor static void sdhci_sysbus_class_init(ObjectClass *klass, void *data)
161049ab747fSPaolo Bonzini {
161149ab747fSPaolo Bonzini     DeviceClass *dc = DEVICE_CLASS(klass);
161249ab747fSPaolo Bonzini 
16134f67d30bSMarc-André Lureau     device_class_set_props(dc, sdhci_sysbus_properties);
16147302dcd6SKevin O'Connor     dc->realize = sdhci_sysbus_realize;
16158b7455c7SPhilippe Mathieu-Daudé     dc->unrealize = sdhci_sysbus_unrealize;
16161c92c505SPhilippe Mathieu-Daudé 
16171c92c505SPhilippe Mathieu-Daudé     sdhci_common_class_init(klass, data);
161849ab747fSPaolo Bonzini }
161949ab747fSPaolo Bonzini 
1620b635d98cSPhilippe Mathieu-Daudé /* --- qdev bus master --- */
1621b635d98cSPhilippe Mathieu-Daudé 
162240bbc194SPeter Maydell static void sdhci_bus_class_init(ObjectClass *klass, void *data)
162340bbc194SPeter Maydell {
162440bbc194SPeter Maydell     SDBusClass *sbc = SD_BUS_CLASS(klass);
162540bbc194SPeter Maydell 
162640bbc194SPeter Maydell     sbc->set_inserted = sdhci_set_inserted;
162740bbc194SPeter Maydell     sbc->set_readonly = sdhci_set_readonly;
162840bbc194SPeter Maydell }
162940bbc194SPeter Maydell 
1630efadc818SPhilippe Mathieu-Daudé /* --- qdev i.MX eSDHC --- */
1631efadc818SPhilippe Mathieu-Daudé 
16321e76667fSBernhard Beschow #define USDHC_MIX_CTRL                  0x48
1633c038e574SBernhard Beschow 
16341e76667fSBernhard Beschow #define USDHC_VENDOR_SPEC               0xc0
16351e76667fSBernhard Beschow #define USDHC_IMX_FRC_SDCLK_ON          (1 << 8)
1636c038e574SBernhard Beschow 
16371e76667fSBernhard Beschow #define USDHC_DLL_CTRL                  0x60
1638c038e574SBernhard Beschow 
16391e76667fSBernhard Beschow #define USDHC_TUNING_CTRL               0xcc
16401e76667fSBernhard Beschow #define USDHC_TUNE_CTRL_STATUS          0x68
16411e76667fSBernhard Beschow #define USDHC_WTMK_LVL                  0x44
1642c038e574SBernhard Beschow 
1643c038e574SBernhard Beschow /* Undocumented register used by guests working around erratum ERR004536 */
16441e76667fSBernhard Beschow #define USDHC_UNDOCUMENTED_REG27        0x6c
1645c038e574SBernhard Beschow 
16461e76667fSBernhard Beschow #define USDHC_CTRL_4BITBUS              (0x1 << 1)
16471e76667fSBernhard Beschow #define USDHC_CTRL_8BITBUS              (0x2 << 1)
1648c038e574SBernhard Beschow 
16491e76667fSBernhard Beschow #define USDHC_PRNSTS_SDSTB              (1 << 3)
1650c038e574SBernhard Beschow 
1651fd1e5c81SAndrey Smirnov static uint64_t usdhc_read(void *opaque, hwaddr offset, unsigned size)
1652fd1e5c81SAndrey Smirnov {
1653fd1e5c81SAndrey Smirnov     SDHCIState *s = SYSBUS_SDHCI(opaque);
1654fd1e5c81SAndrey Smirnov     uint32_t ret;
165506c5120bSPhilippe Mathieu-Daudé     uint16_t hostctl1;
1656fd1e5c81SAndrey Smirnov 
1657fd1e5c81SAndrey Smirnov     switch (offset) {
1658fd1e5c81SAndrey Smirnov     default:
1659fd1e5c81SAndrey Smirnov         return sdhci_read(opaque, offset, size);
1660fd1e5c81SAndrey Smirnov 
1661fd1e5c81SAndrey Smirnov     case SDHC_HOSTCTL:
1662fd1e5c81SAndrey Smirnov         /*
1663fd1e5c81SAndrey Smirnov          * For a detailed explanation on the following bit
1664fd1e5c81SAndrey Smirnov          * manipulation code see comments in a similar part of
1665fd1e5c81SAndrey Smirnov          * usdhc_write()
1666fd1e5c81SAndrey Smirnov          */
166706c5120bSPhilippe Mathieu-Daudé         hostctl1 = SDHC_DMA_TYPE(s->hostctl1) << (8 - 3);
1668fd1e5c81SAndrey Smirnov 
166906c5120bSPhilippe Mathieu-Daudé         if (s->hostctl1 & SDHC_CTRL_8BITBUS) {
16701e76667fSBernhard Beschow             hostctl1 |= USDHC_CTRL_8BITBUS;
1671fd1e5c81SAndrey Smirnov         }
1672fd1e5c81SAndrey Smirnov 
167306c5120bSPhilippe Mathieu-Daudé         if (s->hostctl1 & SDHC_CTRL_4BITBUS) {
16741e76667fSBernhard Beschow             hostctl1 |= USDHC_CTRL_4BITBUS;
1675fd1e5c81SAndrey Smirnov         }
1676fd1e5c81SAndrey Smirnov 
167706c5120bSPhilippe Mathieu-Daudé         ret  = hostctl1;
1678fd1e5c81SAndrey Smirnov         ret |= (uint32_t)s->blkgap << 16;
1679fd1e5c81SAndrey Smirnov         ret |= (uint32_t)s->wakcon << 24;
1680fd1e5c81SAndrey Smirnov 
1681fd1e5c81SAndrey Smirnov         break;
1682fd1e5c81SAndrey Smirnov 
16836bfd06daSHans-Erik Floryd     case SDHC_PRNSTS:
16846bfd06daSHans-Erik Floryd         /* Add SDSTB (SD Clock Stable) bit to PRNSTS */
16851e76667fSBernhard Beschow         ret = sdhci_read(opaque, offset, size) & ~USDHC_PRNSTS_SDSTB;
16866bfd06daSHans-Erik Floryd         if (s->clkcon & SDHC_CLOCK_INT_STABLE) {
16871e76667fSBernhard Beschow             ret |= USDHC_PRNSTS_SDSTB;
16886bfd06daSHans-Erik Floryd         }
16896bfd06daSHans-Erik Floryd         break;
16906bfd06daSHans-Erik Floryd 
16911e76667fSBernhard Beschow     case USDHC_VENDOR_SPEC:
16923b2d8176SGuenter Roeck         ret = s->vendor_spec;
16933b2d8176SGuenter Roeck         break;
16941e76667fSBernhard Beschow     case USDHC_DLL_CTRL:
16951e76667fSBernhard Beschow     case USDHC_TUNE_CTRL_STATUS:
16961e76667fSBernhard Beschow     case USDHC_UNDOCUMENTED_REG27:
16971e76667fSBernhard Beschow     case USDHC_TUNING_CTRL:
16981e76667fSBernhard Beschow     case USDHC_MIX_CTRL:
16991e76667fSBernhard Beschow     case USDHC_WTMK_LVL:
1700fd1e5c81SAndrey Smirnov         ret = 0;
1701fd1e5c81SAndrey Smirnov         break;
1702fd1e5c81SAndrey Smirnov     }
1703fd1e5c81SAndrey Smirnov 
1704fd1e5c81SAndrey Smirnov     return ret;
1705fd1e5c81SAndrey Smirnov }
1706fd1e5c81SAndrey Smirnov 
1707fd1e5c81SAndrey Smirnov static void
1708fd1e5c81SAndrey Smirnov usdhc_write(void *opaque, hwaddr offset, uint64_t val, unsigned size)
1709fd1e5c81SAndrey Smirnov {
1710fd1e5c81SAndrey Smirnov     SDHCIState *s = SYSBUS_SDHCI(opaque);
171106c5120bSPhilippe Mathieu-Daudé     uint8_t hostctl1;
1712fd1e5c81SAndrey Smirnov     uint32_t value = (uint32_t)val;
1713fd1e5c81SAndrey Smirnov 
1714fd1e5c81SAndrey Smirnov     switch (offset) {
17151e76667fSBernhard Beschow     case USDHC_DLL_CTRL:
17161e76667fSBernhard Beschow     case USDHC_TUNE_CTRL_STATUS:
17171e76667fSBernhard Beschow     case USDHC_UNDOCUMENTED_REG27:
17181e76667fSBernhard Beschow     case USDHC_TUNING_CTRL:
17191e76667fSBernhard Beschow     case USDHC_WTMK_LVL:
17203b2d8176SGuenter Roeck         break;
17213b2d8176SGuenter Roeck 
17221e76667fSBernhard Beschow     case USDHC_VENDOR_SPEC:
17233b2d8176SGuenter Roeck         s->vendor_spec = value;
17243b2d8176SGuenter Roeck         switch (s->vendor) {
17253b2d8176SGuenter Roeck         case SDHCI_VENDOR_IMX:
17261e76667fSBernhard Beschow             if (value & USDHC_IMX_FRC_SDCLK_ON) {
17273b2d8176SGuenter Roeck                 s->prnsts &= ~SDHC_IMX_CLOCK_GATE_OFF;
17283b2d8176SGuenter Roeck             } else {
17293b2d8176SGuenter Roeck                 s->prnsts |= SDHC_IMX_CLOCK_GATE_OFF;
17303b2d8176SGuenter Roeck             }
17313b2d8176SGuenter Roeck             break;
17323b2d8176SGuenter Roeck         default:
17333b2d8176SGuenter Roeck             break;
17343b2d8176SGuenter Roeck         }
1735fd1e5c81SAndrey Smirnov         break;
1736fd1e5c81SAndrey Smirnov 
1737fd1e5c81SAndrey Smirnov     case SDHC_HOSTCTL:
1738fd1e5c81SAndrey Smirnov         /*
1739fd1e5c81SAndrey Smirnov          * Here's What ESDHCI has at offset 0x28 (SDHC_HOSTCTL)
1740fd1e5c81SAndrey Smirnov          *
1741fd1e5c81SAndrey Smirnov          *       7         6     5      4      3      2        1      0
1742fd1e5c81SAndrey Smirnov          * |-----------+--------+--------+-----------+----------+---------|
1743fd1e5c81SAndrey Smirnov          * | Card      | Card   | Endian | DATA3     | Data     | Led     |
1744fd1e5c81SAndrey Smirnov          * | Detect    | Detect | Mode   | as Card   | Transfer | Control |
1745fd1e5c81SAndrey Smirnov          * | Signal    | Test   |        | Detection | Width    |         |
1746fd1e5c81SAndrey Smirnov          * | Selection | Level  |        | Pin       |          |         |
1747fd1e5c81SAndrey Smirnov          * |-----------+--------+--------+-----------+----------+---------|
1748fd1e5c81SAndrey Smirnov          *
1749fd1e5c81SAndrey Smirnov          * and 0x29
1750fd1e5c81SAndrey Smirnov          *
1751fd1e5c81SAndrey Smirnov          *  15      10 9    8
1752fd1e5c81SAndrey Smirnov          * |----------+------|
1753fd1e5c81SAndrey Smirnov          * | Reserved | DMA  |
1754fd1e5c81SAndrey Smirnov          * |          | Sel. |
1755fd1e5c81SAndrey Smirnov          * |          |      |
1756fd1e5c81SAndrey Smirnov          * |----------+------|
1757fd1e5c81SAndrey Smirnov          *
1758fd1e5c81SAndrey Smirnov          * and here's what SDCHI spec expects those offsets to be:
1759fd1e5c81SAndrey Smirnov          *
1760fd1e5c81SAndrey Smirnov          * 0x28 (Host Control Register)
1761fd1e5c81SAndrey Smirnov          *
1762fd1e5c81SAndrey Smirnov          *     7        6         5       4  3      2         1        0
1763fd1e5c81SAndrey Smirnov          * |--------+--------+----------+------+--------+----------+---------|
1764fd1e5c81SAndrey Smirnov          * | Card   | Card   | Extended | DMA  | High   | Data     | LED     |
1765fd1e5c81SAndrey Smirnov          * | Detect | Detect | Data     | Sel. | Speed  | Transfer | Control |
1766fd1e5c81SAndrey Smirnov          * | Signal | Test   | Transfer |      | Enable | Width    |         |
1767fd1e5c81SAndrey Smirnov          * | Sel.   | Level  | Width    |      |        |          |         |
1768fd1e5c81SAndrey Smirnov          * |--------+--------+----------+------+--------+----------+---------|
1769fd1e5c81SAndrey Smirnov          *
1770fd1e5c81SAndrey Smirnov          * and 0x29 (Power Control Register)
1771fd1e5c81SAndrey Smirnov          *
1772fd1e5c81SAndrey Smirnov          * |----------------------------------|
1773fd1e5c81SAndrey Smirnov          * | Power Control Register           |
1774fd1e5c81SAndrey Smirnov          * |                                  |
1775fd1e5c81SAndrey Smirnov          * | Description omitted,             |
1776fd1e5c81SAndrey Smirnov          * | since it has no analog in ESDHCI |
1777fd1e5c81SAndrey Smirnov          * |                                  |
1778fd1e5c81SAndrey Smirnov          * |----------------------------------|
1779fd1e5c81SAndrey Smirnov          *
1780fd1e5c81SAndrey Smirnov          * Since offsets 0x2A and 0x2B should be compatible between
1781fd1e5c81SAndrey Smirnov          * both IP specs we only need to reconcile least 16-bit of the
1782fd1e5c81SAndrey Smirnov          * word we've been given.
1783fd1e5c81SAndrey Smirnov          */
1784fd1e5c81SAndrey Smirnov 
1785fd1e5c81SAndrey Smirnov         /*
1786fd1e5c81SAndrey Smirnov          * First, save bits 7 6 and 0 since they are identical
1787fd1e5c81SAndrey Smirnov          */
178806c5120bSPhilippe Mathieu-Daudé         hostctl1 = value & (SDHC_CTRL_LED |
1789fd1e5c81SAndrey Smirnov                             SDHC_CTRL_CDTEST_INS |
1790fd1e5c81SAndrey Smirnov                             SDHC_CTRL_CDTEST_EN);
1791fd1e5c81SAndrey Smirnov         /*
1792fd1e5c81SAndrey Smirnov          * Second, split "Data Transfer Width" from bits 2 and 1 in to
1793fd1e5c81SAndrey Smirnov          * bits 5 and 1
1794fd1e5c81SAndrey Smirnov          */
17951e76667fSBernhard Beschow         if (value & USDHC_CTRL_8BITBUS) {
179606c5120bSPhilippe Mathieu-Daudé             hostctl1 |= SDHC_CTRL_8BITBUS;
1797fd1e5c81SAndrey Smirnov         }
1798fd1e5c81SAndrey Smirnov 
17991e76667fSBernhard Beschow         if (value & USDHC_CTRL_4BITBUS) {
18001e76667fSBernhard Beschow             hostctl1 |= USDHC_CTRL_4BITBUS;
1801fd1e5c81SAndrey Smirnov         }
1802fd1e5c81SAndrey Smirnov 
1803fd1e5c81SAndrey Smirnov         /*
1804fd1e5c81SAndrey Smirnov          * Third, move DMA select from bits 9 and 8 to bits 4 and 3
1805fd1e5c81SAndrey Smirnov          */
180606c5120bSPhilippe Mathieu-Daudé         hostctl1 |= SDHC_DMA_TYPE(value >> (8 - 3));
1807fd1e5c81SAndrey Smirnov 
1808fd1e5c81SAndrey Smirnov         /*
1809fd1e5c81SAndrey Smirnov          * Now place the corrected value into low 16-bit of the value
1810fd1e5c81SAndrey Smirnov          * we are going to give standard SDHCI write function
1811fd1e5c81SAndrey Smirnov          *
1812fd1e5c81SAndrey Smirnov          * NOTE: This transformation should be the inverse of what can
1813fd1e5c81SAndrey Smirnov          * be found in drivers/mmc/host/sdhci-esdhc-imx.c in Linux
1814fd1e5c81SAndrey Smirnov          * kernel
1815fd1e5c81SAndrey Smirnov          */
1816fd1e5c81SAndrey Smirnov         value &= ~UINT16_MAX;
181706c5120bSPhilippe Mathieu-Daudé         value |= hostctl1;
1818fd1e5c81SAndrey Smirnov         value |= (uint16_t)s->pwrcon << 8;
1819fd1e5c81SAndrey Smirnov 
1820fd1e5c81SAndrey Smirnov         sdhci_write(opaque, offset, value, size);
1821fd1e5c81SAndrey Smirnov         break;
1822fd1e5c81SAndrey Smirnov 
18231e76667fSBernhard Beschow     case USDHC_MIX_CTRL:
1824fd1e5c81SAndrey Smirnov         /*
1825fd1e5c81SAndrey Smirnov          * So, when SD/MMC stack in Linux tries to write to "Transfer
1826fd1e5c81SAndrey Smirnov          * Mode Register", ESDHC i.MX quirk code will translate it
1827fd1e5c81SAndrey Smirnov          * into a write to ESDHC_MIX_CTRL, so we do the opposite in
1828fd1e5c81SAndrey Smirnov          * order to get where we started
1829fd1e5c81SAndrey Smirnov          *
1830fd1e5c81SAndrey Smirnov          * Note that Auto CMD23 Enable bit is located in a wrong place
1831fd1e5c81SAndrey Smirnov          * on i.MX, but since it is not used by QEMU we do not care.
1832fd1e5c81SAndrey Smirnov          *
1833fd1e5c81SAndrey Smirnov          * We don't want to call sdhci_write(.., SDHC_TRNMOD, ...)
1834b8d09982SMichael Tokarev          * here because it will result in a call to
1835fd1e5c81SAndrey Smirnov          * sdhci_send_command(s) which we don't want.
1836fd1e5c81SAndrey Smirnov          *
1837fd1e5c81SAndrey Smirnov          */
1838fd1e5c81SAndrey Smirnov         s->trnmod = value & UINT16_MAX;
1839fd1e5c81SAndrey Smirnov         break;
1840fd1e5c81SAndrey Smirnov     case SDHC_TRNMOD:
1841fd1e5c81SAndrey Smirnov         /*
1842fd1e5c81SAndrey Smirnov          * Similar to above, but this time a write to "Command
1843fd1e5c81SAndrey Smirnov          * Register" will be translated into a 4-byte write to
1844fd1e5c81SAndrey Smirnov          * "Transfer Mode register" where lower 16-bit of value would
1845fd1e5c81SAndrey Smirnov          * be set to zero. So what we do is fill those bits with
1846fd1e5c81SAndrey Smirnov          * cached value from s->trnmod and let the SDHCI
1847fd1e5c81SAndrey Smirnov          * infrastructure handle the rest
1848fd1e5c81SAndrey Smirnov          */
1849fd1e5c81SAndrey Smirnov         sdhci_write(opaque, offset, val | s->trnmod, size);
1850fd1e5c81SAndrey Smirnov         break;
1851fd1e5c81SAndrey Smirnov     case SDHC_BLKSIZE:
1852fd1e5c81SAndrey Smirnov         /*
1853fd1e5c81SAndrey Smirnov          * ESDHCI does not implement "Host SDMA Buffer Boundary", and
1854fd1e5c81SAndrey Smirnov          * Linux driver will try to zero this field out which will
1855fd1e5c81SAndrey Smirnov          * break the rest of SDHCI emulation.
1856fd1e5c81SAndrey Smirnov          *
1857fd1e5c81SAndrey Smirnov          * Linux defaults to maximum possible setting (512K boundary)
1858fd1e5c81SAndrey Smirnov          * and it seems to be the only option that i.MX IP implements,
1859fd1e5c81SAndrey Smirnov          * so we artificially set it to that value.
1860fd1e5c81SAndrey Smirnov          */
1861fd1e5c81SAndrey Smirnov         val |= 0x7 << 12;
1862fd1e5c81SAndrey Smirnov         /* FALLTHROUGH */
1863fd1e5c81SAndrey Smirnov     default:
1864fd1e5c81SAndrey Smirnov         sdhci_write(opaque, offset, val, size);
1865fd1e5c81SAndrey Smirnov         break;
1866fd1e5c81SAndrey Smirnov     }
1867fd1e5c81SAndrey Smirnov }
1868fd1e5c81SAndrey Smirnov 
1869fd1e5c81SAndrey Smirnov static const MemoryRegionOps usdhc_mmio_ops = {
1870fd1e5c81SAndrey Smirnov     .read = usdhc_read,
1871fd1e5c81SAndrey Smirnov     .write = usdhc_write,
1872fd1e5c81SAndrey Smirnov     .valid = {
1873fd1e5c81SAndrey Smirnov         .min_access_size = 1,
1874fd1e5c81SAndrey Smirnov         .max_access_size = 4,
1875fd1e5c81SAndrey Smirnov         .unaligned = false
1876fd1e5c81SAndrey Smirnov     },
1877fd1e5c81SAndrey Smirnov     .endianness = DEVICE_LITTLE_ENDIAN,
1878fd1e5c81SAndrey Smirnov };
1879fd1e5c81SAndrey Smirnov 
1880fd1e5c81SAndrey Smirnov static void imx_usdhc_init(Object *obj)
1881fd1e5c81SAndrey Smirnov {
1882fd1e5c81SAndrey Smirnov     SDHCIState *s = SYSBUS_SDHCI(obj);
1883fd1e5c81SAndrey Smirnov 
1884fd1e5c81SAndrey Smirnov     s->io_ops = &usdhc_mmio_ops;
1885fd1e5c81SAndrey Smirnov     s->quirks = SDHCI_QUIRK_NO_BUSY_IRQ;
1886fd1e5c81SAndrey Smirnov }
1887fd1e5c81SAndrey Smirnov 
1888c85fba50SPhilippe Mathieu-Daudé /* --- qdev Samsung s3c --- */
1889c85fba50SPhilippe Mathieu-Daudé 
1890c85fba50SPhilippe Mathieu-Daudé #define S3C_SDHCI_CONTROL2      0x80
1891c85fba50SPhilippe Mathieu-Daudé #define S3C_SDHCI_CONTROL3      0x84
1892c85fba50SPhilippe Mathieu-Daudé #define S3C_SDHCI_CONTROL4      0x8c
1893c85fba50SPhilippe Mathieu-Daudé 
1894c85fba50SPhilippe Mathieu-Daudé static uint64_t sdhci_s3c_read(void *opaque, hwaddr offset, unsigned size)
1895c85fba50SPhilippe Mathieu-Daudé {
1896c85fba50SPhilippe Mathieu-Daudé     uint64_t ret;
1897c85fba50SPhilippe Mathieu-Daudé 
1898c85fba50SPhilippe Mathieu-Daudé     switch (offset) {
1899c85fba50SPhilippe Mathieu-Daudé     case S3C_SDHCI_CONTROL2:
1900c85fba50SPhilippe Mathieu-Daudé     case S3C_SDHCI_CONTROL3:
1901c85fba50SPhilippe Mathieu-Daudé     case S3C_SDHCI_CONTROL4:
1902c85fba50SPhilippe Mathieu-Daudé         /* ignore */
1903c85fba50SPhilippe Mathieu-Daudé         ret = 0;
1904c85fba50SPhilippe Mathieu-Daudé         break;
1905c85fba50SPhilippe Mathieu-Daudé     default:
1906c85fba50SPhilippe Mathieu-Daudé         ret = sdhci_read(opaque, offset, size);
1907c85fba50SPhilippe Mathieu-Daudé         break;
1908c85fba50SPhilippe Mathieu-Daudé     }
1909c85fba50SPhilippe Mathieu-Daudé 
1910c85fba50SPhilippe Mathieu-Daudé     return ret;
1911c85fba50SPhilippe Mathieu-Daudé }
1912c85fba50SPhilippe Mathieu-Daudé 
1913c85fba50SPhilippe Mathieu-Daudé static void sdhci_s3c_write(void *opaque, hwaddr offset, uint64_t val,
1914c85fba50SPhilippe Mathieu-Daudé                             unsigned size)
1915c85fba50SPhilippe Mathieu-Daudé {
1916c85fba50SPhilippe Mathieu-Daudé     switch (offset) {
1917c85fba50SPhilippe Mathieu-Daudé     case S3C_SDHCI_CONTROL2:
1918c85fba50SPhilippe Mathieu-Daudé     case S3C_SDHCI_CONTROL3:
1919c85fba50SPhilippe Mathieu-Daudé     case S3C_SDHCI_CONTROL4:
1920c85fba50SPhilippe Mathieu-Daudé         /* ignore */
1921c85fba50SPhilippe Mathieu-Daudé         break;
1922c85fba50SPhilippe Mathieu-Daudé     default:
1923c85fba50SPhilippe Mathieu-Daudé         sdhci_write(opaque, offset, val, size);
1924c85fba50SPhilippe Mathieu-Daudé         break;
1925c85fba50SPhilippe Mathieu-Daudé     }
1926c85fba50SPhilippe Mathieu-Daudé }
1927c85fba50SPhilippe Mathieu-Daudé 
1928c85fba50SPhilippe Mathieu-Daudé static const MemoryRegionOps sdhci_s3c_mmio_ops = {
1929c85fba50SPhilippe Mathieu-Daudé     .read = sdhci_s3c_read,
1930c85fba50SPhilippe Mathieu-Daudé     .write = sdhci_s3c_write,
1931c85fba50SPhilippe Mathieu-Daudé     .valid = {
1932c85fba50SPhilippe Mathieu-Daudé         .min_access_size = 1,
1933c85fba50SPhilippe Mathieu-Daudé         .max_access_size = 4,
1934c85fba50SPhilippe Mathieu-Daudé         .unaligned = false
1935c85fba50SPhilippe Mathieu-Daudé     },
1936c85fba50SPhilippe Mathieu-Daudé     .endianness = DEVICE_LITTLE_ENDIAN,
1937c85fba50SPhilippe Mathieu-Daudé };
1938c85fba50SPhilippe Mathieu-Daudé 
1939c85fba50SPhilippe Mathieu-Daudé static void sdhci_s3c_init(Object *obj)
1940c85fba50SPhilippe Mathieu-Daudé {
1941c85fba50SPhilippe Mathieu-Daudé     SDHCIState *s = SYSBUS_SDHCI(obj);
1942c85fba50SPhilippe Mathieu-Daudé 
1943c85fba50SPhilippe Mathieu-Daudé     s->io_ops = &sdhci_s3c_mmio_ops;
1944c85fba50SPhilippe Mathieu-Daudé }
1945c85fba50SPhilippe Mathieu-Daudé 
1946911f4dd8SBernhard Beschow static const TypeInfo sdhci_types[] = {
1947911f4dd8SBernhard Beschow     {
1948911f4dd8SBernhard Beschow         .name = TYPE_SDHCI_BUS,
1949911f4dd8SBernhard Beschow         .parent = TYPE_SD_BUS,
1950911f4dd8SBernhard Beschow         .instance_size = sizeof(SDBus),
1951911f4dd8SBernhard Beschow         .class_init = sdhci_bus_class_init,
1952911f4dd8SBernhard Beschow     },
1953911f4dd8SBernhard Beschow     {
1954911f4dd8SBernhard Beschow         .name = TYPE_SYSBUS_SDHCI,
1955911f4dd8SBernhard Beschow         .parent = TYPE_SYS_BUS_DEVICE,
1956911f4dd8SBernhard Beschow         .instance_size = sizeof(SDHCIState),
1957911f4dd8SBernhard Beschow         .instance_init = sdhci_sysbus_init,
1958911f4dd8SBernhard Beschow         .instance_finalize = sdhci_sysbus_finalize,
1959911f4dd8SBernhard Beschow         .class_init = sdhci_sysbus_class_init,
1960911f4dd8SBernhard Beschow     },
1961911f4dd8SBernhard Beschow     {
1962911f4dd8SBernhard Beschow         .name = TYPE_IMX_USDHC,
1963911f4dd8SBernhard Beschow         .parent = TYPE_SYSBUS_SDHCI,
1964911f4dd8SBernhard Beschow         .instance_init = imx_usdhc_init,
1965911f4dd8SBernhard Beschow     },
1966911f4dd8SBernhard Beschow     {
1967c85fba50SPhilippe Mathieu-Daudé         .name = TYPE_S3C_SDHCI,
1968c85fba50SPhilippe Mathieu-Daudé         .parent = TYPE_SYSBUS_SDHCI,
1969c85fba50SPhilippe Mathieu-Daudé         .instance_init = sdhci_s3c_init,
1970911f4dd8SBernhard Beschow     },
1971c85fba50SPhilippe Mathieu-Daudé };
1972c85fba50SPhilippe Mathieu-Daudé 
1973911f4dd8SBernhard Beschow DEFINE_TYPES(sdhci_types)
1974