149ab747fSPaolo Bonzini /* 249ab747fSPaolo Bonzini * SD Association Host Standard Specification v2.0 controller emulation 349ab747fSPaolo Bonzini * 449ab747fSPaolo Bonzini * Copyright (c) 2011 Samsung Electronics Co., Ltd. 549ab747fSPaolo Bonzini * Mitsyanko Igor <i.mitsyanko@samsung.com> 649ab747fSPaolo Bonzini * Peter A.G. Crosthwaite <peter.crosthwaite@petalogix.com> 749ab747fSPaolo Bonzini * 849ab747fSPaolo Bonzini * Based on MMC controller for Samsung S5PC1xx-based board emulation 949ab747fSPaolo Bonzini * by Alexey Merkulov and Vladimir Monakhov. 1049ab747fSPaolo Bonzini * 1149ab747fSPaolo Bonzini * This program is free software; you can redistribute it and/or modify it 1249ab747fSPaolo Bonzini * under the terms of the GNU General Public License as published by the 1349ab747fSPaolo Bonzini * Free Software Foundation; either version 2 of the License, or (at your 1449ab747fSPaolo Bonzini * option) any later version. 1549ab747fSPaolo Bonzini * 1649ab747fSPaolo Bonzini * This program is distributed in the hope that it will be useful, 1749ab747fSPaolo Bonzini * but WITHOUT ANY WARRANTY; without even the implied warranty of 1849ab747fSPaolo Bonzini * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. 1949ab747fSPaolo Bonzini * See the GNU General Public License for more details. 2049ab747fSPaolo Bonzini * 2149ab747fSPaolo Bonzini * You should have received a copy of the GNU General Public License along 2249ab747fSPaolo Bonzini * with this program; if not, see <http://www.gnu.org/licenses/>. 2349ab747fSPaolo Bonzini */ 2449ab747fSPaolo Bonzini 250430891cSPeter Maydell #include "qemu/osdep.h" 2649ab747fSPaolo Bonzini #include "hw/hw.h" 27fa1d36dfSMarkus Armbruster #include "sysemu/block-backend.h" 2849ab747fSPaolo Bonzini #include "sysemu/blockdev.h" 2949ab747fSPaolo Bonzini #include "sysemu/dma.h" 3049ab747fSPaolo Bonzini #include "qemu/timer.h" 3149ab747fSPaolo Bonzini #include "qemu/bitops.h" 32637d23beSSai Pavan Boddu #include "sdhci-internal.h" 3349ab747fSPaolo Bonzini 3449ab747fSPaolo Bonzini /* host controller debug messages */ 3549ab747fSPaolo Bonzini #ifndef SDHC_DEBUG 3649ab747fSPaolo Bonzini #define SDHC_DEBUG 0 3749ab747fSPaolo Bonzini #endif 3849ab747fSPaolo Bonzini 3949ab747fSPaolo Bonzini #define DPRINT_L1(fmt, args...) \ 407af0fc99SSai Pavan Boddu do { \ 417af0fc99SSai Pavan Boddu if (SDHC_DEBUG) { \ 427af0fc99SSai Pavan Boddu fprintf(stderr, "QEMU SDHC: " fmt, ## args); \ 437af0fc99SSai Pavan Boddu } \ 447af0fc99SSai Pavan Boddu } while (0) 4549ab747fSPaolo Bonzini #define DPRINT_L2(fmt, args...) \ 467af0fc99SSai Pavan Boddu do { \ 477af0fc99SSai Pavan Boddu if (SDHC_DEBUG > 1) { \ 487af0fc99SSai Pavan Boddu fprintf(stderr, "QEMU SDHC: " fmt, ## args); \ 497af0fc99SSai Pavan Boddu } \ 507af0fc99SSai Pavan Boddu } while (0) 5149ab747fSPaolo Bonzini #define ERRPRINT(fmt, args...) \ 527af0fc99SSai Pavan Boddu do { \ 537af0fc99SSai Pavan Boddu if (SDHC_DEBUG) { \ 547af0fc99SSai Pavan Boddu fprintf(stderr, "QEMU SDHC ERROR: " fmt, ## args); \ 557af0fc99SSai Pavan Boddu } \ 567af0fc99SSai Pavan Boddu } while (0) 5749ab747fSPaolo Bonzini 5840bbc194SPeter Maydell #define TYPE_SDHCI_BUS "sdhci-bus" 5940bbc194SPeter Maydell #define SDHCI_BUS(obj) OBJECT_CHECK(SDBus, (obj), TYPE_SDHCI_BUS) 6040bbc194SPeter Maydell 6149ab747fSPaolo Bonzini /* Default SD/MMC host controller features information, which will be 6249ab747fSPaolo Bonzini * presented in CAPABILITIES register of generic SD host controller at reset. 6349ab747fSPaolo Bonzini * If not stated otherwise: 6449ab747fSPaolo Bonzini * 0 - not supported, 1 - supported, other - prohibited. 6549ab747fSPaolo Bonzini */ 6649ab747fSPaolo Bonzini #define SDHC_CAPAB_64BITBUS 0ul /* 64-bit System Bus Support */ 6749ab747fSPaolo Bonzini #define SDHC_CAPAB_18V 1ul /* Voltage support 1.8v */ 6849ab747fSPaolo Bonzini #define SDHC_CAPAB_30V 0ul /* Voltage support 3.0v */ 6949ab747fSPaolo Bonzini #define SDHC_CAPAB_33V 1ul /* Voltage support 3.3v */ 7049ab747fSPaolo Bonzini #define SDHC_CAPAB_SUSPRESUME 0ul /* Suspend/resume support */ 7149ab747fSPaolo Bonzini #define SDHC_CAPAB_SDMA 1ul /* SDMA support */ 7249ab747fSPaolo Bonzini #define SDHC_CAPAB_HIGHSPEED 1ul /* High speed support */ 7349ab747fSPaolo Bonzini #define SDHC_CAPAB_ADMA1 1ul /* ADMA1 support */ 7449ab747fSPaolo Bonzini #define SDHC_CAPAB_ADMA2 1ul /* ADMA2 support */ 7549ab747fSPaolo Bonzini /* Maximum host controller R/W buffers size 7649ab747fSPaolo Bonzini * Possible values: 512, 1024, 2048 bytes */ 7749ab747fSPaolo Bonzini #define SDHC_CAPAB_MAXBLOCKLENGTH 512ul 7849ab747fSPaolo Bonzini /* Maximum clock frequency for SDclock in MHz 7949ab747fSPaolo Bonzini * value in range 10-63 MHz, 0 - not defined */ 80c7ff8daaSKevin O'Connor #define SDHC_CAPAB_BASECLKFREQ 52ul 8149ab747fSPaolo Bonzini #define SDHC_CAPAB_TOUNIT 1ul /* Timeout clock unit 0 - kHz, 1 - MHz */ 8249ab747fSPaolo Bonzini /* Timeout clock frequency 1-63, 0 - not defined */ 83c7ff8daaSKevin O'Connor #define SDHC_CAPAB_TOCLKFREQ 52ul 8449ab747fSPaolo Bonzini 8549ab747fSPaolo Bonzini /* Now check all parameters and calculate CAPABILITIES REGISTER value */ 8649ab747fSPaolo Bonzini #if SDHC_CAPAB_64BITBUS > 1 || SDHC_CAPAB_18V > 1 || SDHC_CAPAB_30V > 1 || \ 8749ab747fSPaolo Bonzini SDHC_CAPAB_33V > 1 || SDHC_CAPAB_SUSPRESUME > 1 || SDHC_CAPAB_SDMA > 1 || \ 8849ab747fSPaolo Bonzini SDHC_CAPAB_HIGHSPEED > 1 || SDHC_CAPAB_ADMA2 > 1 || SDHC_CAPAB_ADMA1 > 1 ||\ 8949ab747fSPaolo Bonzini SDHC_CAPAB_TOUNIT > 1 9049ab747fSPaolo Bonzini #error Capabilities features can have value 0 or 1 only! 9149ab747fSPaolo Bonzini #endif 9249ab747fSPaolo Bonzini 9349ab747fSPaolo Bonzini #if SDHC_CAPAB_MAXBLOCKLENGTH == 512 9449ab747fSPaolo Bonzini #define MAX_BLOCK_LENGTH 0ul 9549ab747fSPaolo Bonzini #elif SDHC_CAPAB_MAXBLOCKLENGTH == 1024 9649ab747fSPaolo Bonzini #define MAX_BLOCK_LENGTH 1ul 9749ab747fSPaolo Bonzini #elif SDHC_CAPAB_MAXBLOCKLENGTH == 2048 9849ab747fSPaolo Bonzini #define MAX_BLOCK_LENGTH 2ul 9949ab747fSPaolo Bonzini #else 10049ab747fSPaolo Bonzini #error Max host controller block size can have value 512, 1024 or 2048 only! 10149ab747fSPaolo Bonzini #endif 10249ab747fSPaolo Bonzini 10349ab747fSPaolo Bonzini #if (SDHC_CAPAB_BASECLKFREQ > 0 && SDHC_CAPAB_BASECLKFREQ < 10) || \ 10449ab747fSPaolo Bonzini SDHC_CAPAB_BASECLKFREQ > 63 10549ab747fSPaolo Bonzini #error SDclock frequency can have value in range 0, 10-63 only! 10649ab747fSPaolo Bonzini #endif 10749ab747fSPaolo Bonzini 10849ab747fSPaolo Bonzini #if SDHC_CAPAB_TOCLKFREQ > 63 10949ab747fSPaolo Bonzini #error Timeout clock frequency can have value in range 0-63 only! 11049ab747fSPaolo Bonzini #endif 11149ab747fSPaolo Bonzini 11249ab747fSPaolo Bonzini #define SDHC_CAPAB_REG_DEFAULT \ 11349ab747fSPaolo Bonzini ((SDHC_CAPAB_64BITBUS << 28) | (SDHC_CAPAB_18V << 26) | \ 11449ab747fSPaolo Bonzini (SDHC_CAPAB_30V << 25) | (SDHC_CAPAB_33V << 24) | \ 11549ab747fSPaolo Bonzini (SDHC_CAPAB_SUSPRESUME << 23) | (SDHC_CAPAB_SDMA << 22) | \ 11649ab747fSPaolo Bonzini (SDHC_CAPAB_HIGHSPEED << 21) | (SDHC_CAPAB_ADMA1 << 20) | \ 11749ab747fSPaolo Bonzini (SDHC_CAPAB_ADMA2 << 19) | (MAX_BLOCK_LENGTH << 16) | \ 11849ab747fSPaolo Bonzini (SDHC_CAPAB_BASECLKFREQ << 8) | (SDHC_CAPAB_TOUNIT << 7) | \ 11949ab747fSPaolo Bonzini (SDHC_CAPAB_TOCLKFREQ)) 12049ab747fSPaolo Bonzini 12149ab747fSPaolo Bonzini #define MASKED_WRITE(reg, mask, val) (reg = (reg & (mask)) | (val)) 12249ab747fSPaolo Bonzini 12349ab747fSPaolo Bonzini static uint8_t sdhci_slotint(SDHCIState *s) 12449ab747fSPaolo Bonzini { 12549ab747fSPaolo Bonzini return (s->norintsts & s->norintsigen) || (s->errintsts & s->errintsigen) || 12649ab747fSPaolo Bonzini ((s->norintsts & SDHC_NIS_INSERT) && (s->wakcon & SDHC_WKUP_ON_INS)) || 12749ab747fSPaolo Bonzini ((s->norintsts & SDHC_NIS_REMOVE) && (s->wakcon & SDHC_WKUP_ON_RMV)); 12849ab747fSPaolo Bonzini } 12949ab747fSPaolo Bonzini 13049ab747fSPaolo Bonzini static inline void sdhci_update_irq(SDHCIState *s) 13149ab747fSPaolo Bonzini { 13249ab747fSPaolo Bonzini qemu_set_irq(s->irq, sdhci_slotint(s)); 13349ab747fSPaolo Bonzini } 13449ab747fSPaolo Bonzini 13549ab747fSPaolo Bonzini static void sdhci_raise_insertion_irq(void *opaque) 13649ab747fSPaolo Bonzini { 13749ab747fSPaolo Bonzini SDHCIState *s = (SDHCIState *)opaque; 13849ab747fSPaolo Bonzini 13949ab747fSPaolo Bonzini if (s->norintsts & SDHC_NIS_REMOVE) { 140bc72ad67SAlex Bligh timer_mod(s->insert_timer, 141bc72ad67SAlex Bligh qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY); 14249ab747fSPaolo Bonzini } else { 14349ab747fSPaolo Bonzini s->prnsts = 0x1ff0000; 14449ab747fSPaolo Bonzini if (s->norintstsen & SDHC_NISEN_INSERT) { 14549ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_INSERT; 14649ab747fSPaolo Bonzini } 14749ab747fSPaolo Bonzini sdhci_update_irq(s); 14849ab747fSPaolo Bonzini } 14949ab747fSPaolo Bonzini } 15049ab747fSPaolo Bonzini 15140bbc194SPeter Maydell static void sdhci_set_inserted(DeviceState *dev, bool level) 15249ab747fSPaolo Bonzini { 15340bbc194SPeter Maydell SDHCIState *s = (SDHCIState *)dev; 15449ab747fSPaolo Bonzini DPRINT_L1("Card state changed: %s!\n", level ? "insert" : "eject"); 15549ab747fSPaolo Bonzini 15649ab747fSPaolo Bonzini if ((s->norintsts & SDHC_NIS_REMOVE) && level) { 15749ab747fSPaolo Bonzini /* Give target some time to notice card ejection */ 158bc72ad67SAlex Bligh timer_mod(s->insert_timer, 159bc72ad67SAlex Bligh qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY); 16049ab747fSPaolo Bonzini } else { 16149ab747fSPaolo Bonzini if (level) { 16249ab747fSPaolo Bonzini s->prnsts = 0x1ff0000; 16349ab747fSPaolo Bonzini if (s->norintstsen & SDHC_NISEN_INSERT) { 16449ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_INSERT; 16549ab747fSPaolo Bonzini } 16649ab747fSPaolo Bonzini } else { 16749ab747fSPaolo Bonzini s->prnsts = 0x1fa0000; 16849ab747fSPaolo Bonzini s->pwrcon &= ~SDHC_POWER_ON; 16949ab747fSPaolo Bonzini s->clkcon &= ~SDHC_CLOCK_SDCLK_EN; 17049ab747fSPaolo Bonzini if (s->norintstsen & SDHC_NISEN_REMOVE) { 17149ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_REMOVE; 17249ab747fSPaolo Bonzini } 17349ab747fSPaolo Bonzini } 17449ab747fSPaolo Bonzini sdhci_update_irq(s); 17549ab747fSPaolo Bonzini } 17649ab747fSPaolo Bonzini } 17749ab747fSPaolo Bonzini 17840bbc194SPeter Maydell static void sdhci_set_readonly(DeviceState *dev, bool level) 17949ab747fSPaolo Bonzini { 18040bbc194SPeter Maydell SDHCIState *s = (SDHCIState *)dev; 18149ab747fSPaolo Bonzini 18249ab747fSPaolo Bonzini if (level) { 18349ab747fSPaolo Bonzini s->prnsts &= ~SDHC_WRITE_PROTECT; 18449ab747fSPaolo Bonzini } else { 18549ab747fSPaolo Bonzini /* Write enabled */ 18649ab747fSPaolo Bonzini s->prnsts |= SDHC_WRITE_PROTECT; 18749ab747fSPaolo Bonzini } 18849ab747fSPaolo Bonzini } 18949ab747fSPaolo Bonzini 19049ab747fSPaolo Bonzini static void sdhci_reset(SDHCIState *s) 19149ab747fSPaolo Bonzini { 19240bbc194SPeter Maydell DeviceState *dev = DEVICE(s); 19340bbc194SPeter Maydell 194bc72ad67SAlex Bligh timer_del(s->insert_timer); 195bc72ad67SAlex Bligh timer_del(s->transfer_timer); 19649ab747fSPaolo Bonzini /* Set all registers to 0. Capabilities registers are not cleared 19749ab747fSPaolo Bonzini * and assumed to always preserve their value, given to them during 19849ab747fSPaolo Bonzini * initialization */ 19949ab747fSPaolo Bonzini memset(&s->sdmasysad, 0, (uintptr_t)&s->capareg - (uintptr_t)&s->sdmasysad); 20049ab747fSPaolo Bonzini 20140bbc194SPeter Maydell /* Reset other state based on current card insertion/readonly status */ 20240bbc194SPeter Maydell sdhci_set_inserted(dev, sdbus_get_inserted(&s->sdbus)); 20340bbc194SPeter Maydell sdhci_set_readonly(dev, sdbus_get_readonly(&s->sdbus)); 20440bbc194SPeter Maydell 20549ab747fSPaolo Bonzini s->data_count = 0; 20649ab747fSPaolo Bonzini s->stopped_state = sdhc_not_stopped; 207*0a7ac9f9SAndrew Baumann s->pending_insert_state = false; 20849ab747fSPaolo Bonzini } 20949ab747fSPaolo Bonzini 210d368ba43SKevin O'Connor static void sdhci_data_transfer(void *opaque); 21149ab747fSPaolo Bonzini 21249ab747fSPaolo Bonzini static void sdhci_send_command(SDHCIState *s) 21349ab747fSPaolo Bonzini { 21449ab747fSPaolo Bonzini SDRequest request; 21549ab747fSPaolo Bonzini uint8_t response[16]; 21649ab747fSPaolo Bonzini int rlen; 21749ab747fSPaolo Bonzini 21849ab747fSPaolo Bonzini s->errintsts = 0; 21949ab747fSPaolo Bonzini s->acmd12errsts = 0; 22049ab747fSPaolo Bonzini request.cmd = s->cmdreg >> 8; 22149ab747fSPaolo Bonzini request.arg = s->argument; 22249ab747fSPaolo Bonzini DPRINT_L1("sending CMD%u ARG[0x%08x]\n", request.cmd, request.arg); 22340bbc194SPeter Maydell rlen = sdbus_do_command(&s->sdbus, &request, response); 22449ab747fSPaolo Bonzini 22549ab747fSPaolo Bonzini if (s->cmdreg & SDHC_CMD_RESPONSE) { 22649ab747fSPaolo Bonzini if (rlen == 4) { 22749ab747fSPaolo Bonzini s->rspreg[0] = (response[0] << 24) | (response[1] << 16) | 22849ab747fSPaolo Bonzini (response[2] << 8) | response[3]; 22949ab747fSPaolo Bonzini s->rspreg[1] = s->rspreg[2] = s->rspreg[3] = 0; 23049ab747fSPaolo Bonzini DPRINT_L1("Response: RSPREG[31..0]=0x%08x\n", s->rspreg[0]); 23149ab747fSPaolo Bonzini } else if (rlen == 16) { 23249ab747fSPaolo Bonzini s->rspreg[0] = (response[11] << 24) | (response[12] << 16) | 23349ab747fSPaolo Bonzini (response[13] << 8) | response[14]; 23449ab747fSPaolo Bonzini s->rspreg[1] = (response[7] << 24) | (response[8] << 16) | 23549ab747fSPaolo Bonzini (response[9] << 8) | response[10]; 23649ab747fSPaolo Bonzini s->rspreg[2] = (response[3] << 24) | (response[4] << 16) | 23749ab747fSPaolo Bonzini (response[5] << 8) | response[6]; 23849ab747fSPaolo Bonzini s->rspreg[3] = (response[0] << 16) | (response[1] << 8) | 23949ab747fSPaolo Bonzini response[2]; 24049ab747fSPaolo Bonzini DPRINT_L1("Response received:\n RSPREG[127..96]=0x%08x, RSPREG[95.." 24149ab747fSPaolo Bonzini "64]=0x%08x,\n RSPREG[63..32]=0x%08x, RSPREG[31..0]=0x%08x\n", 24249ab747fSPaolo Bonzini s->rspreg[3], s->rspreg[2], s->rspreg[1], s->rspreg[0]); 24349ab747fSPaolo Bonzini } else { 24449ab747fSPaolo Bonzini ERRPRINT("Timeout waiting for command response\n"); 24549ab747fSPaolo Bonzini if (s->errintstsen & SDHC_EISEN_CMDTIMEOUT) { 24649ab747fSPaolo Bonzini s->errintsts |= SDHC_EIS_CMDTIMEOUT; 24749ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_ERR; 24849ab747fSPaolo Bonzini } 24949ab747fSPaolo Bonzini } 25049ab747fSPaolo Bonzini 25149ab747fSPaolo Bonzini if ((s->norintstsen & SDHC_NISEN_TRSCMP) && 25249ab747fSPaolo Bonzini (s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY) { 25349ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_TRSCMP; 25449ab747fSPaolo Bonzini } 25549ab747fSPaolo Bonzini } 25649ab747fSPaolo Bonzini 25749ab747fSPaolo Bonzini if (s->norintstsen & SDHC_NISEN_CMDCMP) { 25849ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_CMDCMP; 25949ab747fSPaolo Bonzini } 26049ab747fSPaolo Bonzini 26149ab747fSPaolo Bonzini sdhci_update_irq(s); 26249ab747fSPaolo Bonzini 26349ab747fSPaolo Bonzini if (s->blksize && (s->cmdreg & SDHC_CMD_DATA_PRESENT)) { 264656f416cSPeter Crosthwaite s->data_count = 0; 265d368ba43SKevin O'Connor sdhci_data_transfer(s); 26649ab747fSPaolo Bonzini } 26749ab747fSPaolo Bonzini } 26849ab747fSPaolo Bonzini 26949ab747fSPaolo Bonzini static void sdhci_end_transfer(SDHCIState *s) 27049ab747fSPaolo Bonzini { 27149ab747fSPaolo Bonzini /* Automatically send CMD12 to stop transfer if AutoCMD12 enabled */ 27249ab747fSPaolo Bonzini if ((s->trnmod & SDHC_TRNS_ACMD12) != 0) { 27349ab747fSPaolo Bonzini SDRequest request; 27449ab747fSPaolo Bonzini uint8_t response[16]; 27549ab747fSPaolo Bonzini 27649ab747fSPaolo Bonzini request.cmd = 0x0C; 27749ab747fSPaolo Bonzini request.arg = 0; 27849ab747fSPaolo Bonzini DPRINT_L1("Automatically issue CMD%d %08x\n", request.cmd, request.arg); 27940bbc194SPeter Maydell sdbus_do_command(&s->sdbus, &request, response); 28049ab747fSPaolo Bonzini /* Auto CMD12 response goes to the upper Response register */ 28149ab747fSPaolo Bonzini s->rspreg[3] = (response[0] << 24) | (response[1] << 16) | 28249ab747fSPaolo Bonzini (response[2] << 8) | response[3]; 28349ab747fSPaolo Bonzini } 28449ab747fSPaolo Bonzini 28549ab747fSPaolo Bonzini s->prnsts &= ~(SDHC_DOING_READ | SDHC_DOING_WRITE | 28649ab747fSPaolo Bonzini SDHC_DAT_LINE_ACTIVE | SDHC_DATA_INHIBIT | 28749ab747fSPaolo Bonzini SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE); 28849ab747fSPaolo Bonzini 28949ab747fSPaolo Bonzini if (s->norintstsen & SDHC_NISEN_TRSCMP) { 29049ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_TRSCMP; 29149ab747fSPaolo Bonzini } 29249ab747fSPaolo Bonzini 29349ab747fSPaolo Bonzini sdhci_update_irq(s); 29449ab747fSPaolo Bonzini } 29549ab747fSPaolo Bonzini 29649ab747fSPaolo Bonzini /* 29749ab747fSPaolo Bonzini * Programmed i/o data transfer 29849ab747fSPaolo Bonzini */ 29949ab747fSPaolo Bonzini 30049ab747fSPaolo Bonzini /* Fill host controller's read buffer with BLKSIZE bytes of data from card */ 30149ab747fSPaolo Bonzini static void sdhci_read_block_from_card(SDHCIState *s) 30249ab747fSPaolo Bonzini { 30349ab747fSPaolo Bonzini int index = 0; 30449ab747fSPaolo Bonzini 30549ab747fSPaolo Bonzini if ((s->trnmod & SDHC_TRNS_MULTI) && 30649ab747fSPaolo Bonzini (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) { 30749ab747fSPaolo Bonzini return; 30849ab747fSPaolo Bonzini } 30949ab747fSPaolo Bonzini 31049ab747fSPaolo Bonzini for (index = 0; index < (s->blksize & 0x0fff); index++) { 31140bbc194SPeter Maydell s->fifo_buffer[index] = sdbus_read_data(&s->sdbus); 31249ab747fSPaolo Bonzini } 31349ab747fSPaolo Bonzini 31449ab747fSPaolo Bonzini /* New data now available for READ through Buffer Port Register */ 31549ab747fSPaolo Bonzini s->prnsts |= SDHC_DATA_AVAILABLE; 31649ab747fSPaolo Bonzini if (s->norintstsen & SDHC_NISEN_RBUFRDY) { 31749ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_RBUFRDY; 31849ab747fSPaolo Bonzini } 31949ab747fSPaolo Bonzini 32049ab747fSPaolo Bonzini /* Clear DAT line active status if that was the last block */ 32149ab747fSPaolo Bonzini if ((s->trnmod & SDHC_TRNS_MULTI) == 0 || 32249ab747fSPaolo Bonzini ((s->trnmod & SDHC_TRNS_MULTI) && s->blkcnt == 1)) { 32349ab747fSPaolo Bonzini s->prnsts &= ~SDHC_DAT_LINE_ACTIVE; 32449ab747fSPaolo Bonzini } 32549ab747fSPaolo Bonzini 32649ab747fSPaolo Bonzini /* If stop at block gap request was set and it's not the last block of 32749ab747fSPaolo Bonzini * data - generate Block Event interrupt */ 32849ab747fSPaolo Bonzini if (s->stopped_state == sdhc_gap_read && (s->trnmod & SDHC_TRNS_MULTI) && 32949ab747fSPaolo Bonzini s->blkcnt != 1) { 33049ab747fSPaolo Bonzini s->prnsts &= ~SDHC_DAT_LINE_ACTIVE; 33149ab747fSPaolo Bonzini if (s->norintstsen & SDHC_EISEN_BLKGAP) { 33249ab747fSPaolo Bonzini s->norintsts |= SDHC_EIS_BLKGAP; 33349ab747fSPaolo Bonzini } 33449ab747fSPaolo Bonzini } 33549ab747fSPaolo Bonzini 33649ab747fSPaolo Bonzini sdhci_update_irq(s); 33749ab747fSPaolo Bonzini } 33849ab747fSPaolo Bonzini 33949ab747fSPaolo Bonzini /* Read @size byte of data from host controller @s BUFFER DATA PORT register */ 34049ab747fSPaolo Bonzini static uint32_t sdhci_read_dataport(SDHCIState *s, unsigned size) 34149ab747fSPaolo Bonzini { 34249ab747fSPaolo Bonzini uint32_t value = 0; 34349ab747fSPaolo Bonzini int i; 34449ab747fSPaolo Bonzini 34549ab747fSPaolo Bonzini /* first check that a valid data exists in host controller input buffer */ 34649ab747fSPaolo Bonzini if ((s->prnsts & SDHC_DATA_AVAILABLE) == 0) { 34749ab747fSPaolo Bonzini ERRPRINT("Trying to read from empty buffer\n"); 34849ab747fSPaolo Bonzini return 0; 34949ab747fSPaolo Bonzini } 35049ab747fSPaolo Bonzini 35149ab747fSPaolo Bonzini for (i = 0; i < size; i++) { 35249ab747fSPaolo Bonzini value |= s->fifo_buffer[s->data_count] << i * 8; 35349ab747fSPaolo Bonzini s->data_count++; 35449ab747fSPaolo Bonzini /* check if we've read all valid data (blksize bytes) from buffer */ 35549ab747fSPaolo Bonzini if ((s->data_count) >= (s->blksize & 0x0fff)) { 35649ab747fSPaolo Bonzini DPRINT_L2("All %u bytes of data have been read from input buffer\n", 35749ab747fSPaolo Bonzini s->data_count); 35849ab747fSPaolo Bonzini s->prnsts &= ~SDHC_DATA_AVAILABLE; /* no more data in a buffer */ 35949ab747fSPaolo Bonzini s->data_count = 0; /* next buff read must start at position [0] */ 36049ab747fSPaolo Bonzini 36149ab747fSPaolo Bonzini if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 36249ab747fSPaolo Bonzini s->blkcnt--; 36349ab747fSPaolo Bonzini } 36449ab747fSPaolo Bonzini 36549ab747fSPaolo Bonzini /* if that was the last block of data */ 36649ab747fSPaolo Bonzini if ((s->trnmod & SDHC_TRNS_MULTI) == 0 || 36749ab747fSPaolo Bonzini ((s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) || 36849ab747fSPaolo Bonzini /* stop at gap request */ 36949ab747fSPaolo Bonzini (s->stopped_state == sdhc_gap_read && 37049ab747fSPaolo Bonzini !(s->prnsts & SDHC_DAT_LINE_ACTIVE))) { 371d368ba43SKevin O'Connor sdhci_end_transfer(s); 37249ab747fSPaolo Bonzini } else { /* if there are more data, read next block from card */ 373d368ba43SKevin O'Connor sdhci_read_block_from_card(s); 37449ab747fSPaolo Bonzini } 37549ab747fSPaolo Bonzini break; 37649ab747fSPaolo Bonzini } 37749ab747fSPaolo Bonzini } 37849ab747fSPaolo Bonzini 37949ab747fSPaolo Bonzini return value; 38049ab747fSPaolo Bonzini } 38149ab747fSPaolo Bonzini 38249ab747fSPaolo Bonzini /* Write data from host controller FIFO to card */ 38349ab747fSPaolo Bonzini static void sdhci_write_block_to_card(SDHCIState *s) 38449ab747fSPaolo Bonzini { 38549ab747fSPaolo Bonzini int index = 0; 38649ab747fSPaolo Bonzini 38749ab747fSPaolo Bonzini if (s->prnsts & SDHC_SPACE_AVAILABLE) { 38849ab747fSPaolo Bonzini if (s->norintstsen & SDHC_NISEN_WBUFRDY) { 38949ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_WBUFRDY; 39049ab747fSPaolo Bonzini } 39149ab747fSPaolo Bonzini sdhci_update_irq(s); 39249ab747fSPaolo Bonzini return; 39349ab747fSPaolo Bonzini } 39449ab747fSPaolo Bonzini 39549ab747fSPaolo Bonzini if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 39649ab747fSPaolo Bonzini if (s->blkcnt == 0) { 39749ab747fSPaolo Bonzini return; 39849ab747fSPaolo Bonzini } else { 39949ab747fSPaolo Bonzini s->blkcnt--; 40049ab747fSPaolo Bonzini } 40149ab747fSPaolo Bonzini } 40249ab747fSPaolo Bonzini 40349ab747fSPaolo Bonzini for (index = 0; index < (s->blksize & 0x0fff); index++) { 40440bbc194SPeter Maydell sdbus_write_data(&s->sdbus, s->fifo_buffer[index]); 40549ab747fSPaolo Bonzini } 40649ab747fSPaolo Bonzini 40749ab747fSPaolo Bonzini /* Next data can be written through BUFFER DATORT register */ 40849ab747fSPaolo Bonzini s->prnsts |= SDHC_SPACE_AVAILABLE; 40949ab747fSPaolo Bonzini 41049ab747fSPaolo Bonzini /* Finish transfer if that was the last block of data */ 41149ab747fSPaolo Bonzini if ((s->trnmod & SDHC_TRNS_MULTI) == 0 || 41249ab747fSPaolo Bonzini ((s->trnmod & SDHC_TRNS_MULTI) && 41349ab747fSPaolo Bonzini (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0))) { 414d368ba43SKevin O'Connor sdhci_end_transfer(s); 415dcdb4cd8SPeter Crosthwaite } else if (s->norintstsen & SDHC_NISEN_WBUFRDY) { 416dcdb4cd8SPeter Crosthwaite s->norintsts |= SDHC_NIS_WBUFRDY; 41749ab747fSPaolo Bonzini } 41849ab747fSPaolo Bonzini 41949ab747fSPaolo Bonzini /* Generate Block Gap Event if requested and if not the last block */ 42049ab747fSPaolo Bonzini if (s->stopped_state == sdhc_gap_write && (s->trnmod & SDHC_TRNS_MULTI) && 42149ab747fSPaolo Bonzini s->blkcnt > 0) { 42249ab747fSPaolo Bonzini s->prnsts &= ~SDHC_DOING_WRITE; 42349ab747fSPaolo Bonzini if (s->norintstsen & SDHC_EISEN_BLKGAP) { 42449ab747fSPaolo Bonzini s->norintsts |= SDHC_EIS_BLKGAP; 42549ab747fSPaolo Bonzini } 426d368ba43SKevin O'Connor sdhci_end_transfer(s); 42749ab747fSPaolo Bonzini } 42849ab747fSPaolo Bonzini 42949ab747fSPaolo Bonzini sdhci_update_irq(s); 43049ab747fSPaolo Bonzini } 43149ab747fSPaolo Bonzini 43249ab747fSPaolo Bonzini /* Write @size bytes of @value data to host controller @s Buffer Data Port 43349ab747fSPaolo Bonzini * register */ 43449ab747fSPaolo Bonzini static void sdhci_write_dataport(SDHCIState *s, uint32_t value, unsigned size) 43549ab747fSPaolo Bonzini { 43649ab747fSPaolo Bonzini unsigned i; 43749ab747fSPaolo Bonzini 43849ab747fSPaolo Bonzini /* Check that there is free space left in a buffer */ 43949ab747fSPaolo Bonzini if (!(s->prnsts & SDHC_SPACE_AVAILABLE)) { 44049ab747fSPaolo Bonzini ERRPRINT("Can't write to data buffer: buffer full\n"); 44149ab747fSPaolo Bonzini return; 44249ab747fSPaolo Bonzini } 44349ab747fSPaolo Bonzini 44449ab747fSPaolo Bonzini for (i = 0; i < size; i++) { 44549ab747fSPaolo Bonzini s->fifo_buffer[s->data_count] = value & 0xFF; 44649ab747fSPaolo Bonzini s->data_count++; 44749ab747fSPaolo Bonzini value >>= 8; 44849ab747fSPaolo Bonzini if (s->data_count >= (s->blksize & 0x0fff)) { 44949ab747fSPaolo Bonzini DPRINT_L2("write buffer filled with %u bytes of data\n", 45049ab747fSPaolo Bonzini s->data_count); 45149ab747fSPaolo Bonzini s->data_count = 0; 45249ab747fSPaolo Bonzini s->prnsts &= ~SDHC_SPACE_AVAILABLE; 45349ab747fSPaolo Bonzini if (s->prnsts & SDHC_DOING_WRITE) { 454d368ba43SKevin O'Connor sdhci_write_block_to_card(s); 45549ab747fSPaolo Bonzini } 45649ab747fSPaolo Bonzini } 45749ab747fSPaolo Bonzini } 45849ab747fSPaolo Bonzini } 45949ab747fSPaolo Bonzini 46049ab747fSPaolo Bonzini /* 46149ab747fSPaolo Bonzini * Single DMA data transfer 46249ab747fSPaolo Bonzini */ 46349ab747fSPaolo Bonzini 46449ab747fSPaolo Bonzini /* Multi block SDMA transfer */ 46549ab747fSPaolo Bonzini static void sdhci_sdma_transfer_multi_blocks(SDHCIState *s) 46649ab747fSPaolo Bonzini { 46749ab747fSPaolo Bonzini bool page_aligned = false; 46849ab747fSPaolo Bonzini unsigned int n, begin; 46949ab747fSPaolo Bonzini const uint16_t block_size = s->blksize & 0x0fff; 47049ab747fSPaolo Bonzini uint32_t boundary_chk = 1 << (((s->blksize & 0xf000) >> 12) + 12); 47149ab747fSPaolo Bonzini uint32_t boundary_count = boundary_chk - (s->sdmasysad % boundary_chk); 47249ab747fSPaolo Bonzini 47349ab747fSPaolo Bonzini /* XXX: Some sd/mmc drivers (for example, u-boot-slp) do not account for 47449ab747fSPaolo Bonzini * possible stop at page boundary if initial address is not page aligned, 47549ab747fSPaolo Bonzini * allow them to work properly */ 47649ab747fSPaolo Bonzini if ((s->sdmasysad % boundary_chk) == 0) { 47749ab747fSPaolo Bonzini page_aligned = true; 47849ab747fSPaolo Bonzini } 47949ab747fSPaolo Bonzini 48049ab747fSPaolo Bonzini if (s->trnmod & SDHC_TRNS_READ) { 48149ab747fSPaolo Bonzini s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT | 48249ab747fSPaolo Bonzini SDHC_DAT_LINE_ACTIVE; 48349ab747fSPaolo Bonzini while (s->blkcnt) { 48449ab747fSPaolo Bonzini if (s->data_count == 0) { 48549ab747fSPaolo Bonzini for (n = 0; n < block_size; n++) { 48640bbc194SPeter Maydell s->fifo_buffer[n] = sdbus_read_data(&s->sdbus); 48749ab747fSPaolo Bonzini } 48849ab747fSPaolo Bonzini } 48949ab747fSPaolo Bonzini begin = s->data_count; 49049ab747fSPaolo Bonzini if (((boundary_count + begin) < block_size) && page_aligned) { 49149ab747fSPaolo Bonzini s->data_count = boundary_count + begin; 49249ab747fSPaolo Bonzini boundary_count = 0; 49349ab747fSPaolo Bonzini } else { 49449ab747fSPaolo Bonzini s->data_count = block_size; 49549ab747fSPaolo Bonzini boundary_count -= block_size - begin; 49649ab747fSPaolo Bonzini if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 49749ab747fSPaolo Bonzini s->blkcnt--; 49849ab747fSPaolo Bonzini } 49949ab747fSPaolo Bonzini } 500df32fd1cSPaolo Bonzini dma_memory_write(&address_space_memory, s->sdmasysad, 50149ab747fSPaolo Bonzini &s->fifo_buffer[begin], s->data_count - begin); 50249ab747fSPaolo Bonzini s->sdmasysad += s->data_count - begin; 50349ab747fSPaolo Bonzini if (s->data_count == block_size) { 50449ab747fSPaolo Bonzini s->data_count = 0; 50549ab747fSPaolo Bonzini } 50649ab747fSPaolo Bonzini if (page_aligned && boundary_count == 0) { 50749ab747fSPaolo Bonzini break; 50849ab747fSPaolo Bonzini } 50949ab747fSPaolo Bonzini } 51049ab747fSPaolo Bonzini } else { 51149ab747fSPaolo Bonzini s->prnsts |= SDHC_DOING_WRITE | SDHC_DATA_INHIBIT | 51249ab747fSPaolo Bonzini SDHC_DAT_LINE_ACTIVE; 51349ab747fSPaolo Bonzini while (s->blkcnt) { 51449ab747fSPaolo Bonzini begin = s->data_count; 51549ab747fSPaolo Bonzini if (((boundary_count + begin) < block_size) && page_aligned) { 51649ab747fSPaolo Bonzini s->data_count = boundary_count + begin; 51749ab747fSPaolo Bonzini boundary_count = 0; 51849ab747fSPaolo Bonzini } else { 51949ab747fSPaolo Bonzini s->data_count = block_size; 52049ab747fSPaolo Bonzini boundary_count -= block_size - begin; 52149ab747fSPaolo Bonzini } 522df32fd1cSPaolo Bonzini dma_memory_read(&address_space_memory, s->sdmasysad, 52349ab747fSPaolo Bonzini &s->fifo_buffer[begin], s->data_count); 52449ab747fSPaolo Bonzini s->sdmasysad += s->data_count - begin; 52549ab747fSPaolo Bonzini if (s->data_count == block_size) { 52649ab747fSPaolo Bonzini for (n = 0; n < block_size; n++) { 52740bbc194SPeter Maydell sdbus_write_data(&s->sdbus, s->fifo_buffer[n]); 52849ab747fSPaolo Bonzini } 52949ab747fSPaolo Bonzini s->data_count = 0; 53049ab747fSPaolo Bonzini if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 53149ab747fSPaolo Bonzini s->blkcnt--; 53249ab747fSPaolo Bonzini } 53349ab747fSPaolo Bonzini } 53449ab747fSPaolo Bonzini if (page_aligned && boundary_count == 0) { 53549ab747fSPaolo Bonzini break; 53649ab747fSPaolo Bonzini } 53749ab747fSPaolo Bonzini } 53849ab747fSPaolo Bonzini } 53949ab747fSPaolo Bonzini 54049ab747fSPaolo Bonzini if (s->blkcnt == 0) { 541d368ba43SKevin O'Connor sdhci_end_transfer(s); 54249ab747fSPaolo Bonzini } else { 54349ab747fSPaolo Bonzini if (s->norintstsen & SDHC_NISEN_DMA) { 54449ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_DMA; 54549ab747fSPaolo Bonzini } 54649ab747fSPaolo Bonzini sdhci_update_irq(s); 54749ab747fSPaolo Bonzini } 54849ab747fSPaolo Bonzini } 54949ab747fSPaolo Bonzini 55049ab747fSPaolo Bonzini /* single block SDMA transfer */ 55149ab747fSPaolo Bonzini 55249ab747fSPaolo Bonzini static void sdhci_sdma_transfer_single_block(SDHCIState *s) 55349ab747fSPaolo Bonzini { 55449ab747fSPaolo Bonzini int n; 55549ab747fSPaolo Bonzini uint32_t datacnt = s->blksize & 0x0fff; 55649ab747fSPaolo Bonzini 55749ab747fSPaolo Bonzini if (s->trnmod & SDHC_TRNS_READ) { 55849ab747fSPaolo Bonzini for (n = 0; n < datacnt; n++) { 55940bbc194SPeter Maydell s->fifo_buffer[n] = sdbus_read_data(&s->sdbus); 56049ab747fSPaolo Bonzini } 561df32fd1cSPaolo Bonzini dma_memory_write(&address_space_memory, s->sdmasysad, s->fifo_buffer, 56249ab747fSPaolo Bonzini datacnt); 56349ab747fSPaolo Bonzini } else { 564df32fd1cSPaolo Bonzini dma_memory_read(&address_space_memory, s->sdmasysad, s->fifo_buffer, 56549ab747fSPaolo Bonzini datacnt); 56649ab747fSPaolo Bonzini for (n = 0; n < datacnt; n++) { 56740bbc194SPeter Maydell sdbus_write_data(&s->sdbus, s->fifo_buffer[n]); 56849ab747fSPaolo Bonzini } 56949ab747fSPaolo Bonzini } 57049ab747fSPaolo Bonzini 57149ab747fSPaolo Bonzini if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 57249ab747fSPaolo Bonzini s->blkcnt--; 57349ab747fSPaolo Bonzini } 57449ab747fSPaolo Bonzini 575d368ba43SKevin O'Connor sdhci_end_transfer(s); 57649ab747fSPaolo Bonzini } 57749ab747fSPaolo Bonzini 57849ab747fSPaolo Bonzini typedef struct ADMADescr { 57949ab747fSPaolo Bonzini hwaddr addr; 58049ab747fSPaolo Bonzini uint16_t length; 58149ab747fSPaolo Bonzini uint8_t attr; 58249ab747fSPaolo Bonzini uint8_t incr; 58349ab747fSPaolo Bonzini } ADMADescr; 58449ab747fSPaolo Bonzini 58549ab747fSPaolo Bonzini static void get_adma_description(SDHCIState *s, ADMADescr *dscr) 58649ab747fSPaolo Bonzini { 58749ab747fSPaolo Bonzini uint32_t adma1 = 0; 58849ab747fSPaolo Bonzini uint64_t adma2 = 0; 58949ab747fSPaolo Bonzini hwaddr entry_addr = (hwaddr)s->admasysaddr; 59049ab747fSPaolo Bonzini switch (SDHC_DMA_TYPE(s->hostctl)) { 59149ab747fSPaolo Bonzini case SDHC_CTRL_ADMA2_32: 592df32fd1cSPaolo Bonzini dma_memory_read(&address_space_memory, entry_addr, (uint8_t *)&adma2, 59349ab747fSPaolo Bonzini sizeof(adma2)); 59449ab747fSPaolo Bonzini adma2 = le64_to_cpu(adma2); 59549ab747fSPaolo Bonzini /* The spec does not specify endianness of descriptor table. 59649ab747fSPaolo Bonzini * We currently assume that it is LE. 59749ab747fSPaolo Bonzini */ 59849ab747fSPaolo Bonzini dscr->addr = (hwaddr)extract64(adma2, 32, 32) & ~0x3ull; 59949ab747fSPaolo Bonzini dscr->length = (uint16_t)extract64(adma2, 16, 16); 60049ab747fSPaolo Bonzini dscr->attr = (uint8_t)extract64(adma2, 0, 7); 60149ab747fSPaolo Bonzini dscr->incr = 8; 60249ab747fSPaolo Bonzini break; 60349ab747fSPaolo Bonzini case SDHC_CTRL_ADMA1_32: 604df32fd1cSPaolo Bonzini dma_memory_read(&address_space_memory, entry_addr, (uint8_t *)&adma1, 60549ab747fSPaolo Bonzini sizeof(adma1)); 60649ab747fSPaolo Bonzini adma1 = le32_to_cpu(adma1); 60749ab747fSPaolo Bonzini dscr->addr = (hwaddr)(adma1 & 0xFFFFF000); 60849ab747fSPaolo Bonzini dscr->attr = (uint8_t)extract32(adma1, 0, 7); 60949ab747fSPaolo Bonzini dscr->incr = 4; 61049ab747fSPaolo Bonzini if ((dscr->attr & SDHC_ADMA_ATTR_ACT_MASK) == SDHC_ADMA_ATTR_SET_LEN) { 61149ab747fSPaolo Bonzini dscr->length = (uint16_t)extract32(adma1, 12, 16); 61249ab747fSPaolo Bonzini } else { 61349ab747fSPaolo Bonzini dscr->length = 4096; 61449ab747fSPaolo Bonzini } 61549ab747fSPaolo Bonzini break; 61649ab747fSPaolo Bonzini case SDHC_CTRL_ADMA2_64: 617df32fd1cSPaolo Bonzini dma_memory_read(&address_space_memory, entry_addr, 61849ab747fSPaolo Bonzini (uint8_t *)(&dscr->attr), 1); 619df32fd1cSPaolo Bonzini dma_memory_read(&address_space_memory, entry_addr + 2, 62049ab747fSPaolo Bonzini (uint8_t *)(&dscr->length), 2); 62149ab747fSPaolo Bonzini dscr->length = le16_to_cpu(dscr->length); 622df32fd1cSPaolo Bonzini dma_memory_read(&address_space_memory, entry_addr + 4, 62349ab747fSPaolo Bonzini (uint8_t *)(&dscr->addr), 8); 62449ab747fSPaolo Bonzini dscr->attr = le64_to_cpu(dscr->attr); 62549ab747fSPaolo Bonzini dscr->attr &= 0xfffffff8; 62649ab747fSPaolo Bonzini dscr->incr = 12; 62749ab747fSPaolo Bonzini break; 62849ab747fSPaolo Bonzini } 62949ab747fSPaolo Bonzini } 63049ab747fSPaolo Bonzini 63149ab747fSPaolo Bonzini /* Advanced DMA data transfer */ 63249ab747fSPaolo Bonzini 63349ab747fSPaolo Bonzini static void sdhci_do_adma(SDHCIState *s) 63449ab747fSPaolo Bonzini { 63549ab747fSPaolo Bonzini unsigned int n, begin, length; 63649ab747fSPaolo Bonzini const uint16_t block_size = s->blksize & 0x0fff; 63749ab747fSPaolo Bonzini ADMADescr dscr; 63849ab747fSPaolo Bonzini int i; 63949ab747fSPaolo Bonzini 64049ab747fSPaolo Bonzini for (i = 0; i < SDHC_ADMA_DESCS_PER_DELAY; ++i) { 64149ab747fSPaolo Bonzini s->admaerr &= ~SDHC_ADMAERR_LENGTH_MISMATCH; 64249ab747fSPaolo Bonzini 64349ab747fSPaolo Bonzini get_adma_description(s, &dscr); 64449ab747fSPaolo Bonzini DPRINT_L2("ADMA loop: addr=" TARGET_FMT_plx ", len=%d, attr=%x\n", 64549ab747fSPaolo Bonzini dscr.addr, dscr.length, dscr.attr); 64649ab747fSPaolo Bonzini 64749ab747fSPaolo Bonzini if ((dscr.attr & SDHC_ADMA_ATTR_VALID) == 0) { 64849ab747fSPaolo Bonzini /* Indicate that error occurred in ST_FDS state */ 64949ab747fSPaolo Bonzini s->admaerr &= ~SDHC_ADMAERR_STATE_MASK; 65049ab747fSPaolo Bonzini s->admaerr |= SDHC_ADMAERR_STATE_ST_FDS; 65149ab747fSPaolo Bonzini 65249ab747fSPaolo Bonzini /* Generate ADMA error interrupt */ 65349ab747fSPaolo Bonzini if (s->errintstsen & SDHC_EISEN_ADMAERR) { 65449ab747fSPaolo Bonzini s->errintsts |= SDHC_EIS_ADMAERR; 65549ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_ERR; 65649ab747fSPaolo Bonzini } 65749ab747fSPaolo Bonzini 65849ab747fSPaolo Bonzini sdhci_update_irq(s); 65949ab747fSPaolo Bonzini return; 66049ab747fSPaolo Bonzini } 66149ab747fSPaolo Bonzini 66249ab747fSPaolo Bonzini length = dscr.length ? dscr.length : 65536; 66349ab747fSPaolo Bonzini 66449ab747fSPaolo Bonzini switch (dscr.attr & SDHC_ADMA_ATTR_ACT_MASK) { 66549ab747fSPaolo Bonzini case SDHC_ADMA_ATTR_ACT_TRAN: /* data transfer */ 66649ab747fSPaolo Bonzini 66749ab747fSPaolo Bonzini if (s->trnmod & SDHC_TRNS_READ) { 66849ab747fSPaolo Bonzini while (length) { 66949ab747fSPaolo Bonzini if (s->data_count == 0) { 67049ab747fSPaolo Bonzini for (n = 0; n < block_size; n++) { 67140bbc194SPeter Maydell s->fifo_buffer[n] = sdbus_read_data(&s->sdbus); 67249ab747fSPaolo Bonzini } 67349ab747fSPaolo Bonzini } 67449ab747fSPaolo Bonzini begin = s->data_count; 67549ab747fSPaolo Bonzini if ((length + begin) < block_size) { 67649ab747fSPaolo Bonzini s->data_count = length + begin; 67749ab747fSPaolo Bonzini length = 0; 67849ab747fSPaolo Bonzini } else { 67949ab747fSPaolo Bonzini s->data_count = block_size; 68049ab747fSPaolo Bonzini length -= block_size - begin; 68149ab747fSPaolo Bonzini } 682df32fd1cSPaolo Bonzini dma_memory_write(&address_space_memory, dscr.addr, 68349ab747fSPaolo Bonzini &s->fifo_buffer[begin], 68449ab747fSPaolo Bonzini s->data_count - begin); 68549ab747fSPaolo Bonzini dscr.addr += s->data_count - begin; 68649ab747fSPaolo Bonzini if (s->data_count == block_size) { 68749ab747fSPaolo Bonzini s->data_count = 0; 68849ab747fSPaolo Bonzini if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 68949ab747fSPaolo Bonzini s->blkcnt--; 69049ab747fSPaolo Bonzini if (s->blkcnt == 0) { 69149ab747fSPaolo Bonzini break; 69249ab747fSPaolo Bonzini } 69349ab747fSPaolo Bonzini } 69449ab747fSPaolo Bonzini } 69549ab747fSPaolo Bonzini } 69649ab747fSPaolo Bonzini } else { 69749ab747fSPaolo Bonzini while (length) { 69849ab747fSPaolo Bonzini begin = s->data_count; 69949ab747fSPaolo Bonzini if ((length + begin) < block_size) { 70049ab747fSPaolo Bonzini s->data_count = length + begin; 70149ab747fSPaolo Bonzini length = 0; 70249ab747fSPaolo Bonzini } else { 70349ab747fSPaolo Bonzini s->data_count = block_size; 70449ab747fSPaolo Bonzini length -= block_size - begin; 70549ab747fSPaolo Bonzini } 706df32fd1cSPaolo Bonzini dma_memory_read(&address_space_memory, dscr.addr, 7079db11cefSPeter Crosthwaite &s->fifo_buffer[begin], 7089db11cefSPeter Crosthwaite s->data_count - begin); 70949ab747fSPaolo Bonzini dscr.addr += s->data_count - begin; 71049ab747fSPaolo Bonzini if (s->data_count == block_size) { 71149ab747fSPaolo Bonzini for (n = 0; n < block_size; n++) { 71240bbc194SPeter Maydell sdbus_write_data(&s->sdbus, s->fifo_buffer[n]); 71349ab747fSPaolo Bonzini } 71449ab747fSPaolo Bonzini s->data_count = 0; 71549ab747fSPaolo Bonzini if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 71649ab747fSPaolo Bonzini s->blkcnt--; 71749ab747fSPaolo Bonzini if (s->blkcnt == 0) { 71849ab747fSPaolo Bonzini break; 71949ab747fSPaolo Bonzini } 72049ab747fSPaolo Bonzini } 72149ab747fSPaolo Bonzini } 72249ab747fSPaolo Bonzini } 72349ab747fSPaolo Bonzini } 72449ab747fSPaolo Bonzini s->admasysaddr += dscr.incr; 72549ab747fSPaolo Bonzini break; 72649ab747fSPaolo Bonzini case SDHC_ADMA_ATTR_ACT_LINK: /* link to next descriptor table */ 72749ab747fSPaolo Bonzini s->admasysaddr = dscr.addr; 728be9c5ddeSSai Pavan Boddu DPRINT_L1("ADMA link: admasysaddr=0x%" PRIx64 "\n", 729be9c5ddeSSai Pavan Boddu s->admasysaddr); 73049ab747fSPaolo Bonzini break; 73149ab747fSPaolo Bonzini default: 73249ab747fSPaolo Bonzini s->admasysaddr += dscr.incr; 73349ab747fSPaolo Bonzini break; 73449ab747fSPaolo Bonzini } 73549ab747fSPaolo Bonzini 7361d32c26fSPeter Crosthwaite if (dscr.attr & SDHC_ADMA_ATTR_INT) { 737be9c5ddeSSai Pavan Boddu DPRINT_L1("ADMA interrupt: admasysaddr=0x%" PRIx64 "\n", 738be9c5ddeSSai Pavan Boddu s->admasysaddr); 7391d32c26fSPeter Crosthwaite if (s->norintstsen & SDHC_NISEN_DMA) { 7401d32c26fSPeter Crosthwaite s->norintsts |= SDHC_NIS_DMA; 7411d32c26fSPeter Crosthwaite } 7421d32c26fSPeter Crosthwaite 7431d32c26fSPeter Crosthwaite sdhci_update_irq(s); 7441d32c26fSPeter Crosthwaite } 7451d32c26fSPeter Crosthwaite 74649ab747fSPaolo Bonzini /* ADMA transfer terminates if blkcnt == 0 or by END attribute */ 74749ab747fSPaolo Bonzini if (((s->trnmod & SDHC_TRNS_BLK_CNT_EN) && 74849ab747fSPaolo Bonzini (s->blkcnt == 0)) || (dscr.attr & SDHC_ADMA_ATTR_END)) { 74949ab747fSPaolo Bonzini DPRINT_L2("ADMA transfer completed\n"); 75049ab747fSPaolo Bonzini if (length || ((dscr.attr & SDHC_ADMA_ATTR_END) && 75149ab747fSPaolo Bonzini (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && 75249ab747fSPaolo Bonzini s->blkcnt != 0)) { 75349ab747fSPaolo Bonzini ERRPRINT("SD/MMC host ADMA length mismatch\n"); 75449ab747fSPaolo Bonzini s->admaerr |= SDHC_ADMAERR_LENGTH_MISMATCH | 75549ab747fSPaolo Bonzini SDHC_ADMAERR_STATE_ST_TFR; 75649ab747fSPaolo Bonzini if (s->errintstsen & SDHC_EISEN_ADMAERR) { 75749ab747fSPaolo Bonzini ERRPRINT("Set ADMA error flag\n"); 75849ab747fSPaolo Bonzini s->errintsts |= SDHC_EIS_ADMAERR; 75949ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_ERR; 76049ab747fSPaolo Bonzini } 76149ab747fSPaolo Bonzini 76249ab747fSPaolo Bonzini sdhci_update_irq(s); 76349ab747fSPaolo Bonzini } 764d368ba43SKevin O'Connor sdhci_end_transfer(s); 76549ab747fSPaolo Bonzini return; 76649ab747fSPaolo Bonzini } 76749ab747fSPaolo Bonzini 76849ab747fSPaolo Bonzini } 76949ab747fSPaolo Bonzini 77049ab747fSPaolo Bonzini /* we have unfinished business - reschedule to continue ADMA */ 771bc72ad67SAlex Bligh timer_mod(s->transfer_timer, 772bc72ad67SAlex Bligh qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_TRANSFER_DELAY); 77349ab747fSPaolo Bonzini } 77449ab747fSPaolo Bonzini 77549ab747fSPaolo Bonzini /* Perform data transfer according to controller configuration */ 77649ab747fSPaolo Bonzini 777d368ba43SKevin O'Connor static void sdhci_data_transfer(void *opaque) 77849ab747fSPaolo Bonzini { 779d368ba43SKevin O'Connor SDHCIState *s = (SDHCIState *)opaque; 78049ab747fSPaolo Bonzini 78149ab747fSPaolo Bonzini if (s->trnmod & SDHC_TRNS_DMA) { 78249ab747fSPaolo Bonzini switch (SDHC_DMA_TYPE(s->hostctl)) { 78349ab747fSPaolo Bonzini case SDHC_CTRL_SDMA: 78449ab747fSPaolo Bonzini if ((s->trnmod & SDHC_TRNS_MULTI) && 78549ab747fSPaolo Bonzini (!(s->trnmod & SDHC_TRNS_BLK_CNT_EN) || s->blkcnt == 0)) { 78649ab747fSPaolo Bonzini break; 78749ab747fSPaolo Bonzini } 78849ab747fSPaolo Bonzini 78949ab747fSPaolo Bonzini if ((s->blkcnt == 1) || !(s->trnmod & SDHC_TRNS_MULTI)) { 790d368ba43SKevin O'Connor sdhci_sdma_transfer_single_block(s); 79149ab747fSPaolo Bonzini } else { 792d368ba43SKevin O'Connor sdhci_sdma_transfer_multi_blocks(s); 79349ab747fSPaolo Bonzini } 79449ab747fSPaolo Bonzini 79549ab747fSPaolo Bonzini break; 79649ab747fSPaolo Bonzini case SDHC_CTRL_ADMA1_32: 79749ab747fSPaolo Bonzini if (!(s->capareg & SDHC_CAN_DO_ADMA1)) { 79849ab747fSPaolo Bonzini ERRPRINT("ADMA1 not supported\n"); 79949ab747fSPaolo Bonzini break; 80049ab747fSPaolo Bonzini } 80149ab747fSPaolo Bonzini 802d368ba43SKevin O'Connor sdhci_do_adma(s); 80349ab747fSPaolo Bonzini break; 80449ab747fSPaolo Bonzini case SDHC_CTRL_ADMA2_32: 80549ab747fSPaolo Bonzini if (!(s->capareg & SDHC_CAN_DO_ADMA2)) { 80649ab747fSPaolo Bonzini ERRPRINT("ADMA2 not supported\n"); 80749ab747fSPaolo Bonzini break; 80849ab747fSPaolo Bonzini } 80949ab747fSPaolo Bonzini 810d368ba43SKevin O'Connor sdhci_do_adma(s); 81149ab747fSPaolo Bonzini break; 81249ab747fSPaolo Bonzini case SDHC_CTRL_ADMA2_64: 81349ab747fSPaolo Bonzini if (!(s->capareg & SDHC_CAN_DO_ADMA2) || 81449ab747fSPaolo Bonzini !(s->capareg & SDHC_64_BIT_BUS_SUPPORT)) { 81549ab747fSPaolo Bonzini ERRPRINT("64 bit ADMA not supported\n"); 81649ab747fSPaolo Bonzini break; 81749ab747fSPaolo Bonzini } 81849ab747fSPaolo Bonzini 819d368ba43SKevin O'Connor sdhci_do_adma(s); 82049ab747fSPaolo Bonzini break; 82149ab747fSPaolo Bonzini default: 82249ab747fSPaolo Bonzini ERRPRINT("Unsupported DMA type\n"); 82349ab747fSPaolo Bonzini break; 82449ab747fSPaolo Bonzini } 82549ab747fSPaolo Bonzini } else { 82640bbc194SPeter Maydell if ((s->trnmod & SDHC_TRNS_READ) && sdbus_data_ready(&s->sdbus)) { 82749ab747fSPaolo Bonzini s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT | 82849ab747fSPaolo Bonzini SDHC_DAT_LINE_ACTIVE; 829d368ba43SKevin O'Connor sdhci_read_block_from_card(s); 83049ab747fSPaolo Bonzini } else { 83149ab747fSPaolo Bonzini s->prnsts |= SDHC_DOING_WRITE | SDHC_DAT_LINE_ACTIVE | 83249ab747fSPaolo Bonzini SDHC_SPACE_AVAILABLE | SDHC_DATA_INHIBIT; 833d368ba43SKevin O'Connor sdhci_write_block_to_card(s); 83449ab747fSPaolo Bonzini } 83549ab747fSPaolo Bonzini } 83649ab747fSPaolo Bonzini } 83749ab747fSPaolo Bonzini 83849ab747fSPaolo Bonzini static bool sdhci_can_issue_command(SDHCIState *s) 83949ab747fSPaolo Bonzini { 8406890a695SPeter Crosthwaite if (!SDHC_CLOCK_IS_ON(s->clkcon) || 84149ab747fSPaolo Bonzini (((s->prnsts & SDHC_DATA_INHIBIT) || s->stopped_state) && 84249ab747fSPaolo Bonzini ((s->cmdreg & SDHC_CMD_DATA_PRESENT) || 84349ab747fSPaolo Bonzini ((s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY && 84449ab747fSPaolo Bonzini !(SDHC_COMMAND_TYPE(s->cmdreg) == SDHC_CMD_ABORT))))) { 84549ab747fSPaolo Bonzini return false; 84649ab747fSPaolo Bonzini } 84749ab747fSPaolo Bonzini 84849ab747fSPaolo Bonzini return true; 84949ab747fSPaolo Bonzini } 85049ab747fSPaolo Bonzini 85149ab747fSPaolo Bonzini /* The Buffer Data Port register must be accessed in sequential and 85249ab747fSPaolo Bonzini * continuous manner */ 85349ab747fSPaolo Bonzini static inline bool 85449ab747fSPaolo Bonzini sdhci_buff_access_is_sequential(SDHCIState *s, unsigned byte_num) 85549ab747fSPaolo Bonzini { 85649ab747fSPaolo Bonzini if ((s->data_count & 0x3) != byte_num) { 85749ab747fSPaolo Bonzini ERRPRINT("Non-sequential access to Buffer Data Port register" 85849ab747fSPaolo Bonzini "is prohibited\n"); 85949ab747fSPaolo Bonzini return false; 86049ab747fSPaolo Bonzini } 86149ab747fSPaolo Bonzini return true; 86249ab747fSPaolo Bonzini } 86349ab747fSPaolo Bonzini 864d368ba43SKevin O'Connor static uint64_t sdhci_read(void *opaque, hwaddr offset, unsigned size) 86549ab747fSPaolo Bonzini { 866d368ba43SKevin O'Connor SDHCIState *s = (SDHCIState *)opaque; 86749ab747fSPaolo Bonzini uint32_t ret = 0; 86849ab747fSPaolo Bonzini 86949ab747fSPaolo Bonzini switch (offset & ~0x3) { 87049ab747fSPaolo Bonzini case SDHC_SYSAD: 87149ab747fSPaolo Bonzini ret = s->sdmasysad; 87249ab747fSPaolo Bonzini break; 87349ab747fSPaolo Bonzini case SDHC_BLKSIZE: 87449ab747fSPaolo Bonzini ret = s->blksize | (s->blkcnt << 16); 87549ab747fSPaolo Bonzini break; 87649ab747fSPaolo Bonzini case SDHC_ARGUMENT: 87749ab747fSPaolo Bonzini ret = s->argument; 87849ab747fSPaolo Bonzini break; 87949ab747fSPaolo Bonzini case SDHC_TRNMOD: 88049ab747fSPaolo Bonzini ret = s->trnmod | (s->cmdreg << 16); 88149ab747fSPaolo Bonzini break; 88249ab747fSPaolo Bonzini case SDHC_RSPREG0 ... SDHC_RSPREG3: 88349ab747fSPaolo Bonzini ret = s->rspreg[((offset & ~0x3) - SDHC_RSPREG0) >> 2]; 88449ab747fSPaolo Bonzini break; 88549ab747fSPaolo Bonzini case SDHC_BDATA: 88649ab747fSPaolo Bonzini if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) { 887d368ba43SKevin O'Connor ret = sdhci_read_dataport(s, size); 888d368ba43SKevin O'Connor DPRINT_L2("read %ub: addr[0x%04x] -> %u(0x%x)\n", size, (int)offset, 889677ff2aeSPeter Crosthwaite ret, ret); 89049ab747fSPaolo Bonzini return ret; 89149ab747fSPaolo Bonzini } 89249ab747fSPaolo Bonzini break; 89349ab747fSPaolo Bonzini case SDHC_PRNSTS: 89449ab747fSPaolo Bonzini ret = s->prnsts; 89549ab747fSPaolo Bonzini break; 89649ab747fSPaolo Bonzini case SDHC_HOSTCTL: 89749ab747fSPaolo Bonzini ret = s->hostctl | (s->pwrcon << 8) | (s->blkgap << 16) | 89849ab747fSPaolo Bonzini (s->wakcon << 24); 89949ab747fSPaolo Bonzini break; 90049ab747fSPaolo Bonzini case SDHC_CLKCON: 90149ab747fSPaolo Bonzini ret = s->clkcon | (s->timeoutcon << 16); 90249ab747fSPaolo Bonzini break; 90349ab747fSPaolo Bonzini case SDHC_NORINTSTS: 90449ab747fSPaolo Bonzini ret = s->norintsts | (s->errintsts << 16); 90549ab747fSPaolo Bonzini break; 90649ab747fSPaolo Bonzini case SDHC_NORINTSTSEN: 90749ab747fSPaolo Bonzini ret = s->norintstsen | (s->errintstsen << 16); 90849ab747fSPaolo Bonzini break; 90949ab747fSPaolo Bonzini case SDHC_NORINTSIGEN: 91049ab747fSPaolo Bonzini ret = s->norintsigen | (s->errintsigen << 16); 91149ab747fSPaolo Bonzini break; 91249ab747fSPaolo Bonzini case SDHC_ACMD12ERRSTS: 91349ab747fSPaolo Bonzini ret = s->acmd12errsts; 91449ab747fSPaolo Bonzini break; 91549ab747fSPaolo Bonzini case SDHC_CAPAREG: 91649ab747fSPaolo Bonzini ret = s->capareg; 91749ab747fSPaolo Bonzini break; 91849ab747fSPaolo Bonzini case SDHC_MAXCURR: 91949ab747fSPaolo Bonzini ret = s->maxcurr; 92049ab747fSPaolo Bonzini break; 92149ab747fSPaolo Bonzini case SDHC_ADMAERR: 92249ab747fSPaolo Bonzini ret = s->admaerr; 92349ab747fSPaolo Bonzini break; 92449ab747fSPaolo Bonzini case SDHC_ADMASYSADDR: 92549ab747fSPaolo Bonzini ret = (uint32_t)s->admasysaddr; 92649ab747fSPaolo Bonzini break; 92749ab747fSPaolo Bonzini case SDHC_ADMASYSADDR + 4: 92849ab747fSPaolo Bonzini ret = (uint32_t)(s->admasysaddr >> 32); 92949ab747fSPaolo Bonzini break; 93049ab747fSPaolo Bonzini case SDHC_SLOT_INT_STATUS: 93149ab747fSPaolo Bonzini ret = (SD_HOST_SPECv2_VERS << 16) | sdhci_slotint(s); 93249ab747fSPaolo Bonzini break; 93349ab747fSPaolo Bonzini default: 934d368ba43SKevin O'Connor ERRPRINT("bad %ub read: addr[0x%04x]\n", size, (int)offset); 93549ab747fSPaolo Bonzini break; 93649ab747fSPaolo Bonzini } 93749ab747fSPaolo Bonzini 93849ab747fSPaolo Bonzini ret >>= (offset & 0x3) * 8; 93949ab747fSPaolo Bonzini ret &= (1ULL << (size * 8)) - 1; 940d368ba43SKevin O'Connor DPRINT_L2("read %ub: addr[0x%04x] -> %u(0x%x)\n", size, (int)offset, ret, ret); 94149ab747fSPaolo Bonzini return ret; 94249ab747fSPaolo Bonzini } 94349ab747fSPaolo Bonzini 94449ab747fSPaolo Bonzini static inline void sdhci_blkgap_write(SDHCIState *s, uint8_t value) 94549ab747fSPaolo Bonzini { 94649ab747fSPaolo Bonzini if ((value & SDHC_STOP_AT_GAP_REQ) && (s->blkgap & SDHC_STOP_AT_GAP_REQ)) { 94749ab747fSPaolo Bonzini return; 94849ab747fSPaolo Bonzini } 94949ab747fSPaolo Bonzini s->blkgap = value & SDHC_STOP_AT_GAP_REQ; 95049ab747fSPaolo Bonzini 95149ab747fSPaolo Bonzini if ((value & SDHC_CONTINUE_REQ) && s->stopped_state && 95249ab747fSPaolo Bonzini (s->blkgap & SDHC_STOP_AT_GAP_REQ) == 0) { 95349ab747fSPaolo Bonzini if (s->stopped_state == sdhc_gap_read) { 95449ab747fSPaolo Bonzini s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_READ; 955d368ba43SKevin O'Connor sdhci_read_block_from_card(s); 95649ab747fSPaolo Bonzini } else { 95749ab747fSPaolo Bonzini s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_WRITE; 958d368ba43SKevin O'Connor sdhci_write_block_to_card(s); 95949ab747fSPaolo Bonzini } 96049ab747fSPaolo Bonzini s->stopped_state = sdhc_not_stopped; 96149ab747fSPaolo Bonzini } else if (!s->stopped_state && (value & SDHC_STOP_AT_GAP_REQ)) { 96249ab747fSPaolo Bonzini if (s->prnsts & SDHC_DOING_READ) { 96349ab747fSPaolo Bonzini s->stopped_state = sdhc_gap_read; 96449ab747fSPaolo Bonzini } else if (s->prnsts & SDHC_DOING_WRITE) { 96549ab747fSPaolo Bonzini s->stopped_state = sdhc_gap_write; 96649ab747fSPaolo Bonzini } 96749ab747fSPaolo Bonzini } 96849ab747fSPaolo Bonzini } 96949ab747fSPaolo Bonzini 97049ab747fSPaolo Bonzini static inline void sdhci_reset_write(SDHCIState *s, uint8_t value) 97149ab747fSPaolo Bonzini { 97249ab747fSPaolo Bonzini switch (value) { 97349ab747fSPaolo Bonzini case SDHC_RESET_ALL: 974d368ba43SKevin O'Connor sdhci_reset(s); 97549ab747fSPaolo Bonzini break; 97649ab747fSPaolo Bonzini case SDHC_RESET_CMD: 97749ab747fSPaolo Bonzini s->prnsts &= ~SDHC_CMD_INHIBIT; 97849ab747fSPaolo Bonzini s->norintsts &= ~SDHC_NIS_CMDCMP; 97949ab747fSPaolo Bonzini break; 98049ab747fSPaolo Bonzini case SDHC_RESET_DATA: 98149ab747fSPaolo Bonzini s->data_count = 0; 98249ab747fSPaolo Bonzini s->prnsts &= ~(SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE | 98349ab747fSPaolo Bonzini SDHC_DOING_READ | SDHC_DOING_WRITE | 98449ab747fSPaolo Bonzini SDHC_DATA_INHIBIT | SDHC_DAT_LINE_ACTIVE); 98549ab747fSPaolo Bonzini s->blkgap &= ~(SDHC_STOP_AT_GAP_REQ | SDHC_CONTINUE_REQ); 98649ab747fSPaolo Bonzini s->stopped_state = sdhc_not_stopped; 98749ab747fSPaolo Bonzini s->norintsts &= ~(SDHC_NIS_WBUFRDY | SDHC_NIS_RBUFRDY | 98849ab747fSPaolo Bonzini SDHC_NIS_DMA | SDHC_NIS_TRSCMP | SDHC_NIS_BLKGAP); 98949ab747fSPaolo Bonzini break; 99049ab747fSPaolo Bonzini } 99149ab747fSPaolo Bonzini } 99249ab747fSPaolo Bonzini 99349ab747fSPaolo Bonzini static void 994d368ba43SKevin O'Connor sdhci_write(void *opaque, hwaddr offset, uint64_t val, unsigned size) 99549ab747fSPaolo Bonzini { 996d368ba43SKevin O'Connor SDHCIState *s = (SDHCIState *)opaque; 99749ab747fSPaolo Bonzini unsigned shift = 8 * (offset & 0x3); 99849ab747fSPaolo Bonzini uint32_t mask = ~(((1ULL << (size * 8)) - 1) << shift); 999d368ba43SKevin O'Connor uint32_t value = val; 100049ab747fSPaolo Bonzini value <<= shift; 100149ab747fSPaolo Bonzini 100249ab747fSPaolo Bonzini switch (offset & ~0x3) { 100349ab747fSPaolo Bonzini case SDHC_SYSAD: 100449ab747fSPaolo Bonzini s->sdmasysad = (s->sdmasysad & mask) | value; 100549ab747fSPaolo Bonzini MASKED_WRITE(s->sdmasysad, mask, value); 100649ab747fSPaolo Bonzini /* Writing to last byte of sdmasysad might trigger transfer */ 100749ab747fSPaolo Bonzini if (!(mask & 0xFF000000) && TRANSFERRING_DATA(s->prnsts) && s->blkcnt && 100849ab747fSPaolo Bonzini s->blksize && SDHC_DMA_TYPE(s->hostctl) == SDHC_CTRL_SDMA) { 1009d368ba43SKevin O'Connor sdhci_sdma_transfer_multi_blocks(s); 101049ab747fSPaolo Bonzini } 101149ab747fSPaolo Bonzini break; 101249ab747fSPaolo Bonzini case SDHC_BLKSIZE: 101349ab747fSPaolo Bonzini if (!TRANSFERRING_DATA(s->prnsts)) { 101449ab747fSPaolo Bonzini MASKED_WRITE(s->blksize, mask, value); 101549ab747fSPaolo Bonzini MASKED_WRITE(s->blkcnt, mask >> 16, value >> 16); 101649ab747fSPaolo Bonzini } 10179201bb9aSAlistair Francis 10189201bb9aSAlistair Francis /* Limit block size to the maximum buffer size */ 10199201bb9aSAlistair Francis if (extract32(s->blksize, 0, 12) > s->buf_maxsz) { 10209201bb9aSAlistair Francis qemu_log_mask(LOG_GUEST_ERROR, "%s: Size 0x%x is larger than " \ 10219201bb9aSAlistair Francis "the maximum buffer 0x%x", __func__, s->blksize, 10229201bb9aSAlistair Francis s->buf_maxsz); 10239201bb9aSAlistair Francis 10249201bb9aSAlistair Francis s->blksize = deposit32(s->blksize, 0, 12, s->buf_maxsz); 10259201bb9aSAlistair Francis } 10269201bb9aSAlistair Francis 102749ab747fSPaolo Bonzini break; 102849ab747fSPaolo Bonzini case SDHC_ARGUMENT: 102949ab747fSPaolo Bonzini MASKED_WRITE(s->argument, mask, value); 103049ab747fSPaolo Bonzini break; 103149ab747fSPaolo Bonzini case SDHC_TRNMOD: 103249ab747fSPaolo Bonzini /* DMA can be enabled only if it is supported as indicated by 103349ab747fSPaolo Bonzini * capabilities register */ 103449ab747fSPaolo Bonzini if (!(s->capareg & SDHC_CAN_DO_DMA)) { 103549ab747fSPaolo Bonzini value &= ~SDHC_TRNS_DMA; 103649ab747fSPaolo Bonzini } 103749ab747fSPaolo Bonzini MASKED_WRITE(s->trnmod, mask, value); 103849ab747fSPaolo Bonzini MASKED_WRITE(s->cmdreg, mask >> 16, value >> 16); 103949ab747fSPaolo Bonzini 104049ab747fSPaolo Bonzini /* Writing to the upper byte of CMDREG triggers SD command generation */ 1041d368ba43SKevin O'Connor if ((mask & 0xFF000000) || !sdhci_can_issue_command(s)) { 104249ab747fSPaolo Bonzini break; 104349ab747fSPaolo Bonzini } 104449ab747fSPaolo Bonzini 1045d368ba43SKevin O'Connor sdhci_send_command(s); 104649ab747fSPaolo Bonzini break; 104749ab747fSPaolo Bonzini case SDHC_BDATA: 104849ab747fSPaolo Bonzini if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) { 1049d368ba43SKevin O'Connor sdhci_write_dataport(s, value >> shift, size); 105049ab747fSPaolo Bonzini } 105149ab747fSPaolo Bonzini break; 105249ab747fSPaolo Bonzini case SDHC_HOSTCTL: 105349ab747fSPaolo Bonzini if (!(mask & 0xFF0000)) { 105449ab747fSPaolo Bonzini sdhci_blkgap_write(s, value >> 16); 105549ab747fSPaolo Bonzini } 105649ab747fSPaolo Bonzini MASKED_WRITE(s->hostctl, mask, value); 105749ab747fSPaolo Bonzini MASKED_WRITE(s->pwrcon, mask >> 8, value >> 8); 105849ab747fSPaolo Bonzini MASKED_WRITE(s->wakcon, mask >> 24, value >> 24); 105949ab747fSPaolo Bonzini if (!(s->prnsts & SDHC_CARD_PRESENT) || ((s->pwrcon >> 1) & 0x7) < 5 || 106049ab747fSPaolo Bonzini !(s->capareg & (1 << (31 - ((s->pwrcon >> 1) & 0x7))))) { 106149ab747fSPaolo Bonzini s->pwrcon &= ~SDHC_POWER_ON; 106249ab747fSPaolo Bonzini } 106349ab747fSPaolo Bonzini break; 106449ab747fSPaolo Bonzini case SDHC_CLKCON: 106549ab747fSPaolo Bonzini if (!(mask & 0xFF000000)) { 106649ab747fSPaolo Bonzini sdhci_reset_write(s, value >> 24); 106749ab747fSPaolo Bonzini } 106849ab747fSPaolo Bonzini MASKED_WRITE(s->clkcon, mask, value); 106949ab747fSPaolo Bonzini MASKED_WRITE(s->timeoutcon, mask >> 16, value >> 16); 107049ab747fSPaolo Bonzini if (s->clkcon & SDHC_CLOCK_INT_EN) { 107149ab747fSPaolo Bonzini s->clkcon |= SDHC_CLOCK_INT_STABLE; 107249ab747fSPaolo Bonzini } else { 107349ab747fSPaolo Bonzini s->clkcon &= ~SDHC_CLOCK_INT_STABLE; 107449ab747fSPaolo Bonzini } 107549ab747fSPaolo Bonzini break; 107649ab747fSPaolo Bonzini case SDHC_NORINTSTS: 107749ab747fSPaolo Bonzini if (s->norintstsen & SDHC_NISEN_CARDINT) { 107849ab747fSPaolo Bonzini value &= ~SDHC_NIS_CARDINT; 107949ab747fSPaolo Bonzini } 108049ab747fSPaolo Bonzini s->norintsts &= mask | ~value; 108149ab747fSPaolo Bonzini s->errintsts &= (mask >> 16) | ~(value >> 16); 108249ab747fSPaolo Bonzini if (s->errintsts) { 108349ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_ERR; 108449ab747fSPaolo Bonzini } else { 108549ab747fSPaolo Bonzini s->norintsts &= ~SDHC_NIS_ERR; 108649ab747fSPaolo Bonzini } 108749ab747fSPaolo Bonzini sdhci_update_irq(s); 108849ab747fSPaolo Bonzini break; 108949ab747fSPaolo Bonzini case SDHC_NORINTSTSEN: 109049ab747fSPaolo Bonzini MASKED_WRITE(s->norintstsen, mask, value); 109149ab747fSPaolo Bonzini MASKED_WRITE(s->errintstsen, mask >> 16, value >> 16); 109249ab747fSPaolo Bonzini s->norintsts &= s->norintstsen; 109349ab747fSPaolo Bonzini s->errintsts &= s->errintstsen; 109449ab747fSPaolo Bonzini if (s->errintsts) { 109549ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_ERR; 109649ab747fSPaolo Bonzini } else { 109749ab747fSPaolo Bonzini s->norintsts &= ~SDHC_NIS_ERR; 109849ab747fSPaolo Bonzini } 1099*0a7ac9f9SAndrew Baumann /* Quirk for Raspberry Pi: pending card insert interrupt 1100*0a7ac9f9SAndrew Baumann * appears when first enabled after power on */ 1101*0a7ac9f9SAndrew Baumann if ((s->norintstsen & SDHC_NISEN_INSERT) && s->pending_insert_state) { 1102*0a7ac9f9SAndrew Baumann assert(s->pending_insert_quirk); 1103*0a7ac9f9SAndrew Baumann s->norintsts |= SDHC_NIS_INSERT; 1104*0a7ac9f9SAndrew Baumann s->pending_insert_state = false; 1105*0a7ac9f9SAndrew Baumann } 110649ab747fSPaolo Bonzini sdhci_update_irq(s); 110749ab747fSPaolo Bonzini break; 110849ab747fSPaolo Bonzini case SDHC_NORINTSIGEN: 110949ab747fSPaolo Bonzini MASKED_WRITE(s->norintsigen, mask, value); 111049ab747fSPaolo Bonzini MASKED_WRITE(s->errintsigen, mask >> 16, value >> 16); 111149ab747fSPaolo Bonzini sdhci_update_irq(s); 111249ab747fSPaolo Bonzini break; 111349ab747fSPaolo Bonzini case SDHC_ADMAERR: 111449ab747fSPaolo Bonzini MASKED_WRITE(s->admaerr, mask, value); 111549ab747fSPaolo Bonzini break; 111649ab747fSPaolo Bonzini case SDHC_ADMASYSADDR: 111749ab747fSPaolo Bonzini s->admasysaddr = (s->admasysaddr & (0xFFFFFFFF00000000ULL | 111849ab747fSPaolo Bonzini (uint64_t)mask)) | (uint64_t)value; 111949ab747fSPaolo Bonzini break; 112049ab747fSPaolo Bonzini case SDHC_ADMASYSADDR + 4: 112149ab747fSPaolo Bonzini s->admasysaddr = (s->admasysaddr & (0x00000000FFFFFFFFULL | 112249ab747fSPaolo Bonzini ((uint64_t)mask << 32))) | ((uint64_t)value << 32); 112349ab747fSPaolo Bonzini break; 112449ab747fSPaolo Bonzini case SDHC_FEAER: 112549ab747fSPaolo Bonzini s->acmd12errsts |= value; 112649ab747fSPaolo Bonzini s->errintsts |= (value >> 16) & s->errintstsen; 112749ab747fSPaolo Bonzini if (s->acmd12errsts) { 112849ab747fSPaolo Bonzini s->errintsts |= SDHC_EIS_CMD12ERR; 112949ab747fSPaolo Bonzini } 113049ab747fSPaolo Bonzini if (s->errintsts) { 113149ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_ERR; 113249ab747fSPaolo Bonzini } 113349ab747fSPaolo Bonzini sdhci_update_irq(s); 113449ab747fSPaolo Bonzini break; 113549ab747fSPaolo Bonzini default: 113649ab747fSPaolo Bonzini ERRPRINT("bad %ub write offset: addr[0x%04x] <- %u(0x%x)\n", 1137d368ba43SKevin O'Connor size, (int)offset, value >> shift, value >> shift); 113849ab747fSPaolo Bonzini break; 113949ab747fSPaolo Bonzini } 114049ab747fSPaolo Bonzini DPRINT_L2("write %ub: addr[0x%04x] <- %u(0x%x)\n", 1141d368ba43SKevin O'Connor size, (int)offset, value >> shift, value >> shift); 114249ab747fSPaolo Bonzini } 114349ab747fSPaolo Bonzini 114449ab747fSPaolo Bonzini static const MemoryRegionOps sdhci_mmio_ops = { 1145d368ba43SKevin O'Connor .read = sdhci_read, 1146d368ba43SKevin O'Connor .write = sdhci_write, 114749ab747fSPaolo Bonzini .valid = { 114849ab747fSPaolo Bonzini .min_access_size = 1, 114949ab747fSPaolo Bonzini .max_access_size = 4, 115049ab747fSPaolo Bonzini .unaligned = false 115149ab747fSPaolo Bonzini }, 115249ab747fSPaolo Bonzini .endianness = DEVICE_LITTLE_ENDIAN, 115349ab747fSPaolo Bonzini }; 115449ab747fSPaolo Bonzini 115549ab747fSPaolo Bonzini static inline unsigned int sdhci_get_fifolen(SDHCIState *s) 115649ab747fSPaolo Bonzini { 115749ab747fSPaolo Bonzini switch (SDHC_CAPAB_BLOCKSIZE(s->capareg)) { 115849ab747fSPaolo Bonzini case 0: 115949ab747fSPaolo Bonzini return 512; 116049ab747fSPaolo Bonzini case 1: 116149ab747fSPaolo Bonzini return 1024; 116249ab747fSPaolo Bonzini case 2: 116349ab747fSPaolo Bonzini return 2048; 116449ab747fSPaolo Bonzini default: 116549ab747fSPaolo Bonzini hw_error("SDHC: unsupported value for maximum block size\n"); 116649ab747fSPaolo Bonzini return 0; 116749ab747fSPaolo Bonzini } 116849ab747fSPaolo Bonzini } 116949ab747fSPaolo Bonzini 117040bbc194SPeter Maydell static void sdhci_initfn(SDHCIState *s) 117149ab747fSPaolo Bonzini { 117240bbc194SPeter Maydell qbus_create_inplace(&s->sdbus, sizeof(s->sdbus), 117340bbc194SPeter Maydell TYPE_SDHCI_BUS, DEVICE(s), "sd-bus"); 117449ab747fSPaolo Bonzini 1175bc72ad67SAlex Bligh s->insert_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_raise_insertion_irq, s); 1176d368ba43SKevin O'Connor s->transfer_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_data_transfer, s); 117749ab747fSPaolo Bonzini } 117849ab747fSPaolo Bonzini 11797302dcd6SKevin O'Connor static void sdhci_uninitfn(SDHCIState *s) 118049ab747fSPaolo Bonzini { 1181bc72ad67SAlex Bligh timer_del(s->insert_timer); 1182bc72ad67SAlex Bligh timer_free(s->insert_timer); 1183bc72ad67SAlex Bligh timer_del(s->transfer_timer); 1184bc72ad67SAlex Bligh timer_free(s->transfer_timer); 1185127a4e1aSAndreas Färber qemu_free_irq(s->eject_cb); 1186127a4e1aSAndreas Färber qemu_free_irq(s->ro_cb); 118749ab747fSPaolo Bonzini 118849ab747fSPaolo Bonzini g_free(s->fifo_buffer); 118949ab747fSPaolo Bonzini s->fifo_buffer = NULL; 119049ab747fSPaolo Bonzini } 119149ab747fSPaolo Bonzini 1192*0a7ac9f9SAndrew Baumann static bool sdhci_pending_insert_vmstate_needed(void *opaque) 1193*0a7ac9f9SAndrew Baumann { 1194*0a7ac9f9SAndrew Baumann SDHCIState *s = opaque; 1195*0a7ac9f9SAndrew Baumann 1196*0a7ac9f9SAndrew Baumann return s->pending_insert_state; 1197*0a7ac9f9SAndrew Baumann } 1198*0a7ac9f9SAndrew Baumann 1199*0a7ac9f9SAndrew Baumann static const VMStateDescription sdhci_pending_insert_vmstate = { 1200*0a7ac9f9SAndrew Baumann .name = "sdhci/pending-insert", 1201*0a7ac9f9SAndrew Baumann .version_id = 1, 1202*0a7ac9f9SAndrew Baumann .minimum_version_id = 1, 1203*0a7ac9f9SAndrew Baumann .needed = sdhci_pending_insert_vmstate_needed, 1204*0a7ac9f9SAndrew Baumann .fields = (VMStateField[]) { 1205*0a7ac9f9SAndrew Baumann VMSTATE_BOOL(pending_insert_state, SDHCIState), 1206*0a7ac9f9SAndrew Baumann VMSTATE_END_OF_LIST() 1207*0a7ac9f9SAndrew Baumann }, 1208*0a7ac9f9SAndrew Baumann }; 1209*0a7ac9f9SAndrew Baumann 121049ab747fSPaolo Bonzini const VMStateDescription sdhci_vmstate = { 121149ab747fSPaolo Bonzini .name = "sdhci", 121249ab747fSPaolo Bonzini .version_id = 1, 121349ab747fSPaolo Bonzini .minimum_version_id = 1, 121449ab747fSPaolo Bonzini .fields = (VMStateField[]) { 121549ab747fSPaolo Bonzini VMSTATE_UINT32(sdmasysad, SDHCIState), 121649ab747fSPaolo Bonzini VMSTATE_UINT16(blksize, SDHCIState), 121749ab747fSPaolo Bonzini VMSTATE_UINT16(blkcnt, SDHCIState), 121849ab747fSPaolo Bonzini VMSTATE_UINT32(argument, SDHCIState), 121949ab747fSPaolo Bonzini VMSTATE_UINT16(trnmod, SDHCIState), 122049ab747fSPaolo Bonzini VMSTATE_UINT16(cmdreg, SDHCIState), 122149ab747fSPaolo Bonzini VMSTATE_UINT32_ARRAY(rspreg, SDHCIState, 4), 122249ab747fSPaolo Bonzini VMSTATE_UINT32(prnsts, SDHCIState), 122349ab747fSPaolo Bonzini VMSTATE_UINT8(hostctl, SDHCIState), 122449ab747fSPaolo Bonzini VMSTATE_UINT8(pwrcon, SDHCIState), 122549ab747fSPaolo Bonzini VMSTATE_UINT8(blkgap, SDHCIState), 122649ab747fSPaolo Bonzini VMSTATE_UINT8(wakcon, SDHCIState), 122749ab747fSPaolo Bonzini VMSTATE_UINT16(clkcon, SDHCIState), 122849ab747fSPaolo Bonzini VMSTATE_UINT8(timeoutcon, SDHCIState), 122949ab747fSPaolo Bonzini VMSTATE_UINT8(admaerr, SDHCIState), 123049ab747fSPaolo Bonzini VMSTATE_UINT16(norintsts, SDHCIState), 123149ab747fSPaolo Bonzini VMSTATE_UINT16(errintsts, SDHCIState), 123249ab747fSPaolo Bonzini VMSTATE_UINT16(norintstsen, SDHCIState), 123349ab747fSPaolo Bonzini VMSTATE_UINT16(errintstsen, SDHCIState), 123449ab747fSPaolo Bonzini VMSTATE_UINT16(norintsigen, SDHCIState), 123549ab747fSPaolo Bonzini VMSTATE_UINT16(errintsigen, SDHCIState), 123649ab747fSPaolo Bonzini VMSTATE_UINT16(acmd12errsts, SDHCIState), 123749ab747fSPaolo Bonzini VMSTATE_UINT16(data_count, SDHCIState), 123849ab747fSPaolo Bonzini VMSTATE_UINT64(admasysaddr, SDHCIState), 123949ab747fSPaolo Bonzini VMSTATE_UINT8(stopped_state, SDHCIState), 124049ab747fSPaolo Bonzini VMSTATE_VBUFFER_UINT32(fifo_buffer, SDHCIState, 1, NULL, 0, buf_maxsz), 1241e720677eSPaolo Bonzini VMSTATE_TIMER_PTR(insert_timer, SDHCIState), 1242e720677eSPaolo Bonzini VMSTATE_TIMER_PTR(transfer_timer, SDHCIState), 124349ab747fSPaolo Bonzini VMSTATE_END_OF_LIST() 1244*0a7ac9f9SAndrew Baumann }, 1245*0a7ac9f9SAndrew Baumann .subsections = (const VMStateDescription*[]) { 1246*0a7ac9f9SAndrew Baumann &sdhci_pending_insert_vmstate, 1247*0a7ac9f9SAndrew Baumann NULL 1248*0a7ac9f9SAndrew Baumann }, 124949ab747fSPaolo Bonzini }; 125049ab747fSPaolo Bonzini 125149ab747fSPaolo Bonzini /* Capabilities registers provide information on supported features of this 125249ab747fSPaolo Bonzini * specific host controller implementation */ 12535ec911c3SKevin O'Connor static Property sdhci_pci_properties[] = { 1254c7bcc85dSPaolo Bonzini DEFINE_PROP_UINT32("capareg", SDHCIState, capareg, 125549ab747fSPaolo Bonzini SDHC_CAPAB_REG_DEFAULT), 1256c7bcc85dSPaolo Bonzini DEFINE_PROP_UINT32("maxcurr", SDHCIState, maxcurr, 0), 125749ab747fSPaolo Bonzini DEFINE_PROP_END_OF_LIST(), 125849ab747fSPaolo Bonzini }; 125949ab747fSPaolo Bonzini 12609af21dbeSMarkus Armbruster static void sdhci_pci_realize(PCIDevice *dev, Error **errp) 1261224d10ffSKevin O'Connor { 1262224d10ffSKevin O'Connor SDHCIState *s = PCI_SDHCI(dev); 1263224d10ffSKevin O'Connor dev->config[PCI_CLASS_PROG] = 0x01; /* Standard Host supported DMA */ 1264224d10ffSKevin O'Connor dev->config[PCI_INTERRUPT_PIN] = 0x01; /* interrupt pin A */ 126540bbc194SPeter Maydell sdhci_initfn(s); 1266224d10ffSKevin O'Connor s->buf_maxsz = sdhci_get_fifolen(s); 1267224d10ffSKevin O'Connor s->fifo_buffer = g_malloc0(s->buf_maxsz); 1268224d10ffSKevin O'Connor s->irq = pci_allocate_irq(dev); 1269224d10ffSKevin O'Connor memory_region_init_io(&s->iomem, OBJECT(s), &sdhci_mmio_ops, s, "sdhci", 1270224d10ffSKevin O'Connor SDHC_REGISTERS_MAP_SIZE); 1271224d10ffSKevin O'Connor pci_register_bar(dev, 0, 0, &s->iomem); 1272224d10ffSKevin O'Connor } 1273224d10ffSKevin O'Connor 1274224d10ffSKevin O'Connor static void sdhci_pci_exit(PCIDevice *dev) 1275224d10ffSKevin O'Connor { 1276224d10ffSKevin O'Connor SDHCIState *s = PCI_SDHCI(dev); 1277224d10ffSKevin O'Connor sdhci_uninitfn(s); 1278224d10ffSKevin O'Connor } 1279224d10ffSKevin O'Connor 1280224d10ffSKevin O'Connor static void sdhci_pci_class_init(ObjectClass *klass, void *data) 1281224d10ffSKevin O'Connor { 1282224d10ffSKevin O'Connor DeviceClass *dc = DEVICE_CLASS(klass); 1283224d10ffSKevin O'Connor PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 1284224d10ffSKevin O'Connor 12859af21dbeSMarkus Armbruster k->realize = sdhci_pci_realize; 1286224d10ffSKevin O'Connor k->exit = sdhci_pci_exit; 1287224d10ffSKevin O'Connor k->vendor_id = PCI_VENDOR_ID_REDHAT; 1288224d10ffSKevin O'Connor k->device_id = PCI_DEVICE_ID_REDHAT_SDHCI; 1289224d10ffSKevin O'Connor k->class_id = PCI_CLASS_SYSTEM_SDHCI; 1290224d10ffSKevin O'Connor set_bit(DEVICE_CATEGORY_STORAGE, dc->categories); 1291224d10ffSKevin O'Connor dc->vmsd = &sdhci_vmstate; 12925ec911c3SKevin O'Connor dc->props = sdhci_pci_properties; 1293224d10ffSKevin O'Connor } 1294224d10ffSKevin O'Connor 1295224d10ffSKevin O'Connor static const TypeInfo sdhci_pci_info = { 1296224d10ffSKevin O'Connor .name = TYPE_PCI_SDHCI, 1297224d10ffSKevin O'Connor .parent = TYPE_PCI_DEVICE, 1298224d10ffSKevin O'Connor .instance_size = sizeof(SDHCIState), 1299224d10ffSKevin O'Connor .class_init = sdhci_pci_class_init, 1300224d10ffSKevin O'Connor }; 1301224d10ffSKevin O'Connor 13025ec911c3SKevin O'Connor static Property sdhci_sysbus_properties[] = { 13035ec911c3SKevin O'Connor DEFINE_PROP_UINT32("capareg", SDHCIState, capareg, 13045ec911c3SKevin O'Connor SDHC_CAPAB_REG_DEFAULT), 13055ec911c3SKevin O'Connor DEFINE_PROP_UINT32("maxcurr", SDHCIState, maxcurr, 0), 1306*0a7ac9f9SAndrew Baumann DEFINE_PROP_BOOL("pending-insert-quirk", SDHCIState, pending_insert_quirk, 1307*0a7ac9f9SAndrew Baumann false), 13085ec911c3SKevin O'Connor DEFINE_PROP_END_OF_LIST(), 13095ec911c3SKevin O'Connor }; 13105ec911c3SKevin O'Connor 13117302dcd6SKevin O'Connor static void sdhci_sysbus_init(Object *obj) 131249ab747fSPaolo Bonzini { 13137302dcd6SKevin O'Connor SDHCIState *s = SYSBUS_SDHCI(obj); 13145ec911c3SKevin O'Connor 131540bbc194SPeter Maydell sdhci_initfn(s); 13167302dcd6SKevin O'Connor } 13177302dcd6SKevin O'Connor 13187302dcd6SKevin O'Connor static void sdhci_sysbus_finalize(Object *obj) 13197302dcd6SKevin O'Connor { 13207302dcd6SKevin O'Connor SDHCIState *s = SYSBUS_SDHCI(obj); 13217302dcd6SKevin O'Connor sdhci_uninitfn(s); 13227302dcd6SKevin O'Connor } 13237302dcd6SKevin O'Connor 13247302dcd6SKevin O'Connor static void sdhci_sysbus_realize(DeviceState *dev, Error ** errp) 13257302dcd6SKevin O'Connor { 13267302dcd6SKevin O'Connor SDHCIState *s = SYSBUS_SDHCI(dev); 132749ab747fSPaolo Bonzini SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 132849ab747fSPaolo Bonzini 132949ab747fSPaolo Bonzini s->buf_maxsz = sdhci_get_fifolen(s); 133049ab747fSPaolo Bonzini s->fifo_buffer = g_malloc0(s->buf_maxsz); 133149ab747fSPaolo Bonzini sysbus_init_irq(sbd, &s->irq); 133229776739SPaolo Bonzini memory_region_init_io(&s->iomem, OBJECT(s), &sdhci_mmio_ops, s, "sdhci", 133349ab747fSPaolo Bonzini SDHC_REGISTERS_MAP_SIZE); 133449ab747fSPaolo Bonzini sysbus_init_mmio(sbd, &s->iomem); 1335*0a7ac9f9SAndrew Baumann 1336*0a7ac9f9SAndrew Baumann if (s->pending_insert_quirk) { 1337*0a7ac9f9SAndrew Baumann s->pending_insert_state = true; 1338*0a7ac9f9SAndrew Baumann } 133949ab747fSPaolo Bonzini } 134049ab747fSPaolo Bonzini 13417302dcd6SKevin O'Connor static void sdhci_sysbus_class_init(ObjectClass *klass, void *data) 134249ab747fSPaolo Bonzini { 134349ab747fSPaolo Bonzini DeviceClass *dc = DEVICE_CLASS(klass); 134449ab747fSPaolo Bonzini 134549ab747fSPaolo Bonzini dc->vmsd = &sdhci_vmstate; 13465ec911c3SKevin O'Connor dc->props = sdhci_sysbus_properties; 13477302dcd6SKevin O'Connor dc->realize = sdhci_sysbus_realize; 134849ab747fSPaolo Bonzini } 134949ab747fSPaolo Bonzini 13507302dcd6SKevin O'Connor static const TypeInfo sdhci_sysbus_info = { 13517302dcd6SKevin O'Connor .name = TYPE_SYSBUS_SDHCI, 135249ab747fSPaolo Bonzini .parent = TYPE_SYS_BUS_DEVICE, 135349ab747fSPaolo Bonzini .instance_size = sizeof(SDHCIState), 13547302dcd6SKevin O'Connor .instance_init = sdhci_sysbus_init, 13557302dcd6SKevin O'Connor .instance_finalize = sdhci_sysbus_finalize, 13567302dcd6SKevin O'Connor .class_init = sdhci_sysbus_class_init, 135749ab747fSPaolo Bonzini }; 135849ab747fSPaolo Bonzini 135940bbc194SPeter Maydell static void sdhci_bus_class_init(ObjectClass *klass, void *data) 136040bbc194SPeter Maydell { 136140bbc194SPeter Maydell SDBusClass *sbc = SD_BUS_CLASS(klass); 136240bbc194SPeter Maydell 136340bbc194SPeter Maydell sbc->set_inserted = sdhci_set_inserted; 136440bbc194SPeter Maydell sbc->set_readonly = sdhci_set_readonly; 136540bbc194SPeter Maydell } 136640bbc194SPeter Maydell 136740bbc194SPeter Maydell static const TypeInfo sdhci_bus_info = { 136840bbc194SPeter Maydell .name = TYPE_SDHCI_BUS, 136940bbc194SPeter Maydell .parent = TYPE_SD_BUS, 137040bbc194SPeter Maydell .instance_size = sizeof(SDBus), 137140bbc194SPeter Maydell .class_init = sdhci_bus_class_init, 137240bbc194SPeter Maydell }; 137340bbc194SPeter Maydell 137449ab747fSPaolo Bonzini static void sdhci_register_types(void) 137549ab747fSPaolo Bonzini { 1376224d10ffSKevin O'Connor type_register_static(&sdhci_pci_info); 13777302dcd6SKevin O'Connor type_register_static(&sdhci_sysbus_info); 137840bbc194SPeter Maydell type_register_static(&sdhci_bus_info); 137949ab747fSPaolo Bonzini } 138049ab747fSPaolo Bonzini 138149ab747fSPaolo Bonzini type_init(sdhci_register_types) 1382