xref: /openbmc/qemu/hw/sd/sdhci.c (revision 06c5120b094700d21d36eb5db00f7bb60ea65868)
149ab747fSPaolo Bonzini /*
249ab747fSPaolo Bonzini  * SD Association Host Standard Specification v2.0 controller emulation
349ab747fSPaolo Bonzini  *
449ab747fSPaolo Bonzini  * Copyright (c) 2011 Samsung Electronics Co., Ltd.
549ab747fSPaolo Bonzini  * Mitsyanko Igor <i.mitsyanko@samsung.com>
649ab747fSPaolo Bonzini  * Peter A.G. Crosthwaite <peter.crosthwaite@petalogix.com>
749ab747fSPaolo Bonzini  *
849ab747fSPaolo Bonzini  * Based on MMC controller for Samsung S5PC1xx-based board emulation
949ab747fSPaolo Bonzini  * by Alexey Merkulov and Vladimir Monakhov.
1049ab747fSPaolo Bonzini  *
1149ab747fSPaolo Bonzini  * This program is free software; you can redistribute it and/or modify it
1249ab747fSPaolo Bonzini  * under the terms of the GNU General Public License as published by the
1349ab747fSPaolo Bonzini  * Free Software Foundation; either version 2 of the License, or (at your
1449ab747fSPaolo Bonzini  * option) any later version.
1549ab747fSPaolo Bonzini  *
1649ab747fSPaolo Bonzini  * This program is distributed in the hope that it will be useful,
1749ab747fSPaolo Bonzini  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1849ab747fSPaolo Bonzini  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.
1949ab747fSPaolo Bonzini  * See the GNU General Public License for more details.
2049ab747fSPaolo Bonzini  *
2149ab747fSPaolo Bonzini  * You should have received a copy of the GNU General Public License along
2249ab747fSPaolo Bonzini  * with this program; if not, see <http://www.gnu.org/licenses/>.
2349ab747fSPaolo Bonzini  */
2449ab747fSPaolo Bonzini 
250430891cSPeter Maydell #include "qemu/osdep.h"
266ff37c3dSPhilippe Mathieu-Daudé #include "qemu/error-report.h"
27b635d98cSPhilippe Mathieu-Daudé #include "qapi/error.h"
2849ab747fSPaolo Bonzini #include "hw/hw.h"
29fa1d36dfSMarkus Armbruster #include "sysemu/block-backend.h"
3049ab747fSPaolo Bonzini #include "sysemu/blockdev.h"
3149ab747fSPaolo Bonzini #include "sysemu/dma.h"
3249ab747fSPaolo Bonzini #include "qemu/timer.h"
3349ab747fSPaolo Bonzini #include "qemu/bitops.h"
34f82a0f44SPhilippe Mathieu-Daudé #include "hw/sd/sdhci.h"
35637d23beSSai Pavan Boddu #include "sdhci-internal.h"
3603dd024fSPaolo Bonzini #include "qemu/log.h"
37bf8ec38eSPhilippe Mathieu-Daudé #include "qemu/cutils.h"
388be487d8SPhilippe Mathieu-Daudé #include "trace.h"
3949ab747fSPaolo Bonzini 
4040bbc194SPeter Maydell #define TYPE_SDHCI_BUS "sdhci-bus"
4140bbc194SPeter Maydell #define SDHCI_BUS(obj) OBJECT_CHECK(SDBus, (obj), TYPE_SDHCI_BUS)
4240bbc194SPeter Maydell 
43aa164fbfSPhilippe Mathieu-Daudé #define MASKED_WRITE(reg, mask, val)  (reg = (reg & (mask)) | (val))
44aa164fbfSPhilippe Mathieu-Daudé 
4549ab747fSPaolo Bonzini /* Default SD/MMC host controller features information, which will be
4649ab747fSPaolo Bonzini  * presented in CAPABILITIES register of generic SD host controller at reset.
47aa164fbfSPhilippe Mathieu-Daudé  *
48aa164fbfSPhilippe Mathieu-Daudé  * support:
49aa164fbfSPhilippe Mathieu-Daudé  * - 3.3v and 1.8v voltages
50aa164fbfSPhilippe Mathieu-Daudé  * - SDMA/ADMA1/ADMA2
51aa164fbfSPhilippe Mathieu-Daudé  * - high-speed
52aa164fbfSPhilippe Mathieu-Daudé  * max host controller R/W buffers size: 512B
53aa164fbfSPhilippe Mathieu-Daudé  * max clock frequency for SDclock: 52 MHz
54aa164fbfSPhilippe Mathieu-Daudé  * timeout clock frequency: 52 MHz
55aa164fbfSPhilippe Mathieu-Daudé  *
56aa164fbfSPhilippe Mathieu-Daudé  * does not support:
57aa164fbfSPhilippe Mathieu-Daudé  * - 3.0v voltage
58aa164fbfSPhilippe Mathieu-Daudé  * - 64-bit system bus
59aa164fbfSPhilippe Mathieu-Daudé  * - suspend/resume
6049ab747fSPaolo Bonzini  */
61aa164fbfSPhilippe Mathieu-Daudé #define SDHC_CAPAB_REG_DEFAULT 0x057834b4
6249ab747fSPaolo Bonzini 
6309b738ffSPhilippe Mathieu-Daudé static inline unsigned int sdhci_get_fifolen(SDHCIState *s)
6409b738ffSPhilippe Mathieu-Daudé {
6509b738ffSPhilippe Mathieu-Daudé     return 1 << (9 + FIELD_EX32(s->capareg, SDHC_CAPAB, MAXBLOCKLENGTH));
6609b738ffSPhilippe Mathieu-Daudé }
6709b738ffSPhilippe Mathieu-Daudé 
686ff37c3dSPhilippe Mathieu-Daudé /* return true on error */
696ff37c3dSPhilippe Mathieu-Daudé static bool sdhci_check_capab_freq_range(SDHCIState *s, const char *desc,
706ff37c3dSPhilippe Mathieu-Daudé                                          uint8_t freq, Error **errp)
716ff37c3dSPhilippe Mathieu-Daudé {
724d67852dSPhilippe Mathieu-Daudé     if (s->sd_spec_version >= 3) {
734d67852dSPhilippe Mathieu-Daudé         return false;
744d67852dSPhilippe Mathieu-Daudé     }
756ff37c3dSPhilippe Mathieu-Daudé     switch (freq) {
766ff37c3dSPhilippe Mathieu-Daudé     case 0:
776ff37c3dSPhilippe Mathieu-Daudé     case 10 ... 63:
786ff37c3dSPhilippe Mathieu-Daudé         break;
796ff37c3dSPhilippe Mathieu-Daudé     default:
806ff37c3dSPhilippe Mathieu-Daudé         error_setg(errp, "SD %s clock frequency can have value"
816ff37c3dSPhilippe Mathieu-Daudé                    "in range 0-63 only", desc);
826ff37c3dSPhilippe Mathieu-Daudé         return true;
836ff37c3dSPhilippe Mathieu-Daudé     }
846ff37c3dSPhilippe Mathieu-Daudé     return false;
856ff37c3dSPhilippe Mathieu-Daudé }
866ff37c3dSPhilippe Mathieu-Daudé 
876ff37c3dSPhilippe Mathieu-Daudé static void sdhci_check_capareg(SDHCIState *s, Error **errp)
886ff37c3dSPhilippe Mathieu-Daudé {
896ff37c3dSPhilippe Mathieu-Daudé     uint64_t msk = s->capareg;
906ff37c3dSPhilippe Mathieu-Daudé     uint32_t val;
916ff37c3dSPhilippe Mathieu-Daudé     bool y;
926ff37c3dSPhilippe Mathieu-Daudé 
936ff37c3dSPhilippe Mathieu-Daudé     switch (s->sd_spec_version) {
944d67852dSPhilippe Mathieu-Daudé     case 3:
954d67852dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, ASYNC_INT);
964d67852dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("async interrupt", val);
974d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, ASYNC_INT, 0);
984d67852dSPhilippe Mathieu-Daudé 
994d67852dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, SLOT_TYPE);
1004d67852dSPhilippe Mathieu-Daudé         if (val) {
1014d67852dSPhilippe Mathieu-Daudé             error_setg(errp, "slot-type not supported");
1024d67852dSPhilippe Mathieu-Daudé             return;
1034d67852dSPhilippe Mathieu-Daudé         }
1044d67852dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("slot type", val);
1054d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, SLOT_TYPE, 0);
1064d67852dSPhilippe Mathieu-Daudé 
1074d67852dSPhilippe Mathieu-Daudé         if (val != 2) {
1084d67852dSPhilippe Mathieu-Daudé             val = FIELD_EX64(s->capareg, SDHC_CAPAB, EMBEDDED_8BIT);
1094d67852dSPhilippe Mathieu-Daudé             trace_sdhci_capareg("8-bit bus", val);
1104d67852dSPhilippe Mathieu-Daudé         }
1114d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, EMBEDDED_8BIT, 0);
1124d67852dSPhilippe Mathieu-Daudé 
1134d67852dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, BUS_SPEED);
1144d67852dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("bus speed mask", val);
1154d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, BUS_SPEED, 0);
1164d67852dSPhilippe Mathieu-Daudé 
1174d67852dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, DRIVER_STRENGTH);
1184d67852dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("driver strength mask", val);
1194d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, DRIVER_STRENGTH, 0);
1204d67852dSPhilippe Mathieu-Daudé 
1214d67852dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, TIMER_RETUNING);
1224d67852dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("timer re-tuning", val);
1234d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, TIMER_RETUNING, 0);
1244d67852dSPhilippe Mathieu-Daudé 
1254d67852dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, SDR50_TUNING);
1264d67852dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("use SDR50 tuning", val);
1274d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, SDR50_TUNING, 0);
1284d67852dSPhilippe Mathieu-Daudé 
1294d67852dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, RETUNING_MODE);
1304d67852dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("re-tuning mode", val);
1314d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, RETUNING_MODE, 0);
1324d67852dSPhilippe Mathieu-Daudé 
1334d67852dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, CLOCK_MULT);
1344d67852dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("clock multiplier", val);
1354d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, CLOCK_MULT, 0);
1364d67852dSPhilippe Mathieu-Daudé 
1374d67852dSPhilippe Mathieu-Daudé     /* fallthrough */
1386ff37c3dSPhilippe Mathieu-Daudé     case 2: /* default version */
1390540fba9SPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, ADMA2);
1400540fba9SPhilippe Mathieu-Daudé         trace_sdhci_capareg("ADMA2", val);
1410540fba9SPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, ADMA2, 0);
1420540fba9SPhilippe Mathieu-Daudé 
1430540fba9SPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, ADMA1);
1440540fba9SPhilippe Mathieu-Daudé         trace_sdhci_capareg("ADMA1", val);
1450540fba9SPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, ADMA1, 0);
1460540fba9SPhilippe Mathieu-Daudé 
1470540fba9SPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, BUS64BIT);
1480540fba9SPhilippe Mathieu-Daudé         trace_sdhci_capareg("64-bit system bus", val);
1490540fba9SPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, BUS64BIT, 0);
1506ff37c3dSPhilippe Mathieu-Daudé 
1516ff37c3dSPhilippe Mathieu-Daudé     /* fallthrough */
1526ff37c3dSPhilippe Mathieu-Daudé     case 1:
1536ff37c3dSPhilippe Mathieu-Daudé         y = FIELD_EX64(s->capareg, SDHC_CAPAB, TOUNIT);
1546ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, TOUNIT, 0);
1556ff37c3dSPhilippe Mathieu-Daudé 
1566ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, TOCLKFREQ);
1576ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg(y ? "timeout (MHz)" : "Timeout (KHz)", val);
1586ff37c3dSPhilippe Mathieu-Daudé         if (sdhci_check_capab_freq_range(s, "timeout", val, errp)) {
1596ff37c3dSPhilippe Mathieu-Daudé             return;
1606ff37c3dSPhilippe Mathieu-Daudé         }
1616ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, TOCLKFREQ, 0);
1626ff37c3dSPhilippe Mathieu-Daudé 
1636ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, BASECLKFREQ);
1646ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg(y ? "base (MHz)" : "Base (KHz)", val);
1656ff37c3dSPhilippe Mathieu-Daudé         if (sdhci_check_capab_freq_range(s, "base", val, errp)) {
1666ff37c3dSPhilippe Mathieu-Daudé             return;
1676ff37c3dSPhilippe Mathieu-Daudé         }
1686ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, BASECLKFREQ, 0);
1696ff37c3dSPhilippe Mathieu-Daudé 
1706ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, MAXBLOCKLENGTH);
1716ff37c3dSPhilippe Mathieu-Daudé         if (val >= 3) {
1726ff37c3dSPhilippe Mathieu-Daudé             error_setg(errp, "block size can be 512, 1024 or 2048 only");
1736ff37c3dSPhilippe Mathieu-Daudé             return;
1746ff37c3dSPhilippe Mathieu-Daudé         }
1756ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("max block length", sdhci_get_fifolen(s));
1766ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, MAXBLOCKLENGTH, 0);
1776ff37c3dSPhilippe Mathieu-Daudé 
1786ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, HIGHSPEED);
1796ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("high speed", val);
1806ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, HIGHSPEED, 0);
1816ff37c3dSPhilippe Mathieu-Daudé 
1826ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, SDMA);
1836ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("SDMA", val);
1846ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, SDMA, 0);
1856ff37c3dSPhilippe Mathieu-Daudé 
1866ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, SUSPRESUME);
1876ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("suspend/resume", val);
1886ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, SUSPRESUME, 0);
1896ff37c3dSPhilippe Mathieu-Daudé 
1906ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, V33);
1916ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("3.3v", val);
1926ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, V33, 0);
1936ff37c3dSPhilippe Mathieu-Daudé 
1946ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, V30);
1956ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("3.0v", val);
1966ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, V30, 0);
1976ff37c3dSPhilippe Mathieu-Daudé 
1986ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, V18);
1996ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("1.8v", val);
2006ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, V18, 0);
2016ff37c3dSPhilippe Mathieu-Daudé         break;
2026ff37c3dSPhilippe Mathieu-Daudé 
2036ff37c3dSPhilippe Mathieu-Daudé     default:
2046ff37c3dSPhilippe Mathieu-Daudé         error_setg(errp, "Unsupported spec version: %u", s->sd_spec_version);
2056ff37c3dSPhilippe Mathieu-Daudé     }
2066ff37c3dSPhilippe Mathieu-Daudé     if (msk) {
2076ff37c3dSPhilippe Mathieu-Daudé         qemu_log_mask(LOG_UNIMP,
2086ff37c3dSPhilippe Mathieu-Daudé                       "SDHCI: unknown CAPAB mask: 0x%016" PRIx64 "\n", msk);
2096ff37c3dSPhilippe Mathieu-Daudé     }
2106ff37c3dSPhilippe Mathieu-Daudé }
2116ff37c3dSPhilippe Mathieu-Daudé 
21249ab747fSPaolo Bonzini static uint8_t sdhci_slotint(SDHCIState *s)
21349ab747fSPaolo Bonzini {
21449ab747fSPaolo Bonzini     return (s->norintsts & s->norintsigen) || (s->errintsts & s->errintsigen) ||
21549ab747fSPaolo Bonzini          ((s->norintsts & SDHC_NIS_INSERT) && (s->wakcon & SDHC_WKUP_ON_INS)) ||
21649ab747fSPaolo Bonzini          ((s->norintsts & SDHC_NIS_REMOVE) && (s->wakcon & SDHC_WKUP_ON_RMV));
21749ab747fSPaolo Bonzini }
21849ab747fSPaolo Bonzini 
21949ab747fSPaolo Bonzini static inline void sdhci_update_irq(SDHCIState *s)
22049ab747fSPaolo Bonzini {
22149ab747fSPaolo Bonzini     qemu_set_irq(s->irq, sdhci_slotint(s));
22249ab747fSPaolo Bonzini }
22349ab747fSPaolo Bonzini 
22449ab747fSPaolo Bonzini static void sdhci_raise_insertion_irq(void *opaque)
22549ab747fSPaolo Bonzini {
22649ab747fSPaolo Bonzini     SDHCIState *s = (SDHCIState *)opaque;
22749ab747fSPaolo Bonzini 
22849ab747fSPaolo Bonzini     if (s->norintsts & SDHC_NIS_REMOVE) {
229bc72ad67SAlex Bligh         timer_mod(s->insert_timer,
230bc72ad67SAlex Bligh                        qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY);
23149ab747fSPaolo Bonzini     } else {
23249ab747fSPaolo Bonzini         s->prnsts = 0x1ff0000;
23349ab747fSPaolo Bonzini         if (s->norintstsen & SDHC_NISEN_INSERT) {
23449ab747fSPaolo Bonzini             s->norintsts |= SDHC_NIS_INSERT;
23549ab747fSPaolo Bonzini         }
23649ab747fSPaolo Bonzini         sdhci_update_irq(s);
23749ab747fSPaolo Bonzini     }
23849ab747fSPaolo Bonzini }
23949ab747fSPaolo Bonzini 
24040bbc194SPeter Maydell static void sdhci_set_inserted(DeviceState *dev, bool level)
24149ab747fSPaolo Bonzini {
24240bbc194SPeter Maydell     SDHCIState *s = (SDHCIState *)dev;
24349ab747fSPaolo Bonzini 
2448be487d8SPhilippe Mathieu-Daudé     trace_sdhci_set_inserted(level ? "insert" : "eject");
24549ab747fSPaolo Bonzini     if ((s->norintsts & SDHC_NIS_REMOVE) && level) {
24649ab747fSPaolo Bonzini         /* Give target some time to notice card ejection */
247bc72ad67SAlex Bligh         timer_mod(s->insert_timer,
248bc72ad67SAlex Bligh                        qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY);
24949ab747fSPaolo Bonzini     } else {
25049ab747fSPaolo Bonzini         if (level) {
25149ab747fSPaolo Bonzini             s->prnsts = 0x1ff0000;
25249ab747fSPaolo Bonzini             if (s->norintstsen & SDHC_NISEN_INSERT) {
25349ab747fSPaolo Bonzini                 s->norintsts |= SDHC_NIS_INSERT;
25449ab747fSPaolo Bonzini             }
25549ab747fSPaolo Bonzini         } else {
25649ab747fSPaolo Bonzini             s->prnsts = 0x1fa0000;
25749ab747fSPaolo Bonzini             s->pwrcon &= ~SDHC_POWER_ON;
25849ab747fSPaolo Bonzini             s->clkcon &= ~SDHC_CLOCK_SDCLK_EN;
25949ab747fSPaolo Bonzini             if (s->norintstsen & SDHC_NISEN_REMOVE) {
26049ab747fSPaolo Bonzini                 s->norintsts |= SDHC_NIS_REMOVE;
26149ab747fSPaolo Bonzini             }
26249ab747fSPaolo Bonzini         }
26349ab747fSPaolo Bonzini         sdhci_update_irq(s);
26449ab747fSPaolo Bonzini     }
26549ab747fSPaolo Bonzini }
26649ab747fSPaolo Bonzini 
26740bbc194SPeter Maydell static void sdhci_set_readonly(DeviceState *dev, bool level)
26849ab747fSPaolo Bonzini {
26940bbc194SPeter Maydell     SDHCIState *s = (SDHCIState *)dev;
27049ab747fSPaolo Bonzini 
27149ab747fSPaolo Bonzini     if (level) {
27249ab747fSPaolo Bonzini         s->prnsts &= ~SDHC_WRITE_PROTECT;
27349ab747fSPaolo Bonzini     } else {
27449ab747fSPaolo Bonzini         /* Write enabled */
27549ab747fSPaolo Bonzini         s->prnsts |= SDHC_WRITE_PROTECT;
27649ab747fSPaolo Bonzini     }
27749ab747fSPaolo Bonzini }
27849ab747fSPaolo Bonzini 
27949ab747fSPaolo Bonzini static void sdhci_reset(SDHCIState *s)
28049ab747fSPaolo Bonzini {
28140bbc194SPeter Maydell     DeviceState *dev = DEVICE(s);
28240bbc194SPeter Maydell 
283bc72ad67SAlex Bligh     timer_del(s->insert_timer);
284bc72ad67SAlex Bligh     timer_del(s->transfer_timer);
285aceb5b06SPhilippe Mathieu-Daudé 
286aceb5b06SPhilippe Mathieu-Daudé     /* Set all registers to 0. Capabilities/Version registers are not cleared
28749ab747fSPaolo Bonzini      * and assumed to always preserve their value, given to them during
28849ab747fSPaolo Bonzini      * initialization */
28949ab747fSPaolo Bonzini     memset(&s->sdmasysad, 0, (uintptr_t)&s->capareg - (uintptr_t)&s->sdmasysad);
29049ab747fSPaolo Bonzini 
29140bbc194SPeter Maydell     /* Reset other state based on current card insertion/readonly status */
29240bbc194SPeter Maydell     sdhci_set_inserted(dev, sdbus_get_inserted(&s->sdbus));
29340bbc194SPeter Maydell     sdhci_set_readonly(dev, sdbus_get_readonly(&s->sdbus));
29440bbc194SPeter Maydell 
29549ab747fSPaolo Bonzini     s->data_count = 0;
29649ab747fSPaolo Bonzini     s->stopped_state = sdhc_not_stopped;
2970a7ac9f9SAndrew Baumann     s->pending_insert_state = false;
29849ab747fSPaolo Bonzini }
29949ab747fSPaolo Bonzini 
3008b41c305SPeter Maydell static void sdhci_poweron_reset(DeviceState *dev)
3018b41c305SPeter Maydell {
3028b41c305SPeter Maydell     /* QOM (ie power-on) reset. This is identical to reset
3038b41c305SPeter Maydell      * commanded via device register apart from handling of the
3048b41c305SPeter Maydell      * 'pending insert on powerup' quirk.
3058b41c305SPeter Maydell      */
3068b41c305SPeter Maydell     SDHCIState *s = (SDHCIState *)dev;
3078b41c305SPeter Maydell 
3088b41c305SPeter Maydell     sdhci_reset(s);
3098b41c305SPeter Maydell 
3108b41c305SPeter Maydell     if (s->pending_insert_quirk) {
3118b41c305SPeter Maydell         s->pending_insert_state = true;
3128b41c305SPeter Maydell     }
3138b41c305SPeter Maydell }
3148b41c305SPeter Maydell 
315d368ba43SKevin O'Connor static void sdhci_data_transfer(void *opaque);
31649ab747fSPaolo Bonzini 
31749ab747fSPaolo Bonzini static void sdhci_send_command(SDHCIState *s)
31849ab747fSPaolo Bonzini {
31949ab747fSPaolo Bonzini     SDRequest request;
32049ab747fSPaolo Bonzini     uint8_t response[16];
32149ab747fSPaolo Bonzini     int rlen;
32249ab747fSPaolo Bonzini 
32349ab747fSPaolo Bonzini     s->errintsts = 0;
32449ab747fSPaolo Bonzini     s->acmd12errsts = 0;
32549ab747fSPaolo Bonzini     request.cmd = s->cmdreg >> 8;
32649ab747fSPaolo Bonzini     request.arg = s->argument;
3278be487d8SPhilippe Mathieu-Daudé 
3288be487d8SPhilippe Mathieu-Daudé     trace_sdhci_send_command(request.cmd, request.arg);
32940bbc194SPeter Maydell     rlen = sdbus_do_command(&s->sdbus, &request, response);
33049ab747fSPaolo Bonzini 
33149ab747fSPaolo Bonzini     if (s->cmdreg & SDHC_CMD_RESPONSE) {
33249ab747fSPaolo Bonzini         if (rlen == 4) {
33349ab747fSPaolo Bonzini             s->rspreg[0] = (response[0] << 24) | (response[1] << 16) |
33449ab747fSPaolo Bonzini                            (response[2] << 8)  |  response[3];
33549ab747fSPaolo Bonzini             s->rspreg[1] = s->rspreg[2] = s->rspreg[3] = 0;
3368be487d8SPhilippe Mathieu-Daudé             trace_sdhci_response4(s->rspreg[0]);
33749ab747fSPaolo Bonzini         } else if (rlen == 16) {
33849ab747fSPaolo Bonzini             s->rspreg[0] = (response[11] << 24) | (response[12] << 16) |
33949ab747fSPaolo Bonzini                            (response[13] << 8) |  response[14];
34049ab747fSPaolo Bonzini             s->rspreg[1] = (response[7] << 24) | (response[8] << 16) |
34149ab747fSPaolo Bonzini                            (response[9] << 8)  |  response[10];
34249ab747fSPaolo Bonzini             s->rspreg[2] = (response[3] << 24) | (response[4] << 16) |
34349ab747fSPaolo Bonzini                            (response[5] << 8)  |  response[6];
34449ab747fSPaolo Bonzini             s->rspreg[3] = (response[0] << 16) | (response[1] << 8) |
34549ab747fSPaolo Bonzini                             response[2];
3468be487d8SPhilippe Mathieu-Daudé             trace_sdhci_response16(s->rspreg[3], s->rspreg[2],
3478be487d8SPhilippe Mathieu-Daudé                                    s->rspreg[1], s->rspreg[0]);
34849ab747fSPaolo Bonzini         } else {
3498be487d8SPhilippe Mathieu-Daudé             trace_sdhci_error("timeout waiting for command response");
35049ab747fSPaolo Bonzini             if (s->errintstsen & SDHC_EISEN_CMDTIMEOUT) {
35149ab747fSPaolo Bonzini                 s->errintsts |= SDHC_EIS_CMDTIMEOUT;
35249ab747fSPaolo Bonzini                 s->norintsts |= SDHC_NIS_ERR;
35349ab747fSPaolo Bonzini             }
35449ab747fSPaolo Bonzini         }
35549ab747fSPaolo Bonzini 
356fd1e5c81SAndrey Smirnov         if (!(s->quirks & SDHCI_QUIRK_NO_BUSY_IRQ) &&
357fd1e5c81SAndrey Smirnov             (s->norintstsen & SDHC_NISEN_TRSCMP) &&
35849ab747fSPaolo Bonzini             (s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY) {
35949ab747fSPaolo Bonzini             s->norintsts |= SDHC_NIS_TRSCMP;
36049ab747fSPaolo Bonzini         }
36149ab747fSPaolo Bonzini     }
36249ab747fSPaolo Bonzini 
36349ab747fSPaolo Bonzini     if (s->norintstsen & SDHC_NISEN_CMDCMP) {
36449ab747fSPaolo Bonzini         s->norintsts |= SDHC_NIS_CMDCMP;
36549ab747fSPaolo Bonzini     }
36649ab747fSPaolo Bonzini 
36749ab747fSPaolo Bonzini     sdhci_update_irq(s);
36849ab747fSPaolo Bonzini 
36949ab747fSPaolo Bonzini     if (s->blksize && (s->cmdreg & SDHC_CMD_DATA_PRESENT)) {
370656f416cSPeter Crosthwaite         s->data_count = 0;
371d368ba43SKevin O'Connor         sdhci_data_transfer(s);
37249ab747fSPaolo Bonzini     }
37349ab747fSPaolo Bonzini }
37449ab747fSPaolo Bonzini 
37549ab747fSPaolo Bonzini static void sdhci_end_transfer(SDHCIState *s)
37649ab747fSPaolo Bonzini {
37749ab747fSPaolo Bonzini     /* Automatically send CMD12 to stop transfer if AutoCMD12 enabled */
37849ab747fSPaolo Bonzini     if ((s->trnmod & SDHC_TRNS_ACMD12) != 0) {
37949ab747fSPaolo Bonzini         SDRequest request;
38049ab747fSPaolo Bonzini         uint8_t response[16];
38149ab747fSPaolo Bonzini 
38249ab747fSPaolo Bonzini         request.cmd = 0x0C;
38349ab747fSPaolo Bonzini         request.arg = 0;
3848be487d8SPhilippe Mathieu-Daudé         trace_sdhci_end_transfer(request.cmd, request.arg);
38540bbc194SPeter Maydell         sdbus_do_command(&s->sdbus, &request, response);
38649ab747fSPaolo Bonzini         /* Auto CMD12 response goes to the upper Response register */
38749ab747fSPaolo Bonzini         s->rspreg[3] = (response[0] << 24) | (response[1] << 16) |
38849ab747fSPaolo Bonzini                 (response[2] << 8) | response[3];
38949ab747fSPaolo Bonzini     }
39049ab747fSPaolo Bonzini 
39149ab747fSPaolo Bonzini     s->prnsts &= ~(SDHC_DOING_READ | SDHC_DOING_WRITE |
39249ab747fSPaolo Bonzini             SDHC_DAT_LINE_ACTIVE | SDHC_DATA_INHIBIT |
39349ab747fSPaolo Bonzini             SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE);
39449ab747fSPaolo Bonzini 
39549ab747fSPaolo Bonzini     if (s->norintstsen & SDHC_NISEN_TRSCMP) {
39649ab747fSPaolo Bonzini         s->norintsts |= SDHC_NIS_TRSCMP;
39749ab747fSPaolo Bonzini     }
39849ab747fSPaolo Bonzini 
39949ab747fSPaolo Bonzini     sdhci_update_irq(s);
40049ab747fSPaolo Bonzini }
40149ab747fSPaolo Bonzini 
40249ab747fSPaolo Bonzini /*
40349ab747fSPaolo Bonzini  * Programmed i/o data transfer
40449ab747fSPaolo Bonzini  */
405bf8ec38eSPhilippe Mathieu-Daudé #define BLOCK_SIZE_MASK (4 * K_BYTE - 1)
40649ab747fSPaolo Bonzini 
40749ab747fSPaolo Bonzini /* Fill host controller's read buffer with BLKSIZE bytes of data from card */
40849ab747fSPaolo Bonzini static void sdhci_read_block_from_card(SDHCIState *s)
40949ab747fSPaolo Bonzini {
41049ab747fSPaolo Bonzini     int index = 0;
41149ab747fSPaolo Bonzini 
41249ab747fSPaolo Bonzini     if ((s->trnmod & SDHC_TRNS_MULTI) &&
41349ab747fSPaolo Bonzini             (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) {
41449ab747fSPaolo Bonzini         return;
41549ab747fSPaolo Bonzini     }
41649ab747fSPaolo Bonzini 
417bf8ec38eSPhilippe Mathieu-Daudé     for (index = 0; index < (s->blksize & BLOCK_SIZE_MASK); index++) {
41840bbc194SPeter Maydell         s->fifo_buffer[index] = sdbus_read_data(&s->sdbus);
41949ab747fSPaolo Bonzini     }
42049ab747fSPaolo Bonzini 
42149ab747fSPaolo Bonzini     /* New data now available for READ through Buffer Port Register */
42249ab747fSPaolo Bonzini     s->prnsts |= SDHC_DATA_AVAILABLE;
42349ab747fSPaolo Bonzini     if (s->norintstsen & SDHC_NISEN_RBUFRDY) {
42449ab747fSPaolo Bonzini         s->norintsts |= SDHC_NIS_RBUFRDY;
42549ab747fSPaolo Bonzini     }
42649ab747fSPaolo Bonzini 
42749ab747fSPaolo Bonzini     /* Clear DAT line active status if that was the last block */
42849ab747fSPaolo Bonzini     if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
42949ab747fSPaolo Bonzini             ((s->trnmod & SDHC_TRNS_MULTI) && s->blkcnt == 1)) {
43049ab747fSPaolo Bonzini         s->prnsts &= ~SDHC_DAT_LINE_ACTIVE;
43149ab747fSPaolo Bonzini     }
43249ab747fSPaolo Bonzini 
43349ab747fSPaolo Bonzini     /* If stop at block gap request was set and it's not the last block of
43449ab747fSPaolo Bonzini      * data - generate Block Event interrupt */
43549ab747fSPaolo Bonzini     if (s->stopped_state == sdhc_gap_read && (s->trnmod & SDHC_TRNS_MULTI) &&
43649ab747fSPaolo Bonzini             s->blkcnt != 1)    {
43749ab747fSPaolo Bonzini         s->prnsts &= ~SDHC_DAT_LINE_ACTIVE;
43849ab747fSPaolo Bonzini         if (s->norintstsen & SDHC_EISEN_BLKGAP) {
43949ab747fSPaolo Bonzini             s->norintsts |= SDHC_EIS_BLKGAP;
44049ab747fSPaolo Bonzini         }
44149ab747fSPaolo Bonzini     }
44249ab747fSPaolo Bonzini 
44349ab747fSPaolo Bonzini     sdhci_update_irq(s);
44449ab747fSPaolo Bonzini }
44549ab747fSPaolo Bonzini 
44649ab747fSPaolo Bonzini /* Read @size byte of data from host controller @s BUFFER DATA PORT register */
44749ab747fSPaolo Bonzini static uint32_t sdhci_read_dataport(SDHCIState *s, unsigned size)
44849ab747fSPaolo Bonzini {
44949ab747fSPaolo Bonzini     uint32_t value = 0;
45049ab747fSPaolo Bonzini     int i;
45149ab747fSPaolo Bonzini 
45249ab747fSPaolo Bonzini     /* first check that a valid data exists in host controller input buffer */
45349ab747fSPaolo Bonzini     if ((s->prnsts & SDHC_DATA_AVAILABLE) == 0) {
4548be487d8SPhilippe Mathieu-Daudé         trace_sdhci_error("read from empty buffer");
45549ab747fSPaolo Bonzini         return 0;
45649ab747fSPaolo Bonzini     }
45749ab747fSPaolo Bonzini 
45849ab747fSPaolo Bonzini     for (i = 0; i < size; i++) {
45949ab747fSPaolo Bonzini         value |= s->fifo_buffer[s->data_count] << i * 8;
46049ab747fSPaolo Bonzini         s->data_count++;
46149ab747fSPaolo Bonzini         /* check if we've read all valid data (blksize bytes) from buffer */
462bf8ec38eSPhilippe Mathieu-Daudé         if ((s->data_count) >= (s->blksize & BLOCK_SIZE_MASK)) {
4638be487d8SPhilippe Mathieu-Daudé             trace_sdhci_read_dataport(s->data_count);
46449ab747fSPaolo Bonzini             s->prnsts &= ~SDHC_DATA_AVAILABLE; /* no more data in a buffer */
46549ab747fSPaolo Bonzini             s->data_count = 0;  /* next buff read must start at position [0] */
46649ab747fSPaolo Bonzini 
46749ab747fSPaolo Bonzini             if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
46849ab747fSPaolo Bonzini                 s->blkcnt--;
46949ab747fSPaolo Bonzini             }
47049ab747fSPaolo Bonzini 
47149ab747fSPaolo Bonzini             /* if that was the last block of data */
47249ab747fSPaolo Bonzini             if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
47349ab747fSPaolo Bonzini                 ((s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) ||
47449ab747fSPaolo Bonzini                  /* stop at gap request */
47549ab747fSPaolo Bonzini                 (s->stopped_state == sdhc_gap_read &&
47649ab747fSPaolo Bonzini                  !(s->prnsts & SDHC_DAT_LINE_ACTIVE))) {
477d368ba43SKevin O'Connor                 sdhci_end_transfer(s);
47849ab747fSPaolo Bonzini             } else { /* if there are more data, read next block from card */
479d368ba43SKevin O'Connor                 sdhci_read_block_from_card(s);
48049ab747fSPaolo Bonzini             }
48149ab747fSPaolo Bonzini             break;
48249ab747fSPaolo Bonzini         }
48349ab747fSPaolo Bonzini     }
48449ab747fSPaolo Bonzini 
48549ab747fSPaolo Bonzini     return value;
48649ab747fSPaolo Bonzini }
48749ab747fSPaolo Bonzini 
48849ab747fSPaolo Bonzini /* Write data from host controller FIFO to card */
48949ab747fSPaolo Bonzini static void sdhci_write_block_to_card(SDHCIState *s)
49049ab747fSPaolo Bonzini {
49149ab747fSPaolo Bonzini     int index = 0;
49249ab747fSPaolo Bonzini 
49349ab747fSPaolo Bonzini     if (s->prnsts & SDHC_SPACE_AVAILABLE) {
49449ab747fSPaolo Bonzini         if (s->norintstsen & SDHC_NISEN_WBUFRDY) {
49549ab747fSPaolo Bonzini             s->norintsts |= SDHC_NIS_WBUFRDY;
49649ab747fSPaolo Bonzini         }
49749ab747fSPaolo Bonzini         sdhci_update_irq(s);
49849ab747fSPaolo Bonzini         return;
49949ab747fSPaolo Bonzini     }
50049ab747fSPaolo Bonzini 
50149ab747fSPaolo Bonzini     if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
50249ab747fSPaolo Bonzini         if (s->blkcnt == 0) {
50349ab747fSPaolo Bonzini             return;
50449ab747fSPaolo Bonzini         } else {
50549ab747fSPaolo Bonzini             s->blkcnt--;
50649ab747fSPaolo Bonzini         }
50749ab747fSPaolo Bonzini     }
50849ab747fSPaolo Bonzini 
509bf8ec38eSPhilippe Mathieu-Daudé     for (index = 0; index < (s->blksize & BLOCK_SIZE_MASK); index++) {
51040bbc194SPeter Maydell         sdbus_write_data(&s->sdbus, s->fifo_buffer[index]);
51149ab747fSPaolo Bonzini     }
51249ab747fSPaolo Bonzini 
51349ab747fSPaolo Bonzini     /* Next data can be written through BUFFER DATORT register */
51449ab747fSPaolo Bonzini     s->prnsts |= SDHC_SPACE_AVAILABLE;
51549ab747fSPaolo Bonzini 
51649ab747fSPaolo Bonzini     /* Finish transfer if that was the last block of data */
51749ab747fSPaolo Bonzini     if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
51849ab747fSPaolo Bonzini             ((s->trnmod & SDHC_TRNS_MULTI) &&
51949ab747fSPaolo Bonzini             (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0))) {
520d368ba43SKevin O'Connor         sdhci_end_transfer(s);
521dcdb4cd8SPeter Crosthwaite     } else if (s->norintstsen & SDHC_NISEN_WBUFRDY) {
522dcdb4cd8SPeter Crosthwaite         s->norintsts |= SDHC_NIS_WBUFRDY;
52349ab747fSPaolo Bonzini     }
52449ab747fSPaolo Bonzini 
52549ab747fSPaolo Bonzini     /* Generate Block Gap Event if requested and if not the last block */
52649ab747fSPaolo Bonzini     if (s->stopped_state == sdhc_gap_write && (s->trnmod & SDHC_TRNS_MULTI) &&
52749ab747fSPaolo Bonzini             s->blkcnt > 0) {
52849ab747fSPaolo Bonzini         s->prnsts &= ~SDHC_DOING_WRITE;
52949ab747fSPaolo Bonzini         if (s->norintstsen & SDHC_EISEN_BLKGAP) {
53049ab747fSPaolo Bonzini             s->norintsts |= SDHC_EIS_BLKGAP;
53149ab747fSPaolo Bonzini         }
532d368ba43SKevin O'Connor         sdhci_end_transfer(s);
53349ab747fSPaolo Bonzini     }
53449ab747fSPaolo Bonzini 
53549ab747fSPaolo Bonzini     sdhci_update_irq(s);
53649ab747fSPaolo Bonzini }
53749ab747fSPaolo Bonzini 
53849ab747fSPaolo Bonzini /* Write @size bytes of @value data to host controller @s Buffer Data Port
53949ab747fSPaolo Bonzini  * register */
54049ab747fSPaolo Bonzini static void sdhci_write_dataport(SDHCIState *s, uint32_t value, unsigned size)
54149ab747fSPaolo Bonzini {
54249ab747fSPaolo Bonzini     unsigned i;
54349ab747fSPaolo Bonzini 
54449ab747fSPaolo Bonzini     /* Check that there is free space left in a buffer */
54549ab747fSPaolo Bonzini     if (!(s->prnsts & SDHC_SPACE_AVAILABLE)) {
5468be487d8SPhilippe Mathieu-Daudé         trace_sdhci_error("Can't write to data buffer: buffer full");
54749ab747fSPaolo Bonzini         return;
54849ab747fSPaolo Bonzini     }
54949ab747fSPaolo Bonzini 
55049ab747fSPaolo Bonzini     for (i = 0; i < size; i++) {
55149ab747fSPaolo Bonzini         s->fifo_buffer[s->data_count] = value & 0xFF;
55249ab747fSPaolo Bonzini         s->data_count++;
55349ab747fSPaolo Bonzini         value >>= 8;
554bf8ec38eSPhilippe Mathieu-Daudé         if (s->data_count >= (s->blksize & BLOCK_SIZE_MASK)) {
5558be487d8SPhilippe Mathieu-Daudé             trace_sdhci_write_dataport(s->data_count);
55649ab747fSPaolo Bonzini             s->data_count = 0;
55749ab747fSPaolo Bonzini             s->prnsts &= ~SDHC_SPACE_AVAILABLE;
55849ab747fSPaolo Bonzini             if (s->prnsts & SDHC_DOING_WRITE) {
559d368ba43SKevin O'Connor                 sdhci_write_block_to_card(s);
56049ab747fSPaolo Bonzini             }
56149ab747fSPaolo Bonzini         }
56249ab747fSPaolo Bonzini     }
56349ab747fSPaolo Bonzini }
56449ab747fSPaolo Bonzini 
56549ab747fSPaolo Bonzini /*
56649ab747fSPaolo Bonzini  * Single DMA data transfer
56749ab747fSPaolo Bonzini  */
56849ab747fSPaolo Bonzini 
56949ab747fSPaolo Bonzini /* Multi block SDMA transfer */
57049ab747fSPaolo Bonzini static void sdhci_sdma_transfer_multi_blocks(SDHCIState *s)
57149ab747fSPaolo Bonzini {
57249ab747fSPaolo Bonzini     bool page_aligned = false;
57349ab747fSPaolo Bonzini     unsigned int n, begin;
574bf8ec38eSPhilippe Mathieu-Daudé     const uint16_t block_size = s->blksize & BLOCK_SIZE_MASK;
575bf8ec38eSPhilippe Mathieu-Daudé     uint32_t boundary_chk = 1 << (((s->blksize & ~BLOCK_SIZE_MASK) >> 12) + 12);
57649ab747fSPaolo Bonzini     uint32_t boundary_count = boundary_chk - (s->sdmasysad % boundary_chk);
57749ab747fSPaolo Bonzini 
5786e86d903SPrasad J Pandit     if (!(s->trnmod & SDHC_TRNS_BLK_CNT_EN) || !s->blkcnt) {
5796e86d903SPrasad J Pandit         qemu_log_mask(LOG_UNIMP, "infinite transfer is not supported\n");
5806e86d903SPrasad J Pandit         return;
5816e86d903SPrasad J Pandit     }
5826e86d903SPrasad J Pandit 
58349ab747fSPaolo Bonzini     /* XXX: Some sd/mmc drivers (for example, u-boot-slp) do not account for
58449ab747fSPaolo Bonzini      * possible stop at page boundary if initial address is not page aligned,
58549ab747fSPaolo Bonzini      * allow them to work properly */
58649ab747fSPaolo Bonzini     if ((s->sdmasysad % boundary_chk) == 0) {
58749ab747fSPaolo Bonzini         page_aligned = true;
58849ab747fSPaolo Bonzini     }
58949ab747fSPaolo Bonzini 
59049ab747fSPaolo Bonzini     if (s->trnmod & SDHC_TRNS_READ) {
59149ab747fSPaolo Bonzini         s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT |
59249ab747fSPaolo Bonzini                 SDHC_DAT_LINE_ACTIVE;
59349ab747fSPaolo Bonzini         while (s->blkcnt) {
59449ab747fSPaolo Bonzini             if (s->data_count == 0) {
59549ab747fSPaolo Bonzini                 for (n = 0; n < block_size; n++) {
59640bbc194SPeter Maydell                     s->fifo_buffer[n] = sdbus_read_data(&s->sdbus);
59749ab747fSPaolo Bonzini                 }
59849ab747fSPaolo Bonzini             }
59949ab747fSPaolo Bonzini             begin = s->data_count;
60049ab747fSPaolo Bonzini             if (((boundary_count + begin) < block_size) && page_aligned) {
60149ab747fSPaolo Bonzini                 s->data_count = boundary_count + begin;
60249ab747fSPaolo Bonzini                 boundary_count = 0;
60349ab747fSPaolo Bonzini              } else {
60449ab747fSPaolo Bonzini                 s->data_count = block_size;
60549ab747fSPaolo Bonzini                 boundary_count -= block_size - begin;
60649ab747fSPaolo Bonzini                 if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
60749ab747fSPaolo Bonzini                     s->blkcnt--;
60849ab747fSPaolo Bonzini                 }
60949ab747fSPaolo Bonzini             }
610dd55c485SPhilippe Mathieu-Daudé             dma_memory_write(s->dma_as, s->sdmasysad,
61149ab747fSPaolo Bonzini                              &s->fifo_buffer[begin], s->data_count - begin);
61249ab747fSPaolo Bonzini             s->sdmasysad += s->data_count - begin;
61349ab747fSPaolo Bonzini             if (s->data_count == block_size) {
61449ab747fSPaolo Bonzini                 s->data_count = 0;
61549ab747fSPaolo Bonzini             }
61649ab747fSPaolo Bonzini             if (page_aligned && boundary_count == 0) {
61749ab747fSPaolo Bonzini                 break;
61849ab747fSPaolo Bonzini             }
61949ab747fSPaolo Bonzini         }
62049ab747fSPaolo Bonzini     } else {
62149ab747fSPaolo Bonzini         s->prnsts |= SDHC_DOING_WRITE | SDHC_DATA_INHIBIT |
62249ab747fSPaolo Bonzini                 SDHC_DAT_LINE_ACTIVE;
62349ab747fSPaolo Bonzini         while (s->blkcnt) {
62449ab747fSPaolo Bonzini             begin = s->data_count;
62549ab747fSPaolo Bonzini             if (((boundary_count + begin) < block_size) && page_aligned) {
62649ab747fSPaolo Bonzini                 s->data_count = boundary_count + begin;
62749ab747fSPaolo Bonzini                 boundary_count = 0;
62849ab747fSPaolo Bonzini              } else {
62949ab747fSPaolo Bonzini                 s->data_count = block_size;
63049ab747fSPaolo Bonzini                 boundary_count -= block_size - begin;
63149ab747fSPaolo Bonzini             }
632dd55c485SPhilippe Mathieu-Daudé             dma_memory_read(s->dma_as, s->sdmasysad,
63342922105SPrasad J Pandit                             &s->fifo_buffer[begin], s->data_count - begin);
63449ab747fSPaolo Bonzini             s->sdmasysad += s->data_count - begin;
63549ab747fSPaolo Bonzini             if (s->data_count == block_size) {
63649ab747fSPaolo Bonzini                 for (n = 0; n < block_size; n++) {
63740bbc194SPeter Maydell                     sdbus_write_data(&s->sdbus, s->fifo_buffer[n]);
63849ab747fSPaolo Bonzini                 }
63949ab747fSPaolo Bonzini                 s->data_count = 0;
64049ab747fSPaolo Bonzini                 if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
64149ab747fSPaolo Bonzini                     s->blkcnt--;
64249ab747fSPaolo Bonzini                 }
64349ab747fSPaolo Bonzini             }
64449ab747fSPaolo Bonzini             if (page_aligned && boundary_count == 0) {
64549ab747fSPaolo Bonzini                 break;
64649ab747fSPaolo Bonzini             }
64749ab747fSPaolo Bonzini         }
64849ab747fSPaolo Bonzini     }
64949ab747fSPaolo Bonzini 
65049ab747fSPaolo Bonzini     if (s->blkcnt == 0) {
651d368ba43SKevin O'Connor         sdhci_end_transfer(s);
65249ab747fSPaolo Bonzini     } else {
65349ab747fSPaolo Bonzini         if (s->norintstsen & SDHC_NISEN_DMA) {
65449ab747fSPaolo Bonzini             s->norintsts |= SDHC_NIS_DMA;
65549ab747fSPaolo Bonzini         }
65649ab747fSPaolo Bonzini         sdhci_update_irq(s);
65749ab747fSPaolo Bonzini     }
65849ab747fSPaolo Bonzini }
65949ab747fSPaolo Bonzini 
66049ab747fSPaolo Bonzini /* single block SDMA transfer */
66149ab747fSPaolo Bonzini static void sdhci_sdma_transfer_single_block(SDHCIState *s)
66249ab747fSPaolo Bonzini {
66349ab747fSPaolo Bonzini     int n;
664bf8ec38eSPhilippe Mathieu-Daudé     uint32_t datacnt = s->blksize & BLOCK_SIZE_MASK;
66549ab747fSPaolo Bonzini 
66649ab747fSPaolo Bonzini     if (s->trnmod & SDHC_TRNS_READ) {
66749ab747fSPaolo Bonzini         for (n = 0; n < datacnt; n++) {
66840bbc194SPeter Maydell             s->fifo_buffer[n] = sdbus_read_data(&s->sdbus);
66949ab747fSPaolo Bonzini         }
670dd55c485SPhilippe Mathieu-Daudé         dma_memory_write(s->dma_as, s->sdmasysad, s->fifo_buffer, datacnt);
67149ab747fSPaolo Bonzini     } else {
672dd55c485SPhilippe Mathieu-Daudé         dma_memory_read(s->dma_as, s->sdmasysad, s->fifo_buffer, datacnt);
67349ab747fSPaolo Bonzini         for (n = 0; n < datacnt; n++) {
67440bbc194SPeter Maydell             sdbus_write_data(&s->sdbus, s->fifo_buffer[n]);
67549ab747fSPaolo Bonzini         }
67649ab747fSPaolo Bonzini     }
67749ab747fSPaolo Bonzini     s->blkcnt--;
67849ab747fSPaolo Bonzini 
679d368ba43SKevin O'Connor     sdhci_end_transfer(s);
68049ab747fSPaolo Bonzini }
68149ab747fSPaolo Bonzini 
68249ab747fSPaolo Bonzini typedef struct ADMADescr {
68349ab747fSPaolo Bonzini     hwaddr addr;
68449ab747fSPaolo Bonzini     uint16_t length;
68549ab747fSPaolo Bonzini     uint8_t attr;
68649ab747fSPaolo Bonzini     uint8_t incr;
68749ab747fSPaolo Bonzini } ADMADescr;
68849ab747fSPaolo Bonzini 
68949ab747fSPaolo Bonzini static void get_adma_description(SDHCIState *s, ADMADescr *dscr)
69049ab747fSPaolo Bonzini {
69149ab747fSPaolo Bonzini     uint32_t adma1 = 0;
69249ab747fSPaolo Bonzini     uint64_t adma2 = 0;
69349ab747fSPaolo Bonzini     hwaddr entry_addr = (hwaddr)s->admasysaddr;
694*06c5120bSPhilippe Mathieu-Daudé     switch (SDHC_DMA_TYPE(s->hostctl1)) {
69549ab747fSPaolo Bonzini     case SDHC_CTRL_ADMA2_32:
696dd55c485SPhilippe Mathieu-Daudé         dma_memory_read(s->dma_as, entry_addr, (uint8_t *)&adma2,
69749ab747fSPaolo Bonzini                         sizeof(adma2));
69849ab747fSPaolo Bonzini         adma2 = le64_to_cpu(adma2);
69949ab747fSPaolo Bonzini         /* The spec does not specify endianness of descriptor table.
70049ab747fSPaolo Bonzini          * We currently assume that it is LE.
70149ab747fSPaolo Bonzini          */
70249ab747fSPaolo Bonzini         dscr->addr = (hwaddr)extract64(adma2, 32, 32) & ~0x3ull;
70349ab747fSPaolo Bonzini         dscr->length = (uint16_t)extract64(adma2, 16, 16);
70449ab747fSPaolo Bonzini         dscr->attr = (uint8_t)extract64(adma2, 0, 7);
70549ab747fSPaolo Bonzini         dscr->incr = 8;
70649ab747fSPaolo Bonzini         break;
70749ab747fSPaolo Bonzini     case SDHC_CTRL_ADMA1_32:
708dd55c485SPhilippe Mathieu-Daudé         dma_memory_read(s->dma_as, entry_addr, (uint8_t *)&adma1,
70949ab747fSPaolo Bonzini                         sizeof(adma1));
71049ab747fSPaolo Bonzini         adma1 = le32_to_cpu(adma1);
71149ab747fSPaolo Bonzini         dscr->addr = (hwaddr)(adma1 & 0xFFFFF000);
71249ab747fSPaolo Bonzini         dscr->attr = (uint8_t)extract32(adma1, 0, 7);
71349ab747fSPaolo Bonzini         dscr->incr = 4;
71449ab747fSPaolo Bonzini         if ((dscr->attr & SDHC_ADMA_ATTR_ACT_MASK) == SDHC_ADMA_ATTR_SET_LEN) {
71549ab747fSPaolo Bonzini             dscr->length = (uint16_t)extract32(adma1, 12, 16);
71649ab747fSPaolo Bonzini         } else {
71749ab747fSPaolo Bonzini             dscr->length = 4096;
71849ab747fSPaolo Bonzini         }
71949ab747fSPaolo Bonzini         break;
72049ab747fSPaolo Bonzini     case SDHC_CTRL_ADMA2_64:
721dd55c485SPhilippe Mathieu-Daudé         dma_memory_read(s->dma_as, entry_addr,
72249ab747fSPaolo Bonzini                         (uint8_t *)(&dscr->attr), 1);
723dd55c485SPhilippe Mathieu-Daudé         dma_memory_read(s->dma_as, entry_addr + 2,
72449ab747fSPaolo Bonzini                         (uint8_t *)(&dscr->length), 2);
72549ab747fSPaolo Bonzini         dscr->length = le16_to_cpu(dscr->length);
726dd55c485SPhilippe Mathieu-Daudé         dma_memory_read(s->dma_as, entry_addr + 4,
72749ab747fSPaolo Bonzini                         (uint8_t *)(&dscr->addr), 8);
72804654b5aSSai Pavan Boddu         dscr->addr = le64_to_cpu(dscr->addr);
72904654b5aSSai Pavan Boddu         dscr->attr &= (uint8_t) ~0xC0;
73049ab747fSPaolo Bonzini         dscr->incr = 12;
73149ab747fSPaolo Bonzini         break;
73249ab747fSPaolo Bonzini     }
73349ab747fSPaolo Bonzini }
73449ab747fSPaolo Bonzini 
73549ab747fSPaolo Bonzini /* Advanced DMA data transfer */
73649ab747fSPaolo Bonzini 
73749ab747fSPaolo Bonzini static void sdhci_do_adma(SDHCIState *s)
73849ab747fSPaolo Bonzini {
73949ab747fSPaolo Bonzini     unsigned int n, begin, length;
740bf8ec38eSPhilippe Mathieu-Daudé     const uint16_t block_size = s->blksize & BLOCK_SIZE_MASK;
7418be487d8SPhilippe Mathieu-Daudé     ADMADescr dscr = {};
74249ab747fSPaolo Bonzini     int i;
74349ab747fSPaolo Bonzini 
74449ab747fSPaolo Bonzini     for (i = 0; i < SDHC_ADMA_DESCS_PER_DELAY; ++i) {
74549ab747fSPaolo Bonzini         s->admaerr &= ~SDHC_ADMAERR_LENGTH_MISMATCH;
74649ab747fSPaolo Bonzini 
74749ab747fSPaolo Bonzini         get_adma_description(s, &dscr);
7488be487d8SPhilippe Mathieu-Daudé         trace_sdhci_adma_loop(dscr.addr, dscr.length, dscr.attr);
74949ab747fSPaolo Bonzini 
75049ab747fSPaolo Bonzini         if ((dscr.attr & SDHC_ADMA_ATTR_VALID) == 0) {
75149ab747fSPaolo Bonzini             /* Indicate that error occurred in ST_FDS state */
75249ab747fSPaolo Bonzini             s->admaerr &= ~SDHC_ADMAERR_STATE_MASK;
75349ab747fSPaolo Bonzini             s->admaerr |= SDHC_ADMAERR_STATE_ST_FDS;
75449ab747fSPaolo Bonzini 
75549ab747fSPaolo Bonzini             /* Generate ADMA error interrupt */
75649ab747fSPaolo Bonzini             if (s->errintstsen & SDHC_EISEN_ADMAERR) {
75749ab747fSPaolo Bonzini                 s->errintsts |= SDHC_EIS_ADMAERR;
75849ab747fSPaolo Bonzini                 s->norintsts |= SDHC_NIS_ERR;
75949ab747fSPaolo Bonzini             }
76049ab747fSPaolo Bonzini 
76149ab747fSPaolo Bonzini             sdhci_update_irq(s);
76249ab747fSPaolo Bonzini             return;
76349ab747fSPaolo Bonzini         }
76449ab747fSPaolo Bonzini 
76549ab747fSPaolo Bonzini         length = dscr.length ? dscr.length : 65536;
76649ab747fSPaolo Bonzini 
76749ab747fSPaolo Bonzini         switch (dscr.attr & SDHC_ADMA_ATTR_ACT_MASK) {
76849ab747fSPaolo Bonzini         case SDHC_ADMA_ATTR_ACT_TRAN:  /* data transfer */
76949ab747fSPaolo Bonzini 
77049ab747fSPaolo Bonzini             if (s->trnmod & SDHC_TRNS_READ) {
77149ab747fSPaolo Bonzini                 while (length) {
77249ab747fSPaolo Bonzini                     if (s->data_count == 0) {
77349ab747fSPaolo Bonzini                         for (n = 0; n < block_size; n++) {
77440bbc194SPeter Maydell                             s->fifo_buffer[n] = sdbus_read_data(&s->sdbus);
77549ab747fSPaolo Bonzini                         }
77649ab747fSPaolo Bonzini                     }
77749ab747fSPaolo Bonzini                     begin = s->data_count;
77849ab747fSPaolo Bonzini                     if ((length + begin) < block_size) {
77949ab747fSPaolo Bonzini                         s->data_count = length + begin;
78049ab747fSPaolo Bonzini                         length = 0;
78149ab747fSPaolo Bonzini                      } else {
78249ab747fSPaolo Bonzini                         s->data_count = block_size;
78349ab747fSPaolo Bonzini                         length -= block_size - begin;
78449ab747fSPaolo Bonzini                     }
785dd55c485SPhilippe Mathieu-Daudé                     dma_memory_write(s->dma_as, dscr.addr,
78649ab747fSPaolo Bonzini                                      &s->fifo_buffer[begin],
78749ab747fSPaolo Bonzini                                      s->data_count - begin);
78849ab747fSPaolo Bonzini                     dscr.addr += s->data_count - begin;
78949ab747fSPaolo Bonzini                     if (s->data_count == block_size) {
79049ab747fSPaolo Bonzini                         s->data_count = 0;
79149ab747fSPaolo Bonzini                         if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
79249ab747fSPaolo Bonzini                             s->blkcnt--;
79349ab747fSPaolo Bonzini                             if (s->blkcnt == 0) {
79449ab747fSPaolo Bonzini                                 break;
79549ab747fSPaolo Bonzini                             }
79649ab747fSPaolo Bonzini                         }
79749ab747fSPaolo Bonzini                     }
79849ab747fSPaolo Bonzini                 }
79949ab747fSPaolo Bonzini             } else {
80049ab747fSPaolo Bonzini                 while (length) {
80149ab747fSPaolo Bonzini                     begin = s->data_count;
80249ab747fSPaolo Bonzini                     if ((length + begin) < block_size) {
80349ab747fSPaolo Bonzini                         s->data_count = length + begin;
80449ab747fSPaolo Bonzini                         length = 0;
80549ab747fSPaolo Bonzini                      } else {
80649ab747fSPaolo Bonzini                         s->data_count = block_size;
80749ab747fSPaolo Bonzini                         length -= block_size - begin;
80849ab747fSPaolo Bonzini                     }
809dd55c485SPhilippe Mathieu-Daudé                     dma_memory_read(s->dma_as, dscr.addr,
8109db11cefSPeter Crosthwaite                                     &s->fifo_buffer[begin],
8119db11cefSPeter Crosthwaite                                     s->data_count - begin);
81249ab747fSPaolo Bonzini                     dscr.addr += s->data_count - begin;
81349ab747fSPaolo Bonzini                     if (s->data_count == block_size) {
81449ab747fSPaolo Bonzini                         for (n = 0; n < block_size; n++) {
81540bbc194SPeter Maydell                             sdbus_write_data(&s->sdbus, s->fifo_buffer[n]);
81649ab747fSPaolo Bonzini                         }
81749ab747fSPaolo Bonzini                         s->data_count = 0;
81849ab747fSPaolo Bonzini                         if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
81949ab747fSPaolo Bonzini                             s->blkcnt--;
82049ab747fSPaolo Bonzini                             if (s->blkcnt == 0) {
82149ab747fSPaolo Bonzini                                 break;
82249ab747fSPaolo Bonzini                             }
82349ab747fSPaolo Bonzini                         }
82449ab747fSPaolo Bonzini                     }
82549ab747fSPaolo Bonzini                 }
82649ab747fSPaolo Bonzini             }
82749ab747fSPaolo Bonzini             s->admasysaddr += dscr.incr;
82849ab747fSPaolo Bonzini             break;
82949ab747fSPaolo Bonzini         case SDHC_ADMA_ATTR_ACT_LINK:   /* link to next descriptor table */
83049ab747fSPaolo Bonzini             s->admasysaddr = dscr.addr;
8318be487d8SPhilippe Mathieu-Daudé             trace_sdhci_adma("link", s->admasysaddr);
83249ab747fSPaolo Bonzini             break;
83349ab747fSPaolo Bonzini         default:
83449ab747fSPaolo Bonzini             s->admasysaddr += dscr.incr;
83549ab747fSPaolo Bonzini             break;
83649ab747fSPaolo Bonzini         }
83749ab747fSPaolo Bonzini 
8381d32c26fSPeter Crosthwaite         if (dscr.attr & SDHC_ADMA_ATTR_INT) {
8398be487d8SPhilippe Mathieu-Daudé             trace_sdhci_adma("interrupt", s->admasysaddr);
8401d32c26fSPeter Crosthwaite             if (s->norintstsen & SDHC_NISEN_DMA) {
8411d32c26fSPeter Crosthwaite                 s->norintsts |= SDHC_NIS_DMA;
8421d32c26fSPeter Crosthwaite             }
8431d32c26fSPeter Crosthwaite 
8441d32c26fSPeter Crosthwaite             sdhci_update_irq(s);
8451d32c26fSPeter Crosthwaite         }
8461d32c26fSPeter Crosthwaite 
84749ab747fSPaolo Bonzini         /* ADMA transfer terminates if blkcnt == 0 or by END attribute */
84849ab747fSPaolo Bonzini         if (((s->trnmod & SDHC_TRNS_BLK_CNT_EN) &&
84949ab747fSPaolo Bonzini                     (s->blkcnt == 0)) || (dscr.attr & SDHC_ADMA_ATTR_END)) {
8508be487d8SPhilippe Mathieu-Daudé             trace_sdhci_adma_transfer_completed();
85149ab747fSPaolo Bonzini             if (length || ((dscr.attr & SDHC_ADMA_ATTR_END) &&
85249ab747fSPaolo Bonzini                 (s->trnmod & SDHC_TRNS_BLK_CNT_EN) &&
85349ab747fSPaolo Bonzini                 s->blkcnt != 0)) {
8548be487d8SPhilippe Mathieu-Daudé                 trace_sdhci_error("SD/MMC host ADMA length mismatch");
85549ab747fSPaolo Bonzini                 s->admaerr |= SDHC_ADMAERR_LENGTH_MISMATCH |
85649ab747fSPaolo Bonzini                         SDHC_ADMAERR_STATE_ST_TFR;
85749ab747fSPaolo Bonzini                 if (s->errintstsen & SDHC_EISEN_ADMAERR) {
8588be487d8SPhilippe Mathieu-Daudé                     trace_sdhci_error("Set ADMA error flag");
85949ab747fSPaolo Bonzini                     s->errintsts |= SDHC_EIS_ADMAERR;
86049ab747fSPaolo Bonzini                     s->norintsts |= SDHC_NIS_ERR;
86149ab747fSPaolo Bonzini                 }
86249ab747fSPaolo Bonzini 
86349ab747fSPaolo Bonzini                 sdhci_update_irq(s);
86449ab747fSPaolo Bonzini             }
865d368ba43SKevin O'Connor             sdhci_end_transfer(s);
86649ab747fSPaolo Bonzini             return;
86749ab747fSPaolo Bonzini         }
86849ab747fSPaolo Bonzini 
86949ab747fSPaolo Bonzini     }
87049ab747fSPaolo Bonzini 
87149ab747fSPaolo Bonzini     /* we have unfinished business - reschedule to continue ADMA */
872bc72ad67SAlex Bligh     timer_mod(s->transfer_timer,
873bc72ad67SAlex Bligh                    qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_TRANSFER_DELAY);
87449ab747fSPaolo Bonzini }
87549ab747fSPaolo Bonzini 
87649ab747fSPaolo Bonzini /* Perform data transfer according to controller configuration */
87749ab747fSPaolo Bonzini 
878d368ba43SKevin O'Connor static void sdhci_data_transfer(void *opaque)
87949ab747fSPaolo Bonzini {
880d368ba43SKevin O'Connor     SDHCIState *s = (SDHCIState *)opaque;
88149ab747fSPaolo Bonzini 
88249ab747fSPaolo Bonzini     if (s->trnmod & SDHC_TRNS_DMA) {
883*06c5120bSPhilippe Mathieu-Daudé         switch (SDHC_DMA_TYPE(s->hostctl1)) {
88449ab747fSPaolo Bonzini         case SDHC_CTRL_SDMA:
88549ab747fSPaolo Bonzini             if ((s->blkcnt == 1) || !(s->trnmod & SDHC_TRNS_MULTI)) {
886d368ba43SKevin O'Connor                 sdhci_sdma_transfer_single_block(s);
88749ab747fSPaolo Bonzini             } else {
888d368ba43SKevin O'Connor                 sdhci_sdma_transfer_multi_blocks(s);
88949ab747fSPaolo Bonzini             }
89049ab747fSPaolo Bonzini 
89149ab747fSPaolo Bonzini             break;
89249ab747fSPaolo Bonzini         case SDHC_CTRL_ADMA1_32:
8930540fba9SPhilippe Mathieu-Daudé             if (!(s->capareg & R_SDHC_CAPAB_ADMA1_MASK)) {
8948be487d8SPhilippe Mathieu-Daudé                 trace_sdhci_error("ADMA1 not supported");
89549ab747fSPaolo Bonzini                 break;
89649ab747fSPaolo Bonzini             }
89749ab747fSPaolo Bonzini 
898d368ba43SKevin O'Connor             sdhci_do_adma(s);
89949ab747fSPaolo Bonzini             break;
90049ab747fSPaolo Bonzini         case SDHC_CTRL_ADMA2_32:
9010540fba9SPhilippe Mathieu-Daudé             if (!(s->capareg & R_SDHC_CAPAB_ADMA2_MASK)) {
9028be487d8SPhilippe Mathieu-Daudé                 trace_sdhci_error("ADMA2 not supported");
90349ab747fSPaolo Bonzini                 break;
90449ab747fSPaolo Bonzini             }
90549ab747fSPaolo Bonzini 
906d368ba43SKevin O'Connor             sdhci_do_adma(s);
90749ab747fSPaolo Bonzini             break;
90849ab747fSPaolo Bonzini         case SDHC_CTRL_ADMA2_64:
9090540fba9SPhilippe Mathieu-Daudé             if (!(s->capareg & R_SDHC_CAPAB_ADMA2_MASK) ||
9100540fba9SPhilippe Mathieu-Daudé                     !(s->capareg & R_SDHC_CAPAB_BUS64BIT_MASK)) {
9118be487d8SPhilippe Mathieu-Daudé                 trace_sdhci_error("64 bit ADMA not supported");
91249ab747fSPaolo Bonzini                 break;
91349ab747fSPaolo Bonzini             }
91449ab747fSPaolo Bonzini 
915d368ba43SKevin O'Connor             sdhci_do_adma(s);
91649ab747fSPaolo Bonzini             break;
91749ab747fSPaolo Bonzini         default:
9188be487d8SPhilippe Mathieu-Daudé             trace_sdhci_error("Unsupported DMA type");
91949ab747fSPaolo Bonzini             break;
92049ab747fSPaolo Bonzini         }
92149ab747fSPaolo Bonzini     } else {
92240bbc194SPeter Maydell         if ((s->trnmod & SDHC_TRNS_READ) && sdbus_data_ready(&s->sdbus)) {
92349ab747fSPaolo Bonzini             s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT |
92449ab747fSPaolo Bonzini                     SDHC_DAT_LINE_ACTIVE;
925d368ba43SKevin O'Connor             sdhci_read_block_from_card(s);
92649ab747fSPaolo Bonzini         } else {
92749ab747fSPaolo Bonzini             s->prnsts |= SDHC_DOING_WRITE | SDHC_DAT_LINE_ACTIVE |
92849ab747fSPaolo Bonzini                     SDHC_SPACE_AVAILABLE | SDHC_DATA_INHIBIT;
929d368ba43SKevin O'Connor             sdhci_write_block_to_card(s);
93049ab747fSPaolo Bonzini         }
93149ab747fSPaolo Bonzini     }
93249ab747fSPaolo Bonzini }
93349ab747fSPaolo Bonzini 
93449ab747fSPaolo Bonzini static bool sdhci_can_issue_command(SDHCIState *s)
93549ab747fSPaolo Bonzini {
9366890a695SPeter Crosthwaite     if (!SDHC_CLOCK_IS_ON(s->clkcon) ||
93749ab747fSPaolo Bonzini         (((s->prnsts & SDHC_DATA_INHIBIT) || s->stopped_state) &&
93849ab747fSPaolo Bonzini         ((s->cmdreg & SDHC_CMD_DATA_PRESENT) ||
93949ab747fSPaolo Bonzini         ((s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY &&
94049ab747fSPaolo Bonzini         !(SDHC_COMMAND_TYPE(s->cmdreg) == SDHC_CMD_ABORT))))) {
94149ab747fSPaolo Bonzini         return false;
94249ab747fSPaolo Bonzini     }
94349ab747fSPaolo Bonzini 
94449ab747fSPaolo Bonzini     return true;
94549ab747fSPaolo Bonzini }
94649ab747fSPaolo Bonzini 
94749ab747fSPaolo Bonzini /* The Buffer Data Port register must be accessed in sequential and
94849ab747fSPaolo Bonzini  * continuous manner */
94949ab747fSPaolo Bonzini static inline bool
95049ab747fSPaolo Bonzini sdhci_buff_access_is_sequential(SDHCIState *s, unsigned byte_num)
95149ab747fSPaolo Bonzini {
95249ab747fSPaolo Bonzini     if ((s->data_count & 0x3) != byte_num) {
9538be487d8SPhilippe Mathieu-Daudé         trace_sdhci_error("Non-sequential access to Buffer Data Port register"
95449ab747fSPaolo Bonzini                           "is prohibited\n");
95549ab747fSPaolo Bonzini         return false;
95649ab747fSPaolo Bonzini     }
95749ab747fSPaolo Bonzini     return true;
95849ab747fSPaolo Bonzini }
95949ab747fSPaolo Bonzini 
960d368ba43SKevin O'Connor static uint64_t sdhci_read(void *opaque, hwaddr offset, unsigned size)
96149ab747fSPaolo Bonzini {
962d368ba43SKevin O'Connor     SDHCIState *s = (SDHCIState *)opaque;
96349ab747fSPaolo Bonzini     uint32_t ret = 0;
96449ab747fSPaolo Bonzini 
96549ab747fSPaolo Bonzini     switch (offset & ~0x3) {
96649ab747fSPaolo Bonzini     case SDHC_SYSAD:
96749ab747fSPaolo Bonzini         ret = s->sdmasysad;
96849ab747fSPaolo Bonzini         break;
96949ab747fSPaolo Bonzini     case SDHC_BLKSIZE:
97049ab747fSPaolo Bonzini         ret = s->blksize | (s->blkcnt << 16);
97149ab747fSPaolo Bonzini         break;
97249ab747fSPaolo Bonzini     case SDHC_ARGUMENT:
97349ab747fSPaolo Bonzini         ret = s->argument;
97449ab747fSPaolo Bonzini         break;
97549ab747fSPaolo Bonzini     case SDHC_TRNMOD:
97649ab747fSPaolo Bonzini         ret = s->trnmod | (s->cmdreg << 16);
97749ab747fSPaolo Bonzini         break;
97849ab747fSPaolo Bonzini     case SDHC_RSPREG0 ... SDHC_RSPREG3:
97949ab747fSPaolo Bonzini         ret = s->rspreg[((offset & ~0x3) - SDHC_RSPREG0) >> 2];
98049ab747fSPaolo Bonzini         break;
98149ab747fSPaolo Bonzini     case  SDHC_BDATA:
98249ab747fSPaolo Bonzini         if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) {
983d368ba43SKevin O'Connor             ret = sdhci_read_dataport(s, size);
9848be487d8SPhilippe Mathieu-Daudé             trace_sdhci_access("rd", size << 3, offset, "->", ret, ret);
98549ab747fSPaolo Bonzini             return ret;
98649ab747fSPaolo Bonzini         }
98749ab747fSPaolo Bonzini         break;
98849ab747fSPaolo Bonzini     case SDHC_PRNSTS:
98949ab747fSPaolo Bonzini         ret = s->prnsts;
99049ab747fSPaolo Bonzini         break;
99149ab747fSPaolo Bonzini     case SDHC_HOSTCTL:
992*06c5120bSPhilippe Mathieu-Daudé         ret = s->hostctl1 | (s->pwrcon << 8) | (s->blkgap << 16) |
99349ab747fSPaolo Bonzini               (s->wakcon << 24);
99449ab747fSPaolo Bonzini         break;
99549ab747fSPaolo Bonzini     case SDHC_CLKCON:
99649ab747fSPaolo Bonzini         ret = s->clkcon | (s->timeoutcon << 16);
99749ab747fSPaolo Bonzini         break;
99849ab747fSPaolo Bonzini     case SDHC_NORINTSTS:
99949ab747fSPaolo Bonzini         ret = s->norintsts | (s->errintsts << 16);
100049ab747fSPaolo Bonzini         break;
100149ab747fSPaolo Bonzini     case SDHC_NORINTSTSEN:
100249ab747fSPaolo Bonzini         ret = s->norintstsen | (s->errintstsen << 16);
100349ab747fSPaolo Bonzini         break;
100449ab747fSPaolo Bonzini     case SDHC_NORINTSIGEN:
100549ab747fSPaolo Bonzini         ret = s->norintsigen | (s->errintsigen << 16);
100649ab747fSPaolo Bonzini         break;
100749ab747fSPaolo Bonzini     case SDHC_ACMD12ERRSTS:
100849ab747fSPaolo Bonzini         ret = s->acmd12errsts;
100949ab747fSPaolo Bonzini         break;
1010cd209421SPhilippe Mathieu-Daudé     case SDHC_CAPAB:
10115efc9016SPhilippe Mathieu-Daudé         ret = (uint32_t)s->capareg;
10125efc9016SPhilippe Mathieu-Daudé         break;
10135efc9016SPhilippe Mathieu-Daudé     case SDHC_CAPAB + 4:
10145efc9016SPhilippe Mathieu-Daudé         ret = (uint32_t)(s->capareg >> 32);
101549ab747fSPaolo Bonzini         break;
101649ab747fSPaolo Bonzini     case SDHC_MAXCURR:
10175efc9016SPhilippe Mathieu-Daudé         ret = (uint32_t)s->maxcurr;
10185efc9016SPhilippe Mathieu-Daudé         break;
10195efc9016SPhilippe Mathieu-Daudé     case SDHC_MAXCURR + 4:
10205efc9016SPhilippe Mathieu-Daudé         ret = (uint32_t)(s->maxcurr >> 32);
102149ab747fSPaolo Bonzini         break;
102249ab747fSPaolo Bonzini     case SDHC_ADMAERR:
102349ab747fSPaolo Bonzini         ret =  s->admaerr;
102449ab747fSPaolo Bonzini         break;
102549ab747fSPaolo Bonzini     case SDHC_ADMASYSADDR:
102649ab747fSPaolo Bonzini         ret = (uint32_t)s->admasysaddr;
102749ab747fSPaolo Bonzini         break;
102849ab747fSPaolo Bonzini     case SDHC_ADMASYSADDR + 4:
102949ab747fSPaolo Bonzini         ret = (uint32_t)(s->admasysaddr >> 32);
103049ab747fSPaolo Bonzini         break;
103149ab747fSPaolo Bonzini     case SDHC_SLOT_INT_STATUS:
1032aceb5b06SPhilippe Mathieu-Daudé         ret = (s->version << 16) | sdhci_slotint(s);
103349ab747fSPaolo Bonzini         break;
103449ab747fSPaolo Bonzini     default:
103500b004b3SPhilippe Mathieu-Daudé         qemu_log_mask(LOG_UNIMP, "SDHC rd_%ub @0x%02" HWADDR_PRIx " "
103600b004b3SPhilippe Mathieu-Daudé                       "not implemented\n", size, offset);
103749ab747fSPaolo Bonzini         break;
103849ab747fSPaolo Bonzini     }
103949ab747fSPaolo Bonzini 
104049ab747fSPaolo Bonzini     ret >>= (offset & 0x3) * 8;
104149ab747fSPaolo Bonzini     ret &= (1ULL << (size * 8)) - 1;
10428be487d8SPhilippe Mathieu-Daudé     trace_sdhci_access("rd", size << 3, offset, "->", ret, ret);
104349ab747fSPaolo Bonzini     return ret;
104449ab747fSPaolo Bonzini }
104549ab747fSPaolo Bonzini 
104649ab747fSPaolo Bonzini static inline void sdhci_blkgap_write(SDHCIState *s, uint8_t value)
104749ab747fSPaolo Bonzini {
104849ab747fSPaolo Bonzini     if ((value & SDHC_STOP_AT_GAP_REQ) && (s->blkgap & SDHC_STOP_AT_GAP_REQ)) {
104949ab747fSPaolo Bonzini         return;
105049ab747fSPaolo Bonzini     }
105149ab747fSPaolo Bonzini     s->blkgap = value & SDHC_STOP_AT_GAP_REQ;
105249ab747fSPaolo Bonzini 
105349ab747fSPaolo Bonzini     if ((value & SDHC_CONTINUE_REQ) && s->stopped_state &&
105449ab747fSPaolo Bonzini             (s->blkgap & SDHC_STOP_AT_GAP_REQ) == 0) {
105549ab747fSPaolo Bonzini         if (s->stopped_state == sdhc_gap_read) {
105649ab747fSPaolo Bonzini             s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_READ;
1057d368ba43SKevin O'Connor             sdhci_read_block_from_card(s);
105849ab747fSPaolo Bonzini         } else {
105949ab747fSPaolo Bonzini             s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_WRITE;
1060d368ba43SKevin O'Connor             sdhci_write_block_to_card(s);
106149ab747fSPaolo Bonzini         }
106249ab747fSPaolo Bonzini         s->stopped_state = sdhc_not_stopped;
106349ab747fSPaolo Bonzini     } else if (!s->stopped_state && (value & SDHC_STOP_AT_GAP_REQ)) {
106449ab747fSPaolo Bonzini         if (s->prnsts & SDHC_DOING_READ) {
106549ab747fSPaolo Bonzini             s->stopped_state = sdhc_gap_read;
106649ab747fSPaolo Bonzini         } else if (s->prnsts & SDHC_DOING_WRITE) {
106749ab747fSPaolo Bonzini             s->stopped_state = sdhc_gap_write;
106849ab747fSPaolo Bonzini         }
106949ab747fSPaolo Bonzini     }
107049ab747fSPaolo Bonzini }
107149ab747fSPaolo Bonzini 
107249ab747fSPaolo Bonzini static inline void sdhci_reset_write(SDHCIState *s, uint8_t value)
107349ab747fSPaolo Bonzini {
107449ab747fSPaolo Bonzini     switch (value) {
107549ab747fSPaolo Bonzini     case SDHC_RESET_ALL:
1076d368ba43SKevin O'Connor         sdhci_reset(s);
107749ab747fSPaolo Bonzini         break;
107849ab747fSPaolo Bonzini     case SDHC_RESET_CMD:
107949ab747fSPaolo Bonzini         s->prnsts &= ~SDHC_CMD_INHIBIT;
108049ab747fSPaolo Bonzini         s->norintsts &= ~SDHC_NIS_CMDCMP;
108149ab747fSPaolo Bonzini         break;
108249ab747fSPaolo Bonzini     case SDHC_RESET_DATA:
108349ab747fSPaolo Bonzini         s->data_count = 0;
108449ab747fSPaolo Bonzini         s->prnsts &= ~(SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE |
108549ab747fSPaolo Bonzini                 SDHC_DOING_READ | SDHC_DOING_WRITE |
108649ab747fSPaolo Bonzini                 SDHC_DATA_INHIBIT | SDHC_DAT_LINE_ACTIVE);
108749ab747fSPaolo Bonzini         s->blkgap &= ~(SDHC_STOP_AT_GAP_REQ | SDHC_CONTINUE_REQ);
108849ab747fSPaolo Bonzini         s->stopped_state = sdhc_not_stopped;
108949ab747fSPaolo Bonzini         s->norintsts &= ~(SDHC_NIS_WBUFRDY | SDHC_NIS_RBUFRDY |
109049ab747fSPaolo Bonzini                 SDHC_NIS_DMA | SDHC_NIS_TRSCMP | SDHC_NIS_BLKGAP);
109149ab747fSPaolo Bonzini         break;
109249ab747fSPaolo Bonzini     }
109349ab747fSPaolo Bonzini }
109449ab747fSPaolo Bonzini 
109549ab747fSPaolo Bonzini static void
1096d368ba43SKevin O'Connor sdhci_write(void *opaque, hwaddr offset, uint64_t val, unsigned size)
109749ab747fSPaolo Bonzini {
1098d368ba43SKevin O'Connor     SDHCIState *s = (SDHCIState *)opaque;
109949ab747fSPaolo Bonzini     unsigned shift =  8 * (offset & 0x3);
110049ab747fSPaolo Bonzini     uint32_t mask = ~(((1ULL << (size * 8)) - 1) << shift);
1101d368ba43SKevin O'Connor     uint32_t value = val;
110249ab747fSPaolo Bonzini     value <<= shift;
110349ab747fSPaolo Bonzini 
110449ab747fSPaolo Bonzini     switch (offset & ~0x3) {
110549ab747fSPaolo Bonzini     case SDHC_SYSAD:
110649ab747fSPaolo Bonzini         s->sdmasysad = (s->sdmasysad & mask) | value;
110749ab747fSPaolo Bonzini         MASKED_WRITE(s->sdmasysad, mask, value);
110849ab747fSPaolo Bonzini         /* Writing to last byte of sdmasysad might trigger transfer */
110949ab747fSPaolo Bonzini         if (!(mask & 0xFF000000) && TRANSFERRING_DATA(s->prnsts) && s->blkcnt &&
1110*06c5120bSPhilippe Mathieu-Daudé                 s->blksize && SDHC_DMA_TYPE(s->hostctl1) == SDHC_CTRL_SDMA) {
111145ba9f76SPrasad J Pandit             if (s->trnmod & SDHC_TRNS_MULTI) {
1112d368ba43SKevin O'Connor                 sdhci_sdma_transfer_multi_blocks(s);
111345ba9f76SPrasad J Pandit             } else {
111445ba9f76SPrasad J Pandit                 sdhci_sdma_transfer_single_block(s);
111545ba9f76SPrasad J Pandit             }
111649ab747fSPaolo Bonzini         }
111749ab747fSPaolo Bonzini         break;
111849ab747fSPaolo Bonzini     case SDHC_BLKSIZE:
111949ab747fSPaolo Bonzini         if (!TRANSFERRING_DATA(s->prnsts)) {
112049ab747fSPaolo Bonzini             MASKED_WRITE(s->blksize, mask, value);
112149ab747fSPaolo Bonzini             MASKED_WRITE(s->blkcnt, mask >> 16, value >> 16);
112249ab747fSPaolo Bonzini         }
11239201bb9aSAlistair Francis 
11249201bb9aSAlistair Francis         /* Limit block size to the maximum buffer size */
11259201bb9aSAlistair Francis         if (extract32(s->blksize, 0, 12) > s->buf_maxsz) {
11269201bb9aSAlistair Francis             qemu_log_mask(LOG_GUEST_ERROR, "%s: Size 0x%x is larger than " \
11279201bb9aSAlistair Francis                           "the maximum buffer 0x%x", __func__, s->blksize,
11289201bb9aSAlistair Francis                           s->buf_maxsz);
11299201bb9aSAlistair Francis 
11309201bb9aSAlistair Francis             s->blksize = deposit32(s->blksize, 0, 12, s->buf_maxsz);
11319201bb9aSAlistair Francis         }
11329201bb9aSAlistair Francis 
113349ab747fSPaolo Bonzini         break;
113449ab747fSPaolo Bonzini     case SDHC_ARGUMENT:
113549ab747fSPaolo Bonzini         MASKED_WRITE(s->argument, mask, value);
113649ab747fSPaolo Bonzini         break;
113749ab747fSPaolo Bonzini     case SDHC_TRNMOD:
113849ab747fSPaolo Bonzini         /* DMA can be enabled only if it is supported as indicated by
113949ab747fSPaolo Bonzini          * capabilities register */
11406ff37c3dSPhilippe Mathieu-Daudé         if (!(s->capareg & R_SDHC_CAPAB_SDMA_MASK)) {
114149ab747fSPaolo Bonzini             value &= ~SDHC_TRNS_DMA;
114249ab747fSPaolo Bonzini         }
114324bddf9dSPhilippe Mathieu-Daudé         MASKED_WRITE(s->trnmod, mask, value & SDHC_TRNMOD_MASK);
114449ab747fSPaolo Bonzini         MASKED_WRITE(s->cmdreg, mask >> 16, value >> 16);
114549ab747fSPaolo Bonzini 
114649ab747fSPaolo Bonzini         /* Writing to the upper byte of CMDREG triggers SD command generation */
1147d368ba43SKevin O'Connor         if ((mask & 0xFF000000) || !sdhci_can_issue_command(s)) {
114849ab747fSPaolo Bonzini             break;
114949ab747fSPaolo Bonzini         }
115049ab747fSPaolo Bonzini 
1151d368ba43SKevin O'Connor         sdhci_send_command(s);
115249ab747fSPaolo Bonzini         break;
115349ab747fSPaolo Bonzini     case  SDHC_BDATA:
115449ab747fSPaolo Bonzini         if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) {
1155d368ba43SKevin O'Connor             sdhci_write_dataport(s, value >> shift, size);
115649ab747fSPaolo Bonzini         }
115749ab747fSPaolo Bonzini         break;
115849ab747fSPaolo Bonzini     case SDHC_HOSTCTL:
115949ab747fSPaolo Bonzini         if (!(mask & 0xFF0000)) {
116049ab747fSPaolo Bonzini             sdhci_blkgap_write(s, value >> 16);
116149ab747fSPaolo Bonzini         }
1162*06c5120bSPhilippe Mathieu-Daudé         MASKED_WRITE(s->hostctl1, mask, value);
116349ab747fSPaolo Bonzini         MASKED_WRITE(s->pwrcon, mask >> 8, value >> 8);
116449ab747fSPaolo Bonzini         MASKED_WRITE(s->wakcon, mask >> 24, value >> 24);
116549ab747fSPaolo Bonzini         if (!(s->prnsts & SDHC_CARD_PRESENT) || ((s->pwrcon >> 1) & 0x7) < 5 ||
116649ab747fSPaolo Bonzini                 !(s->capareg & (1 << (31 - ((s->pwrcon >> 1) & 0x7))))) {
116749ab747fSPaolo Bonzini             s->pwrcon &= ~SDHC_POWER_ON;
116849ab747fSPaolo Bonzini         }
116949ab747fSPaolo Bonzini         break;
117049ab747fSPaolo Bonzini     case SDHC_CLKCON:
117149ab747fSPaolo Bonzini         if (!(mask & 0xFF000000)) {
117249ab747fSPaolo Bonzini             sdhci_reset_write(s, value >> 24);
117349ab747fSPaolo Bonzini         }
117449ab747fSPaolo Bonzini         MASKED_WRITE(s->clkcon, mask, value);
117549ab747fSPaolo Bonzini         MASKED_WRITE(s->timeoutcon, mask >> 16, value >> 16);
117649ab747fSPaolo Bonzini         if (s->clkcon & SDHC_CLOCK_INT_EN) {
117749ab747fSPaolo Bonzini             s->clkcon |= SDHC_CLOCK_INT_STABLE;
117849ab747fSPaolo Bonzini         } else {
117949ab747fSPaolo Bonzini             s->clkcon &= ~SDHC_CLOCK_INT_STABLE;
118049ab747fSPaolo Bonzini         }
118149ab747fSPaolo Bonzini         break;
118249ab747fSPaolo Bonzini     case SDHC_NORINTSTS:
118349ab747fSPaolo Bonzini         if (s->norintstsen & SDHC_NISEN_CARDINT) {
118449ab747fSPaolo Bonzini             value &= ~SDHC_NIS_CARDINT;
118549ab747fSPaolo Bonzini         }
118649ab747fSPaolo Bonzini         s->norintsts &= mask | ~value;
118749ab747fSPaolo Bonzini         s->errintsts &= (mask >> 16) | ~(value >> 16);
118849ab747fSPaolo Bonzini         if (s->errintsts) {
118949ab747fSPaolo Bonzini             s->norintsts |= SDHC_NIS_ERR;
119049ab747fSPaolo Bonzini         } else {
119149ab747fSPaolo Bonzini             s->norintsts &= ~SDHC_NIS_ERR;
119249ab747fSPaolo Bonzini         }
119349ab747fSPaolo Bonzini         sdhci_update_irq(s);
119449ab747fSPaolo Bonzini         break;
119549ab747fSPaolo Bonzini     case SDHC_NORINTSTSEN:
119649ab747fSPaolo Bonzini         MASKED_WRITE(s->norintstsen, mask, value);
119749ab747fSPaolo Bonzini         MASKED_WRITE(s->errintstsen, mask >> 16, value >> 16);
119849ab747fSPaolo Bonzini         s->norintsts &= s->norintstsen;
119949ab747fSPaolo Bonzini         s->errintsts &= s->errintstsen;
120049ab747fSPaolo Bonzini         if (s->errintsts) {
120149ab747fSPaolo Bonzini             s->norintsts |= SDHC_NIS_ERR;
120249ab747fSPaolo Bonzini         } else {
120349ab747fSPaolo Bonzini             s->norintsts &= ~SDHC_NIS_ERR;
120449ab747fSPaolo Bonzini         }
12050a7ac9f9SAndrew Baumann         /* Quirk for Raspberry Pi: pending card insert interrupt
12060a7ac9f9SAndrew Baumann          * appears when first enabled after power on */
12070a7ac9f9SAndrew Baumann         if ((s->norintstsen & SDHC_NISEN_INSERT) && s->pending_insert_state) {
12080a7ac9f9SAndrew Baumann             assert(s->pending_insert_quirk);
12090a7ac9f9SAndrew Baumann             s->norintsts |= SDHC_NIS_INSERT;
12100a7ac9f9SAndrew Baumann             s->pending_insert_state = false;
12110a7ac9f9SAndrew Baumann         }
121249ab747fSPaolo Bonzini         sdhci_update_irq(s);
121349ab747fSPaolo Bonzini         break;
121449ab747fSPaolo Bonzini     case SDHC_NORINTSIGEN:
121549ab747fSPaolo Bonzini         MASKED_WRITE(s->norintsigen, mask, value);
121649ab747fSPaolo Bonzini         MASKED_WRITE(s->errintsigen, mask >> 16, value >> 16);
121749ab747fSPaolo Bonzini         sdhci_update_irq(s);
121849ab747fSPaolo Bonzini         break;
121949ab747fSPaolo Bonzini     case SDHC_ADMAERR:
122049ab747fSPaolo Bonzini         MASKED_WRITE(s->admaerr, mask, value);
122149ab747fSPaolo Bonzini         break;
122249ab747fSPaolo Bonzini     case SDHC_ADMASYSADDR:
122349ab747fSPaolo Bonzini         s->admasysaddr = (s->admasysaddr & (0xFFFFFFFF00000000ULL |
122449ab747fSPaolo Bonzini                 (uint64_t)mask)) | (uint64_t)value;
122549ab747fSPaolo Bonzini         break;
122649ab747fSPaolo Bonzini     case SDHC_ADMASYSADDR + 4:
122749ab747fSPaolo Bonzini         s->admasysaddr = (s->admasysaddr & (0x00000000FFFFFFFFULL |
122849ab747fSPaolo Bonzini                 ((uint64_t)mask << 32))) | ((uint64_t)value << 32);
122949ab747fSPaolo Bonzini         break;
123049ab747fSPaolo Bonzini     case SDHC_FEAER:
123149ab747fSPaolo Bonzini         s->acmd12errsts |= value;
123249ab747fSPaolo Bonzini         s->errintsts |= (value >> 16) & s->errintstsen;
123349ab747fSPaolo Bonzini         if (s->acmd12errsts) {
123449ab747fSPaolo Bonzini             s->errintsts |= SDHC_EIS_CMD12ERR;
123549ab747fSPaolo Bonzini         }
123649ab747fSPaolo Bonzini         if (s->errintsts) {
123749ab747fSPaolo Bonzini             s->norintsts |= SDHC_NIS_ERR;
123849ab747fSPaolo Bonzini         }
123949ab747fSPaolo Bonzini         sdhci_update_irq(s);
124049ab747fSPaolo Bonzini         break;
12415d2c0464SAndrey Smirnov     case SDHC_ACMD12ERRSTS:
12425d2c0464SAndrey Smirnov         MASKED_WRITE(s->acmd12errsts, mask, value);
12435d2c0464SAndrey Smirnov         break;
12445efc9016SPhilippe Mathieu-Daudé 
12455efc9016SPhilippe Mathieu-Daudé     case SDHC_CAPAB:
12465efc9016SPhilippe Mathieu-Daudé     case SDHC_CAPAB + 4:
12475efc9016SPhilippe Mathieu-Daudé     case SDHC_MAXCURR:
12485efc9016SPhilippe Mathieu-Daudé     case SDHC_MAXCURR + 4:
12495efc9016SPhilippe Mathieu-Daudé         qemu_log_mask(LOG_GUEST_ERROR, "SDHC wr_%ub @0x%02" HWADDR_PRIx
12505efc9016SPhilippe Mathieu-Daudé                       " <- 0x%08x read-only\n", size, offset, value >> shift);
12515efc9016SPhilippe Mathieu-Daudé         break;
12525efc9016SPhilippe Mathieu-Daudé 
125349ab747fSPaolo Bonzini     default:
125400b004b3SPhilippe Mathieu-Daudé         qemu_log_mask(LOG_UNIMP, "SDHC wr_%ub @0x%02" HWADDR_PRIx " <- 0x%08x "
125500b004b3SPhilippe Mathieu-Daudé                       "not implemented\n", size, offset, value >> shift);
125649ab747fSPaolo Bonzini         break;
125749ab747fSPaolo Bonzini     }
12588be487d8SPhilippe Mathieu-Daudé     trace_sdhci_access("wr", size << 3, offset, "<-",
12598be487d8SPhilippe Mathieu-Daudé                        value >> shift, value >> shift);
126049ab747fSPaolo Bonzini }
126149ab747fSPaolo Bonzini 
126249ab747fSPaolo Bonzini static const MemoryRegionOps sdhci_mmio_ops = {
1263d368ba43SKevin O'Connor     .read = sdhci_read,
1264d368ba43SKevin O'Connor     .write = sdhci_write,
126549ab747fSPaolo Bonzini     .valid = {
126649ab747fSPaolo Bonzini         .min_access_size = 1,
126749ab747fSPaolo Bonzini         .max_access_size = 4,
126849ab747fSPaolo Bonzini         .unaligned = false
126949ab747fSPaolo Bonzini     },
127049ab747fSPaolo Bonzini     .endianness = DEVICE_LITTLE_ENDIAN,
127149ab747fSPaolo Bonzini };
127249ab747fSPaolo Bonzini 
1273aceb5b06SPhilippe Mathieu-Daudé static void sdhci_init_readonly_registers(SDHCIState *s, Error **errp)
1274aceb5b06SPhilippe Mathieu-Daudé {
12756ff37c3dSPhilippe Mathieu-Daudé     Error *local_err = NULL;
12766ff37c3dSPhilippe Mathieu-Daudé 
12774d67852dSPhilippe Mathieu-Daudé     switch (s->sd_spec_version) {
12784d67852dSPhilippe Mathieu-Daudé     case 2 ... 3:
12794d67852dSPhilippe Mathieu-Daudé         break;
12804d67852dSPhilippe Mathieu-Daudé     default:
12814d67852dSPhilippe Mathieu-Daudé         error_setg(errp, "Only Spec v2/v3 are supported");
1282aceb5b06SPhilippe Mathieu-Daudé         return;
1283aceb5b06SPhilippe Mathieu-Daudé     }
1284aceb5b06SPhilippe Mathieu-Daudé     s->version = (SDHC_HCVER_VENDOR << 8) | (s->sd_spec_version - 1);
12856ff37c3dSPhilippe Mathieu-Daudé 
12866ff37c3dSPhilippe Mathieu-Daudé     sdhci_check_capareg(s, &local_err);
12876ff37c3dSPhilippe Mathieu-Daudé     if (local_err) {
12886ff37c3dSPhilippe Mathieu-Daudé         error_propagate(errp, local_err);
12896ff37c3dSPhilippe Mathieu-Daudé         return;
12906ff37c3dSPhilippe Mathieu-Daudé     }
1291aceb5b06SPhilippe Mathieu-Daudé }
1292aceb5b06SPhilippe Mathieu-Daudé 
1293b635d98cSPhilippe Mathieu-Daudé /* --- qdev common --- */
1294b635d98cSPhilippe Mathieu-Daudé 
1295b635d98cSPhilippe Mathieu-Daudé #define DEFINE_SDHCI_COMMON_PROPERTIES(_state) \
1296aceb5b06SPhilippe Mathieu-Daudé     DEFINE_PROP_UINT8("sd-spec-version", _state, sd_spec_version, 2), \
1297aceb5b06SPhilippe Mathieu-Daudé     \
1298aceb5b06SPhilippe Mathieu-Daudé     /* Capabilities registers provide information on supported
1299aceb5b06SPhilippe Mathieu-Daudé      * features of this specific host controller implementation */ \
13005efc9016SPhilippe Mathieu-Daudé     DEFINE_PROP_UINT64("capareg", _state, capareg, SDHC_CAPAB_REG_DEFAULT), \
13015efc9016SPhilippe Mathieu-Daudé     DEFINE_PROP_UINT64("maxcurr", _state, maxcurr, 0)
1302b635d98cSPhilippe Mathieu-Daudé 
130340bbc194SPeter Maydell static void sdhci_initfn(SDHCIState *s)
130449ab747fSPaolo Bonzini {
130540bbc194SPeter Maydell     qbus_create_inplace(&s->sdbus, sizeof(s->sdbus),
130640bbc194SPeter Maydell                         TYPE_SDHCI_BUS, DEVICE(s), "sd-bus");
130749ab747fSPaolo Bonzini 
1308bc72ad67SAlex Bligh     s->insert_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_raise_insertion_irq, s);
1309d368ba43SKevin O'Connor     s->transfer_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_data_transfer, s);
1310fd1e5c81SAndrey Smirnov 
1311fd1e5c81SAndrey Smirnov     s->io_ops = &sdhci_mmio_ops;
131249ab747fSPaolo Bonzini }
131349ab747fSPaolo Bonzini 
13147302dcd6SKevin O'Connor static void sdhci_uninitfn(SDHCIState *s)
131549ab747fSPaolo Bonzini {
1316bc72ad67SAlex Bligh     timer_del(s->insert_timer);
1317bc72ad67SAlex Bligh     timer_free(s->insert_timer);
1318bc72ad67SAlex Bligh     timer_del(s->transfer_timer);
1319bc72ad67SAlex Bligh     timer_free(s->transfer_timer);
132049ab747fSPaolo Bonzini 
132149ab747fSPaolo Bonzini     g_free(s->fifo_buffer);
132249ab747fSPaolo Bonzini     s->fifo_buffer = NULL;
132349ab747fSPaolo Bonzini }
132449ab747fSPaolo Bonzini 
132525367498SPhilippe Mathieu-Daudé static void sdhci_common_realize(SDHCIState *s, Error **errp)
132625367498SPhilippe Mathieu-Daudé {
1327aceb5b06SPhilippe Mathieu-Daudé     Error *local_err = NULL;
1328aceb5b06SPhilippe Mathieu-Daudé 
1329aceb5b06SPhilippe Mathieu-Daudé     sdhci_init_readonly_registers(s, &local_err);
1330aceb5b06SPhilippe Mathieu-Daudé     if (local_err) {
1331aceb5b06SPhilippe Mathieu-Daudé         error_propagate(errp, local_err);
1332aceb5b06SPhilippe Mathieu-Daudé         return;
1333aceb5b06SPhilippe Mathieu-Daudé     }
133425367498SPhilippe Mathieu-Daudé     s->buf_maxsz = sdhci_get_fifolen(s);
133525367498SPhilippe Mathieu-Daudé     s->fifo_buffer = g_malloc0(s->buf_maxsz);
133625367498SPhilippe Mathieu-Daudé 
133725367498SPhilippe Mathieu-Daudé     memory_region_init_io(&s->iomem, OBJECT(s), &sdhci_mmio_ops, s, "sdhci",
133825367498SPhilippe Mathieu-Daudé                           SDHC_REGISTERS_MAP_SIZE);
133925367498SPhilippe Mathieu-Daudé }
134025367498SPhilippe Mathieu-Daudé 
13418b7455c7SPhilippe Mathieu-Daudé static void sdhci_common_unrealize(SDHCIState *s, Error **errp)
13428b7455c7SPhilippe Mathieu-Daudé {
13438b7455c7SPhilippe Mathieu-Daudé     /* This function is expected to be called only once for each class:
13448b7455c7SPhilippe Mathieu-Daudé      * - SysBus:    via DeviceClass->unrealize(),
13458b7455c7SPhilippe Mathieu-Daudé      * - PCI:       via PCIDeviceClass->exit().
13468b7455c7SPhilippe Mathieu-Daudé      * However to avoid double-free and/or use-after-free we still nullify
13478b7455c7SPhilippe Mathieu-Daudé      * this variable (better safe than sorry!). */
13488b7455c7SPhilippe Mathieu-Daudé     g_free(s->fifo_buffer);
13498b7455c7SPhilippe Mathieu-Daudé     s->fifo_buffer = NULL;
13508b7455c7SPhilippe Mathieu-Daudé }
13518b7455c7SPhilippe Mathieu-Daudé 
13520a7ac9f9SAndrew Baumann static bool sdhci_pending_insert_vmstate_needed(void *opaque)
13530a7ac9f9SAndrew Baumann {
13540a7ac9f9SAndrew Baumann     SDHCIState *s = opaque;
13550a7ac9f9SAndrew Baumann 
13560a7ac9f9SAndrew Baumann     return s->pending_insert_state;
13570a7ac9f9SAndrew Baumann }
13580a7ac9f9SAndrew Baumann 
13590a7ac9f9SAndrew Baumann static const VMStateDescription sdhci_pending_insert_vmstate = {
13600a7ac9f9SAndrew Baumann     .name = "sdhci/pending-insert",
13610a7ac9f9SAndrew Baumann     .version_id = 1,
13620a7ac9f9SAndrew Baumann     .minimum_version_id = 1,
13630a7ac9f9SAndrew Baumann     .needed = sdhci_pending_insert_vmstate_needed,
13640a7ac9f9SAndrew Baumann     .fields = (VMStateField[]) {
13650a7ac9f9SAndrew Baumann         VMSTATE_BOOL(pending_insert_state, SDHCIState),
13660a7ac9f9SAndrew Baumann         VMSTATE_END_OF_LIST()
13670a7ac9f9SAndrew Baumann     },
13680a7ac9f9SAndrew Baumann };
13690a7ac9f9SAndrew Baumann 
137049ab747fSPaolo Bonzini const VMStateDescription sdhci_vmstate = {
137149ab747fSPaolo Bonzini     .name = "sdhci",
137249ab747fSPaolo Bonzini     .version_id = 1,
137349ab747fSPaolo Bonzini     .minimum_version_id = 1,
137449ab747fSPaolo Bonzini     .fields = (VMStateField[]) {
137549ab747fSPaolo Bonzini         VMSTATE_UINT32(sdmasysad, SDHCIState),
137649ab747fSPaolo Bonzini         VMSTATE_UINT16(blksize, SDHCIState),
137749ab747fSPaolo Bonzini         VMSTATE_UINT16(blkcnt, SDHCIState),
137849ab747fSPaolo Bonzini         VMSTATE_UINT32(argument, SDHCIState),
137949ab747fSPaolo Bonzini         VMSTATE_UINT16(trnmod, SDHCIState),
138049ab747fSPaolo Bonzini         VMSTATE_UINT16(cmdreg, SDHCIState),
138149ab747fSPaolo Bonzini         VMSTATE_UINT32_ARRAY(rspreg, SDHCIState, 4),
138249ab747fSPaolo Bonzini         VMSTATE_UINT32(prnsts, SDHCIState),
1383*06c5120bSPhilippe Mathieu-Daudé         VMSTATE_UINT8(hostctl1, SDHCIState),
138449ab747fSPaolo Bonzini         VMSTATE_UINT8(pwrcon, SDHCIState),
138549ab747fSPaolo Bonzini         VMSTATE_UINT8(blkgap, SDHCIState),
138649ab747fSPaolo Bonzini         VMSTATE_UINT8(wakcon, SDHCIState),
138749ab747fSPaolo Bonzini         VMSTATE_UINT16(clkcon, SDHCIState),
138849ab747fSPaolo Bonzini         VMSTATE_UINT8(timeoutcon, SDHCIState),
138949ab747fSPaolo Bonzini         VMSTATE_UINT8(admaerr, SDHCIState),
139049ab747fSPaolo Bonzini         VMSTATE_UINT16(norintsts, SDHCIState),
139149ab747fSPaolo Bonzini         VMSTATE_UINT16(errintsts, SDHCIState),
139249ab747fSPaolo Bonzini         VMSTATE_UINT16(norintstsen, SDHCIState),
139349ab747fSPaolo Bonzini         VMSTATE_UINT16(errintstsen, SDHCIState),
139449ab747fSPaolo Bonzini         VMSTATE_UINT16(norintsigen, SDHCIState),
139549ab747fSPaolo Bonzini         VMSTATE_UINT16(errintsigen, SDHCIState),
139649ab747fSPaolo Bonzini         VMSTATE_UINT16(acmd12errsts, SDHCIState),
139749ab747fSPaolo Bonzini         VMSTATE_UINT16(data_count, SDHCIState),
139849ab747fSPaolo Bonzini         VMSTATE_UINT64(admasysaddr, SDHCIState),
139949ab747fSPaolo Bonzini         VMSTATE_UINT8(stopped_state, SDHCIState),
140059046ec2SHalil Pasic         VMSTATE_VBUFFER_UINT32(fifo_buffer, SDHCIState, 1, NULL, buf_maxsz),
1401e720677eSPaolo Bonzini         VMSTATE_TIMER_PTR(insert_timer, SDHCIState),
1402e720677eSPaolo Bonzini         VMSTATE_TIMER_PTR(transfer_timer, SDHCIState),
140349ab747fSPaolo Bonzini         VMSTATE_END_OF_LIST()
14040a7ac9f9SAndrew Baumann     },
14050a7ac9f9SAndrew Baumann     .subsections = (const VMStateDescription*[]) {
14060a7ac9f9SAndrew Baumann         &sdhci_pending_insert_vmstate,
14070a7ac9f9SAndrew Baumann         NULL
14080a7ac9f9SAndrew Baumann     },
140949ab747fSPaolo Bonzini };
141049ab747fSPaolo Bonzini 
14111c92c505SPhilippe Mathieu-Daudé static void sdhci_common_class_init(ObjectClass *klass, void *data)
14121c92c505SPhilippe Mathieu-Daudé {
14131c92c505SPhilippe Mathieu-Daudé     DeviceClass *dc = DEVICE_CLASS(klass);
14141c92c505SPhilippe Mathieu-Daudé 
14151c92c505SPhilippe Mathieu-Daudé     set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
14161c92c505SPhilippe Mathieu-Daudé     dc->vmsd = &sdhci_vmstate;
14171c92c505SPhilippe Mathieu-Daudé     dc->reset = sdhci_poweron_reset;
14181c92c505SPhilippe Mathieu-Daudé }
14191c92c505SPhilippe Mathieu-Daudé 
1420b635d98cSPhilippe Mathieu-Daudé /* --- qdev PCI --- */
1421b635d98cSPhilippe Mathieu-Daudé 
14225ec911c3SKevin O'Connor static Property sdhci_pci_properties[] = {
1423b635d98cSPhilippe Mathieu-Daudé     DEFINE_SDHCI_COMMON_PROPERTIES(SDHCIState),
142449ab747fSPaolo Bonzini     DEFINE_PROP_END_OF_LIST(),
142549ab747fSPaolo Bonzini };
142649ab747fSPaolo Bonzini 
14279af21dbeSMarkus Armbruster static void sdhci_pci_realize(PCIDevice *dev, Error **errp)
1428224d10ffSKevin O'Connor {
1429224d10ffSKevin O'Connor     SDHCIState *s = PCI_SDHCI(dev);
1430ab958e38SPhilippe Mathieu-Daudé     Error *local_err = NULL;
143125367498SPhilippe Mathieu-Daudé 
143225367498SPhilippe Mathieu-Daudé     sdhci_initfn(s);
143325367498SPhilippe Mathieu-Daudé     sdhci_common_realize(s, errp);
1434ab958e38SPhilippe Mathieu-Daudé     if (local_err) {
1435ab958e38SPhilippe Mathieu-Daudé         error_propagate(errp, local_err);
143625367498SPhilippe Mathieu-Daudé         return;
143725367498SPhilippe Mathieu-Daudé     }
143825367498SPhilippe Mathieu-Daudé 
1439224d10ffSKevin O'Connor     dev->config[PCI_CLASS_PROG] = 0x01; /* Standard Host supported DMA */
1440224d10ffSKevin O'Connor     dev->config[PCI_INTERRUPT_PIN] = 0x01; /* interrupt pin A */
1441224d10ffSKevin O'Connor     s->irq = pci_allocate_irq(dev);
1442dd55c485SPhilippe Mathieu-Daudé     s->dma_as = pci_get_address_space(dev);
1443dd55c485SPhilippe Mathieu-Daudé     pci_register_bar(dev, 0, PCI_BASE_ADDRESS_SPACE_MEMORY, &s->iomem);
1444224d10ffSKevin O'Connor }
1445224d10ffSKevin O'Connor 
1446224d10ffSKevin O'Connor static void sdhci_pci_exit(PCIDevice *dev)
1447224d10ffSKevin O'Connor {
1448224d10ffSKevin O'Connor     SDHCIState *s = PCI_SDHCI(dev);
14498b7455c7SPhilippe Mathieu-Daudé 
14508b7455c7SPhilippe Mathieu-Daudé     sdhci_common_unrealize(s, &error_abort);
1451224d10ffSKevin O'Connor     sdhci_uninitfn(s);
1452224d10ffSKevin O'Connor }
1453224d10ffSKevin O'Connor 
1454224d10ffSKevin O'Connor static void sdhci_pci_class_init(ObjectClass *klass, void *data)
1455224d10ffSKevin O'Connor {
1456224d10ffSKevin O'Connor     DeviceClass *dc = DEVICE_CLASS(klass);
1457224d10ffSKevin O'Connor     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
1458224d10ffSKevin O'Connor 
14599af21dbeSMarkus Armbruster     k->realize = sdhci_pci_realize;
1460224d10ffSKevin O'Connor     k->exit = sdhci_pci_exit;
1461224d10ffSKevin O'Connor     k->vendor_id = PCI_VENDOR_ID_REDHAT;
1462224d10ffSKevin O'Connor     k->device_id = PCI_DEVICE_ID_REDHAT_SDHCI;
1463224d10ffSKevin O'Connor     k->class_id = PCI_CLASS_SYSTEM_SDHCI;
14645ec911c3SKevin O'Connor     dc->props = sdhci_pci_properties;
14651c92c505SPhilippe Mathieu-Daudé 
14661c92c505SPhilippe Mathieu-Daudé     sdhci_common_class_init(klass, data);
1467224d10ffSKevin O'Connor }
1468224d10ffSKevin O'Connor 
1469224d10ffSKevin O'Connor static const TypeInfo sdhci_pci_info = {
1470224d10ffSKevin O'Connor     .name = TYPE_PCI_SDHCI,
1471224d10ffSKevin O'Connor     .parent = TYPE_PCI_DEVICE,
1472224d10ffSKevin O'Connor     .instance_size = sizeof(SDHCIState),
1473224d10ffSKevin O'Connor     .class_init = sdhci_pci_class_init,
1474fd3b02c8SEduardo Habkost     .interfaces = (InterfaceInfo[]) {
1475fd3b02c8SEduardo Habkost         { INTERFACE_CONVENTIONAL_PCI_DEVICE },
1476fd3b02c8SEduardo Habkost         { },
1477fd3b02c8SEduardo Habkost     },
1478224d10ffSKevin O'Connor };
1479224d10ffSKevin O'Connor 
1480b635d98cSPhilippe Mathieu-Daudé /* --- qdev SysBus --- */
1481b635d98cSPhilippe Mathieu-Daudé 
14825ec911c3SKevin O'Connor static Property sdhci_sysbus_properties[] = {
1483b635d98cSPhilippe Mathieu-Daudé     DEFINE_SDHCI_COMMON_PROPERTIES(SDHCIState),
14840a7ac9f9SAndrew Baumann     DEFINE_PROP_BOOL("pending-insert-quirk", SDHCIState, pending_insert_quirk,
14850a7ac9f9SAndrew Baumann                      false),
148660765b6cSPhilippe Mathieu-Daudé     DEFINE_PROP_LINK("dma", SDHCIState,
148760765b6cSPhilippe Mathieu-Daudé                      dma_mr, TYPE_MEMORY_REGION, MemoryRegion *),
14885ec911c3SKevin O'Connor     DEFINE_PROP_END_OF_LIST(),
14895ec911c3SKevin O'Connor };
14905ec911c3SKevin O'Connor 
14917302dcd6SKevin O'Connor static void sdhci_sysbus_init(Object *obj)
149249ab747fSPaolo Bonzini {
14937302dcd6SKevin O'Connor     SDHCIState *s = SYSBUS_SDHCI(obj);
14945ec911c3SKevin O'Connor 
149540bbc194SPeter Maydell     sdhci_initfn(s);
14967302dcd6SKevin O'Connor }
14977302dcd6SKevin O'Connor 
14987302dcd6SKevin O'Connor static void sdhci_sysbus_finalize(Object *obj)
14997302dcd6SKevin O'Connor {
15007302dcd6SKevin O'Connor     SDHCIState *s = SYSBUS_SDHCI(obj);
150160765b6cSPhilippe Mathieu-Daudé 
150260765b6cSPhilippe Mathieu-Daudé     if (s->dma_mr) {
150360765b6cSPhilippe Mathieu-Daudé         object_unparent(OBJECT(s->dma_mr));
150460765b6cSPhilippe Mathieu-Daudé     }
150560765b6cSPhilippe Mathieu-Daudé 
15067302dcd6SKevin O'Connor     sdhci_uninitfn(s);
15077302dcd6SKevin O'Connor }
15087302dcd6SKevin O'Connor 
15097302dcd6SKevin O'Connor static void sdhci_sysbus_realize(DeviceState *dev, Error ** errp)
15107302dcd6SKevin O'Connor {
15117302dcd6SKevin O'Connor     SDHCIState *s = SYSBUS_SDHCI(dev);
151249ab747fSPaolo Bonzini     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
1513ab958e38SPhilippe Mathieu-Daudé     Error *local_err = NULL;
151449ab747fSPaolo Bonzini 
151525367498SPhilippe Mathieu-Daudé     sdhci_common_realize(s, errp);
1516ab958e38SPhilippe Mathieu-Daudé     if (local_err) {
1517ab958e38SPhilippe Mathieu-Daudé         error_propagate(errp, local_err);
151825367498SPhilippe Mathieu-Daudé         return;
151925367498SPhilippe Mathieu-Daudé     }
152025367498SPhilippe Mathieu-Daudé 
152160765b6cSPhilippe Mathieu-Daudé     if (s->dma_mr) {
152202e57e1cSPhilippe Mathieu-Daudé         s->dma_as = &s->sysbus_dma_as;
152360765b6cSPhilippe Mathieu-Daudé         address_space_init(s->dma_as, s->dma_mr, "sdhci-dma");
152460765b6cSPhilippe Mathieu-Daudé     } else {
152560765b6cSPhilippe Mathieu-Daudé         /* use system_memory() if property "dma" not set */
1526dd55c485SPhilippe Mathieu-Daudé         s->dma_as = &address_space_memory;
152760765b6cSPhilippe Mathieu-Daudé     }
1528dd55c485SPhilippe Mathieu-Daudé 
152949ab747fSPaolo Bonzini     sysbus_init_irq(sbd, &s->irq);
1530fd1e5c81SAndrey Smirnov 
1531fd1e5c81SAndrey Smirnov     memory_region_init_io(&s->iomem, OBJECT(s), s->io_ops, s, "sdhci",
1532fd1e5c81SAndrey Smirnov             SDHC_REGISTERS_MAP_SIZE);
1533fd1e5c81SAndrey Smirnov 
153449ab747fSPaolo Bonzini     sysbus_init_mmio(sbd, &s->iomem);
153549ab747fSPaolo Bonzini }
153649ab747fSPaolo Bonzini 
15378b7455c7SPhilippe Mathieu-Daudé static void sdhci_sysbus_unrealize(DeviceState *dev, Error **errp)
15388b7455c7SPhilippe Mathieu-Daudé {
15398b7455c7SPhilippe Mathieu-Daudé     SDHCIState *s = SYSBUS_SDHCI(dev);
15408b7455c7SPhilippe Mathieu-Daudé 
15418b7455c7SPhilippe Mathieu-Daudé     sdhci_common_unrealize(s, &error_abort);
154260765b6cSPhilippe Mathieu-Daudé 
154360765b6cSPhilippe Mathieu-Daudé      if (s->dma_mr) {
154460765b6cSPhilippe Mathieu-Daudé         address_space_destroy(s->dma_as);
154560765b6cSPhilippe Mathieu-Daudé     }
15468b7455c7SPhilippe Mathieu-Daudé }
15478b7455c7SPhilippe Mathieu-Daudé 
15487302dcd6SKevin O'Connor static void sdhci_sysbus_class_init(ObjectClass *klass, void *data)
154949ab747fSPaolo Bonzini {
155049ab747fSPaolo Bonzini     DeviceClass *dc = DEVICE_CLASS(klass);
155149ab747fSPaolo Bonzini 
15525ec911c3SKevin O'Connor     dc->props = sdhci_sysbus_properties;
15537302dcd6SKevin O'Connor     dc->realize = sdhci_sysbus_realize;
15548b7455c7SPhilippe Mathieu-Daudé     dc->unrealize = sdhci_sysbus_unrealize;
15551c92c505SPhilippe Mathieu-Daudé 
15561c92c505SPhilippe Mathieu-Daudé     sdhci_common_class_init(klass, data);
155749ab747fSPaolo Bonzini }
155849ab747fSPaolo Bonzini 
15597302dcd6SKevin O'Connor static const TypeInfo sdhci_sysbus_info = {
15607302dcd6SKevin O'Connor     .name = TYPE_SYSBUS_SDHCI,
156149ab747fSPaolo Bonzini     .parent = TYPE_SYS_BUS_DEVICE,
156249ab747fSPaolo Bonzini     .instance_size = sizeof(SDHCIState),
15637302dcd6SKevin O'Connor     .instance_init = sdhci_sysbus_init,
15647302dcd6SKevin O'Connor     .instance_finalize = sdhci_sysbus_finalize,
15657302dcd6SKevin O'Connor     .class_init = sdhci_sysbus_class_init,
156649ab747fSPaolo Bonzini };
156749ab747fSPaolo Bonzini 
1568b635d98cSPhilippe Mathieu-Daudé /* --- qdev bus master --- */
1569b635d98cSPhilippe Mathieu-Daudé 
157040bbc194SPeter Maydell static void sdhci_bus_class_init(ObjectClass *klass, void *data)
157140bbc194SPeter Maydell {
157240bbc194SPeter Maydell     SDBusClass *sbc = SD_BUS_CLASS(klass);
157340bbc194SPeter Maydell 
157440bbc194SPeter Maydell     sbc->set_inserted = sdhci_set_inserted;
157540bbc194SPeter Maydell     sbc->set_readonly = sdhci_set_readonly;
157640bbc194SPeter Maydell }
157740bbc194SPeter Maydell 
157840bbc194SPeter Maydell static const TypeInfo sdhci_bus_info = {
157940bbc194SPeter Maydell     .name = TYPE_SDHCI_BUS,
158040bbc194SPeter Maydell     .parent = TYPE_SD_BUS,
158140bbc194SPeter Maydell     .instance_size = sizeof(SDBus),
158240bbc194SPeter Maydell     .class_init = sdhci_bus_class_init,
158340bbc194SPeter Maydell };
158440bbc194SPeter Maydell 
1585fd1e5c81SAndrey Smirnov static uint64_t usdhc_read(void *opaque, hwaddr offset, unsigned size)
1586fd1e5c81SAndrey Smirnov {
1587fd1e5c81SAndrey Smirnov     SDHCIState *s = SYSBUS_SDHCI(opaque);
1588fd1e5c81SAndrey Smirnov     uint32_t ret;
1589*06c5120bSPhilippe Mathieu-Daudé     uint16_t hostctl1;
1590fd1e5c81SAndrey Smirnov 
1591fd1e5c81SAndrey Smirnov     switch (offset) {
1592fd1e5c81SAndrey Smirnov     default:
1593fd1e5c81SAndrey Smirnov         return sdhci_read(opaque, offset, size);
1594fd1e5c81SAndrey Smirnov 
1595fd1e5c81SAndrey Smirnov     case SDHC_HOSTCTL:
1596fd1e5c81SAndrey Smirnov         /*
1597fd1e5c81SAndrey Smirnov          * For a detailed explanation on the following bit
1598fd1e5c81SAndrey Smirnov          * manipulation code see comments in a similar part of
1599fd1e5c81SAndrey Smirnov          * usdhc_write()
1600fd1e5c81SAndrey Smirnov          */
1601*06c5120bSPhilippe Mathieu-Daudé         hostctl1 = SDHC_DMA_TYPE(s->hostctl1) << (8 - 3);
1602fd1e5c81SAndrey Smirnov 
1603*06c5120bSPhilippe Mathieu-Daudé         if (s->hostctl1 & SDHC_CTRL_8BITBUS) {
1604*06c5120bSPhilippe Mathieu-Daudé             hostctl1 |= ESDHC_CTRL_8BITBUS;
1605fd1e5c81SAndrey Smirnov         }
1606fd1e5c81SAndrey Smirnov 
1607*06c5120bSPhilippe Mathieu-Daudé         if (s->hostctl1 & SDHC_CTRL_4BITBUS) {
1608*06c5120bSPhilippe Mathieu-Daudé             hostctl1 |= ESDHC_CTRL_4BITBUS;
1609fd1e5c81SAndrey Smirnov         }
1610fd1e5c81SAndrey Smirnov 
1611*06c5120bSPhilippe Mathieu-Daudé         ret  = hostctl1;
1612fd1e5c81SAndrey Smirnov         ret |= (uint32_t)s->blkgap << 16;
1613fd1e5c81SAndrey Smirnov         ret |= (uint32_t)s->wakcon << 24;
1614fd1e5c81SAndrey Smirnov 
1615fd1e5c81SAndrey Smirnov         break;
1616fd1e5c81SAndrey Smirnov 
1617fd1e5c81SAndrey Smirnov     case ESDHC_DLL_CTRL:
1618fd1e5c81SAndrey Smirnov     case ESDHC_TUNE_CTRL_STATUS:
1619fd1e5c81SAndrey Smirnov     case ESDHC_UNDOCUMENTED_REG27:
1620fd1e5c81SAndrey Smirnov     case ESDHC_TUNING_CTRL:
1621fd1e5c81SAndrey Smirnov     case ESDHC_VENDOR_SPEC:
1622fd1e5c81SAndrey Smirnov     case ESDHC_MIX_CTRL:
1623fd1e5c81SAndrey Smirnov     case ESDHC_WTMK_LVL:
1624fd1e5c81SAndrey Smirnov         ret = 0;
1625fd1e5c81SAndrey Smirnov         break;
1626fd1e5c81SAndrey Smirnov     }
1627fd1e5c81SAndrey Smirnov 
1628fd1e5c81SAndrey Smirnov     return ret;
1629fd1e5c81SAndrey Smirnov }
1630fd1e5c81SAndrey Smirnov 
1631fd1e5c81SAndrey Smirnov static void
1632fd1e5c81SAndrey Smirnov usdhc_write(void *opaque, hwaddr offset, uint64_t val, unsigned size)
1633fd1e5c81SAndrey Smirnov {
1634fd1e5c81SAndrey Smirnov     SDHCIState *s = SYSBUS_SDHCI(opaque);
1635*06c5120bSPhilippe Mathieu-Daudé     uint8_t hostctl1;
1636fd1e5c81SAndrey Smirnov     uint32_t value = (uint32_t)val;
1637fd1e5c81SAndrey Smirnov 
1638fd1e5c81SAndrey Smirnov     switch (offset) {
1639fd1e5c81SAndrey Smirnov     case ESDHC_DLL_CTRL:
1640fd1e5c81SAndrey Smirnov     case ESDHC_TUNE_CTRL_STATUS:
1641fd1e5c81SAndrey Smirnov     case ESDHC_UNDOCUMENTED_REG27:
1642fd1e5c81SAndrey Smirnov     case ESDHC_TUNING_CTRL:
1643fd1e5c81SAndrey Smirnov     case ESDHC_WTMK_LVL:
1644fd1e5c81SAndrey Smirnov     case ESDHC_VENDOR_SPEC:
1645fd1e5c81SAndrey Smirnov         break;
1646fd1e5c81SAndrey Smirnov 
1647fd1e5c81SAndrey Smirnov     case SDHC_HOSTCTL:
1648fd1e5c81SAndrey Smirnov         /*
1649fd1e5c81SAndrey Smirnov          * Here's What ESDHCI has at offset 0x28 (SDHC_HOSTCTL)
1650fd1e5c81SAndrey Smirnov          *
1651fd1e5c81SAndrey Smirnov          *       7         6     5      4      3      2        1      0
1652fd1e5c81SAndrey Smirnov          * |-----------+--------+--------+-----------+----------+---------|
1653fd1e5c81SAndrey Smirnov          * | Card      | Card   | Endian | DATA3     | Data     | Led     |
1654fd1e5c81SAndrey Smirnov          * | Detect    | Detect | Mode   | as Card   | Transfer | Control |
1655fd1e5c81SAndrey Smirnov          * | Signal    | Test   |        | Detection | Width    |         |
1656fd1e5c81SAndrey Smirnov          * | Selection | Level  |        | Pin       |          |         |
1657fd1e5c81SAndrey Smirnov          * |-----------+--------+--------+-----------+----------+---------|
1658fd1e5c81SAndrey Smirnov          *
1659fd1e5c81SAndrey Smirnov          * and 0x29
1660fd1e5c81SAndrey Smirnov          *
1661fd1e5c81SAndrey Smirnov          *  15      10 9    8
1662fd1e5c81SAndrey Smirnov          * |----------+------|
1663fd1e5c81SAndrey Smirnov          * | Reserved | DMA  |
1664fd1e5c81SAndrey Smirnov          * |          | Sel. |
1665fd1e5c81SAndrey Smirnov          * |          |      |
1666fd1e5c81SAndrey Smirnov          * |----------+------|
1667fd1e5c81SAndrey Smirnov          *
1668fd1e5c81SAndrey Smirnov          * and here's what SDCHI spec expects those offsets to be:
1669fd1e5c81SAndrey Smirnov          *
1670fd1e5c81SAndrey Smirnov          * 0x28 (Host Control Register)
1671fd1e5c81SAndrey Smirnov          *
1672fd1e5c81SAndrey Smirnov          *     7        6         5       4  3      2         1        0
1673fd1e5c81SAndrey Smirnov          * |--------+--------+----------+------+--------+----------+---------|
1674fd1e5c81SAndrey Smirnov          * | Card   | Card   | Extended | DMA  | High   | Data     | LED     |
1675fd1e5c81SAndrey Smirnov          * | Detect | Detect | Data     | Sel. | Speed  | Transfer | Control |
1676fd1e5c81SAndrey Smirnov          * | Signal | Test   | Transfer |      | Enable | Width    |         |
1677fd1e5c81SAndrey Smirnov          * | Sel.   | Level  | Width    |      |        |          |         |
1678fd1e5c81SAndrey Smirnov          * |--------+--------+----------+------+--------+----------+---------|
1679fd1e5c81SAndrey Smirnov          *
1680fd1e5c81SAndrey Smirnov          * and 0x29 (Power Control Register)
1681fd1e5c81SAndrey Smirnov          *
1682fd1e5c81SAndrey Smirnov          * |----------------------------------|
1683fd1e5c81SAndrey Smirnov          * | Power Control Register           |
1684fd1e5c81SAndrey Smirnov          * |                                  |
1685fd1e5c81SAndrey Smirnov          * | Description omitted,             |
1686fd1e5c81SAndrey Smirnov          * | since it has no analog in ESDHCI |
1687fd1e5c81SAndrey Smirnov          * |                                  |
1688fd1e5c81SAndrey Smirnov          * |----------------------------------|
1689fd1e5c81SAndrey Smirnov          *
1690fd1e5c81SAndrey Smirnov          * Since offsets 0x2A and 0x2B should be compatible between
1691fd1e5c81SAndrey Smirnov          * both IP specs we only need to reconcile least 16-bit of the
1692fd1e5c81SAndrey Smirnov          * word we've been given.
1693fd1e5c81SAndrey Smirnov          */
1694fd1e5c81SAndrey Smirnov 
1695fd1e5c81SAndrey Smirnov         /*
1696fd1e5c81SAndrey Smirnov          * First, save bits 7 6 and 0 since they are identical
1697fd1e5c81SAndrey Smirnov          */
1698*06c5120bSPhilippe Mathieu-Daudé         hostctl1 = value & (SDHC_CTRL_LED |
1699fd1e5c81SAndrey Smirnov                             SDHC_CTRL_CDTEST_INS |
1700fd1e5c81SAndrey Smirnov                             SDHC_CTRL_CDTEST_EN);
1701fd1e5c81SAndrey Smirnov         /*
1702fd1e5c81SAndrey Smirnov          * Second, split "Data Transfer Width" from bits 2 and 1 in to
1703fd1e5c81SAndrey Smirnov          * bits 5 and 1
1704fd1e5c81SAndrey Smirnov          */
1705fd1e5c81SAndrey Smirnov         if (value & ESDHC_CTRL_8BITBUS) {
1706*06c5120bSPhilippe Mathieu-Daudé             hostctl1 |= SDHC_CTRL_8BITBUS;
1707fd1e5c81SAndrey Smirnov         }
1708fd1e5c81SAndrey Smirnov 
1709fd1e5c81SAndrey Smirnov         if (value & ESDHC_CTRL_4BITBUS) {
1710*06c5120bSPhilippe Mathieu-Daudé             hostctl1 |= ESDHC_CTRL_4BITBUS;
1711fd1e5c81SAndrey Smirnov         }
1712fd1e5c81SAndrey Smirnov 
1713fd1e5c81SAndrey Smirnov         /*
1714fd1e5c81SAndrey Smirnov          * Third, move DMA select from bits 9 and 8 to bits 4 and 3
1715fd1e5c81SAndrey Smirnov          */
1716*06c5120bSPhilippe Mathieu-Daudé         hostctl1 |= SDHC_DMA_TYPE(value >> (8 - 3));
1717fd1e5c81SAndrey Smirnov 
1718fd1e5c81SAndrey Smirnov         /*
1719fd1e5c81SAndrey Smirnov          * Now place the corrected value into low 16-bit of the value
1720fd1e5c81SAndrey Smirnov          * we are going to give standard SDHCI write function
1721fd1e5c81SAndrey Smirnov          *
1722fd1e5c81SAndrey Smirnov          * NOTE: This transformation should be the inverse of what can
1723fd1e5c81SAndrey Smirnov          * be found in drivers/mmc/host/sdhci-esdhc-imx.c in Linux
1724fd1e5c81SAndrey Smirnov          * kernel
1725fd1e5c81SAndrey Smirnov          */
1726fd1e5c81SAndrey Smirnov         value &= ~UINT16_MAX;
1727*06c5120bSPhilippe Mathieu-Daudé         value |= hostctl1;
1728fd1e5c81SAndrey Smirnov         value |= (uint16_t)s->pwrcon << 8;
1729fd1e5c81SAndrey Smirnov 
1730fd1e5c81SAndrey Smirnov         sdhci_write(opaque, offset, value, size);
1731fd1e5c81SAndrey Smirnov         break;
1732fd1e5c81SAndrey Smirnov 
1733fd1e5c81SAndrey Smirnov     case ESDHC_MIX_CTRL:
1734fd1e5c81SAndrey Smirnov         /*
1735fd1e5c81SAndrey Smirnov          * So, when SD/MMC stack in Linux tries to write to "Transfer
1736fd1e5c81SAndrey Smirnov          * Mode Register", ESDHC i.MX quirk code will translate it
1737fd1e5c81SAndrey Smirnov          * into a write to ESDHC_MIX_CTRL, so we do the opposite in
1738fd1e5c81SAndrey Smirnov          * order to get where we started
1739fd1e5c81SAndrey Smirnov          *
1740fd1e5c81SAndrey Smirnov          * Note that Auto CMD23 Enable bit is located in a wrong place
1741fd1e5c81SAndrey Smirnov          * on i.MX, but since it is not used by QEMU we do not care.
1742fd1e5c81SAndrey Smirnov          *
1743fd1e5c81SAndrey Smirnov          * We don't want to call sdhci_write(.., SDHC_TRNMOD, ...)
1744fd1e5c81SAndrey Smirnov          * here becuase it will result in a call to
1745fd1e5c81SAndrey Smirnov          * sdhci_send_command(s) which we don't want.
1746fd1e5c81SAndrey Smirnov          *
1747fd1e5c81SAndrey Smirnov          */
1748fd1e5c81SAndrey Smirnov         s->trnmod = value & UINT16_MAX;
1749fd1e5c81SAndrey Smirnov         break;
1750fd1e5c81SAndrey Smirnov     case SDHC_TRNMOD:
1751fd1e5c81SAndrey Smirnov         /*
1752fd1e5c81SAndrey Smirnov          * Similar to above, but this time a write to "Command
1753fd1e5c81SAndrey Smirnov          * Register" will be translated into a 4-byte write to
1754fd1e5c81SAndrey Smirnov          * "Transfer Mode register" where lower 16-bit of value would
1755fd1e5c81SAndrey Smirnov          * be set to zero. So what we do is fill those bits with
1756fd1e5c81SAndrey Smirnov          * cached value from s->trnmod and let the SDHCI
1757fd1e5c81SAndrey Smirnov          * infrastructure handle the rest
1758fd1e5c81SAndrey Smirnov          */
1759fd1e5c81SAndrey Smirnov         sdhci_write(opaque, offset, val | s->trnmod, size);
1760fd1e5c81SAndrey Smirnov         break;
1761fd1e5c81SAndrey Smirnov     case SDHC_BLKSIZE:
1762fd1e5c81SAndrey Smirnov         /*
1763fd1e5c81SAndrey Smirnov          * ESDHCI does not implement "Host SDMA Buffer Boundary", and
1764fd1e5c81SAndrey Smirnov          * Linux driver will try to zero this field out which will
1765fd1e5c81SAndrey Smirnov          * break the rest of SDHCI emulation.
1766fd1e5c81SAndrey Smirnov          *
1767fd1e5c81SAndrey Smirnov          * Linux defaults to maximum possible setting (512K boundary)
1768fd1e5c81SAndrey Smirnov          * and it seems to be the only option that i.MX IP implements,
1769fd1e5c81SAndrey Smirnov          * so we artificially set it to that value.
1770fd1e5c81SAndrey Smirnov          */
1771fd1e5c81SAndrey Smirnov         val |= 0x7 << 12;
1772fd1e5c81SAndrey Smirnov         /* FALLTHROUGH */
1773fd1e5c81SAndrey Smirnov     default:
1774fd1e5c81SAndrey Smirnov         sdhci_write(opaque, offset, val, size);
1775fd1e5c81SAndrey Smirnov         break;
1776fd1e5c81SAndrey Smirnov     }
1777fd1e5c81SAndrey Smirnov }
1778fd1e5c81SAndrey Smirnov 
1779fd1e5c81SAndrey Smirnov 
1780fd1e5c81SAndrey Smirnov static const MemoryRegionOps usdhc_mmio_ops = {
1781fd1e5c81SAndrey Smirnov     .read = usdhc_read,
1782fd1e5c81SAndrey Smirnov     .write = usdhc_write,
1783fd1e5c81SAndrey Smirnov     .valid = {
1784fd1e5c81SAndrey Smirnov         .min_access_size = 1,
1785fd1e5c81SAndrey Smirnov         .max_access_size = 4,
1786fd1e5c81SAndrey Smirnov         .unaligned = false
1787fd1e5c81SAndrey Smirnov     },
1788fd1e5c81SAndrey Smirnov     .endianness = DEVICE_LITTLE_ENDIAN,
1789fd1e5c81SAndrey Smirnov };
1790fd1e5c81SAndrey Smirnov 
1791fd1e5c81SAndrey Smirnov static void imx_usdhc_init(Object *obj)
1792fd1e5c81SAndrey Smirnov {
1793fd1e5c81SAndrey Smirnov     SDHCIState *s = SYSBUS_SDHCI(obj);
1794fd1e5c81SAndrey Smirnov 
1795fd1e5c81SAndrey Smirnov     s->io_ops = &usdhc_mmio_ops;
1796fd1e5c81SAndrey Smirnov     s->quirks = SDHCI_QUIRK_NO_BUSY_IRQ;
1797fd1e5c81SAndrey Smirnov }
1798fd1e5c81SAndrey Smirnov 
1799fd1e5c81SAndrey Smirnov static const TypeInfo imx_usdhc_info = {
1800fd1e5c81SAndrey Smirnov     .name = TYPE_IMX_USDHC,
1801fd1e5c81SAndrey Smirnov     .parent = TYPE_SYSBUS_SDHCI,
1802fd1e5c81SAndrey Smirnov     .instance_init = imx_usdhc_init,
1803fd1e5c81SAndrey Smirnov };
1804fd1e5c81SAndrey Smirnov 
180549ab747fSPaolo Bonzini static void sdhci_register_types(void)
180649ab747fSPaolo Bonzini {
1807224d10ffSKevin O'Connor     type_register_static(&sdhci_pci_info);
18087302dcd6SKevin O'Connor     type_register_static(&sdhci_sysbus_info);
180940bbc194SPeter Maydell     type_register_static(&sdhci_bus_info);
1810fd1e5c81SAndrey Smirnov     type_register_static(&imx_usdhc_info);
181149ab747fSPaolo Bonzini }
181249ab747fSPaolo Bonzini 
181349ab747fSPaolo Bonzini type_init(sdhci_register_types)
1814