149ab747fSPaolo Bonzini /* 249ab747fSPaolo Bonzini * SD Association Host Standard Specification v2.0 controller emulation 349ab747fSPaolo Bonzini * 449ab747fSPaolo Bonzini * Copyright (c) 2011 Samsung Electronics Co., Ltd. 549ab747fSPaolo Bonzini * Mitsyanko Igor <i.mitsyanko@samsung.com> 649ab747fSPaolo Bonzini * Peter A.G. Crosthwaite <peter.crosthwaite@petalogix.com> 749ab747fSPaolo Bonzini * 849ab747fSPaolo Bonzini * Based on MMC controller for Samsung S5PC1xx-based board emulation 949ab747fSPaolo Bonzini * by Alexey Merkulov and Vladimir Monakhov. 1049ab747fSPaolo Bonzini * 1149ab747fSPaolo Bonzini * This program is free software; you can redistribute it and/or modify it 1249ab747fSPaolo Bonzini * under the terms of the GNU General Public License as published by the 1349ab747fSPaolo Bonzini * Free Software Foundation; either version 2 of the License, or (at your 1449ab747fSPaolo Bonzini * option) any later version. 1549ab747fSPaolo Bonzini * 1649ab747fSPaolo Bonzini * This program is distributed in the hope that it will be useful, 1749ab747fSPaolo Bonzini * but WITHOUT ANY WARRANTY; without even the implied warranty of 1849ab747fSPaolo Bonzini * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. 1949ab747fSPaolo Bonzini * See the GNU General Public License for more details. 2049ab747fSPaolo Bonzini * 2149ab747fSPaolo Bonzini * You should have received a copy of the GNU General Public License along 2249ab747fSPaolo Bonzini * with this program; if not, see <http://www.gnu.org/licenses/>. 2349ab747fSPaolo Bonzini */ 2449ab747fSPaolo Bonzini 250430891cSPeter Maydell #include "qemu/osdep.h" 266ff37c3dSPhilippe Mathieu-Daudé #include "qemu/error-report.h" 27b635d98cSPhilippe Mathieu-Daudé #include "qapi/error.h" 2849ab747fSPaolo Bonzini #include "hw/hw.h" 29fa1d36dfSMarkus Armbruster #include "sysemu/block-backend.h" 3049ab747fSPaolo Bonzini #include "sysemu/blockdev.h" 3149ab747fSPaolo Bonzini #include "sysemu/dma.h" 3249ab747fSPaolo Bonzini #include "qemu/timer.h" 3349ab747fSPaolo Bonzini #include "qemu/bitops.h" 34f82a0f44SPhilippe Mathieu-Daudé #include "hw/sd/sdhci.h" 35637d23beSSai Pavan Boddu #include "sdhci-internal.h" 3603dd024fSPaolo Bonzini #include "qemu/log.h" 37bf8ec38eSPhilippe Mathieu-Daudé #include "qemu/cutils.h" 388be487d8SPhilippe Mathieu-Daudé #include "trace.h" 3949ab747fSPaolo Bonzini 4040bbc194SPeter Maydell #define TYPE_SDHCI_BUS "sdhci-bus" 4140bbc194SPeter Maydell #define SDHCI_BUS(obj) OBJECT_CHECK(SDBus, (obj), TYPE_SDHCI_BUS) 4240bbc194SPeter Maydell 43aa164fbfSPhilippe Mathieu-Daudé #define MASKED_WRITE(reg, mask, val) (reg = (reg & (mask)) | (val)) 44aa164fbfSPhilippe Mathieu-Daudé 4549ab747fSPaolo Bonzini /* Default SD/MMC host controller features information, which will be 4649ab747fSPaolo Bonzini * presented in CAPABILITIES register of generic SD host controller at reset. 47aa164fbfSPhilippe Mathieu-Daudé * 48aa164fbfSPhilippe Mathieu-Daudé * support: 49aa164fbfSPhilippe Mathieu-Daudé * - 3.3v and 1.8v voltages 50aa164fbfSPhilippe Mathieu-Daudé * - SDMA/ADMA1/ADMA2 51aa164fbfSPhilippe Mathieu-Daudé * - high-speed 52aa164fbfSPhilippe Mathieu-Daudé * max host controller R/W buffers size: 512B 53aa164fbfSPhilippe Mathieu-Daudé * max clock frequency for SDclock: 52 MHz 54aa164fbfSPhilippe Mathieu-Daudé * timeout clock frequency: 52 MHz 55aa164fbfSPhilippe Mathieu-Daudé * 56aa164fbfSPhilippe Mathieu-Daudé * does not support: 57aa164fbfSPhilippe Mathieu-Daudé * - 3.0v voltage 58aa164fbfSPhilippe Mathieu-Daudé * - 64-bit system bus 59aa164fbfSPhilippe Mathieu-Daudé * - suspend/resume 6049ab747fSPaolo Bonzini */ 61aa164fbfSPhilippe Mathieu-Daudé #define SDHC_CAPAB_REG_DEFAULT 0x057834b4 6249ab747fSPaolo Bonzini 6309b738ffSPhilippe Mathieu-Daudé static inline unsigned int sdhci_get_fifolen(SDHCIState *s) 6409b738ffSPhilippe Mathieu-Daudé { 6509b738ffSPhilippe Mathieu-Daudé return 1 << (9 + FIELD_EX32(s->capareg, SDHC_CAPAB, MAXBLOCKLENGTH)); 6609b738ffSPhilippe Mathieu-Daudé } 6709b738ffSPhilippe Mathieu-Daudé 686ff37c3dSPhilippe Mathieu-Daudé /* return true on error */ 696ff37c3dSPhilippe Mathieu-Daudé static bool sdhci_check_capab_freq_range(SDHCIState *s, const char *desc, 706ff37c3dSPhilippe Mathieu-Daudé uint8_t freq, Error **errp) 716ff37c3dSPhilippe Mathieu-Daudé { 726ff37c3dSPhilippe Mathieu-Daudé switch (freq) { 736ff37c3dSPhilippe Mathieu-Daudé case 0: 746ff37c3dSPhilippe Mathieu-Daudé case 10 ... 63: 756ff37c3dSPhilippe Mathieu-Daudé break; 766ff37c3dSPhilippe Mathieu-Daudé default: 776ff37c3dSPhilippe Mathieu-Daudé error_setg(errp, "SD %s clock frequency can have value" 786ff37c3dSPhilippe Mathieu-Daudé "in range 0-63 only", desc); 796ff37c3dSPhilippe Mathieu-Daudé return true; 806ff37c3dSPhilippe Mathieu-Daudé } 816ff37c3dSPhilippe Mathieu-Daudé return false; 826ff37c3dSPhilippe Mathieu-Daudé } 836ff37c3dSPhilippe Mathieu-Daudé 846ff37c3dSPhilippe Mathieu-Daudé static void sdhci_check_capareg(SDHCIState *s, Error **errp) 856ff37c3dSPhilippe Mathieu-Daudé { 866ff37c3dSPhilippe Mathieu-Daudé uint64_t msk = s->capareg; 876ff37c3dSPhilippe Mathieu-Daudé uint32_t val; 886ff37c3dSPhilippe Mathieu-Daudé bool y; 896ff37c3dSPhilippe Mathieu-Daudé 906ff37c3dSPhilippe Mathieu-Daudé switch (s->sd_spec_version) { 916ff37c3dSPhilippe Mathieu-Daudé case 2: /* default version */ 926ff37c3dSPhilippe Mathieu-Daudé 936ff37c3dSPhilippe Mathieu-Daudé /* fallthrough */ 946ff37c3dSPhilippe Mathieu-Daudé case 1: 956ff37c3dSPhilippe Mathieu-Daudé y = FIELD_EX64(s->capareg, SDHC_CAPAB, TOUNIT); 966ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, TOUNIT, 0); 976ff37c3dSPhilippe Mathieu-Daudé 986ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, TOCLKFREQ); 996ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg(y ? "timeout (MHz)" : "Timeout (KHz)", val); 1006ff37c3dSPhilippe Mathieu-Daudé if (sdhci_check_capab_freq_range(s, "timeout", val, errp)) { 1016ff37c3dSPhilippe Mathieu-Daudé return; 1026ff37c3dSPhilippe Mathieu-Daudé } 1036ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, TOCLKFREQ, 0); 1046ff37c3dSPhilippe Mathieu-Daudé 1056ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, BASECLKFREQ); 1066ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg(y ? "base (MHz)" : "Base (KHz)", val); 1076ff37c3dSPhilippe Mathieu-Daudé if (sdhci_check_capab_freq_range(s, "base", val, errp)) { 1086ff37c3dSPhilippe Mathieu-Daudé return; 1096ff37c3dSPhilippe Mathieu-Daudé } 1106ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, BASECLKFREQ, 0); 1116ff37c3dSPhilippe Mathieu-Daudé 1126ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, MAXBLOCKLENGTH); 1136ff37c3dSPhilippe Mathieu-Daudé if (val >= 3) { 1146ff37c3dSPhilippe Mathieu-Daudé error_setg(errp, "block size can be 512, 1024 or 2048 only"); 1156ff37c3dSPhilippe Mathieu-Daudé return; 1166ff37c3dSPhilippe Mathieu-Daudé } 1176ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg("max block length", sdhci_get_fifolen(s)); 1186ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, MAXBLOCKLENGTH, 0); 1196ff37c3dSPhilippe Mathieu-Daudé 1206ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, HIGHSPEED); 1216ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg("high speed", val); 1226ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, HIGHSPEED, 0); 1236ff37c3dSPhilippe Mathieu-Daudé 1246ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, SDMA); 1256ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg("SDMA", val); 1266ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, SDMA, 0); 1276ff37c3dSPhilippe Mathieu-Daudé 1286ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, SUSPRESUME); 1296ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg("suspend/resume", val); 1306ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, SUSPRESUME, 0); 1316ff37c3dSPhilippe Mathieu-Daudé 1326ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, V33); 1336ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg("3.3v", val); 1346ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, V33, 0); 1356ff37c3dSPhilippe Mathieu-Daudé 1366ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, V30); 1376ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg("3.0v", val); 1386ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, V30, 0); 1396ff37c3dSPhilippe Mathieu-Daudé 1406ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, V18); 1416ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg("1.8v", val); 1426ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, V18, 0); 1436ff37c3dSPhilippe Mathieu-Daudé break; 1446ff37c3dSPhilippe Mathieu-Daudé 1456ff37c3dSPhilippe Mathieu-Daudé default: 1466ff37c3dSPhilippe Mathieu-Daudé error_setg(errp, "Unsupported spec version: %u", s->sd_spec_version); 1476ff37c3dSPhilippe Mathieu-Daudé } 1486ff37c3dSPhilippe Mathieu-Daudé if (msk) { 1496ff37c3dSPhilippe Mathieu-Daudé qemu_log_mask(LOG_UNIMP, 1506ff37c3dSPhilippe Mathieu-Daudé "SDHCI: unknown CAPAB mask: 0x%016" PRIx64 "\n", msk); 1516ff37c3dSPhilippe Mathieu-Daudé } 1526ff37c3dSPhilippe Mathieu-Daudé } 1536ff37c3dSPhilippe Mathieu-Daudé 15449ab747fSPaolo Bonzini static uint8_t sdhci_slotint(SDHCIState *s) 15549ab747fSPaolo Bonzini { 15649ab747fSPaolo Bonzini return (s->norintsts & s->norintsigen) || (s->errintsts & s->errintsigen) || 15749ab747fSPaolo Bonzini ((s->norintsts & SDHC_NIS_INSERT) && (s->wakcon & SDHC_WKUP_ON_INS)) || 15849ab747fSPaolo Bonzini ((s->norintsts & SDHC_NIS_REMOVE) && (s->wakcon & SDHC_WKUP_ON_RMV)); 15949ab747fSPaolo Bonzini } 16049ab747fSPaolo Bonzini 16149ab747fSPaolo Bonzini static inline void sdhci_update_irq(SDHCIState *s) 16249ab747fSPaolo Bonzini { 16349ab747fSPaolo Bonzini qemu_set_irq(s->irq, sdhci_slotint(s)); 16449ab747fSPaolo Bonzini } 16549ab747fSPaolo Bonzini 16649ab747fSPaolo Bonzini static void sdhci_raise_insertion_irq(void *opaque) 16749ab747fSPaolo Bonzini { 16849ab747fSPaolo Bonzini SDHCIState *s = (SDHCIState *)opaque; 16949ab747fSPaolo Bonzini 17049ab747fSPaolo Bonzini if (s->norintsts & SDHC_NIS_REMOVE) { 171bc72ad67SAlex Bligh timer_mod(s->insert_timer, 172bc72ad67SAlex Bligh qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY); 17349ab747fSPaolo Bonzini } else { 17449ab747fSPaolo Bonzini s->prnsts = 0x1ff0000; 17549ab747fSPaolo Bonzini if (s->norintstsen & SDHC_NISEN_INSERT) { 17649ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_INSERT; 17749ab747fSPaolo Bonzini } 17849ab747fSPaolo Bonzini sdhci_update_irq(s); 17949ab747fSPaolo Bonzini } 18049ab747fSPaolo Bonzini } 18149ab747fSPaolo Bonzini 18240bbc194SPeter Maydell static void sdhci_set_inserted(DeviceState *dev, bool level) 18349ab747fSPaolo Bonzini { 18440bbc194SPeter Maydell SDHCIState *s = (SDHCIState *)dev; 18549ab747fSPaolo Bonzini 1868be487d8SPhilippe Mathieu-Daudé trace_sdhci_set_inserted(level ? "insert" : "eject"); 18749ab747fSPaolo Bonzini if ((s->norintsts & SDHC_NIS_REMOVE) && level) { 18849ab747fSPaolo Bonzini /* Give target some time to notice card ejection */ 189bc72ad67SAlex Bligh timer_mod(s->insert_timer, 190bc72ad67SAlex Bligh qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY); 19149ab747fSPaolo Bonzini } else { 19249ab747fSPaolo Bonzini if (level) { 19349ab747fSPaolo Bonzini s->prnsts = 0x1ff0000; 19449ab747fSPaolo Bonzini if (s->norintstsen & SDHC_NISEN_INSERT) { 19549ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_INSERT; 19649ab747fSPaolo Bonzini } 19749ab747fSPaolo Bonzini } else { 19849ab747fSPaolo Bonzini s->prnsts = 0x1fa0000; 19949ab747fSPaolo Bonzini s->pwrcon &= ~SDHC_POWER_ON; 20049ab747fSPaolo Bonzini s->clkcon &= ~SDHC_CLOCK_SDCLK_EN; 20149ab747fSPaolo Bonzini if (s->norintstsen & SDHC_NISEN_REMOVE) { 20249ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_REMOVE; 20349ab747fSPaolo Bonzini } 20449ab747fSPaolo Bonzini } 20549ab747fSPaolo Bonzini sdhci_update_irq(s); 20649ab747fSPaolo Bonzini } 20749ab747fSPaolo Bonzini } 20849ab747fSPaolo Bonzini 20940bbc194SPeter Maydell static void sdhci_set_readonly(DeviceState *dev, bool level) 21049ab747fSPaolo Bonzini { 21140bbc194SPeter Maydell SDHCIState *s = (SDHCIState *)dev; 21249ab747fSPaolo Bonzini 21349ab747fSPaolo Bonzini if (level) { 21449ab747fSPaolo Bonzini s->prnsts &= ~SDHC_WRITE_PROTECT; 21549ab747fSPaolo Bonzini } else { 21649ab747fSPaolo Bonzini /* Write enabled */ 21749ab747fSPaolo Bonzini s->prnsts |= SDHC_WRITE_PROTECT; 21849ab747fSPaolo Bonzini } 21949ab747fSPaolo Bonzini } 22049ab747fSPaolo Bonzini 22149ab747fSPaolo Bonzini static void sdhci_reset(SDHCIState *s) 22249ab747fSPaolo Bonzini { 22340bbc194SPeter Maydell DeviceState *dev = DEVICE(s); 22440bbc194SPeter Maydell 225bc72ad67SAlex Bligh timer_del(s->insert_timer); 226bc72ad67SAlex Bligh timer_del(s->transfer_timer); 227aceb5b06SPhilippe Mathieu-Daudé 228aceb5b06SPhilippe Mathieu-Daudé /* Set all registers to 0. Capabilities/Version registers are not cleared 22949ab747fSPaolo Bonzini * and assumed to always preserve their value, given to them during 23049ab747fSPaolo Bonzini * initialization */ 23149ab747fSPaolo Bonzini memset(&s->sdmasysad, 0, (uintptr_t)&s->capareg - (uintptr_t)&s->sdmasysad); 23249ab747fSPaolo Bonzini 23340bbc194SPeter Maydell /* Reset other state based on current card insertion/readonly status */ 23440bbc194SPeter Maydell sdhci_set_inserted(dev, sdbus_get_inserted(&s->sdbus)); 23540bbc194SPeter Maydell sdhci_set_readonly(dev, sdbus_get_readonly(&s->sdbus)); 23640bbc194SPeter Maydell 23749ab747fSPaolo Bonzini s->data_count = 0; 23849ab747fSPaolo Bonzini s->stopped_state = sdhc_not_stopped; 2390a7ac9f9SAndrew Baumann s->pending_insert_state = false; 24049ab747fSPaolo Bonzini } 24149ab747fSPaolo Bonzini 2428b41c305SPeter Maydell static void sdhci_poweron_reset(DeviceState *dev) 2438b41c305SPeter Maydell { 2448b41c305SPeter Maydell /* QOM (ie power-on) reset. This is identical to reset 2458b41c305SPeter Maydell * commanded via device register apart from handling of the 2468b41c305SPeter Maydell * 'pending insert on powerup' quirk. 2478b41c305SPeter Maydell */ 2488b41c305SPeter Maydell SDHCIState *s = (SDHCIState *)dev; 2498b41c305SPeter Maydell 2508b41c305SPeter Maydell sdhci_reset(s); 2518b41c305SPeter Maydell 2528b41c305SPeter Maydell if (s->pending_insert_quirk) { 2538b41c305SPeter Maydell s->pending_insert_state = true; 2548b41c305SPeter Maydell } 2558b41c305SPeter Maydell } 2568b41c305SPeter Maydell 257d368ba43SKevin O'Connor static void sdhci_data_transfer(void *opaque); 25849ab747fSPaolo Bonzini 25949ab747fSPaolo Bonzini static void sdhci_send_command(SDHCIState *s) 26049ab747fSPaolo Bonzini { 26149ab747fSPaolo Bonzini SDRequest request; 26249ab747fSPaolo Bonzini uint8_t response[16]; 26349ab747fSPaolo Bonzini int rlen; 26449ab747fSPaolo Bonzini 26549ab747fSPaolo Bonzini s->errintsts = 0; 26649ab747fSPaolo Bonzini s->acmd12errsts = 0; 26749ab747fSPaolo Bonzini request.cmd = s->cmdreg >> 8; 26849ab747fSPaolo Bonzini request.arg = s->argument; 2698be487d8SPhilippe Mathieu-Daudé 2708be487d8SPhilippe Mathieu-Daudé trace_sdhci_send_command(request.cmd, request.arg); 27140bbc194SPeter Maydell rlen = sdbus_do_command(&s->sdbus, &request, response); 27249ab747fSPaolo Bonzini 27349ab747fSPaolo Bonzini if (s->cmdreg & SDHC_CMD_RESPONSE) { 27449ab747fSPaolo Bonzini if (rlen == 4) { 27549ab747fSPaolo Bonzini s->rspreg[0] = (response[0] << 24) | (response[1] << 16) | 27649ab747fSPaolo Bonzini (response[2] << 8) | response[3]; 27749ab747fSPaolo Bonzini s->rspreg[1] = s->rspreg[2] = s->rspreg[3] = 0; 2788be487d8SPhilippe Mathieu-Daudé trace_sdhci_response4(s->rspreg[0]); 27949ab747fSPaolo Bonzini } else if (rlen == 16) { 28049ab747fSPaolo Bonzini s->rspreg[0] = (response[11] << 24) | (response[12] << 16) | 28149ab747fSPaolo Bonzini (response[13] << 8) | response[14]; 28249ab747fSPaolo Bonzini s->rspreg[1] = (response[7] << 24) | (response[8] << 16) | 28349ab747fSPaolo Bonzini (response[9] << 8) | response[10]; 28449ab747fSPaolo Bonzini s->rspreg[2] = (response[3] << 24) | (response[4] << 16) | 28549ab747fSPaolo Bonzini (response[5] << 8) | response[6]; 28649ab747fSPaolo Bonzini s->rspreg[3] = (response[0] << 16) | (response[1] << 8) | 28749ab747fSPaolo Bonzini response[2]; 2888be487d8SPhilippe Mathieu-Daudé trace_sdhci_response16(s->rspreg[3], s->rspreg[2], 2898be487d8SPhilippe Mathieu-Daudé s->rspreg[1], s->rspreg[0]); 29049ab747fSPaolo Bonzini } else { 2918be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("timeout waiting for command response"); 29249ab747fSPaolo Bonzini if (s->errintstsen & SDHC_EISEN_CMDTIMEOUT) { 29349ab747fSPaolo Bonzini s->errintsts |= SDHC_EIS_CMDTIMEOUT; 29449ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_ERR; 29549ab747fSPaolo Bonzini } 29649ab747fSPaolo Bonzini } 29749ab747fSPaolo Bonzini 298fd1e5c81SAndrey Smirnov if (!(s->quirks & SDHCI_QUIRK_NO_BUSY_IRQ) && 299fd1e5c81SAndrey Smirnov (s->norintstsen & SDHC_NISEN_TRSCMP) && 30049ab747fSPaolo Bonzini (s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY) { 30149ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_TRSCMP; 30249ab747fSPaolo Bonzini } 30349ab747fSPaolo Bonzini } 30449ab747fSPaolo Bonzini 30549ab747fSPaolo Bonzini if (s->norintstsen & SDHC_NISEN_CMDCMP) { 30649ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_CMDCMP; 30749ab747fSPaolo Bonzini } 30849ab747fSPaolo Bonzini 30949ab747fSPaolo Bonzini sdhci_update_irq(s); 31049ab747fSPaolo Bonzini 31149ab747fSPaolo Bonzini if (s->blksize && (s->cmdreg & SDHC_CMD_DATA_PRESENT)) { 312656f416cSPeter Crosthwaite s->data_count = 0; 313d368ba43SKevin O'Connor sdhci_data_transfer(s); 31449ab747fSPaolo Bonzini } 31549ab747fSPaolo Bonzini } 31649ab747fSPaolo Bonzini 31749ab747fSPaolo Bonzini static void sdhci_end_transfer(SDHCIState *s) 31849ab747fSPaolo Bonzini { 31949ab747fSPaolo Bonzini /* Automatically send CMD12 to stop transfer if AutoCMD12 enabled */ 32049ab747fSPaolo Bonzini if ((s->trnmod & SDHC_TRNS_ACMD12) != 0) { 32149ab747fSPaolo Bonzini SDRequest request; 32249ab747fSPaolo Bonzini uint8_t response[16]; 32349ab747fSPaolo Bonzini 32449ab747fSPaolo Bonzini request.cmd = 0x0C; 32549ab747fSPaolo Bonzini request.arg = 0; 3268be487d8SPhilippe Mathieu-Daudé trace_sdhci_end_transfer(request.cmd, request.arg); 32740bbc194SPeter Maydell sdbus_do_command(&s->sdbus, &request, response); 32849ab747fSPaolo Bonzini /* Auto CMD12 response goes to the upper Response register */ 32949ab747fSPaolo Bonzini s->rspreg[3] = (response[0] << 24) | (response[1] << 16) | 33049ab747fSPaolo Bonzini (response[2] << 8) | response[3]; 33149ab747fSPaolo Bonzini } 33249ab747fSPaolo Bonzini 33349ab747fSPaolo Bonzini s->prnsts &= ~(SDHC_DOING_READ | SDHC_DOING_WRITE | 33449ab747fSPaolo Bonzini SDHC_DAT_LINE_ACTIVE | SDHC_DATA_INHIBIT | 33549ab747fSPaolo Bonzini SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE); 33649ab747fSPaolo Bonzini 33749ab747fSPaolo Bonzini if (s->norintstsen & SDHC_NISEN_TRSCMP) { 33849ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_TRSCMP; 33949ab747fSPaolo Bonzini } 34049ab747fSPaolo Bonzini 34149ab747fSPaolo Bonzini sdhci_update_irq(s); 34249ab747fSPaolo Bonzini } 34349ab747fSPaolo Bonzini 34449ab747fSPaolo Bonzini /* 34549ab747fSPaolo Bonzini * Programmed i/o data transfer 34649ab747fSPaolo Bonzini */ 347bf8ec38eSPhilippe Mathieu-Daudé #define BLOCK_SIZE_MASK (4 * K_BYTE - 1) 34849ab747fSPaolo Bonzini 34949ab747fSPaolo Bonzini /* Fill host controller's read buffer with BLKSIZE bytes of data from card */ 35049ab747fSPaolo Bonzini static void sdhci_read_block_from_card(SDHCIState *s) 35149ab747fSPaolo Bonzini { 35249ab747fSPaolo Bonzini int index = 0; 35349ab747fSPaolo Bonzini 35449ab747fSPaolo Bonzini if ((s->trnmod & SDHC_TRNS_MULTI) && 35549ab747fSPaolo Bonzini (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) { 35649ab747fSPaolo Bonzini return; 35749ab747fSPaolo Bonzini } 35849ab747fSPaolo Bonzini 359bf8ec38eSPhilippe Mathieu-Daudé for (index = 0; index < (s->blksize & BLOCK_SIZE_MASK); index++) { 36040bbc194SPeter Maydell s->fifo_buffer[index] = sdbus_read_data(&s->sdbus); 36149ab747fSPaolo Bonzini } 36249ab747fSPaolo Bonzini 36349ab747fSPaolo Bonzini /* New data now available for READ through Buffer Port Register */ 36449ab747fSPaolo Bonzini s->prnsts |= SDHC_DATA_AVAILABLE; 36549ab747fSPaolo Bonzini if (s->norintstsen & SDHC_NISEN_RBUFRDY) { 36649ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_RBUFRDY; 36749ab747fSPaolo Bonzini } 36849ab747fSPaolo Bonzini 36949ab747fSPaolo Bonzini /* Clear DAT line active status if that was the last block */ 37049ab747fSPaolo Bonzini if ((s->trnmod & SDHC_TRNS_MULTI) == 0 || 37149ab747fSPaolo Bonzini ((s->trnmod & SDHC_TRNS_MULTI) && s->blkcnt == 1)) { 37249ab747fSPaolo Bonzini s->prnsts &= ~SDHC_DAT_LINE_ACTIVE; 37349ab747fSPaolo Bonzini } 37449ab747fSPaolo Bonzini 37549ab747fSPaolo Bonzini /* If stop at block gap request was set and it's not the last block of 37649ab747fSPaolo Bonzini * data - generate Block Event interrupt */ 37749ab747fSPaolo Bonzini if (s->stopped_state == sdhc_gap_read && (s->trnmod & SDHC_TRNS_MULTI) && 37849ab747fSPaolo Bonzini s->blkcnt != 1) { 37949ab747fSPaolo Bonzini s->prnsts &= ~SDHC_DAT_LINE_ACTIVE; 38049ab747fSPaolo Bonzini if (s->norintstsen & SDHC_EISEN_BLKGAP) { 38149ab747fSPaolo Bonzini s->norintsts |= SDHC_EIS_BLKGAP; 38249ab747fSPaolo Bonzini } 38349ab747fSPaolo Bonzini } 38449ab747fSPaolo Bonzini 38549ab747fSPaolo Bonzini sdhci_update_irq(s); 38649ab747fSPaolo Bonzini } 38749ab747fSPaolo Bonzini 38849ab747fSPaolo Bonzini /* Read @size byte of data from host controller @s BUFFER DATA PORT register */ 38949ab747fSPaolo Bonzini static uint32_t sdhci_read_dataport(SDHCIState *s, unsigned size) 39049ab747fSPaolo Bonzini { 39149ab747fSPaolo Bonzini uint32_t value = 0; 39249ab747fSPaolo Bonzini int i; 39349ab747fSPaolo Bonzini 39449ab747fSPaolo Bonzini /* first check that a valid data exists in host controller input buffer */ 39549ab747fSPaolo Bonzini if ((s->prnsts & SDHC_DATA_AVAILABLE) == 0) { 3968be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("read from empty buffer"); 39749ab747fSPaolo Bonzini return 0; 39849ab747fSPaolo Bonzini } 39949ab747fSPaolo Bonzini 40049ab747fSPaolo Bonzini for (i = 0; i < size; i++) { 40149ab747fSPaolo Bonzini value |= s->fifo_buffer[s->data_count] << i * 8; 40249ab747fSPaolo Bonzini s->data_count++; 40349ab747fSPaolo Bonzini /* check if we've read all valid data (blksize bytes) from buffer */ 404bf8ec38eSPhilippe Mathieu-Daudé if ((s->data_count) >= (s->blksize & BLOCK_SIZE_MASK)) { 4058be487d8SPhilippe Mathieu-Daudé trace_sdhci_read_dataport(s->data_count); 40649ab747fSPaolo Bonzini s->prnsts &= ~SDHC_DATA_AVAILABLE; /* no more data in a buffer */ 40749ab747fSPaolo Bonzini s->data_count = 0; /* next buff read must start at position [0] */ 40849ab747fSPaolo Bonzini 40949ab747fSPaolo Bonzini if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 41049ab747fSPaolo Bonzini s->blkcnt--; 41149ab747fSPaolo Bonzini } 41249ab747fSPaolo Bonzini 41349ab747fSPaolo Bonzini /* if that was the last block of data */ 41449ab747fSPaolo Bonzini if ((s->trnmod & SDHC_TRNS_MULTI) == 0 || 41549ab747fSPaolo Bonzini ((s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) || 41649ab747fSPaolo Bonzini /* stop at gap request */ 41749ab747fSPaolo Bonzini (s->stopped_state == sdhc_gap_read && 41849ab747fSPaolo Bonzini !(s->prnsts & SDHC_DAT_LINE_ACTIVE))) { 419d368ba43SKevin O'Connor sdhci_end_transfer(s); 42049ab747fSPaolo Bonzini } else { /* if there are more data, read next block from card */ 421d368ba43SKevin O'Connor sdhci_read_block_from_card(s); 42249ab747fSPaolo Bonzini } 42349ab747fSPaolo Bonzini break; 42449ab747fSPaolo Bonzini } 42549ab747fSPaolo Bonzini } 42649ab747fSPaolo Bonzini 42749ab747fSPaolo Bonzini return value; 42849ab747fSPaolo Bonzini } 42949ab747fSPaolo Bonzini 43049ab747fSPaolo Bonzini /* Write data from host controller FIFO to card */ 43149ab747fSPaolo Bonzini static void sdhci_write_block_to_card(SDHCIState *s) 43249ab747fSPaolo Bonzini { 43349ab747fSPaolo Bonzini int index = 0; 43449ab747fSPaolo Bonzini 43549ab747fSPaolo Bonzini if (s->prnsts & SDHC_SPACE_AVAILABLE) { 43649ab747fSPaolo Bonzini if (s->norintstsen & SDHC_NISEN_WBUFRDY) { 43749ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_WBUFRDY; 43849ab747fSPaolo Bonzini } 43949ab747fSPaolo Bonzini sdhci_update_irq(s); 44049ab747fSPaolo Bonzini return; 44149ab747fSPaolo Bonzini } 44249ab747fSPaolo Bonzini 44349ab747fSPaolo Bonzini if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 44449ab747fSPaolo Bonzini if (s->blkcnt == 0) { 44549ab747fSPaolo Bonzini return; 44649ab747fSPaolo Bonzini } else { 44749ab747fSPaolo Bonzini s->blkcnt--; 44849ab747fSPaolo Bonzini } 44949ab747fSPaolo Bonzini } 45049ab747fSPaolo Bonzini 451bf8ec38eSPhilippe Mathieu-Daudé for (index = 0; index < (s->blksize & BLOCK_SIZE_MASK); index++) { 45240bbc194SPeter Maydell sdbus_write_data(&s->sdbus, s->fifo_buffer[index]); 45349ab747fSPaolo Bonzini } 45449ab747fSPaolo Bonzini 45549ab747fSPaolo Bonzini /* Next data can be written through BUFFER DATORT register */ 45649ab747fSPaolo Bonzini s->prnsts |= SDHC_SPACE_AVAILABLE; 45749ab747fSPaolo Bonzini 45849ab747fSPaolo Bonzini /* Finish transfer if that was the last block of data */ 45949ab747fSPaolo Bonzini if ((s->trnmod & SDHC_TRNS_MULTI) == 0 || 46049ab747fSPaolo Bonzini ((s->trnmod & SDHC_TRNS_MULTI) && 46149ab747fSPaolo Bonzini (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0))) { 462d368ba43SKevin O'Connor sdhci_end_transfer(s); 463dcdb4cd8SPeter Crosthwaite } else if (s->norintstsen & SDHC_NISEN_WBUFRDY) { 464dcdb4cd8SPeter Crosthwaite s->norintsts |= SDHC_NIS_WBUFRDY; 46549ab747fSPaolo Bonzini } 46649ab747fSPaolo Bonzini 46749ab747fSPaolo Bonzini /* Generate Block Gap Event if requested and if not the last block */ 46849ab747fSPaolo Bonzini if (s->stopped_state == sdhc_gap_write && (s->trnmod & SDHC_TRNS_MULTI) && 46949ab747fSPaolo Bonzini s->blkcnt > 0) { 47049ab747fSPaolo Bonzini s->prnsts &= ~SDHC_DOING_WRITE; 47149ab747fSPaolo Bonzini if (s->norintstsen & SDHC_EISEN_BLKGAP) { 47249ab747fSPaolo Bonzini s->norintsts |= SDHC_EIS_BLKGAP; 47349ab747fSPaolo Bonzini } 474d368ba43SKevin O'Connor sdhci_end_transfer(s); 47549ab747fSPaolo Bonzini } 47649ab747fSPaolo Bonzini 47749ab747fSPaolo Bonzini sdhci_update_irq(s); 47849ab747fSPaolo Bonzini } 47949ab747fSPaolo Bonzini 48049ab747fSPaolo Bonzini /* Write @size bytes of @value data to host controller @s Buffer Data Port 48149ab747fSPaolo Bonzini * register */ 48249ab747fSPaolo Bonzini static void sdhci_write_dataport(SDHCIState *s, uint32_t value, unsigned size) 48349ab747fSPaolo Bonzini { 48449ab747fSPaolo Bonzini unsigned i; 48549ab747fSPaolo Bonzini 48649ab747fSPaolo Bonzini /* Check that there is free space left in a buffer */ 48749ab747fSPaolo Bonzini if (!(s->prnsts & SDHC_SPACE_AVAILABLE)) { 4888be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("Can't write to data buffer: buffer full"); 48949ab747fSPaolo Bonzini return; 49049ab747fSPaolo Bonzini } 49149ab747fSPaolo Bonzini 49249ab747fSPaolo Bonzini for (i = 0; i < size; i++) { 49349ab747fSPaolo Bonzini s->fifo_buffer[s->data_count] = value & 0xFF; 49449ab747fSPaolo Bonzini s->data_count++; 49549ab747fSPaolo Bonzini value >>= 8; 496bf8ec38eSPhilippe Mathieu-Daudé if (s->data_count >= (s->blksize & BLOCK_SIZE_MASK)) { 4978be487d8SPhilippe Mathieu-Daudé trace_sdhci_write_dataport(s->data_count); 49849ab747fSPaolo Bonzini s->data_count = 0; 49949ab747fSPaolo Bonzini s->prnsts &= ~SDHC_SPACE_AVAILABLE; 50049ab747fSPaolo Bonzini if (s->prnsts & SDHC_DOING_WRITE) { 501d368ba43SKevin O'Connor sdhci_write_block_to_card(s); 50249ab747fSPaolo Bonzini } 50349ab747fSPaolo Bonzini } 50449ab747fSPaolo Bonzini } 50549ab747fSPaolo Bonzini } 50649ab747fSPaolo Bonzini 50749ab747fSPaolo Bonzini /* 50849ab747fSPaolo Bonzini * Single DMA data transfer 50949ab747fSPaolo Bonzini */ 51049ab747fSPaolo Bonzini 51149ab747fSPaolo Bonzini /* Multi block SDMA transfer */ 51249ab747fSPaolo Bonzini static void sdhci_sdma_transfer_multi_blocks(SDHCIState *s) 51349ab747fSPaolo Bonzini { 51449ab747fSPaolo Bonzini bool page_aligned = false; 51549ab747fSPaolo Bonzini unsigned int n, begin; 516bf8ec38eSPhilippe Mathieu-Daudé const uint16_t block_size = s->blksize & BLOCK_SIZE_MASK; 517bf8ec38eSPhilippe Mathieu-Daudé uint32_t boundary_chk = 1 << (((s->blksize & ~BLOCK_SIZE_MASK) >> 12) + 12); 51849ab747fSPaolo Bonzini uint32_t boundary_count = boundary_chk - (s->sdmasysad % boundary_chk); 51949ab747fSPaolo Bonzini 5206e86d903SPrasad J Pandit if (!(s->trnmod & SDHC_TRNS_BLK_CNT_EN) || !s->blkcnt) { 5216e86d903SPrasad J Pandit qemu_log_mask(LOG_UNIMP, "infinite transfer is not supported\n"); 5226e86d903SPrasad J Pandit return; 5236e86d903SPrasad J Pandit } 5246e86d903SPrasad J Pandit 52549ab747fSPaolo Bonzini /* XXX: Some sd/mmc drivers (for example, u-boot-slp) do not account for 52649ab747fSPaolo Bonzini * possible stop at page boundary if initial address is not page aligned, 52749ab747fSPaolo Bonzini * allow them to work properly */ 52849ab747fSPaolo Bonzini if ((s->sdmasysad % boundary_chk) == 0) { 52949ab747fSPaolo Bonzini page_aligned = true; 53049ab747fSPaolo Bonzini } 53149ab747fSPaolo Bonzini 53249ab747fSPaolo Bonzini if (s->trnmod & SDHC_TRNS_READ) { 53349ab747fSPaolo Bonzini s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT | 53449ab747fSPaolo Bonzini SDHC_DAT_LINE_ACTIVE; 53549ab747fSPaolo Bonzini while (s->blkcnt) { 53649ab747fSPaolo Bonzini if (s->data_count == 0) { 53749ab747fSPaolo Bonzini for (n = 0; n < block_size; n++) { 53840bbc194SPeter Maydell s->fifo_buffer[n] = sdbus_read_data(&s->sdbus); 53949ab747fSPaolo Bonzini } 54049ab747fSPaolo Bonzini } 54149ab747fSPaolo Bonzini begin = s->data_count; 54249ab747fSPaolo Bonzini if (((boundary_count + begin) < block_size) && page_aligned) { 54349ab747fSPaolo Bonzini s->data_count = boundary_count + begin; 54449ab747fSPaolo Bonzini boundary_count = 0; 54549ab747fSPaolo Bonzini } else { 54649ab747fSPaolo Bonzini s->data_count = block_size; 54749ab747fSPaolo Bonzini boundary_count -= block_size - begin; 54849ab747fSPaolo Bonzini if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 54949ab747fSPaolo Bonzini s->blkcnt--; 55049ab747fSPaolo Bonzini } 55149ab747fSPaolo Bonzini } 552dd55c485SPhilippe Mathieu-Daudé dma_memory_write(s->dma_as, s->sdmasysad, 55349ab747fSPaolo Bonzini &s->fifo_buffer[begin], s->data_count - begin); 55449ab747fSPaolo Bonzini s->sdmasysad += s->data_count - begin; 55549ab747fSPaolo Bonzini if (s->data_count == block_size) { 55649ab747fSPaolo Bonzini s->data_count = 0; 55749ab747fSPaolo Bonzini } 55849ab747fSPaolo Bonzini if (page_aligned && boundary_count == 0) { 55949ab747fSPaolo Bonzini break; 56049ab747fSPaolo Bonzini } 56149ab747fSPaolo Bonzini } 56249ab747fSPaolo Bonzini } else { 56349ab747fSPaolo Bonzini s->prnsts |= SDHC_DOING_WRITE | SDHC_DATA_INHIBIT | 56449ab747fSPaolo Bonzini SDHC_DAT_LINE_ACTIVE; 56549ab747fSPaolo Bonzini while (s->blkcnt) { 56649ab747fSPaolo Bonzini begin = s->data_count; 56749ab747fSPaolo Bonzini if (((boundary_count + begin) < block_size) && page_aligned) { 56849ab747fSPaolo Bonzini s->data_count = boundary_count + begin; 56949ab747fSPaolo Bonzini boundary_count = 0; 57049ab747fSPaolo Bonzini } else { 57149ab747fSPaolo Bonzini s->data_count = block_size; 57249ab747fSPaolo Bonzini boundary_count -= block_size - begin; 57349ab747fSPaolo Bonzini } 574dd55c485SPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, s->sdmasysad, 57542922105SPrasad J Pandit &s->fifo_buffer[begin], s->data_count - begin); 57649ab747fSPaolo Bonzini s->sdmasysad += s->data_count - begin; 57749ab747fSPaolo Bonzini if (s->data_count == block_size) { 57849ab747fSPaolo Bonzini for (n = 0; n < block_size; n++) { 57940bbc194SPeter Maydell sdbus_write_data(&s->sdbus, s->fifo_buffer[n]); 58049ab747fSPaolo Bonzini } 58149ab747fSPaolo Bonzini s->data_count = 0; 58249ab747fSPaolo Bonzini if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 58349ab747fSPaolo Bonzini s->blkcnt--; 58449ab747fSPaolo Bonzini } 58549ab747fSPaolo Bonzini } 58649ab747fSPaolo Bonzini if (page_aligned && boundary_count == 0) { 58749ab747fSPaolo Bonzini break; 58849ab747fSPaolo Bonzini } 58949ab747fSPaolo Bonzini } 59049ab747fSPaolo Bonzini } 59149ab747fSPaolo Bonzini 59249ab747fSPaolo Bonzini if (s->blkcnt == 0) { 593d368ba43SKevin O'Connor sdhci_end_transfer(s); 59449ab747fSPaolo Bonzini } else { 59549ab747fSPaolo Bonzini if (s->norintstsen & SDHC_NISEN_DMA) { 59649ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_DMA; 59749ab747fSPaolo Bonzini } 59849ab747fSPaolo Bonzini sdhci_update_irq(s); 59949ab747fSPaolo Bonzini } 60049ab747fSPaolo Bonzini } 60149ab747fSPaolo Bonzini 60249ab747fSPaolo Bonzini /* single block SDMA transfer */ 60349ab747fSPaolo Bonzini static void sdhci_sdma_transfer_single_block(SDHCIState *s) 60449ab747fSPaolo Bonzini { 60549ab747fSPaolo Bonzini int n; 606bf8ec38eSPhilippe Mathieu-Daudé uint32_t datacnt = s->blksize & BLOCK_SIZE_MASK; 60749ab747fSPaolo Bonzini 60849ab747fSPaolo Bonzini if (s->trnmod & SDHC_TRNS_READ) { 60949ab747fSPaolo Bonzini for (n = 0; n < datacnt; n++) { 61040bbc194SPeter Maydell s->fifo_buffer[n] = sdbus_read_data(&s->sdbus); 61149ab747fSPaolo Bonzini } 612dd55c485SPhilippe Mathieu-Daudé dma_memory_write(s->dma_as, s->sdmasysad, s->fifo_buffer, datacnt); 61349ab747fSPaolo Bonzini } else { 614dd55c485SPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, s->sdmasysad, s->fifo_buffer, datacnt); 61549ab747fSPaolo Bonzini for (n = 0; n < datacnt; n++) { 61640bbc194SPeter Maydell sdbus_write_data(&s->sdbus, s->fifo_buffer[n]); 61749ab747fSPaolo Bonzini } 61849ab747fSPaolo Bonzini } 61949ab747fSPaolo Bonzini s->blkcnt--; 62049ab747fSPaolo Bonzini 621d368ba43SKevin O'Connor sdhci_end_transfer(s); 62249ab747fSPaolo Bonzini } 62349ab747fSPaolo Bonzini 62449ab747fSPaolo Bonzini typedef struct ADMADescr { 62549ab747fSPaolo Bonzini hwaddr addr; 62649ab747fSPaolo Bonzini uint16_t length; 62749ab747fSPaolo Bonzini uint8_t attr; 62849ab747fSPaolo Bonzini uint8_t incr; 62949ab747fSPaolo Bonzini } ADMADescr; 63049ab747fSPaolo Bonzini 63149ab747fSPaolo Bonzini static void get_adma_description(SDHCIState *s, ADMADescr *dscr) 63249ab747fSPaolo Bonzini { 63349ab747fSPaolo Bonzini uint32_t adma1 = 0; 63449ab747fSPaolo Bonzini uint64_t adma2 = 0; 63549ab747fSPaolo Bonzini hwaddr entry_addr = (hwaddr)s->admasysaddr; 63649ab747fSPaolo Bonzini switch (SDHC_DMA_TYPE(s->hostctl)) { 63749ab747fSPaolo Bonzini case SDHC_CTRL_ADMA2_32: 638dd55c485SPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, entry_addr, (uint8_t *)&adma2, 63949ab747fSPaolo Bonzini sizeof(adma2)); 64049ab747fSPaolo Bonzini adma2 = le64_to_cpu(adma2); 64149ab747fSPaolo Bonzini /* The spec does not specify endianness of descriptor table. 64249ab747fSPaolo Bonzini * We currently assume that it is LE. 64349ab747fSPaolo Bonzini */ 64449ab747fSPaolo Bonzini dscr->addr = (hwaddr)extract64(adma2, 32, 32) & ~0x3ull; 64549ab747fSPaolo Bonzini dscr->length = (uint16_t)extract64(adma2, 16, 16); 64649ab747fSPaolo Bonzini dscr->attr = (uint8_t)extract64(adma2, 0, 7); 64749ab747fSPaolo Bonzini dscr->incr = 8; 64849ab747fSPaolo Bonzini break; 64949ab747fSPaolo Bonzini case SDHC_CTRL_ADMA1_32: 650dd55c485SPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, entry_addr, (uint8_t *)&adma1, 65149ab747fSPaolo Bonzini sizeof(adma1)); 65249ab747fSPaolo Bonzini adma1 = le32_to_cpu(adma1); 65349ab747fSPaolo Bonzini dscr->addr = (hwaddr)(adma1 & 0xFFFFF000); 65449ab747fSPaolo Bonzini dscr->attr = (uint8_t)extract32(adma1, 0, 7); 65549ab747fSPaolo Bonzini dscr->incr = 4; 65649ab747fSPaolo Bonzini if ((dscr->attr & SDHC_ADMA_ATTR_ACT_MASK) == SDHC_ADMA_ATTR_SET_LEN) { 65749ab747fSPaolo Bonzini dscr->length = (uint16_t)extract32(adma1, 12, 16); 65849ab747fSPaolo Bonzini } else { 65949ab747fSPaolo Bonzini dscr->length = 4096; 66049ab747fSPaolo Bonzini } 66149ab747fSPaolo Bonzini break; 66249ab747fSPaolo Bonzini case SDHC_CTRL_ADMA2_64: 663dd55c485SPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, entry_addr, 66449ab747fSPaolo Bonzini (uint8_t *)(&dscr->attr), 1); 665dd55c485SPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, entry_addr + 2, 66649ab747fSPaolo Bonzini (uint8_t *)(&dscr->length), 2); 66749ab747fSPaolo Bonzini dscr->length = le16_to_cpu(dscr->length); 668dd55c485SPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, entry_addr + 4, 66949ab747fSPaolo Bonzini (uint8_t *)(&dscr->addr), 8); 670*04654b5aSSai Pavan Boddu dscr->addr = le64_to_cpu(dscr->addr); 671*04654b5aSSai Pavan Boddu dscr->attr &= (uint8_t) ~0xC0; 67249ab747fSPaolo Bonzini dscr->incr = 12; 67349ab747fSPaolo Bonzini break; 67449ab747fSPaolo Bonzini } 67549ab747fSPaolo Bonzini } 67649ab747fSPaolo Bonzini 67749ab747fSPaolo Bonzini /* Advanced DMA data transfer */ 67849ab747fSPaolo Bonzini 67949ab747fSPaolo Bonzini static void sdhci_do_adma(SDHCIState *s) 68049ab747fSPaolo Bonzini { 68149ab747fSPaolo Bonzini unsigned int n, begin, length; 682bf8ec38eSPhilippe Mathieu-Daudé const uint16_t block_size = s->blksize & BLOCK_SIZE_MASK; 6838be487d8SPhilippe Mathieu-Daudé ADMADescr dscr = {}; 68449ab747fSPaolo Bonzini int i; 68549ab747fSPaolo Bonzini 68649ab747fSPaolo Bonzini for (i = 0; i < SDHC_ADMA_DESCS_PER_DELAY; ++i) { 68749ab747fSPaolo Bonzini s->admaerr &= ~SDHC_ADMAERR_LENGTH_MISMATCH; 68849ab747fSPaolo Bonzini 68949ab747fSPaolo Bonzini get_adma_description(s, &dscr); 6908be487d8SPhilippe Mathieu-Daudé trace_sdhci_adma_loop(dscr.addr, dscr.length, dscr.attr); 69149ab747fSPaolo Bonzini 69249ab747fSPaolo Bonzini if ((dscr.attr & SDHC_ADMA_ATTR_VALID) == 0) { 69349ab747fSPaolo Bonzini /* Indicate that error occurred in ST_FDS state */ 69449ab747fSPaolo Bonzini s->admaerr &= ~SDHC_ADMAERR_STATE_MASK; 69549ab747fSPaolo Bonzini s->admaerr |= SDHC_ADMAERR_STATE_ST_FDS; 69649ab747fSPaolo Bonzini 69749ab747fSPaolo Bonzini /* Generate ADMA error interrupt */ 69849ab747fSPaolo Bonzini if (s->errintstsen & SDHC_EISEN_ADMAERR) { 69949ab747fSPaolo Bonzini s->errintsts |= SDHC_EIS_ADMAERR; 70049ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_ERR; 70149ab747fSPaolo Bonzini } 70249ab747fSPaolo Bonzini 70349ab747fSPaolo Bonzini sdhci_update_irq(s); 70449ab747fSPaolo Bonzini return; 70549ab747fSPaolo Bonzini } 70649ab747fSPaolo Bonzini 70749ab747fSPaolo Bonzini length = dscr.length ? dscr.length : 65536; 70849ab747fSPaolo Bonzini 70949ab747fSPaolo Bonzini switch (dscr.attr & SDHC_ADMA_ATTR_ACT_MASK) { 71049ab747fSPaolo Bonzini case SDHC_ADMA_ATTR_ACT_TRAN: /* data transfer */ 71149ab747fSPaolo Bonzini 71249ab747fSPaolo Bonzini if (s->trnmod & SDHC_TRNS_READ) { 71349ab747fSPaolo Bonzini while (length) { 71449ab747fSPaolo Bonzini if (s->data_count == 0) { 71549ab747fSPaolo Bonzini for (n = 0; n < block_size; n++) { 71640bbc194SPeter Maydell s->fifo_buffer[n] = sdbus_read_data(&s->sdbus); 71749ab747fSPaolo Bonzini } 71849ab747fSPaolo Bonzini } 71949ab747fSPaolo Bonzini begin = s->data_count; 72049ab747fSPaolo Bonzini if ((length + begin) < block_size) { 72149ab747fSPaolo Bonzini s->data_count = length + begin; 72249ab747fSPaolo Bonzini length = 0; 72349ab747fSPaolo Bonzini } else { 72449ab747fSPaolo Bonzini s->data_count = block_size; 72549ab747fSPaolo Bonzini length -= block_size - begin; 72649ab747fSPaolo Bonzini } 727dd55c485SPhilippe Mathieu-Daudé dma_memory_write(s->dma_as, dscr.addr, 72849ab747fSPaolo Bonzini &s->fifo_buffer[begin], 72949ab747fSPaolo Bonzini s->data_count - begin); 73049ab747fSPaolo Bonzini dscr.addr += s->data_count - begin; 73149ab747fSPaolo Bonzini if (s->data_count == block_size) { 73249ab747fSPaolo Bonzini s->data_count = 0; 73349ab747fSPaolo Bonzini if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 73449ab747fSPaolo Bonzini s->blkcnt--; 73549ab747fSPaolo Bonzini if (s->blkcnt == 0) { 73649ab747fSPaolo Bonzini break; 73749ab747fSPaolo Bonzini } 73849ab747fSPaolo Bonzini } 73949ab747fSPaolo Bonzini } 74049ab747fSPaolo Bonzini } 74149ab747fSPaolo Bonzini } else { 74249ab747fSPaolo Bonzini while (length) { 74349ab747fSPaolo Bonzini begin = s->data_count; 74449ab747fSPaolo Bonzini if ((length + begin) < block_size) { 74549ab747fSPaolo Bonzini s->data_count = length + begin; 74649ab747fSPaolo Bonzini length = 0; 74749ab747fSPaolo Bonzini } else { 74849ab747fSPaolo Bonzini s->data_count = block_size; 74949ab747fSPaolo Bonzini length -= block_size - begin; 75049ab747fSPaolo Bonzini } 751dd55c485SPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, dscr.addr, 7529db11cefSPeter Crosthwaite &s->fifo_buffer[begin], 7539db11cefSPeter Crosthwaite s->data_count - begin); 75449ab747fSPaolo Bonzini dscr.addr += s->data_count - begin; 75549ab747fSPaolo Bonzini if (s->data_count == block_size) { 75649ab747fSPaolo Bonzini for (n = 0; n < block_size; n++) { 75740bbc194SPeter Maydell sdbus_write_data(&s->sdbus, s->fifo_buffer[n]); 75849ab747fSPaolo Bonzini } 75949ab747fSPaolo Bonzini s->data_count = 0; 76049ab747fSPaolo Bonzini if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 76149ab747fSPaolo Bonzini s->blkcnt--; 76249ab747fSPaolo Bonzini if (s->blkcnt == 0) { 76349ab747fSPaolo Bonzini break; 76449ab747fSPaolo Bonzini } 76549ab747fSPaolo Bonzini } 76649ab747fSPaolo Bonzini } 76749ab747fSPaolo Bonzini } 76849ab747fSPaolo Bonzini } 76949ab747fSPaolo Bonzini s->admasysaddr += dscr.incr; 77049ab747fSPaolo Bonzini break; 77149ab747fSPaolo Bonzini case SDHC_ADMA_ATTR_ACT_LINK: /* link to next descriptor table */ 77249ab747fSPaolo Bonzini s->admasysaddr = dscr.addr; 7738be487d8SPhilippe Mathieu-Daudé trace_sdhci_adma("link", s->admasysaddr); 77449ab747fSPaolo Bonzini break; 77549ab747fSPaolo Bonzini default: 77649ab747fSPaolo Bonzini s->admasysaddr += dscr.incr; 77749ab747fSPaolo Bonzini break; 77849ab747fSPaolo Bonzini } 77949ab747fSPaolo Bonzini 7801d32c26fSPeter Crosthwaite if (dscr.attr & SDHC_ADMA_ATTR_INT) { 7818be487d8SPhilippe Mathieu-Daudé trace_sdhci_adma("interrupt", s->admasysaddr); 7821d32c26fSPeter Crosthwaite if (s->norintstsen & SDHC_NISEN_DMA) { 7831d32c26fSPeter Crosthwaite s->norintsts |= SDHC_NIS_DMA; 7841d32c26fSPeter Crosthwaite } 7851d32c26fSPeter Crosthwaite 7861d32c26fSPeter Crosthwaite sdhci_update_irq(s); 7871d32c26fSPeter Crosthwaite } 7881d32c26fSPeter Crosthwaite 78949ab747fSPaolo Bonzini /* ADMA transfer terminates if blkcnt == 0 or by END attribute */ 79049ab747fSPaolo Bonzini if (((s->trnmod & SDHC_TRNS_BLK_CNT_EN) && 79149ab747fSPaolo Bonzini (s->blkcnt == 0)) || (dscr.attr & SDHC_ADMA_ATTR_END)) { 7928be487d8SPhilippe Mathieu-Daudé trace_sdhci_adma_transfer_completed(); 79349ab747fSPaolo Bonzini if (length || ((dscr.attr & SDHC_ADMA_ATTR_END) && 79449ab747fSPaolo Bonzini (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && 79549ab747fSPaolo Bonzini s->blkcnt != 0)) { 7968be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("SD/MMC host ADMA length mismatch"); 79749ab747fSPaolo Bonzini s->admaerr |= SDHC_ADMAERR_LENGTH_MISMATCH | 79849ab747fSPaolo Bonzini SDHC_ADMAERR_STATE_ST_TFR; 79949ab747fSPaolo Bonzini if (s->errintstsen & SDHC_EISEN_ADMAERR) { 8008be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("Set ADMA error flag"); 80149ab747fSPaolo Bonzini s->errintsts |= SDHC_EIS_ADMAERR; 80249ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_ERR; 80349ab747fSPaolo Bonzini } 80449ab747fSPaolo Bonzini 80549ab747fSPaolo Bonzini sdhci_update_irq(s); 80649ab747fSPaolo Bonzini } 807d368ba43SKevin O'Connor sdhci_end_transfer(s); 80849ab747fSPaolo Bonzini return; 80949ab747fSPaolo Bonzini } 81049ab747fSPaolo Bonzini 81149ab747fSPaolo Bonzini } 81249ab747fSPaolo Bonzini 81349ab747fSPaolo Bonzini /* we have unfinished business - reschedule to continue ADMA */ 814bc72ad67SAlex Bligh timer_mod(s->transfer_timer, 815bc72ad67SAlex Bligh qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_TRANSFER_DELAY); 81649ab747fSPaolo Bonzini } 81749ab747fSPaolo Bonzini 81849ab747fSPaolo Bonzini /* Perform data transfer according to controller configuration */ 81949ab747fSPaolo Bonzini 820d368ba43SKevin O'Connor static void sdhci_data_transfer(void *opaque) 82149ab747fSPaolo Bonzini { 822d368ba43SKevin O'Connor SDHCIState *s = (SDHCIState *)opaque; 82349ab747fSPaolo Bonzini 82449ab747fSPaolo Bonzini if (s->trnmod & SDHC_TRNS_DMA) { 82549ab747fSPaolo Bonzini switch (SDHC_DMA_TYPE(s->hostctl)) { 82649ab747fSPaolo Bonzini case SDHC_CTRL_SDMA: 82749ab747fSPaolo Bonzini if ((s->blkcnt == 1) || !(s->trnmod & SDHC_TRNS_MULTI)) { 828d368ba43SKevin O'Connor sdhci_sdma_transfer_single_block(s); 82949ab747fSPaolo Bonzini } else { 830d368ba43SKevin O'Connor sdhci_sdma_transfer_multi_blocks(s); 83149ab747fSPaolo Bonzini } 83249ab747fSPaolo Bonzini 83349ab747fSPaolo Bonzini break; 83449ab747fSPaolo Bonzini case SDHC_CTRL_ADMA1_32: 83549ab747fSPaolo Bonzini if (!(s->capareg & SDHC_CAN_DO_ADMA1)) { 8368be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("ADMA1 not supported"); 83749ab747fSPaolo Bonzini break; 83849ab747fSPaolo Bonzini } 83949ab747fSPaolo Bonzini 840d368ba43SKevin O'Connor sdhci_do_adma(s); 84149ab747fSPaolo Bonzini break; 84249ab747fSPaolo Bonzini case SDHC_CTRL_ADMA2_32: 84349ab747fSPaolo Bonzini if (!(s->capareg & SDHC_CAN_DO_ADMA2)) { 8448be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("ADMA2 not supported"); 84549ab747fSPaolo Bonzini break; 84649ab747fSPaolo Bonzini } 84749ab747fSPaolo Bonzini 848d368ba43SKevin O'Connor sdhci_do_adma(s); 84949ab747fSPaolo Bonzini break; 85049ab747fSPaolo Bonzini case SDHC_CTRL_ADMA2_64: 85149ab747fSPaolo Bonzini if (!(s->capareg & SDHC_CAN_DO_ADMA2) || 85249ab747fSPaolo Bonzini !(s->capareg & SDHC_64_BIT_BUS_SUPPORT)) { 8538be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("64 bit ADMA not supported"); 85449ab747fSPaolo Bonzini break; 85549ab747fSPaolo Bonzini } 85649ab747fSPaolo Bonzini 857d368ba43SKevin O'Connor sdhci_do_adma(s); 85849ab747fSPaolo Bonzini break; 85949ab747fSPaolo Bonzini default: 8608be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("Unsupported DMA type"); 86149ab747fSPaolo Bonzini break; 86249ab747fSPaolo Bonzini } 86349ab747fSPaolo Bonzini } else { 86440bbc194SPeter Maydell if ((s->trnmod & SDHC_TRNS_READ) && sdbus_data_ready(&s->sdbus)) { 86549ab747fSPaolo Bonzini s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT | 86649ab747fSPaolo Bonzini SDHC_DAT_LINE_ACTIVE; 867d368ba43SKevin O'Connor sdhci_read_block_from_card(s); 86849ab747fSPaolo Bonzini } else { 86949ab747fSPaolo Bonzini s->prnsts |= SDHC_DOING_WRITE | SDHC_DAT_LINE_ACTIVE | 87049ab747fSPaolo Bonzini SDHC_SPACE_AVAILABLE | SDHC_DATA_INHIBIT; 871d368ba43SKevin O'Connor sdhci_write_block_to_card(s); 87249ab747fSPaolo Bonzini } 87349ab747fSPaolo Bonzini } 87449ab747fSPaolo Bonzini } 87549ab747fSPaolo Bonzini 87649ab747fSPaolo Bonzini static bool sdhci_can_issue_command(SDHCIState *s) 87749ab747fSPaolo Bonzini { 8786890a695SPeter Crosthwaite if (!SDHC_CLOCK_IS_ON(s->clkcon) || 87949ab747fSPaolo Bonzini (((s->prnsts & SDHC_DATA_INHIBIT) || s->stopped_state) && 88049ab747fSPaolo Bonzini ((s->cmdreg & SDHC_CMD_DATA_PRESENT) || 88149ab747fSPaolo Bonzini ((s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY && 88249ab747fSPaolo Bonzini !(SDHC_COMMAND_TYPE(s->cmdreg) == SDHC_CMD_ABORT))))) { 88349ab747fSPaolo Bonzini return false; 88449ab747fSPaolo Bonzini } 88549ab747fSPaolo Bonzini 88649ab747fSPaolo Bonzini return true; 88749ab747fSPaolo Bonzini } 88849ab747fSPaolo Bonzini 88949ab747fSPaolo Bonzini /* The Buffer Data Port register must be accessed in sequential and 89049ab747fSPaolo Bonzini * continuous manner */ 89149ab747fSPaolo Bonzini static inline bool 89249ab747fSPaolo Bonzini sdhci_buff_access_is_sequential(SDHCIState *s, unsigned byte_num) 89349ab747fSPaolo Bonzini { 89449ab747fSPaolo Bonzini if ((s->data_count & 0x3) != byte_num) { 8958be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("Non-sequential access to Buffer Data Port register" 89649ab747fSPaolo Bonzini "is prohibited\n"); 89749ab747fSPaolo Bonzini return false; 89849ab747fSPaolo Bonzini } 89949ab747fSPaolo Bonzini return true; 90049ab747fSPaolo Bonzini } 90149ab747fSPaolo Bonzini 902d368ba43SKevin O'Connor static uint64_t sdhci_read(void *opaque, hwaddr offset, unsigned size) 90349ab747fSPaolo Bonzini { 904d368ba43SKevin O'Connor SDHCIState *s = (SDHCIState *)opaque; 90549ab747fSPaolo Bonzini uint32_t ret = 0; 90649ab747fSPaolo Bonzini 90749ab747fSPaolo Bonzini switch (offset & ~0x3) { 90849ab747fSPaolo Bonzini case SDHC_SYSAD: 90949ab747fSPaolo Bonzini ret = s->sdmasysad; 91049ab747fSPaolo Bonzini break; 91149ab747fSPaolo Bonzini case SDHC_BLKSIZE: 91249ab747fSPaolo Bonzini ret = s->blksize | (s->blkcnt << 16); 91349ab747fSPaolo Bonzini break; 91449ab747fSPaolo Bonzini case SDHC_ARGUMENT: 91549ab747fSPaolo Bonzini ret = s->argument; 91649ab747fSPaolo Bonzini break; 91749ab747fSPaolo Bonzini case SDHC_TRNMOD: 91849ab747fSPaolo Bonzini ret = s->trnmod | (s->cmdreg << 16); 91949ab747fSPaolo Bonzini break; 92049ab747fSPaolo Bonzini case SDHC_RSPREG0 ... SDHC_RSPREG3: 92149ab747fSPaolo Bonzini ret = s->rspreg[((offset & ~0x3) - SDHC_RSPREG0) >> 2]; 92249ab747fSPaolo Bonzini break; 92349ab747fSPaolo Bonzini case SDHC_BDATA: 92449ab747fSPaolo Bonzini if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) { 925d368ba43SKevin O'Connor ret = sdhci_read_dataport(s, size); 9268be487d8SPhilippe Mathieu-Daudé trace_sdhci_access("rd", size << 3, offset, "->", ret, ret); 92749ab747fSPaolo Bonzini return ret; 92849ab747fSPaolo Bonzini } 92949ab747fSPaolo Bonzini break; 93049ab747fSPaolo Bonzini case SDHC_PRNSTS: 93149ab747fSPaolo Bonzini ret = s->prnsts; 93249ab747fSPaolo Bonzini break; 93349ab747fSPaolo Bonzini case SDHC_HOSTCTL: 93449ab747fSPaolo Bonzini ret = s->hostctl | (s->pwrcon << 8) | (s->blkgap << 16) | 93549ab747fSPaolo Bonzini (s->wakcon << 24); 93649ab747fSPaolo Bonzini break; 93749ab747fSPaolo Bonzini case SDHC_CLKCON: 93849ab747fSPaolo Bonzini ret = s->clkcon | (s->timeoutcon << 16); 93949ab747fSPaolo Bonzini break; 94049ab747fSPaolo Bonzini case SDHC_NORINTSTS: 94149ab747fSPaolo Bonzini ret = s->norintsts | (s->errintsts << 16); 94249ab747fSPaolo Bonzini break; 94349ab747fSPaolo Bonzini case SDHC_NORINTSTSEN: 94449ab747fSPaolo Bonzini ret = s->norintstsen | (s->errintstsen << 16); 94549ab747fSPaolo Bonzini break; 94649ab747fSPaolo Bonzini case SDHC_NORINTSIGEN: 94749ab747fSPaolo Bonzini ret = s->norintsigen | (s->errintsigen << 16); 94849ab747fSPaolo Bonzini break; 94949ab747fSPaolo Bonzini case SDHC_ACMD12ERRSTS: 95049ab747fSPaolo Bonzini ret = s->acmd12errsts; 95149ab747fSPaolo Bonzini break; 952cd209421SPhilippe Mathieu-Daudé case SDHC_CAPAB: 9535efc9016SPhilippe Mathieu-Daudé ret = (uint32_t)s->capareg; 9545efc9016SPhilippe Mathieu-Daudé break; 9555efc9016SPhilippe Mathieu-Daudé case SDHC_CAPAB + 4: 9565efc9016SPhilippe Mathieu-Daudé ret = (uint32_t)(s->capareg >> 32); 95749ab747fSPaolo Bonzini break; 95849ab747fSPaolo Bonzini case SDHC_MAXCURR: 9595efc9016SPhilippe Mathieu-Daudé ret = (uint32_t)s->maxcurr; 9605efc9016SPhilippe Mathieu-Daudé break; 9615efc9016SPhilippe Mathieu-Daudé case SDHC_MAXCURR + 4: 9625efc9016SPhilippe Mathieu-Daudé ret = (uint32_t)(s->maxcurr >> 32); 96349ab747fSPaolo Bonzini break; 96449ab747fSPaolo Bonzini case SDHC_ADMAERR: 96549ab747fSPaolo Bonzini ret = s->admaerr; 96649ab747fSPaolo Bonzini break; 96749ab747fSPaolo Bonzini case SDHC_ADMASYSADDR: 96849ab747fSPaolo Bonzini ret = (uint32_t)s->admasysaddr; 96949ab747fSPaolo Bonzini break; 97049ab747fSPaolo Bonzini case SDHC_ADMASYSADDR + 4: 97149ab747fSPaolo Bonzini ret = (uint32_t)(s->admasysaddr >> 32); 97249ab747fSPaolo Bonzini break; 97349ab747fSPaolo Bonzini case SDHC_SLOT_INT_STATUS: 974aceb5b06SPhilippe Mathieu-Daudé ret = (s->version << 16) | sdhci_slotint(s); 97549ab747fSPaolo Bonzini break; 97649ab747fSPaolo Bonzini default: 97700b004b3SPhilippe Mathieu-Daudé qemu_log_mask(LOG_UNIMP, "SDHC rd_%ub @0x%02" HWADDR_PRIx " " 97800b004b3SPhilippe Mathieu-Daudé "not implemented\n", size, offset); 97949ab747fSPaolo Bonzini break; 98049ab747fSPaolo Bonzini } 98149ab747fSPaolo Bonzini 98249ab747fSPaolo Bonzini ret >>= (offset & 0x3) * 8; 98349ab747fSPaolo Bonzini ret &= (1ULL << (size * 8)) - 1; 9848be487d8SPhilippe Mathieu-Daudé trace_sdhci_access("rd", size << 3, offset, "->", ret, ret); 98549ab747fSPaolo Bonzini return ret; 98649ab747fSPaolo Bonzini } 98749ab747fSPaolo Bonzini 98849ab747fSPaolo Bonzini static inline void sdhci_blkgap_write(SDHCIState *s, uint8_t value) 98949ab747fSPaolo Bonzini { 99049ab747fSPaolo Bonzini if ((value & SDHC_STOP_AT_GAP_REQ) && (s->blkgap & SDHC_STOP_AT_GAP_REQ)) { 99149ab747fSPaolo Bonzini return; 99249ab747fSPaolo Bonzini } 99349ab747fSPaolo Bonzini s->blkgap = value & SDHC_STOP_AT_GAP_REQ; 99449ab747fSPaolo Bonzini 99549ab747fSPaolo Bonzini if ((value & SDHC_CONTINUE_REQ) && s->stopped_state && 99649ab747fSPaolo Bonzini (s->blkgap & SDHC_STOP_AT_GAP_REQ) == 0) { 99749ab747fSPaolo Bonzini if (s->stopped_state == sdhc_gap_read) { 99849ab747fSPaolo Bonzini s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_READ; 999d368ba43SKevin O'Connor sdhci_read_block_from_card(s); 100049ab747fSPaolo Bonzini } else { 100149ab747fSPaolo Bonzini s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_WRITE; 1002d368ba43SKevin O'Connor sdhci_write_block_to_card(s); 100349ab747fSPaolo Bonzini } 100449ab747fSPaolo Bonzini s->stopped_state = sdhc_not_stopped; 100549ab747fSPaolo Bonzini } else if (!s->stopped_state && (value & SDHC_STOP_AT_GAP_REQ)) { 100649ab747fSPaolo Bonzini if (s->prnsts & SDHC_DOING_READ) { 100749ab747fSPaolo Bonzini s->stopped_state = sdhc_gap_read; 100849ab747fSPaolo Bonzini } else if (s->prnsts & SDHC_DOING_WRITE) { 100949ab747fSPaolo Bonzini s->stopped_state = sdhc_gap_write; 101049ab747fSPaolo Bonzini } 101149ab747fSPaolo Bonzini } 101249ab747fSPaolo Bonzini } 101349ab747fSPaolo Bonzini 101449ab747fSPaolo Bonzini static inline void sdhci_reset_write(SDHCIState *s, uint8_t value) 101549ab747fSPaolo Bonzini { 101649ab747fSPaolo Bonzini switch (value) { 101749ab747fSPaolo Bonzini case SDHC_RESET_ALL: 1018d368ba43SKevin O'Connor sdhci_reset(s); 101949ab747fSPaolo Bonzini break; 102049ab747fSPaolo Bonzini case SDHC_RESET_CMD: 102149ab747fSPaolo Bonzini s->prnsts &= ~SDHC_CMD_INHIBIT; 102249ab747fSPaolo Bonzini s->norintsts &= ~SDHC_NIS_CMDCMP; 102349ab747fSPaolo Bonzini break; 102449ab747fSPaolo Bonzini case SDHC_RESET_DATA: 102549ab747fSPaolo Bonzini s->data_count = 0; 102649ab747fSPaolo Bonzini s->prnsts &= ~(SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE | 102749ab747fSPaolo Bonzini SDHC_DOING_READ | SDHC_DOING_WRITE | 102849ab747fSPaolo Bonzini SDHC_DATA_INHIBIT | SDHC_DAT_LINE_ACTIVE); 102949ab747fSPaolo Bonzini s->blkgap &= ~(SDHC_STOP_AT_GAP_REQ | SDHC_CONTINUE_REQ); 103049ab747fSPaolo Bonzini s->stopped_state = sdhc_not_stopped; 103149ab747fSPaolo Bonzini s->norintsts &= ~(SDHC_NIS_WBUFRDY | SDHC_NIS_RBUFRDY | 103249ab747fSPaolo Bonzini SDHC_NIS_DMA | SDHC_NIS_TRSCMP | SDHC_NIS_BLKGAP); 103349ab747fSPaolo Bonzini break; 103449ab747fSPaolo Bonzini } 103549ab747fSPaolo Bonzini } 103649ab747fSPaolo Bonzini 103749ab747fSPaolo Bonzini static void 1038d368ba43SKevin O'Connor sdhci_write(void *opaque, hwaddr offset, uint64_t val, unsigned size) 103949ab747fSPaolo Bonzini { 1040d368ba43SKevin O'Connor SDHCIState *s = (SDHCIState *)opaque; 104149ab747fSPaolo Bonzini unsigned shift = 8 * (offset & 0x3); 104249ab747fSPaolo Bonzini uint32_t mask = ~(((1ULL << (size * 8)) - 1) << shift); 1043d368ba43SKevin O'Connor uint32_t value = val; 104449ab747fSPaolo Bonzini value <<= shift; 104549ab747fSPaolo Bonzini 104649ab747fSPaolo Bonzini switch (offset & ~0x3) { 104749ab747fSPaolo Bonzini case SDHC_SYSAD: 104849ab747fSPaolo Bonzini s->sdmasysad = (s->sdmasysad & mask) | value; 104949ab747fSPaolo Bonzini MASKED_WRITE(s->sdmasysad, mask, value); 105049ab747fSPaolo Bonzini /* Writing to last byte of sdmasysad might trigger transfer */ 105149ab747fSPaolo Bonzini if (!(mask & 0xFF000000) && TRANSFERRING_DATA(s->prnsts) && s->blkcnt && 105249ab747fSPaolo Bonzini s->blksize && SDHC_DMA_TYPE(s->hostctl) == SDHC_CTRL_SDMA) { 105345ba9f76SPrasad J Pandit if (s->trnmod & SDHC_TRNS_MULTI) { 1054d368ba43SKevin O'Connor sdhci_sdma_transfer_multi_blocks(s); 105545ba9f76SPrasad J Pandit } else { 105645ba9f76SPrasad J Pandit sdhci_sdma_transfer_single_block(s); 105745ba9f76SPrasad J Pandit } 105849ab747fSPaolo Bonzini } 105949ab747fSPaolo Bonzini break; 106049ab747fSPaolo Bonzini case SDHC_BLKSIZE: 106149ab747fSPaolo Bonzini if (!TRANSFERRING_DATA(s->prnsts)) { 106249ab747fSPaolo Bonzini MASKED_WRITE(s->blksize, mask, value); 106349ab747fSPaolo Bonzini MASKED_WRITE(s->blkcnt, mask >> 16, value >> 16); 106449ab747fSPaolo Bonzini } 10659201bb9aSAlistair Francis 10669201bb9aSAlistair Francis /* Limit block size to the maximum buffer size */ 10679201bb9aSAlistair Francis if (extract32(s->blksize, 0, 12) > s->buf_maxsz) { 10689201bb9aSAlistair Francis qemu_log_mask(LOG_GUEST_ERROR, "%s: Size 0x%x is larger than " \ 10699201bb9aSAlistair Francis "the maximum buffer 0x%x", __func__, s->blksize, 10709201bb9aSAlistair Francis s->buf_maxsz); 10719201bb9aSAlistair Francis 10729201bb9aSAlistair Francis s->blksize = deposit32(s->blksize, 0, 12, s->buf_maxsz); 10739201bb9aSAlistair Francis } 10749201bb9aSAlistair Francis 107549ab747fSPaolo Bonzini break; 107649ab747fSPaolo Bonzini case SDHC_ARGUMENT: 107749ab747fSPaolo Bonzini MASKED_WRITE(s->argument, mask, value); 107849ab747fSPaolo Bonzini break; 107949ab747fSPaolo Bonzini case SDHC_TRNMOD: 108049ab747fSPaolo Bonzini /* DMA can be enabled only if it is supported as indicated by 108149ab747fSPaolo Bonzini * capabilities register */ 10826ff37c3dSPhilippe Mathieu-Daudé if (!(s->capareg & R_SDHC_CAPAB_SDMA_MASK)) { 108349ab747fSPaolo Bonzini value &= ~SDHC_TRNS_DMA; 108449ab747fSPaolo Bonzini } 108524bddf9dSPhilippe Mathieu-Daudé MASKED_WRITE(s->trnmod, mask, value & SDHC_TRNMOD_MASK); 108649ab747fSPaolo Bonzini MASKED_WRITE(s->cmdreg, mask >> 16, value >> 16); 108749ab747fSPaolo Bonzini 108849ab747fSPaolo Bonzini /* Writing to the upper byte of CMDREG triggers SD command generation */ 1089d368ba43SKevin O'Connor if ((mask & 0xFF000000) || !sdhci_can_issue_command(s)) { 109049ab747fSPaolo Bonzini break; 109149ab747fSPaolo Bonzini } 109249ab747fSPaolo Bonzini 1093d368ba43SKevin O'Connor sdhci_send_command(s); 109449ab747fSPaolo Bonzini break; 109549ab747fSPaolo Bonzini case SDHC_BDATA: 109649ab747fSPaolo Bonzini if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) { 1097d368ba43SKevin O'Connor sdhci_write_dataport(s, value >> shift, size); 109849ab747fSPaolo Bonzini } 109949ab747fSPaolo Bonzini break; 110049ab747fSPaolo Bonzini case SDHC_HOSTCTL: 110149ab747fSPaolo Bonzini if (!(mask & 0xFF0000)) { 110249ab747fSPaolo Bonzini sdhci_blkgap_write(s, value >> 16); 110349ab747fSPaolo Bonzini } 110449ab747fSPaolo Bonzini MASKED_WRITE(s->hostctl, mask, value); 110549ab747fSPaolo Bonzini MASKED_WRITE(s->pwrcon, mask >> 8, value >> 8); 110649ab747fSPaolo Bonzini MASKED_WRITE(s->wakcon, mask >> 24, value >> 24); 110749ab747fSPaolo Bonzini if (!(s->prnsts & SDHC_CARD_PRESENT) || ((s->pwrcon >> 1) & 0x7) < 5 || 110849ab747fSPaolo Bonzini !(s->capareg & (1 << (31 - ((s->pwrcon >> 1) & 0x7))))) { 110949ab747fSPaolo Bonzini s->pwrcon &= ~SDHC_POWER_ON; 111049ab747fSPaolo Bonzini } 111149ab747fSPaolo Bonzini break; 111249ab747fSPaolo Bonzini case SDHC_CLKCON: 111349ab747fSPaolo Bonzini if (!(mask & 0xFF000000)) { 111449ab747fSPaolo Bonzini sdhci_reset_write(s, value >> 24); 111549ab747fSPaolo Bonzini } 111649ab747fSPaolo Bonzini MASKED_WRITE(s->clkcon, mask, value); 111749ab747fSPaolo Bonzini MASKED_WRITE(s->timeoutcon, mask >> 16, value >> 16); 111849ab747fSPaolo Bonzini if (s->clkcon & SDHC_CLOCK_INT_EN) { 111949ab747fSPaolo Bonzini s->clkcon |= SDHC_CLOCK_INT_STABLE; 112049ab747fSPaolo Bonzini } else { 112149ab747fSPaolo Bonzini s->clkcon &= ~SDHC_CLOCK_INT_STABLE; 112249ab747fSPaolo Bonzini } 112349ab747fSPaolo Bonzini break; 112449ab747fSPaolo Bonzini case SDHC_NORINTSTS: 112549ab747fSPaolo Bonzini if (s->norintstsen & SDHC_NISEN_CARDINT) { 112649ab747fSPaolo Bonzini value &= ~SDHC_NIS_CARDINT; 112749ab747fSPaolo Bonzini } 112849ab747fSPaolo Bonzini s->norintsts &= mask | ~value; 112949ab747fSPaolo Bonzini s->errintsts &= (mask >> 16) | ~(value >> 16); 113049ab747fSPaolo Bonzini if (s->errintsts) { 113149ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_ERR; 113249ab747fSPaolo Bonzini } else { 113349ab747fSPaolo Bonzini s->norintsts &= ~SDHC_NIS_ERR; 113449ab747fSPaolo Bonzini } 113549ab747fSPaolo Bonzini sdhci_update_irq(s); 113649ab747fSPaolo Bonzini break; 113749ab747fSPaolo Bonzini case SDHC_NORINTSTSEN: 113849ab747fSPaolo Bonzini MASKED_WRITE(s->norintstsen, mask, value); 113949ab747fSPaolo Bonzini MASKED_WRITE(s->errintstsen, mask >> 16, value >> 16); 114049ab747fSPaolo Bonzini s->norintsts &= s->norintstsen; 114149ab747fSPaolo Bonzini s->errintsts &= s->errintstsen; 114249ab747fSPaolo Bonzini if (s->errintsts) { 114349ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_ERR; 114449ab747fSPaolo Bonzini } else { 114549ab747fSPaolo Bonzini s->norintsts &= ~SDHC_NIS_ERR; 114649ab747fSPaolo Bonzini } 11470a7ac9f9SAndrew Baumann /* Quirk for Raspberry Pi: pending card insert interrupt 11480a7ac9f9SAndrew Baumann * appears when first enabled after power on */ 11490a7ac9f9SAndrew Baumann if ((s->norintstsen & SDHC_NISEN_INSERT) && s->pending_insert_state) { 11500a7ac9f9SAndrew Baumann assert(s->pending_insert_quirk); 11510a7ac9f9SAndrew Baumann s->norintsts |= SDHC_NIS_INSERT; 11520a7ac9f9SAndrew Baumann s->pending_insert_state = false; 11530a7ac9f9SAndrew Baumann } 115449ab747fSPaolo Bonzini sdhci_update_irq(s); 115549ab747fSPaolo Bonzini break; 115649ab747fSPaolo Bonzini case SDHC_NORINTSIGEN: 115749ab747fSPaolo Bonzini MASKED_WRITE(s->norintsigen, mask, value); 115849ab747fSPaolo Bonzini MASKED_WRITE(s->errintsigen, mask >> 16, value >> 16); 115949ab747fSPaolo Bonzini sdhci_update_irq(s); 116049ab747fSPaolo Bonzini break; 116149ab747fSPaolo Bonzini case SDHC_ADMAERR: 116249ab747fSPaolo Bonzini MASKED_WRITE(s->admaerr, mask, value); 116349ab747fSPaolo Bonzini break; 116449ab747fSPaolo Bonzini case SDHC_ADMASYSADDR: 116549ab747fSPaolo Bonzini s->admasysaddr = (s->admasysaddr & (0xFFFFFFFF00000000ULL | 116649ab747fSPaolo Bonzini (uint64_t)mask)) | (uint64_t)value; 116749ab747fSPaolo Bonzini break; 116849ab747fSPaolo Bonzini case SDHC_ADMASYSADDR + 4: 116949ab747fSPaolo Bonzini s->admasysaddr = (s->admasysaddr & (0x00000000FFFFFFFFULL | 117049ab747fSPaolo Bonzini ((uint64_t)mask << 32))) | ((uint64_t)value << 32); 117149ab747fSPaolo Bonzini break; 117249ab747fSPaolo Bonzini case SDHC_FEAER: 117349ab747fSPaolo Bonzini s->acmd12errsts |= value; 117449ab747fSPaolo Bonzini s->errintsts |= (value >> 16) & s->errintstsen; 117549ab747fSPaolo Bonzini if (s->acmd12errsts) { 117649ab747fSPaolo Bonzini s->errintsts |= SDHC_EIS_CMD12ERR; 117749ab747fSPaolo Bonzini } 117849ab747fSPaolo Bonzini if (s->errintsts) { 117949ab747fSPaolo Bonzini s->norintsts |= SDHC_NIS_ERR; 118049ab747fSPaolo Bonzini } 118149ab747fSPaolo Bonzini sdhci_update_irq(s); 118249ab747fSPaolo Bonzini break; 11835d2c0464SAndrey Smirnov case SDHC_ACMD12ERRSTS: 11845d2c0464SAndrey Smirnov MASKED_WRITE(s->acmd12errsts, mask, value); 11855d2c0464SAndrey Smirnov break; 11865efc9016SPhilippe Mathieu-Daudé 11875efc9016SPhilippe Mathieu-Daudé case SDHC_CAPAB: 11885efc9016SPhilippe Mathieu-Daudé case SDHC_CAPAB + 4: 11895efc9016SPhilippe Mathieu-Daudé case SDHC_MAXCURR: 11905efc9016SPhilippe Mathieu-Daudé case SDHC_MAXCURR + 4: 11915efc9016SPhilippe Mathieu-Daudé qemu_log_mask(LOG_GUEST_ERROR, "SDHC wr_%ub @0x%02" HWADDR_PRIx 11925efc9016SPhilippe Mathieu-Daudé " <- 0x%08x read-only\n", size, offset, value >> shift); 11935efc9016SPhilippe Mathieu-Daudé break; 11945efc9016SPhilippe Mathieu-Daudé 119549ab747fSPaolo Bonzini default: 119600b004b3SPhilippe Mathieu-Daudé qemu_log_mask(LOG_UNIMP, "SDHC wr_%ub @0x%02" HWADDR_PRIx " <- 0x%08x " 119700b004b3SPhilippe Mathieu-Daudé "not implemented\n", size, offset, value >> shift); 119849ab747fSPaolo Bonzini break; 119949ab747fSPaolo Bonzini } 12008be487d8SPhilippe Mathieu-Daudé trace_sdhci_access("wr", size << 3, offset, "<-", 12018be487d8SPhilippe Mathieu-Daudé value >> shift, value >> shift); 120249ab747fSPaolo Bonzini } 120349ab747fSPaolo Bonzini 120449ab747fSPaolo Bonzini static const MemoryRegionOps sdhci_mmio_ops = { 1205d368ba43SKevin O'Connor .read = sdhci_read, 1206d368ba43SKevin O'Connor .write = sdhci_write, 120749ab747fSPaolo Bonzini .valid = { 120849ab747fSPaolo Bonzini .min_access_size = 1, 120949ab747fSPaolo Bonzini .max_access_size = 4, 121049ab747fSPaolo Bonzini .unaligned = false 121149ab747fSPaolo Bonzini }, 121249ab747fSPaolo Bonzini .endianness = DEVICE_LITTLE_ENDIAN, 121349ab747fSPaolo Bonzini }; 121449ab747fSPaolo Bonzini 1215aceb5b06SPhilippe Mathieu-Daudé static void sdhci_init_readonly_registers(SDHCIState *s, Error **errp) 1216aceb5b06SPhilippe Mathieu-Daudé { 12176ff37c3dSPhilippe Mathieu-Daudé Error *local_err = NULL; 12186ff37c3dSPhilippe Mathieu-Daudé 1219aceb5b06SPhilippe Mathieu-Daudé if (s->sd_spec_version != 2) { 1220aceb5b06SPhilippe Mathieu-Daudé error_setg(errp, "Only Spec v2 is supported"); 1221aceb5b06SPhilippe Mathieu-Daudé return; 1222aceb5b06SPhilippe Mathieu-Daudé } 1223aceb5b06SPhilippe Mathieu-Daudé s->version = (SDHC_HCVER_VENDOR << 8) | (s->sd_spec_version - 1); 12246ff37c3dSPhilippe Mathieu-Daudé 12256ff37c3dSPhilippe Mathieu-Daudé sdhci_check_capareg(s, &local_err); 12266ff37c3dSPhilippe Mathieu-Daudé if (local_err) { 12276ff37c3dSPhilippe Mathieu-Daudé error_propagate(errp, local_err); 12286ff37c3dSPhilippe Mathieu-Daudé return; 12296ff37c3dSPhilippe Mathieu-Daudé } 1230aceb5b06SPhilippe Mathieu-Daudé } 1231aceb5b06SPhilippe Mathieu-Daudé 1232b635d98cSPhilippe Mathieu-Daudé /* --- qdev common --- */ 1233b635d98cSPhilippe Mathieu-Daudé 1234b635d98cSPhilippe Mathieu-Daudé #define DEFINE_SDHCI_COMMON_PROPERTIES(_state) \ 1235aceb5b06SPhilippe Mathieu-Daudé DEFINE_PROP_UINT8("sd-spec-version", _state, sd_spec_version, 2), \ 1236aceb5b06SPhilippe Mathieu-Daudé \ 1237aceb5b06SPhilippe Mathieu-Daudé /* Capabilities registers provide information on supported 1238aceb5b06SPhilippe Mathieu-Daudé * features of this specific host controller implementation */ \ 12395efc9016SPhilippe Mathieu-Daudé DEFINE_PROP_UINT64("capareg", _state, capareg, SDHC_CAPAB_REG_DEFAULT), \ 12405efc9016SPhilippe Mathieu-Daudé DEFINE_PROP_UINT64("maxcurr", _state, maxcurr, 0) 1241b635d98cSPhilippe Mathieu-Daudé 124240bbc194SPeter Maydell static void sdhci_initfn(SDHCIState *s) 124349ab747fSPaolo Bonzini { 124440bbc194SPeter Maydell qbus_create_inplace(&s->sdbus, sizeof(s->sdbus), 124540bbc194SPeter Maydell TYPE_SDHCI_BUS, DEVICE(s), "sd-bus"); 124649ab747fSPaolo Bonzini 1247bc72ad67SAlex Bligh s->insert_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_raise_insertion_irq, s); 1248d368ba43SKevin O'Connor s->transfer_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_data_transfer, s); 1249fd1e5c81SAndrey Smirnov 1250fd1e5c81SAndrey Smirnov s->io_ops = &sdhci_mmio_ops; 125149ab747fSPaolo Bonzini } 125249ab747fSPaolo Bonzini 12537302dcd6SKevin O'Connor static void sdhci_uninitfn(SDHCIState *s) 125449ab747fSPaolo Bonzini { 1255bc72ad67SAlex Bligh timer_del(s->insert_timer); 1256bc72ad67SAlex Bligh timer_free(s->insert_timer); 1257bc72ad67SAlex Bligh timer_del(s->transfer_timer); 1258bc72ad67SAlex Bligh timer_free(s->transfer_timer); 125949ab747fSPaolo Bonzini 126049ab747fSPaolo Bonzini g_free(s->fifo_buffer); 126149ab747fSPaolo Bonzini s->fifo_buffer = NULL; 126249ab747fSPaolo Bonzini } 126349ab747fSPaolo Bonzini 126425367498SPhilippe Mathieu-Daudé static void sdhci_common_realize(SDHCIState *s, Error **errp) 126525367498SPhilippe Mathieu-Daudé { 1266aceb5b06SPhilippe Mathieu-Daudé Error *local_err = NULL; 1267aceb5b06SPhilippe Mathieu-Daudé 1268aceb5b06SPhilippe Mathieu-Daudé sdhci_init_readonly_registers(s, &local_err); 1269aceb5b06SPhilippe Mathieu-Daudé if (local_err) { 1270aceb5b06SPhilippe Mathieu-Daudé error_propagate(errp, local_err); 1271aceb5b06SPhilippe Mathieu-Daudé return; 1272aceb5b06SPhilippe Mathieu-Daudé } 127325367498SPhilippe Mathieu-Daudé s->buf_maxsz = sdhci_get_fifolen(s); 127425367498SPhilippe Mathieu-Daudé s->fifo_buffer = g_malloc0(s->buf_maxsz); 127525367498SPhilippe Mathieu-Daudé 127625367498SPhilippe Mathieu-Daudé memory_region_init_io(&s->iomem, OBJECT(s), &sdhci_mmio_ops, s, "sdhci", 127725367498SPhilippe Mathieu-Daudé SDHC_REGISTERS_MAP_SIZE); 127825367498SPhilippe Mathieu-Daudé } 127925367498SPhilippe Mathieu-Daudé 12808b7455c7SPhilippe Mathieu-Daudé static void sdhci_common_unrealize(SDHCIState *s, Error **errp) 12818b7455c7SPhilippe Mathieu-Daudé { 12828b7455c7SPhilippe Mathieu-Daudé /* This function is expected to be called only once for each class: 12838b7455c7SPhilippe Mathieu-Daudé * - SysBus: via DeviceClass->unrealize(), 12848b7455c7SPhilippe Mathieu-Daudé * - PCI: via PCIDeviceClass->exit(). 12858b7455c7SPhilippe Mathieu-Daudé * However to avoid double-free and/or use-after-free we still nullify 12868b7455c7SPhilippe Mathieu-Daudé * this variable (better safe than sorry!). */ 12878b7455c7SPhilippe Mathieu-Daudé g_free(s->fifo_buffer); 12888b7455c7SPhilippe Mathieu-Daudé s->fifo_buffer = NULL; 12898b7455c7SPhilippe Mathieu-Daudé } 12908b7455c7SPhilippe Mathieu-Daudé 12910a7ac9f9SAndrew Baumann static bool sdhci_pending_insert_vmstate_needed(void *opaque) 12920a7ac9f9SAndrew Baumann { 12930a7ac9f9SAndrew Baumann SDHCIState *s = opaque; 12940a7ac9f9SAndrew Baumann 12950a7ac9f9SAndrew Baumann return s->pending_insert_state; 12960a7ac9f9SAndrew Baumann } 12970a7ac9f9SAndrew Baumann 12980a7ac9f9SAndrew Baumann static const VMStateDescription sdhci_pending_insert_vmstate = { 12990a7ac9f9SAndrew Baumann .name = "sdhci/pending-insert", 13000a7ac9f9SAndrew Baumann .version_id = 1, 13010a7ac9f9SAndrew Baumann .minimum_version_id = 1, 13020a7ac9f9SAndrew Baumann .needed = sdhci_pending_insert_vmstate_needed, 13030a7ac9f9SAndrew Baumann .fields = (VMStateField[]) { 13040a7ac9f9SAndrew Baumann VMSTATE_BOOL(pending_insert_state, SDHCIState), 13050a7ac9f9SAndrew Baumann VMSTATE_END_OF_LIST() 13060a7ac9f9SAndrew Baumann }, 13070a7ac9f9SAndrew Baumann }; 13080a7ac9f9SAndrew Baumann 130949ab747fSPaolo Bonzini const VMStateDescription sdhci_vmstate = { 131049ab747fSPaolo Bonzini .name = "sdhci", 131149ab747fSPaolo Bonzini .version_id = 1, 131249ab747fSPaolo Bonzini .minimum_version_id = 1, 131349ab747fSPaolo Bonzini .fields = (VMStateField[]) { 131449ab747fSPaolo Bonzini VMSTATE_UINT32(sdmasysad, SDHCIState), 131549ab747fSPaolo Bonzini VMSTATE_UINT16(blksize, SDHCIState), 131649ab747fSPaolo Bonzini VMSTATE_UINT16(blkcnt, SDHCIState), 131749ab747fSPaolo Bonzini VMSTATE_UINT32(argument, SDHCIState), 131849ab747fSPaolo Bonzini VMSTATE_UINT16(trnmod, SDHCIState), 131949ab747fSPaolo Bonzini VMSTATE_UINT16(cmdreg, SDHCIState), 132049ab747fSPaolo Bonzini VMSTATE_UINT32_ARRAY(rspreg, SDHCIState, 4), 132149ab747fSPaolo Bonzini VMSTATE_UINT32(prnsts, SDHCIState), 132249ab747fSPaolo Bonzini VMSTATE_UINT8(hostctl, SDHCIState), 132349ab747fSPaolo Bonzini VMSTATE_UINT8(pwrcon, SDHCIState), 132449ab747fSPaolo Bonzini VMSTATE_UINT8(blkgap, SDHCIState), 132549ab747fSPaolo Bonzini VMSTATE_UINT8(wakcon, SDHCIState), 132649ab747fSPaolo Bonzini VMSTATE_UINT16(clkcon, SDHCIState), 132749ab747fSPaolo Bonzini VMSTATE_UINT8(timeoutcon, SDHCIState), 132849ab747fSPaolo Bonzini VMSTATE_UINT8(admaerr, SDHCIState), 132949ab747fSPaolo Bonzini VMSTATE_UINT16(norintsts, SDHCIState), 133049ab747fSPaolo Bonzini VMSTATE_UINT16(errintsts, SDHCIState), 133149ab747fSPaolo Bonzini VMSTATE_UINT16(norintstsen, SDHCIState), 133249ab747fSPaolo Bonzini VMSTATE_UINT16(errintstsen, SDHCIState), 133349ab747fSPaolo Bonzini VMSTATE_UINT16(norintsigen, SDHCIState), 133449ab747fSPaolo Bonzini VMSTATE_UINT16(errintsigen, SDHCIState), 133549ab747fSPaolo Bonzini VMSTATE_UINT16(acmd12errsts, SDHCIState), 133649ab747fSPaolo Bonzini VMSTATE_UINT16(data_count, SDHCIState), 133749ab747fSPaolo Bonzini VMSTATE_UINT64(admasysaddr, SDHCIState), 133849ab747fSPaolo Bonzini VMSTATE_UINT8(stopped_state, SDHCIState), 133959046ec2SHalil Pasic VMSTATE_VBUFFER_UINT32(fifo_buffer, SDHCIState, 1, NULL, buf_maxsz), 1340e720677eSPaolo Bonzini VMSTATE_TIMER_PTR(insert_timer, SDHCIState), 1341e720677eSPaolo Bonzini VMSTATE_TIMER_PTR(transfer_timer, SDHCIState), 134249ab747fSPaolo Bonzini VMSTATE_END_OF_LIST() 13430a7ac9f9SAndrew Baumann }, 13440a7ac9f9SAndrew Baumann .subsections = (const VMStateDescription*[]) { 13450a7ac9f9SAndrew Baumann &sdhci_pending_insert_vmstate, 13460a7ac9f9SAndrew Baumann NULL 13470a7ac9f9SAndrew Baumann }, 134849ab747fSPaolo Bonzini }; 134949ab747fSPaolo Bonzini 13501c92c505SPhilippe Mathieu-Daudé static void sdhci_common_class_init(ObjectClass *klass, void *data) 13511c92c505SPhilippe Mathieu-Daudé { 13521c92c505SPhilippe Mathieu-Daudé DeviceClass *dc = DEVICE_CLASS(klass); 13531c92c505SPhilippe Mathieu-Daudé 13541c92c505SPhilippe Mathieu-Daudé set_bit(DEVICE_CATEGORY_STORAGE, dc->categories); 13551c92c505SPhilippe Mathieu-Daudé dc->vmsd = &sdhci_vmstate; 13561c92c505SPhilippe Mathieu-Daudé dc->reset = sdhci_poweron_reset; 13571c92c505SPhilippe Mathieu-Daudé } 13581c92c505SPhilippe Mathieu-Daudé 1359b635d98cSPhilippe Mathieu-Daudé /* --- qdev PCI --- */ 1360b635d98cSPhilippe Mathieu-Daudé 13615ec911c3SKevin O'Connor static Property sdhci_pci_properties[] = { 1362b635d98cSPhilippe Mathieu-Daudé DEFINE_SDHCI_COMMON_PROPERTIES(SDHCIState), 136349ab747fSPaolo Bonzini DEFINE_PROP_END_OF_LIST(), 136449ab747fSPaolo Bonzini }; 136549ab747fSPaolo Bonzini 13669af21dbeSMarkus Armbruster static void sdhci_pci_realize(PCIDevice *dev, Error **errp) 1367224d10ffSKevin O'Connor { 1368224d10ffSKevin O'Connor SDHCIState *s = PCI_SDHCI(dev); 1369ab958e38SPhilippe Mathieu-Daudé Error *local_err = NULL; 137025367498SPhilippe Mathieu-Daudé 137125367498SPhilippe Mathieu-Daudé sdhci_initfn(s); 137225367498SPhilippe Mathieu-Daudé sdhci_common_realize(s, errp); 1373ab958e38SPhilippe Mathieu-Daudé if (local_err) { 1374ab958e38SPhilippe Mathieu-Daudé error_propagate(errp, local_err); 137525367498SPhilippe Mathieu-Daudé return; 137625367498SPhilippe Mathieu-Daudé } 137725367498SPhilippe Mathieu-Daudé 1378224d10ffSKevin O'Connor dev->config[PCI_CLASS_PROG] = 0x01; /* Standard Host supported DMA */ 1379224d10ffSKevin O'Connor dev->config[PCI_INTERRUPT_PIN] = 0x01; /* interrupt pin A */ 1380224d10ffSKevin O'Connor s->irq = pci_allocate_irq(dev); 1381dd55c485SPhilippe Mathieu-Daudé s->dma_as = pci_get_address_space(dev); 1382dd55c485SPhilippe Mathieu-Daudé pci_register_bar(dev, 0, PCI_BASE_ADDRESS_SPACE_MEMORY, &s->iomem); 1383224d10ffSKevin O'Connor } 1384224d10ffSKevin O'Connor 1385224d10ffSKevin O'Connor static void sdhci_pci_exit(PCIDevice *dev) 1386224d10ffSKevin O'Connor { 1387224d10ffSKevin O'Connor SDHCIState *s = PCI_SDHCI(dev); 13888b7455c7SPhilippe Mathieu-Daudé 13898b7455c7SPhilippe Mathieu-Daudé sdhci_common_unrealize(s, &error_abort); 1390224d10ffSKevin O'Connor sdhci_uninitfn(s); 1391224d10ffSKevin O'Connor } 1392224d10ffSKevin O'Connor 1393224d10ffSKevin O'Connor static void sdhci_pci_class_init(ObjectClass *klass, void *data) 1394224d10ffSKevin O'Connor { 1395224d10ffSKevin O'Connor DeviceClass *dc = DEVICE_CLASS(klass); 1396224d10ffSKevin O'Connor PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 1397224d10ffSKevin O'Connor 13989af21dbeSMarkus Armbruster k->realize = sdhci_pci_realize; 1399224d10ffSKevin O'Connor k->exit = sdhci_pci_exit; 1400224d10ffSKevin O'Connor k->vendor_id = PCI_VENDOR_ID_REDHAT; 1401224d10ffSKevin O'Connor k->device_id = PCI_DEVICE_ID_REDHAT_SDHCI; 1402224d10ffSKevin O'Connor k->class_id = PCI_CLASS_SYSTEM_SDHCI; 14035ec911c3SKevin O'Connor dc->props = sdhci_pci_properties; 14041c92c505SPhilippe Mathieu-Daudé 14051c92c505SPhilippe Mathieu-Daudé sdhci_common_class_init(klass, data); 1406224d10ffSKevin O'Connor } 1407224d10ffSKevin O'Connor 1408224d10ffSKevin O'Connor static const TypeInfo sdhci_pci_info = { 1409224d10ffSKevin O'Connor .name = TYPE_PCI_SDHCI, 1410224d10ffSKevin O'Connor .parent = TYPE_PCI_DEVICE, 1411224d10ffSKevin O'Connor .instance_size = sizeof(SDHCIState), 1412224d10ffSKevin O'Connor .class_init = sdhci_pci_class_init, 1413fd3b02c8SEduardo Habkost .interfaces = (InterfaceInfo[]) { 1414fd3b02c8SEduardo Habkost { INTERFACE_CONVENTIONAL_PCI_DEVICE }, 1415fd3b02c8SEduardo Habkost { }, 1416fd3b02c8SEduardo Habkost }, 1417224d10ffSKevin O'Connor }; 1418224d10ffSKevin O'Connor 1419b635d98cSPhilippe Mathieu-Daudé /* --- qdev SysBus --- */ 1420b635d98cSPhilippe Mathieu-Daudé 14215ec911c3SKevin O'Connor static Property sdhci_sysbus_properties[] = { 1422b635d98cSPhilippe Mathieu-Daudé DEFINE_SDHCI_COMMON_PROPERTIES(SDHCIState), 14230a7ac9f9SAndrew Baumann DEFINE_PROP_BOOL("pending-insert-quirk", SDHCIState, pending_insert_quirk, 14240a7ac9f9SAndrew Baumann false), 142560765b6cSPhilippe Mathieu-Daudé DEFINE_PROP_LINK("dma", SDHCIState, 142660765b6cSPhilippe Mathieu-Daudé dma_mr, TYPE_MEMORY_REGION, MemoryRegion *), 14275ec911c3SKevin O'Connor DEFINE_PROP_END_OF_LIST(), 14285ec911c3SKevin O'Connor }; 14295ec911c3SKevin O'Connor 14307302dcd6SKevin O'Connor static void sdhci_sysbus_init(Object *obj) 143149ab747fSPaolo Bonzini { 14327302dcd6SKevin O'Connor SDHCIState *s = SYSBUS_SDHCI(obj); 14335ec911c3SKevin O'Connor 143440bbc194SPeter Maydell sdhci_initfn(s); 14357302dcd6SKevin O'Connor } 14367302dcd6SKevin O'Connor 14377302dcd6SKevin O'Connor static void sdhci_sysbus_finalize(Object *obj) 14387302dcd6SKevin O'Connor { 14397302dcd6SKevin O'Connor SDHCIState *s = SYSBUS_SDHCI(obj); 144060765b6cSPhilippe Mathieu-Daudé 144160765b6cSPhilippe Mathieu-Daudé if (s->dma_mr) { 144260765b6cSPhilippe Mathieu-Daudé object_unparent(OBJECT(s->dma_mr)); 144360765b6cSPhilippe Mathieu-Daudé } 144460765b6cSPhilippe Mathieu-Daudé 14457302dcd6SKevin O'Connor sdhci_uninitfn(s); 14467302dcd6SKevin O'Connor } 14477302dcd6SKevin O'Connor 14487302dcd6SKevin O'Connor static void sdhci_sysbus_realize(DeviceState *dev, Error ** errp) 14497302dcd6SKevin O'Connor { 14507302dcd6SKevin O'Connor SDHCIState *s = SYSBUS_SDHCI(dev); 145149ab747fSPaolo Bonzini SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 1452ab958e38SPhilippe Mathieu-Daudé Error *local_err = NULL; 145349ab747fSPaolo Bonzini 145425367498SPhilippe Mathieu-Daudé sdhci_common_realize(s, errp); 1455ab958e38SPhilippe Mathieu-Daudé if (local_err) { 1456ab958e38SPhilippe Mathieu-Daudé error_propagate(errp, local_err); 145725367498SPhilippe Mathieu-Daudé return; 145825367498SPhilippe Mathieu-Daudé } 145925367498SPhilippe Mathieu-Daudé 146060765b6cSPhilippe Mathieu-Daudé if (s->dma_mr) { 146102e57e1cSPhilippe Mathieu-Daudé s->dma_as = &s->sysbus_dma_as; 146260765b6cSPhilippe Mathieu-Daudé address_space_init(s->dma_as, s->dma_mr, "sdhci-dma"); 146360765b6cSPhilippe Mathieu-Daudé } else { 146460765b6cSPhilippe Mathieu-Daudé /* use system_memory() if property "dma" not set */ 1465dd55c485SPhilippe Mathieu-Daudé s->dma_as = &address_space_memory; 146660765b6cSPhilippe Mathieu-Daudé } 1467dd55c485SPhilippe Mathieu-Daudé 146849ab747fSPaolo Bonzini sysbus_init_irq(sbd, &s->irq); 1469fd1e5c81SAndrey Smirnov 1470fd1e5c81SAndrey Smirnov memory_region_init_io(&s->iomem, OBJECT(s), s->io_ops, s, "sdhci", 1471fd1e5c81SAndrey Smirnov SDHC_REGISTERS_MAP_SIZE); 1472fd1e5c81SAndrey Smirnov 147349ab747fSPaolo Bonzini sysbus_init_mmio(sbd, &s->iomem); 147449ab747fSPaolo Bonzini } 147549ab747fSPaolo Bonzini 14768b7455c7SPhilippe Mathieu-Daudé static void sdhci_sysbus_unrealize(DeviceState *dev, Error **errp) 14778b7455c7SPhilippe Mathieu-Daudé { 14788b7455c7SPhilippe Mathieu-Daudé SDHCIState *s = SYSBUS_SDHCI(dev); 14798b7455c7SPhilippe Mathieu-Daudé 14808b7455c7SPhilippe Mathieu-Daudé sdhci_common_unrealize(s, &error_abort); 148160765b6cSPhilippe Mathieu-Daudé 148260765b6cSPhilippe Mathieu-Daudé if (s->dma_mr) { 148360765b6cSPhilippe Mathieu-Daudé address_space_destroy(s->dma_as); 148460765b6cSPhilippe Mathieu-Daudé } 14858b7455c7SPhilippe Mathieu-Daudé } 14868b7455c7SPhilippe Mathieu-Daudé 14877302dcd6SKevin O'Connor static void sdhci_sysbus_class_init(ObjectClass *klass, void *data) 148849ab747fSPaolo Bonzini { 148949ab747fSPaolo Bonzini DeviceClass *dc = DEVICE_CLASS(klass); 149049ab747fSPaolo Bonzini 14915ec911c3SKevin O'Connor dc->props = sdhci_sysbus_properties; 14927302dcd6SKevin O'Connor dc->realize = sdhci_sysbus_realize; 14938b7455c7SPhilippe Mathieu-Daudé dc->unrealize = sdhci_sysbus_unrealize; 14941c92c505SPhilippe Mathieu-Daudé 14951c92c505SPhilippe Mathieu-Daudé sdhci_common_class_init(klass, data); 149649ab747fSPaolo Bonzini } 149749ab747fSPaolo Bonzini 14987302dcd6SKevin O'Connor static const TypeInfo sdhci_sysbus_info = { 14997302dcd6SKevin O'Connor .name = TYPE_SYSBUS_SDHCI, 150049ab747fSPaolo Bonzini .parent = TYPE_SYS_BUS_DEVICE, 150149ab747fSPaolo Bonzini .instance_size = sizeof(SDHCIState), 15027302dcd6SKevin O'Connor .instance_init = sdhci_sysbus_init, 15037302dcd6SKevin O'Connor .instance_finalize = sdhci_sysbus_finalize, 15047302dcd6SKevin O'Connor .class_init = sdhci_sysbus_class_init, 150549ab747fSPaolo Bonzini }; 150649ab747fSPaolo Bonzini 1507b635d98cSPhilippe Mathieu-Daudé /* --- qdev bus master --- */ 1508b635d98cSPhilippe Mathieu-Daudé 150940bbc194SPeter Maydell static void sdhci_bus_class_init(ObjectClass *klass, void *data) 151040bbc194SPeter Maydell { 151140bbc194SPeter Maydell SDBusClass *sbc = SD_BUS_CLASS(klass); 151240bbc194SPeter Maydell 151340bbc194SPeter Maydell sbc->set_inserted = sdhci_set_inserted; 151440bbc194SPeter Maydell sbc->set_readonly = sdhci_set_readonly; 151540bbc194SPeter Maydell } 151640bbc194SPeter Maydell 151740bbc194SPeter Maydell static const TypeInfo sdhci_bus_info = { 151840bbc194SPeter Maydell .name = TYPE_SDHCI_BUS, 151940bbc194SPeter Maydell .parent = TYPE_SD_BUS, 152040bbc194SPeter Maydell .instance_size = sizeof(SDBus), 152140bbc194SPeter Maydell .class_init = sdhci_bus_class_init, 152240bbc194SPeter Maydell }; 152340bbc194SPeter Maydell 1524fd1e5c81SAndrey Smirnov static uint64_t usdhc_read(void *opaque, hwaddr offset, unsigned size) 1525fd1e5c81SAndrey Smirnov { 1526fd1e5c81SAndrey Smirnov SDHCIState *s = SYSBUS_SDHCI(opaque); 1527fd1e5c81SAndrey Smirnov uint32_t ret; 1528fd1e5c81SAndrey Smirnov uint16_t hostctl; 1529fd1e5c81SAndrey Smirnov 1530fd1e5c81SAndrey Smirnov switch (offset) { 1531fd1e5c81SAndrey Smirnov default: 1532fd1e5c81SAndrey Smirnov return sdhci_read(opaque, offset, size); 1533fd1e5c81SAndrey Smirnov 1534fd1e5c81SAndrey Smirnov case SDHC_HOSTCTL: 1535fd1e5c81SAndrey Smirnov /* 1536fd1e5c81SAndrey Smirnov * For a detailed explanation on the following bit 1537fd1e5c81SAndrey Smirnov * manipulation code see comments in a similar part of 1538fd1e5c81SAndrey Smirnov * usdhc_write() 1539fd1e5c81SAndrey Smirnov */ 1540fd1e5c81SAndrey Smirnov hostctl = SDHC_DMA_TYPE(s->hostctl) << (8 - 3); 1541fd1e5c81SAndrey Smirnov 1542fd1e5c81SAndrey Smirnov if (s->hostctl & SDHC_CTRL_8BITBUS) { 1543fd1e5c81SAndrey Smirnov hostctl |= ESDHC_CTRL_8BITBUS; 1544fd1e5c81SAndrey Smirnov } 1545fd1e5c81SAndrey Smirnov 1546fd1e5c81SAndrey Smirnov if (s->hostctl & SDHC_CTRL_4BITBUS) { 1547fd1e5c81SAndrey Smirnov hostctl |= ESDHC_CTRL_4BITBUS; 1548fd1e5c81SAndrey Smirnov } 1549fd1e5c81SAndrey Smirnov 1550fd1e5c81SAndrey Smirnov ret = hostctl; 1551fd1e5c81SAndrey Smirnov ret |= (uint32_t)s->blkgap << 16; 1552fd1e5c81SAndrey Smirnov ret |= (uint32_t)s->wakcon << 24; 1553fd1e5c81SAndrey Smirnov 1554fd1e5c81SAndrey Smirnov break; 1555fd1e5c81SAndrey Smirnov 1556fd1e5c81SAndrey Smirnov case ESDHC_DLL_CTRL: 1557fd1e5c81SAndrey Smirnov case ESDHC_TUNE_CTRL_STATUS: 1558fd1e5c81SAndrey Smirnov case ESDHC_UNDOCUMENTED_REG27: 1559fd1e5c81SAndrey Smirnov case ESDHC_TUNING_CTRL: 1560fd1e5c81SAndrey Smirnov case ESDHC_VENDOR_SPEC: 1561fd1e5c81SAndrey Smirnov case ESDHC_MIX_CTRL: 1562fd1e5c81SAndrey Smirnov case ESDHC_WTMK_LVL: 1563fd1e5c81SAndrey Smirnov ret = 0; 1564fd1e5c81SAndrey Smirnov break; 1565fd1e5c81SAndrey Smirnov } 1566fd1e5c81SAndrey Smirnov 1567fd1e5c81SAndrey Smirnov return ret; 1568fd1e5c81SAndrey Smirnov } 1569fd1e5c81SAndrey Smirnov 1570fd1e5c81SAndrey Smirnov static void 1571fd1e5c81SAndrey Smirnov usdhc_write(void *opaque, hwaddr offset, uint64_t val, unsigned size) 1572fd1e5c81SAndrey Smirnov { 1573fd1e5c81SAndrey Smirnov SDHCIState *s = SYSBUS_SDHCI(opaque); 1574fd1e5c81SAndrey Smirnov uint8_t hostctl; 1575fd1e5c81SAndrey Smirnov uint32_t value = (uint32_t)val; 1576fd1e5c81SAndrey Smirnov 1577fd1e5c81SAndrey Smirnov switch (offset) { 1578fd1e5c81SAndrey Smirnov case ESDHC_DLL_CTRL: 1579fd1e5c81SAndrey Smirnov case ESDHC_TUNE_CTRL_STATUS: 1580fd1e5c81SAndrey Smirnov case ESDHC_UNDOCUMENTED_REG27: 1581fd1e5c81SAndrey Smirnov case ESDHC_TUNING_CTRL: 1582fd1e5c81SAndrey Smirnov case ESDHC_WTMK_LVL: 1583fd1e5c81SAndrey Smirnov case ESDHC_VENDOR_SPEC: 1584fd1e5c81SAndrey Smirnov break; 1585fd1e5c81SAndrey Smirnov 1586fd1e5c81SAndrey Smirnov case SDHC_HOSTCTL: 1587fd1e5c81SAndrey Smirnov /* 1588fd1e5c81SAndrey Smirnov * Here's What ESDHCI has at offset 0x28 (SDHC_HOSTCTL) 1589fd1e5c81SAndrey Smirnov * 1590fd1e5c81SAndrey Smirnov * 7 6 5 4 3 2 1 0 1591fd1e5c81SAndrey Smirnov * |-----------+--------+--------+-----------+----------+---------| 1592fd1e5c81SAndrey Smirnov * | Card | Card | Endian | DATA3 | Data | Led | 1593fd1e5c81SAndrey Smirnov * | Detect | Detect | Mode | as Card | Transfer | Control | 1594fd1e5c81SAndrey Smirnov * | Signal | Test | | Detection | Width | | 1595fd1e5c81SAndrey Smirnov * | Selection | Level | | Pin | | | 1596fd1e5c81SAndrey Smirnov * |-----------+--------+--------+-----------+----------+---------| 1597fd1e5c81SAndrey Smirnov * 1598fd1e5c81SAndrey Smirnov * and 0x29 1599fd1e5c81SAndrey Smirnov * 1600fd1e5c81SAndrey Smirnov * 15 10 9 8 1601fd1e5c81SAndrey Smirnov * |----------+------| 1602fd1e5c81SAndrey Smirnov * | Reserved | DMA | 1603fd1e5c81SAndrey Smirnov * | | Sel. | 1604fd1e5c81SAndrey Smirnov * | | | 1605fd1e5c81SAndrey Smirnov * |----------+------| 1606fd1e5c81SAndrey Smirnov * 1607fd1e5c81SAndrey Smirnov * and here's what SDCHI spec expects those offsets to be: 1608fd1e5c81SAndrey Smirnov * 1609fd1e5c81SAndrey Smirnov * 0x28 (Host Control Register) 1610fd1e5c81SAndrey Smirnov * 1611fd1e5c81SAndrey Smirnov * 7 6 5 4 3 2 1 0 1612fd1e5c81SAndrey Smirnov * |--------+--------+----------+------+--------+----------+---------| 1613fd1e5c81SAndrey Smirnov * | Card | Card | Extended | DMA | High | Data | LED | 1614fd1e5c81SAndrey Smirnov * | Detect | Detect | Data | Sel. | Speed | Transfer | Control | 1615fd1e5c81SAndrey Smirnov * | Signal | Test | Transfer | | Enable | Width | | 1616fd1e5c81SAndrey Smirnov * | Sel. | Level | Width | | | | | 1617fd1e5c81SAndrey Smirnov * |--------+--------+----------+------+--------+----------+---------| 1618fd1e5c81SAndrey Smirnov * 1619fd1e5c81SAndrey Smirnov * and 0x29 (Power Control Register) 1620fd1e5c81SAndrey Smirnov * 1621fd1e5c81SAndrey Smirnov * |----------------------------------| 1622fd1e5c81SAndrey Smirnov * | Power Control Register | 1623fd1e5c81SAndrey Smirnov * | | 1624fd1e5c81SAndrey Smirnov * | Description omitted, | 1625fd1e5c81SAndrey Smirnov * | since it has no analog in ESDHCI | 1626fd1e5c81SAndrey Smirnov * | | 1627fd1e5c81SAndrey Smirnov * |----------------------------------| 1628fd1e5c81SAndrey Smirnov * 1629fd1e5c81SAndrey Smirnov * Since offsets 0x2A and 0x2B should be compatible between 1630fd1e5c81SAndrey Smirnov * both IP specs we only need to reconcile least 16-bit of the 1631fd1e5c81SAndrey Smirnov * word we've been given. 1632fd1e5c81SAndrey Smirnov */ 1633fd1e5c81SAndrey Smirnov 1634fd1e5c81SAndrey Smirnov /* 1635fd1e5c81SAndrey Smirnov * First, save bits 7 6 and 0 since they are identical 1636fd1e5c81SAndrey Smirnov */ 1637fd1e5c81SAndrey Smirnov hostctl = value & (SDHC_CTRL_LED | 1638fd1e5c81SAndrey Smirnov SDHC_CTRL_CDTEST_INS | 1639fd1e5c81SAndrey Smirnov SDHC_CTRL_CDTEST_EN); 1640fd1e5c81SAndrey Smirnov /* 1641fd1e5c81SAndrey Smirnov * Second, split "Data Transfer Width" from bits 2 and 1 in to 1642fd1e5c81SAndrey Smirnov * bits 5 and 1 1643fd1e5c81SAndrey Smirnov */ 1644fd1e5c81SAndrey Smirnov if (value & ESDHC_CTRL_8BITBUS) { 1645fd1e5c81SAndrey Smirnov hostctl |= SDHC_CTRL_8BITBUS; 1646fd1e5c81SAndrey Smirnov } 1647fd1e5c81SAndrey Smirnov 1648fd1e5c81SAndrey Smirnov if (value & ESDHC_CTRL_4BITBUS) { 1649fd1e5c81SAndrey Smirnov hostctl |= ESDHC_CTRL_4BITBUS; 1650fd1e5c81SAndrey Smirnov } 1651fd1e5c81SAndrey Smirnov 1652fd1e5c81SAndrey Smirnov /* 1653fd1e5c81SAndrey Smirnov * Third, move DMA select from bits 9 and 8 to bits 4 and 3 1654fd1e5c81SAndrey Smirnov */ 1655fd1e5c81SAndrey Smirnov hostctl |= SDHC_DMA_TYPE(value >> (8 - 3)); 1656fd1e5c81SAndrey Smirnov 1657fd1e5c81SAndrey Smirnov /* 1658fd1e5c81SAndrey Smirnov * Now place the corrected value into low 16-bit of the value 1659fd1e5c81SAndrey Smirnov * we are going to give standard SDHCI write function 1660fd1e5c81SAndrey Smirnov * 1661fd1e5c81SAndrey Smirnov * NOTE: This transformation should be the inverse of what can 1662fd1e5c81SAndrey Smirnov * be found in drivers/mmc/host/sdhci-esdhc-imx.c in Linux 1663fd1e5c81SAndrey Smirnov * kernel 1664fd1e5c81SAndrey Smirnov */ 1665fd1e5c81SAndrey Smirnov value &= ~UINT16_MAX; 1666fd1e5c81SAndrey Smirnov value |= hostctl; 1667fd1e5c81SAndrey Smirnov value |= (uint16_t)s->pwrcon << 8; 1668fd1e5c81SAndrey Smirnov 1669fd1e5c81SAndrey Smirnov sdhci_write(opaque, offset, value, size); 1670fd1e5c81SAndrey Smirnov break; 1671fd1e5c81SAndrey Smirnov 1672fd1e5c81SAndrey Smirnov case ESDHC_MIX_CTRL: 1673fd1e5c81SAndrey Smirnov /* 1674fd1e5c81SAndrey Smirnov * So, when SD/MMC stack in Linux tries to write to "Transfer 1675fd1e5c81SAndrey Smirnov * Mode Register", ESDHC i.MX quirk code will translate it 1676fd1e5c81SAndrey Smirnov * into a write to ESDHC_MIX_CTRL, so we do the opposite in 1677fd1e5c81SAndrey Smirnov * order to get where we started 1678fd1e5c81SAndrey Smirnov * 1679fd1e5c81SAndrey Smirnov * Note that Auto CMD23 Enable bit is located in a wrong place 1680fd1e5c81SAndrey Smirnov * on i.MX, but since it is not used by QEMU we do not care. 1681fd1e5c81SAndrey Smirnov * 1682fd1e5c81SAndrey Smirnov * We don't want to call sdhci_write(.., SDHC_TRNMOD, ...) 1683fd1e5c81SAndrey Smirnov * here becuase it will result in a call to 1684fd1e5c81SAndrey Smirnov * sdhci_send_command(s) which we don't want. 1685fd1e5c81SAndrey Smirnov * 1686fd1e5c81SAndrey Smirnov */ 1687fd1e5c81SAndrey Smirnov s->trnmod = value & UINT16_MAX; 1688fd1e5c81SAndrey Smirnov break; 1689fd1e5c81SAndrey Smirnov case SDHC_TRNMOD: 1690fd1e5c81SAndrey Smirnov /* 1691fd1e5c81SAndrey Smirnov * Similar to above, but this time a write to "Command 1692fd1e5c81SAndrey Smirnov * Register" will be translated into a 4-byte write to 1693fd1e5c81SAndrey Smirnov * "Transfer Mode register" where lower 16-bit of value would 1694fd1e5c81SAndrey Smirnov * be set to zero. So what we do is fill those bits with 1695fd1e5c81SAndrey Smirnov * cached value from s->trnmod and let the SDHCI 1696fd1e5c81SAndrey Smirnov * infrastructure handle the rest 1697fd1e5c81SAndrey Smirnov */ 1698fd1e5c81SAndrey Smirnov sdhci_write(opaque, offset, val | s->trnmod, size); 1699fd1e5c81SAndrey Smirnov break; 1700fd1e5c81SAndrey Smirnov case SDHC_BLKSIZE: 1701fd1e5c81SAndrey Smirnov /* 1702fd1e5c81SAndrey Smirnov * ESDHCI does not implement "Host SDMA Buffer Boundary", and 1703fd1e5c81SAndrey Smirnov * Linux driver will try to zero this field out which will 1704fd1e5c81SAndrey Smirnov * break the rest of SDHCI emulation. 1705fd1e5c81SAndrey Smirnov * 1706fd1e5c81SAndrey Smirnov * Linux defaults to maximum possible setting (512K boundary) 1707fd1e5c81SAndrey Smirnov * and it seems to be the only option that i.MX IP implements, 1708fd1e5c81SAndrey Smirnov * so we artificially set it to that value. 1709fd1e5c81SAndrey Smirnov */ 1710fd1e5c81SAndrey Smirnov val |= 0x7 << 12; 1711fd1e5c81SAndrey Smirnov /* FALLTHROUGH */ 1712fd1e5c81SAndrey Smirnov default: 1713fd1e5c81SAndrey Smirnov sdhci_write(opaque, offset, val, size); 1714fd1e5c81SAndrey Smirnov break; 1715fd1e5c81SAndrey Smirnov } 1716fd1e5c81SAndrey Smirnov } 1717fd1e5c81SAndrey Smirnov 1718fd1e5c81SAndrey Smirnov 1719fd1e5c81SAndrey Smirnov static const MemoryRegionOps usdhc_mmio_ops = { 1720fd1e5c81SAndrey Smirnov .read = usdhc_read, 1721fd1e5c81SAndrey Smirnov .write = usdhc_write, 1722fd1e5c81SAndrey Smirnov .valid = { 1723fd1e5c81SAndrey Smirnov .min_access_size = 1, 1724fd1e5c81SAndrey Smirnov .max_access_size = 4, 1725fd1e5c81SAndrey Smirnov .unaligned = false 1726fd1e5c81SAndrey Smirnov }, 1727fd1e5c81SAndrey Smirnov .endianness = DEVICE_LITTLE_ENDIAN, 1728fd1e5c81SAndrey Smirnov }; 1729fd1e5c81SAndrey Smirnov 1730fd1e5c81SAndrey Smirnov static void imx_usdhc_init(Object *obj) 1731fd1e5c81SAndrey Smirnov { 1732fd1e5c81SAndrey Smirnov SDHCIState *s = SYSBUS_SDHCI(obj); 1733fd1e5c81SAndrey Smirnov 1734fd1e5c81SAndrey Smirnov s->io_ops = &usdhc_mmio_ops; 1735fd1e5c81SAndrey Smirnov s->quirks = SDHCI_QUIRK_NO_BUSY_IRQ; 1736fd1e5c81SAndrey Smirnov } 1737fd1e5c81SAndrey Smirnov 1738fd1e5c81SAndrey Smirnov static const TypeInfo imx_usdhc_info = { 1739fd1e5c81SAndrey Smirnov .name = TYPE_IMX_USDHC, 1740fd1e5c81SAndrey Smirnov .parent = TYPE_SYSBUS_SDHCI, 1741fd1e5c81SAndrey Smirnov .instance_init = imx_usdhc_init, 1742fd1e5c81SAndrey Smirnov }; 1743fd1e5c81SAndrey Smirnov 174449ab747fSPaolo Bonzini static void sdhci_register_types(void) 174549ab747fSPaolo Bonzini { 1746224d10ffSKevin O'Connor type_register_static(&sdhci_pci_info); 17477302dcd6SKevin O'Connor type_register_static(&sdhci_sysbus_info); 174840bbc194SPeter Maydell type_register_static(&sdhci_bus_info); 1749fd1e5c81SAndrey Smirnov type_register_static(&imx_usdhc_info); 175049ab747fSPaolo Bonzini } 175149ab747fSPaolo Bonzini 175249ab747fSPaolo Bonzini type_init(sdhci_register_types) 1753