1c696e1f2SBin Meng /*
2c696e1f2SBin Meng * Cadence SDHCI emulation
3c696e1f2SBin Meng *
4c696e1f2SBin Meng * Copyright (c) 2020 Wind River Systems, Inc.
5c696e1f2SBin Meng *
6c696e1f2SBin Meng * Author:
7c696e1f2SBin Meng * Bin Meng <bin.meng@windriver.com>
8c696e1f2SBin Meng *
9c696e1f2SBin Meng * This program is free software; you can redistribute it and/or
10c696e1f2SBin Meng * modify it under the terms of the GNU General Public License as
11c696e1f2SBin Meng * published by the Free Software Foundation; either version 2 or
12c696e1f2SBin Meng * (at your option) version 3 of the License.
13c696e1f2SBin Meng *
14c696e1f2SBin Meng * This program is distributed in the hope that it will be useful,
15c696e1f2SBin Meng * but WITHOUT ANY WARRANTY; without even the implied warranty of
16c696e1f2SBin Meng * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17c696e1f2SBin Meng * GNU General Public License for more details.
18c696e1f2SBin Meng *
19c696e1f2SBin Meng * You should have received a copy of the GNU General Public License along
20c696e1f2SBin Meng * with this program; if not, see <http://www.gnu.org/licenses/>.
21c696e1f2SBin Meng */
22c696e1f2SBin Meng
23c696e1f2SBin Meng #include "qemu/osdep.h"
24c696e1f2SBin Meng #include "qemu/bitops.h"
25c696e1f2SBin Meng #include "qemu/error-report.h"
26c696e1f2SBin Meng #include "qapi/error.h"
27c696e1f2SBin Meng #include "migration/vmstate.h"
28c696e1f2SBin Meng #include "hw/sd/cadence_sdhci.h"
29c696e1f2SBin Meng #include "sdhci-internal.h"
30c696e1f2SBin Meng
31c696e1f2SBin Meng /* HRS - Host Register Set (specific to Cadence) */
32c696e1f2SBin Meng
33c696e1f2SBin Meng #define CADENCE_SDHCI_HRS00 0x00 /* general information */
34c696e1f2SBin Meng #define CADENCE_SDHCI_HRS00_SWR BIT(0)
35c696e1f2SBin Meng #define CADENCE_SDHCI_HRS00_POR_VAL 0x00010000
36c696e1f2SBin Meng
37c696e1f2SBin Meng #define CADENCE_SDHCI_HRS04 0x10 /* PHY access port */
38c696e1f2SBin Meng #define CADENCE_SDHCI_HRS04_WR BIT(24)
39c696e1f2SBin Meng #define CADENCE_SDHCI_HRS04_RD BIT(25)
40c696e1f2SBin Meng #define CADENCE_SDHCI_HRS04_ACK BIT(26)
41c696e1f2SBin Meng
42c696e1f2SBin Meng #define CADENCE_SDHCI_HRS06 0x18 /* eMMC control */
43c696e1f2SBin Meng #define CADENCE_SDHCI_HRS06_TUNE_UP BIT(15)
44c696e1f2SBin Meng
45c696e1f2SBin Meng /* SRS - Slot Register Set (SDHCI-compatible) */
46c696e1f2SBin Meng
47c696e1f2SBin Meng #define CADENCE_SDHCI_SRS_BASE 0x200
48c696e1f2SBin Meng
49c696e1f2SBin Meng #define TO_REG(addr) ((addr) / sizeof(uint32_t))
50c696e1f2SBin Meng
cadence_sdhci_instance_init(Object * obj)51c696e1f2SBin Meng static void cadence_sdhci_instance_init(Object *obj)
52c696e1f2SBin Meng {
53c696e1f2SBin Meng CadenceSDHCIState *s = CADENCE_SDHCI(obj);
54c696e1f2SBin Meng
55c696e1f2SBin Meng object_initialize_child(OBJECT(s), "generic-sdhci",
56c696e1f2SBin Meng &s->sdhci, TYPE_SYSBUS_SDHCI);
57c696e1f2SBin Meng }
58c696e1f2SBin Meng
cadence_sdhci_reset(DeviceState * dev)59c696e1f2SBin Meng static void cadence_sdhci_reset(DeviceState *dev)
60c696e1f2SBin Meng {
61c696e1f2SBin Meng CadenceSDHCIState *s = CADENCE_SDHCI(dev);
62c696e1f2SBin Meng
63c696e1f2SBin Meng memset(s->regs, 0, CADENCE_SDHCI_REG_SIZE);
64c696e1f2SBin Meng s->regs[TO_REG(CADENCE_SDHCI_HRS00)] = CADENCE_SDHCI_HRS00_POR_VAL;
65c696e1f2SBin Meng
66c696e1f2SBin Meng device_cold_reset(DEVICE(&s->sdhci));
67c696e1f2SBin Meng }
68c696e1f2SBin Meng
cadence_sdhci_read(void * opaque,hwaddr addr,unsigned int size)69c696e1f2SBin Meng static uint64_t cadence_sdhci_read(void *opaque, hwaddr addr, unsigned int size)
70c696e1f2SBin Meng {
71c696e1f2SBin Meng CadenceSDHCIState *s = opaque;
72c696e1f2SBin Meng uint32_t val;
73c696e1f2SBin Meng
74c696e1f2SBin Meng val = s->regs[TO_REG(addr)];
75c696e1f2SBin Meng
76c696e1f2SBin Meng return (uint64_t)val;
77c696e1f2SBin Meng }
78c696e1f2SBin Meng
cadence_sdhci_write(void * opaque,hwaddr addr,uint64_t val,unsigned int size)79c696e1f2SBin Meng static void cadence_sdhci_write(void *opaque, hwaddr addr, uint64_t val,
80c696e1f2SBin Meng unsigned int size)
81c696e1f2SBin Meng {
82c696e1f2SBin Meng CadenceSDHCIState *s = opaque;
83c696e1f2SBin Meng uint32_t val32 = (uint32_t)val;
84c696e1f2SBin Meng
85c696e1f2SBin Meng switch (addr) {
86c696e1f2SBin Meng case CADENCE_SDHCI_HRS00:
87c696e1f2SBin Meng /*
88c696e1f2SBin Meng * The only writable bit is SWR (software reset) and it automatically
89c696e1f2SBin Meng * clears to zero, so essentially this register remains unchanged.
90c696e1f2SBin Meng */
91c696e1f2SBin Meng if (val32 & CADENCE_SDHCI_HRS00_SWR) {
92c696e1f2SBin Meng cadence_sdhci_reset(DEVICE(s));
93c696e1f2SBin Meng }
94c696e1f2SBin Meng
95c696e1f2SBin Meng break;
96c696e1f2SBin Meng case CADENCE_SDHCI_HRS04:
97c696e1f2SBin Meng /*
98c696e1f2SBin Meng * Only emulate the ACK bit behavior when read or write transaction
99c696e1f2SBin Meng * are requested.
100c696e1f2SBin Meng */
101c696e1f2SBin Meng if (val32 & (CADENCE_SDHCI_HRS04_WR | CADENCE_SDHCI_HRS04_RD)) {
102c696e1f2SBin Meng val32 |= CADENCE_SDHCI_HRS04_ACK;
103c696e1f2SBin Meng } else {
104c696e1f2SBin Meng val32 &= ~CADENCE_SDHCI_HRS04_ACK;
105c696e1f2SBin Meng }
106c696e1f2SBin Meng
107c696e1f2SBin Meng s->regs[TO_REG(addr)] = val32;
108c696e1f2SBin Meng break;
109c696e1f2SBin Meng case CADENCE_SDHCI_HRS06:
110c696e1f2SBin Meng if (val32 & CADENCE_SDHCI_HRS06_TUNE_UP) {
111c696e1f2SBin Meng val32 &= ~CADENCE_SDHCI_HRS06_TUNE_UP;
112c696e1f2SBin Meng }
113c696e1f2SBin Meng
114c696e1f2SBin Meng s->regs[TO_REG(addr)] = val32;
115c696e1f2SBin Meng break;
116c696e1f2SBin Meng default:
117c696e1f2SBin Meng s->regs[TO_REG(addr)] = val32;
118c696e1f2SBin Meng break;
119c696e1f2SBin Meng }
120c696e1f2SBin Meng }
121c696e1f2SBin Meng
122c696e1f2SBin Meng static const MemoryRegionOps cadence_sdhci_ops = {
123c696e1f2SBin Meng .read = cadence_sdhci_read,
124c696e1f2SBin Meng .write = cadence_sdhci_write,
125c696e1f2SBin Meng .endianness = DEVICE_NATIVE_ENDIAN,
126c696e1f2SBin Meng .impl = {
127c696e1f2SBin Meng .min_access_size = 4,
128c696e1f2SBin Meng .max_access_size = 4,
129c696e1f2SBin Meng },
130c696e1f2SBin Meng .valid = {
131c696e1f2SBin Meng .min_access_size = 4,
132c696e1f2SBin Meng .max_access_size = 4,
133c696e1f2SBin Meng }
134c696e1f2SBin Meng };
135c696e1f2SBin Meng
cadence_sdhci_realize(DeviceState * dev,Error ** errp)136c696e1f2SBin Meng static void cadence_sdhci_realize(DeviceState *dev, Error **errp)
137c696e1f2SBin Meng {
138c696e1f2SBin Meng CadenceSDHCIState *s = CADENCE_SDHCI(dev);
139c696e1f2SBin Meng SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
140c696e1f2SBin Meng SysBusDevice *sbd_sdhci = SYS_BUS_DEVICE(&s->sdhci);
141c696e1f2SBin Meng
142c696e1f2SBin Meng memory_region_init(&s->container, OBJECT(s),
143c696e1f2SBin Meng "cadence.sdhci-container", 0x1000);
144c696e1f2SBin Meng sysbus_init_mmio(sbd, &s->container);
145c696e1f2SBin Meng
146c696e1f2SBin Meng memory_region_init_io(&s->iomem, OBJECT(s), &cadence_sdhci_ops,
147c696e1f2SBin Meng s, TYPE_CADENCE_SDHCI, CADENCE_SDHCI_REG_SIZE);
148c696e1f2SBin Meng memory_region_add_subregion(&s->container, 0, &s->iomem);
149c696e1f2SBin Meng
150c696e1f2SBin Meng sysbus_realize(sbd_sdhci, errp);
151c696e1f2SBin Meng memory_region_add_subregion(&s->container, CADENCE_SDHCI_SRS_BASE,
152c696e1f2SBin Meng sysbus_mmio_get_region(sbd_sdhci, 0));
153c696e1f2SBin Meng
154c696e1f2SBin Meng /* propagate irq and "sd-bus" from generic-sdhci */
155c696e1f2SBin Meng sysbus_pass_irq(sbd, sbd_sdhci);
156c696e1f2SBin Meng s->bus = qdev_get_child_bus(DEVICE(sbd_sdhci), "sd-bus");
157c696e1f2SBin Meng }
158c696e1f2SBin Meng
159c696e1f2SBin Meng static const VMStateDescription vmstate_cadence_sdhci = {
160c696e1f2SBin Meng .name = TYPE_CADENCE_SDHCI,
161c696e1f2SBin Meng .version_id = 1,
162307119baSRichard Henderson .fields = (const VMStateField[]) {
163c696e1f2SBin Meng VMSTATE_UINT32_ARRAY(regs, CadenceSDHCIState, CADENCE_SDHCI_NUM_REGS),
164c696e1f2SBin Meng VMSTATE_END_OF_LIST(),
165c696e1f2SBin Meng },
166c696e1f2SBin Meng };
167c696e1f2SBin Meng
cadence_sdhci_class_init(ObjectClass * classp,void * data)168c696e1f2SBin Meng static void cadence_sdhci_class_init(ObjectClass *classp, void *data)
169c696e1f2SBin Meng {
170c696e1f2SBin Meng DeviceClass *dc = DEVICE_CLASS(classp);
171c696e1f2SBin Meng
172c696e1f2SBin Meng dc->desc = "Cadence SD/SDIO/eMMC Host Controller (SD4HC)";
173c696e1f2SBin Meng dc->realize = cadence_sdhci_realize;
174*e3d08143SPeter Maydell device_class_set_legacy_reset(dc, cadence_sdhci_reset);
175c696e1f2SBin Meng dc->vmsd = &vmstate_cadence_sdhci;
176c696e1f2SBin Meng }
177c696e1f2SBin Meng
17888d2198cSPhilippe Mathieu-Daudé static const TypeInfo cadence_sdhci_types[] = {
17988d2198cSPhilippe Mathieu-Daudé {
180c696e1f2SBin Meng .name = TYPE_CADENCE_SDHCI,
181c696e1f2SBin Meng .parent = TYPE_SYS_BUS_DEVICE,
182c696e1f2SBin Meng .instance_size = sizeof(CadenceSDHCIState),
183c696e1f2SBin Meng .instance_init = cadence_sdhci_instance_init,
184c696e1f2SBin Meng .class_init = cadence_sdhci_class_init,
18588d2198cSPhilippe Mathieu-Daudé },
186c696e1f2SBin Meng };
187c696e1f2SBin Meng
18888d2198cSPhilippe Mathieu-Daudé DEFINE_TYPES(cadence_sdhci_types)
189