xref: /openbmc/qemu/hw/rtc/exynos4210_rtc.c (revision 28ae3179fc52d2e4d870b635c4a412aab99759e7)
17f0df1ccSPhilippe Mathieu-Daudé /*
27f0df1ccSPhilippe Mathieu-Daudé  * Samsung exynos4210 Real Time Clock
37f0df1ccSPhilippe Mathieu-Daudé  *
47f0df1ccSPhilippe Mathieu-Daudé  * Copyright (c) 2012 Samsung Electronics Co., Ltd.
57f0df1ccSPhilippe Mathieu-Daudé  *  Ogurtsov Oleg <o.ogurtsov@samsung.com>
67f0df1ccSPhilippe Mathieu-Daudé  *
77f0df1ccSPhilippe Mathieu-Daudé  *  This program is free software; you can redistribute it and/or modify it
87f0df1ccSPhilippe Mathieu-Daudé  *  under the terms of the GNU General Public License as published by the
97f0df1ccSPhilippe Mathieu-Daudé  *  Free Software Foundation; either version 2 of the License, or
107f0df1ccSPhilippe Mathieu-Daudé  *  (at your option) any later version.
117f0df1ccSPhilippe Mathieu-Daudé  *
127f0df1ccSPhilippe Mathieu-Daudé  *  This program is distributed in the hope that it will be useful, but WITHOUT
137f0df1ccSPhilippe Mathieu-Daudé  *  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
147f0df1ccSPhilippe Mathieu-Daudé  *  FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
157f0df1ccSPhilippe Mathieu-Daudé  *  for more details.
167f0df1ccSPhilippe Mathieu-Daudé  *
177f0df1ccSPhilippe Mathieu-Daudé  *  You should have received a copy of the GNU General Public License along
187f0df1ccSPhilippe Mathieu-Daudé  *  with this program; if not, see <http://www.gnu.org/licenses/>.
197f0df1ccSPhilippe Mathieu-Daudé  *
207f0df1ccSPhilippe Mathieu-Daudé  */
217f0df1ccSPhilippe Mathieu-Daudé 
227f0df1ccSPhilippe Mathieu-Daudé /* Description:
237f0df1ccSPhilippe Mathieu-Daudé  * Register RTCCON:
247f0df1ccSPhilippe Mathieu-Daudé  *  CLKSEL Bit[1] not used
257f0df1ccSPhilippe Mathieu-Daudé  *  CLKOUTEN Bit[9] not used
267f0df1ccSPhilippe Mathieu-Daudé  */
277f0df1ccSPhilippe Mathieu-Daudé 
287f0df1ccSPhilippe Mathieu-Daudé #include "qemu/osdep.h"
297f0df1ccSPhilippe Mathieu-Daudé #include "qemu/log.h"
307f0df1ccSPhilippe Mathieu-Daudé #include "qemu/module.h"
317f0df1ccSPhilippe Mathieu-Daudé #include "hw/sysbus.h"
327f0df1ccSPhilippe Mathieu-Daudé #include "migration/vmstate.h"
337f0df1ccSPhilippe Mathieu-Daudé #include "qemu/timer.h"
347f0df1ccSPhilippe Mathieu-Daudé #include "qemu/bcd.h"
357f0df1ccSPhilippe Mathieu-Daudé #include "hw/ptimer.h"
367f0df1ccSPhilippe Mathieu-Daudé 
377f0df1ccSPhilippe Mathieu-Daudé #include "hw/irq.h"
387f0df1ccSPhilippe Mathieu-Daudé 
397f0df1ccSPhilippe Mathieu-Daudé #include "hw/arm/exynos4210.h"
40db1015e9SEduardo Habkost #include "qom/object.h"
412f93d8b0SPeter Maydell #include "sysemu/rtc.h"
427f0df1ccSPhilippe Mathieu-Daudé 
437f0df1ccSPhilippe Mathieu-Daudé #define DEBUG_RTC 0
447f0df1ccSPhilippe Mathieu-Daudé 
457f0df1ccSPhilippe Mathieu-Daudé #if DEBUG_RTC
467f0df1ccSPhilippe Mathieu-Daudé #define DPRINTF(fmt, ...) \
477f0df1ccSPhilippe Mathieu-Daudé         do { fprintf(stdout, "RTC: [%24s:%5d] " fmt, __func__, __LINE__, \
487f0df1ccSPhilippe Mathieu-Daudé                 ## __VA_ARGS__); } while (0)
497f0df1ccSPhilippe Mathieu-Daudé #else
507f0df1ccSPhilippe Mathieu-Daudé #define DPRINTF(fmt, ...) do {} while (0)
517f0df1ccSPhilippe Mathieu-Daudé #endif
527f0df1ccSPhilippe Mathieu-Daudé 
537f0df1ccSPhilippe Mathieu-Daudé #define     EXYNOS4210_RTC_REG_MEM_SIZE     0x0100
547f0df1ccSPhilippe Mathieu-Daudé 
557f0df1ccSPhilippe Mathieu-Daudé #define     INTP            0x0030
567f0df1ccSPhilippe Mathieu-Daudé #define     RTCCON          0x0040
577f0df1ccSPhilippe Mathieu-Daudé #define     TICCNT          0x0044
587f0df1ccSPhilippe Mathieu-Daudé #define     RTCALM          0x0050
597f0df1ccSPhilippe Mathieu-Daudé #define     ALMSEC          0x0054
607f0df1ccSPhilippe Mathieu-Daudé #define     ALMMIN          0x0058
617f0df1ccSPhilippe Mathieu-Daudé #define     ALMHOUR         0x005C
627f0df1ccSPhilippe Mathieu-Daudé #define     ALMDAY          0x0060
637f0df1ccSPhilippe Mathieu-Daudé #define     ALMMON          0x0064
647f0df1ccSPhilippe Mathieu-Daudé #define     ALMYEAR         0x0068
657f0df1ccSPhilippe Mathieu-Daudé #define     BCDSEC          0x0070
667f0df1ccSPhilippe Mathieu-Daudé #define     BCDMIN          0x0074
677f0df1ccSPhilippe Mathieu-Daudé #define     BCDHOUR         0x0078
687f0df1ccSPhilippe Mathieu-Daudé #define     BCDDAY          0x007C
697f0df1ccSPhilippe Mathieu-Daudé #define     BCDDAYWEEK      0x0080
707f0df1ccSPhilippe Mathieu-Daudé #define     BCDMON          0x0084
717f0df1ccSPhilippe Mathieu-Daudé #define     BCDYEAR         0x0088
727f0df1ccSPhilippe Mathieu-Daudé #define     CURTICNT        0x0090
737f0df1ccSPhilippe Mathieu-Daudé 
747f0df1ccSPhilippe Mathieu-Daudé #define     TICK_TIMER_ENABLE   0x0100
757f0df1ccSPhilippe Mathieu-Daudé #define     TICNT_THRESHOLD     2
767f0df1ccSPhilippe Mathieu-Daudé 
777f0df1ccSPhilippe Mathieu-Daudé 
787f0df1ccSPhilippe Mathieu-Daudé #define     RTC_ENABLE          0x0001
797f0df1ccSPhilippe Mathieu-Daudé 
807f0df1ccSPhilippe Mathieu-Daudé #define     INTP_TICK_ENABLE    0x0001
817f0df1ccSPhilippe Mathieu-Daudé #define     INTP_ALM_ENABLE     0x0002
827f0df1ccSPhilippe Mathieu-Daudé 
837f0df1ccSPhilippe Mathieu-Daudé #define     ALARM_INT_ENABLE    0x0040
847f0df1ccSPhilippe Mathieu-Daudé 
857f0df1ccSPhilippe Mathieu-Daudé #define     RTC_BASE_FREQ       32768
867f0df1ccSPhilippe Mathieu-Daudé 
877f0df1ccSPhilippe Mathieu-Daudé #define TYPE_EXYNOS4210_RTC "exynos4210.rtc"
888063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(Exynos4210RTCState, EXYNOS4210_RTC)
897f0df1ccSPhilippe Mathieu-Daudé 
90db1015e9SEduardo Habkost struct Exynos4210RTCState {
917f0df1ccSPhilippe Mathieu-Daudé     SysBusDevice parent_obj;
927f0df1ccSPhilippe Mathieu-Daudé 
937f0df1ccSPhilippe Mathieu-Daudé     MemoryRegion iomem;
947f0df1ccSPhilippe Mathieu-Daudé 
957f0df1ccSPhilippe Mathieu-Daudé     /* registers */
967f0df1ccSPhilippe Mathieu-Daudé     uint32_t    reg_intp;
977f0df1ccSPhilippe Mathieu-Daudé     uint32_t    reg_rtccon;
987f0df1ccSPhilippe Mathieu-Daudé     uint32_t    reg_ticcnt;
997f0df1ccSPhilippe Mathieu-Daudé     uint32_t    reg_rtcalm;
1007f0df1ccSPhilippe Mathieu-Daudé     uint32_t    reg_almsec;
1017f0df1ccSPhilippe Mathieu-Daudé     uint32_t    reg_almmin;
1027f0df1ccSPhilippe Mathieu-Daudé     uint32_t    reg_almhour;
1037f0df1ccSPhilippe Mathieu-Daudé     uint32_t    reg_almday;
1047f0df1ccSPhilippe Mathieu-Daudé     uint32_t    reg_almmon;
1057f0df1ccSPhilippe Mathieu-Daudé     uint32_t    reg_almyear;
1067f0df1ccSPhilippe Mathieu-Daudé     uint32_t    reg_curticcnt;
1077f0df1ccSPhilippe Mathieu-Daudé 
1087f0df1ccSPhilippe Mathieu-Daudé     ptimer_state    *ptimer;        /* tick timer */
1097f0df1ccSPhilippe Mathieu-Daudé     ptimer_state    *ptimer_1Hz;    /* clock timer */
1107f0df1ccSPhilippe Mathieu-Daudé     uint32_t        freq;
1117f0df1ccSPhilippe Mathieu-Daudé 
1127f0df1ccSPhilippe Mathieu-Daudé     qemu_irq        tick_irq;   /* Time Tick Generator irq */
1137f0df1ccSPhilippe Mathieu-Daudé     qemu_irq        alm_irq;    /* alarm irq */
1147f0df1ccSPhilippe Mathieu-Daudé 
1157f0df1ccSPhilippe Mathieu-Daudé     struct tm   current_tm;     /* current time */
116db1015e9SEduardo Habkost };
1177f0df1ccSPhilippe Mathieu-Daudé 
1187f0df1ccSPhilippe Mathieu-Daudé #define TICCKSEL(value) ((value & (0x0F << 4)) >> 4)
1197f0df1ccSPhilippe Mathieu-Daudé 
1207f0df1ccSPhilippe Mathieu-Daudé /*** VMState ***/
1217f0df1ccSPhilippe Mathieu-Daudé static const VMStateDescription vmstate_exynos4210_rtc_state = {
1227f0df1ccSPhilippe Mathieu-Daudé     .name = "exynos4210.rtc",
1237f0df1ccSPhilippe Mathieu-Daudé     .version_id = 1,
1247f0df1ccSPhilippe Mathieu-Daudé     .minimum_version_id = 1,
125a80cc662SRichard Henderson     .fields = (const VMStateField[]) {
1267f0df1ccSPhilippe Mathieu-Daudé         VMSTATE_UINT32(reg_intp, Exynos4210RTCState),
1277f0df1ccSPhilippe Mathieu-Daudé         VMSTATE_UINT32(reg_rtccon, Exynos4210RTCState),
1287f0df1ccSPhilippe Mathieu-Daudé         VMSTATE_UINT32(reg_ticcnt, Exynos4210RTCState),
1297f0df1ccSPhilippe Mathieu-Daudé         VMSTATE_UINT32(reg_rtcalm, Exynos4210RTCState),
1307f0df1ccSPhilippe Mathieu-Daudé         VMSTATE_UINT32(reg_almsec, Exynos4210RTCState),
1317f0df1ccSPhilippe Mathieu-Daudé         VMSTATE_UINT32(reg_almmin, Exynos4210RTCState),
1327f0df1ccSPhilippe Mathieu-Daudé         VMSTATE_UINT32(reg_almhour, Exynos4210RTCState),
1337f0df1ccSPhilippe Mathieu-Daudé         VMSTATE_UINT32(reg_almday, Exynos4210RTCState),
1347f0df1ccSPhilippe Mathieu-Daudé         VMSTATE_UINT32(reg_almmon, Exynos4210RTCState),
1357f0df1ccSPhilippe Mathieu-Daudé         VMSTATE_UINT32(reg_almyear, Exynos4210RTCState),
1367f0df1ccSPhilippe Mathieu-Daudé         VMSTATE_UINT32(reg_curticcnt, Exynos4210RTCState),
1377f0df1ccSPhilippe Mathieu-Daudé         VMSTATE_PTIMER(ptimer, Exynos4210RTCState),
1387f0df1ccSPhilippe Mathieu-Daudé         VMSTATE_PTIMER(ptimer_1Hz, Exynos4210RTCState),
1397f0df1ccSPhilippe Mathieu-Daudé         VMSTATE_UINT32(freq, Exynos4210RTCState),
1407f0df1ccSPhilippe Mathieu-Daudé         VMSTATE_INT32(current_tm.tm_sec, Exynos4210RTCState),
1417f0df1ccSPhilippe Mathieu-Daudé         VMSTATE_INT32(current_tm.tm_min, Exynos4210RTCState),
1427f0df1ccSPhilippe Mathieu-Daudé         VMSTATE_INT32(current_tm.tm_hour, Exynos4210RTCState),
1437f0df1ccSPhilippe Mathieu-Daudé         VMSTATE_INT32(current_tm.tm_wday, Exynos4210RTCState),
1447f0df1ccSPhilippe Mathieu-Daudé         VMSTATE_INT32(current_tm.tm_mday, Exynos4210RTCState),
1457f0df1ccSPhilippe Mathieu-Daudé         VMSTATE_INT32(current_tm.tm_mon, Exynos4210RTCState),
1467f0df1ccSPhilippe Mathieu-Daudé         VMSTATE_INT32(current_tm.tm_year, Exynos4210RTCState),
1477f0df1ccSPhilippe Mathieu-Daudé         VMSTATE_END_OF_LIST()
1487f0df1ccSPhilippe Mathieu-Daudé     }
1497f0df1ccSPhilippe Mathieu-Daudé };
1507f0df1ccSPhilippe Mathieu-Daudé 
1517f0df1ccSPhilippe Mathieu-Daudé #define BCD3DIGITS(x) \
1527f0df1ccSPhilippe Mathieu-Daudé     ((uint32_t)to_bcd((uint8_t)(x % 100)) + \
1537f0df1ccSPhilippe Mathieu-Daudé     ((uint32_t)to_bcd((uint8_t)((x % 1000) / 100)) << 8))
1547f0df1ccSPhilippe Mathieu-Daudé 
check_alarm_raise(Exynos4210RTCState * s)1557f0df1ccSPhilippe Mathieu-Daudé static void check_alarm_raise(Exynos4210RTCState *s)
1567f0df1ccSPhilippe Mathieu-Daudé {
1577f0df1ccSPhilippe Mathieu-Daudé     unsigned int alarm_raise = 0;
1587f0df1ccSPhilippe Mathieu-Daudé     struct tm stm = s->current_tm;
1597f0df1ccSPhilippe Mathieu-Daudé 
1607f0df1ccSPhilippe Mathieu-Daudé     if ((s->reg_rtcalm & 0x01) &&
1617f0df1ccSPhilippe Mathieu-Daudé         (to_bcd((uint8_t)stm.tm_sec) == (uint8_t)s->reg_almsec)) {
1627f0df1ccSPhilippe Mathieu-Daudé         alarm_raise = 1;
1637f0df1ccSPhilippe Mathieu-Daudé     }
1647f0df1ccSPhilippe Mathieu-Daudé     if ((s->reg_rtcalm & 0x02) &&
1657f0df1ccSPhilippe Mathieu-Daudé         (to_bcd((uint8_t)stm.tm_min) == (uint8_t)s->reg_almmin)) {
1667f0df1ccSPhilippe Mathieu-Daudé         alarm_raise = 1;
1677f0df1ccSPhilippe Mathieu-Daudé     }
1687f0df1ccSPhilippe Mathieu-Daudé     if ((s->reg_rtcalm & 0x04) &&
1697f0df1ccSPhilippe Mathieu-Daudé         (to_bcd((uint8_t)stm.tm_hour) == (uint8_t)s->reg_almhour)) {
1707f0df1ccSPhilippe Mathieu-Daudé         alarm_raise = 1;
1717f0df1ccSPhilippe Mathieu-Daudé     }
1727f0df1ccSPhilippe Mathieu-Daudé     if ((s->reg_rtcalm & 0x08) &&
1737f0df1ccSPhilippe Mathieu-Daudé         (to_bcd((uint8_t)stm.tm_mday) == (uint8_t)s->reg_almday)) {
1747f0df1ccSPhilippe Mathieu-Daudé         alarm_raise = 1;
1757f0df1ccSPhilippe Mathieu-Daudé     }
1767f0df1ccSPhilippe Mathieu-Daudé     if ((s->reg_rtcalm & 0x10) &&
1777f0df1ccSPhilippe Mathieu-Daudé          (to_bcd((uint8_t)stm.tm_mon) == (uint8_t)s->reg_almmon)) {
1787f0df1ccSPhilippe Mathieu-Daudé         alarm_raise = 1;
1797f0df1ccSPhilippe Mathieu-Daudé     }
1807f0df1ccSPhilippe Mathieu-Daudé     if ((s->reg_rtcalm & 0x20) &&
1817f0df1ccSPhilippe Mathieu-Daudé         (BCD3DIGITS(stm.tm_year) == s->reg_almyear)) {
1827f0df1ccSPhilippe Mathieu-Daudé         alarm_raise = 1;
1837f0df1ccSPhilippe Mathieu-Daudé     }
1847f0df1ccSPhilippe Mathieu-Daudé 
1857f0df1ccSPhilippe Mathieu-Daudé     if (alarm_raise) {
1867f0df1ccSPhilippe Mathieu-Daudé         DPRINTF("ALARM IRQ\n");
1877f0df1ccSPhilippe Mathieu-Daudé         /* set irq status */
1887f0df1ccSPhilippe Mathieu-Daudé         s->reg_intp |= INTP_ALM_ENABLE;
1897f0df1ccSPhilippe Mathieu-Daudé         qemu_irq_raise(s->alm_irq);
1907f0df1ccSPhilippe Mathieu-Daudé     }
1917f0df1ccSPhilippe Mathieu-Daudé }
1927f0df1ccSPhilippe Mathieu-Daudé 
1937f0df1ccSPhilippe Mathieu-Daudé /*
1947f0df1ccSPhilippe Mathieu-Daudé  * RTC update frequency
1957f0df1ccSPhilippe Mathieu-Daudé  * Parameters:
1967f0df1ccSPhilippe Mathieu-Daudé  *     reg_value - current RTCCON register or his new value
1977f0df1ccSPhilippe Mathieu-Daudé  * Must be called within a ptimer_transaction_begin/commit block for s->ptimer.
1987f0df1ccSPhilippe Mathieu-Daudé  */
exynos4210_rtc_update_freq(Exynos4210RTCState * s,uint32_t reg_value)1997f0df1ccSPhilippe Mathieu-Daudé static void exynos4210_rtc_update_freq(Exynos4210RTCState *s,
2007f0df1ccSPhilippe Mathieu-Daudé                                        uint32_t reg_value)
2017f0df1ccSPhilippe Mathieu-Daudé {
2027f0df1ccSPhilippe Mathieu-Daudé     uint32_t freq;
2037f0df1ccSPhilippe Mathieu-Daudé 
2047f0df1ccSPhilippe Mathieu-Daudé     freq = s->freq;
2059b4b4e51SMichael Tokarev     /* set frequency for time generator */
2067f0df1ccSPhilippe Mathieu-Daudé     s->freq = RTC_BASE_FREQ / (1 << TICCKSEL(reg_value));
2077f0df1ccSPhilippe Mathieu-Daudé 
2087f0df1ccSPhilippe Mathieu-Daudé     if (freq != s->freq) {
2097f0df1ccSPhilippe Mathieu-Daudé         ptimer_set_freq(s->ptimer, s->freq);
2107f0df1ccSPhilippe Mathieu-Daudé         DPRINTF("freq=%dHz\n", s->freq);
2117f0df1ccSPhilippe Mathieu-Daudé     }
2127f0df1ccSPhilippe Mathieu-Daudé }
2137f0df1ccSPhilippe Mathieu-Daudé 
2147f0df1ccSPhilippe Mathieu-Daudé /* month is between 0 and 11. */
get_days_in_month(int month,int year)2157f0df1ccSPhilippe Mathieu-Daudé static int get_days_in_month(int month, int year)
2167f0df1ccSPhilippe Mathieu-Daudé {
2177f0df1ccSPhilippe Mathieu-Daudé     static const int days_tab[12] = {
2187f0df1ccSPhilippe Mathieu-Daudé         31, 28, 31, 30, 31, 30, 31, 31, 30, 31, 30, 31
2197f0df1ccSPhilippe Mathieu-Daudé     };
2207f0df1ccSPhilippe Mathieu-Daudé     int d;
2217f0df1ccSPhilippe Mathieu-Daudé     if ((unsigned)month >= 12) {
2227f0df1ccSPhilippe Mathieu-Daudé         return 31;
2237f0df1ccSPhilippe Mathieu-Daudé     }
2247f0df1ccSPhilippe Mathieu-Daudé     d = days_tab[month];
2257f0df1ccSPhilippe Mathieu-Daudé     if (month == 1) {
2267f0df1ccSPhilippe Mathieu-Daudé         if ((year % 4) == 0 && ((year % 100) != 0 || (year % 400) == 0)) {
2277f0df1ccSPhilippe Mathieu-Daudé             d++;
2287f0df1ccSPhilippe Mathieu-Daudé         }
2297f0df1ccSPhilippe Mathieu-Daudé     }
2307f0df1ccSPhilippe Mathieu-Daudé     return d;
2317f0df1ccSPhilippe Mathieu-Daudé }
2327f0df1ccSPhilippe Mathieu-Daudé 
2337f0df1ccSPhilippe Mathieu-Daudé /* update 'tm' to the next second */
rtc_next_second(struct tm * tm)2347f0df1ccSPhilippe Mathieu-Daudé static void rtc_next_second(struct tm *tm)
2357f0df1ccSPhilippe Mathieu-Daudé {
2367f0df1ccSPhilippe Mathieu-Daudé     int days_in_month;
2377f0df1ccSPhilippe Mathieu-Daudé 
2387f0df1ccSPhilippe Mathieu-Daudé     tm->tm_sec++;
2397f0df1ccSPhilippe Mathieu-Daudé     if ((unsigned)tm->tm_sec >= 60) {
2407f0df1ccSPhilippe Mathieu-Daudé         tm->tm_sec = 0;
2417f0df1ccSPhilippe Mathieu-Daudé         tm->tm_min++;
2427f0df1ccSPhilippe Mathieu-Daudé         if ((unsigned)tm->tm_min >= 60) {
2437f0df1ccSPhilippe Mathieu-Daudé             tm->tm_min = 0;
2447f0df1ccSPhilippe Mathieu-Daudé             tm->tm_hour++;
2457f0df1ccSPhilippe Mathieu-Daudé             if ((unsigned)tm->tm_hour >= 24) {
2467f0df1ccSPhilippe Mathieu-Daudé                 tm->tm_hour = 0;
2477f0df1ccSPhilippe Mathieu-Daudé                 /* next day */
2487f0df1ccSPhilippe Mathieu-Daudé                 tm->tm_wday++;
2497f0df1ccSPhilippe Mathieu-Daudé                 if ((unsigned)tm->tm_wday >= 7) {
2507f0df1ccSPhilippe Mathieu-Daudé                     tm->tm_wday = 0;
2517f0df1ccSPhilippe Mathieu-Daudé                 }
2527f0df1ccSPhilippe Mathieu-Daudé                 days_in_month = get_days_in_month(tm->tm_mon,
2537f0df1ccSPhilippe Mathieu-Daudé                                                   tm->tm_year + 1900);
2547f0df1ccSPhilippe Mathieu-Daudé                 tm->tm_mday++;
2557f0df1ccSPhilippe Mathieu-Daudé                 if (tm->tm_mday < 1) {
2567f0df1ccSPhilippe Mathieu-Daudé                     tm->tm_mday = 1;
2577f0df1ccSPhilippe Mathieu-Daudé                 } else if (tm->tm_mday > days_in_month) {
2587f0df1ccSPhilippe Mathieu-Daudé                     tm->tm_mday = 1;
2597f0df1ccSPhilippe Mathieu-Daudé                     tm->tm_mon++;
2607f0df1ccSPhilippe Mathieu-Daudé                     if (tm->tm_mon >= 12) {
2617f0df1ccSPhilippe Mathieu-Daudé                         tm->tm_mon = 0;
2627f0df1ccSPhilippe Mathieu-Daudé                         tm->tm_year++;
2637f0df1ccSPhilippe Mathieu-Daudé                     }
2647f0df1ccSPhilippe Mathieu-Daudé                 }
2657f0df1ccSPhilippe Mathieu-Daudé             }
2667f0df1ccSPhilippe Mathieu-Daudé         }
2677f0df1ccSPhilippe Mathieu-Daudé     }
2687f0df1ccSPhilippe Mathieu-Daudé }
2697f0df1ccSPhilippe Mathieu-Daudé 
2707f0df1ccSPhilippe Mathieu-Daudé /*
2717f0df1ccSPhilippe Mathieu-Daudé  * tick handler
2727f0df1ccSPhilippe Mathieu-Daudé  */
exynos4210_rtc_tick(void * opaque)2737f0df1ccSPhilippe Mathieu-Daudé static void exynos4210_rtc_tick(void *opaque)
2747f0df1ccSPhilippe Mathieu-Daudé {
2757f0df1ccSPhilippe Mathieu-Daudé     Exynos4210RTCState *s = (Exynos4210RTCState *)opaque;
2767f0df1ccSPhilippe Mathieu-Daudé 
2777f0df1ccSPhilippe Mathieu-Daudé     DPRINTF("TICK IRQ\n");
2787f0df1ccSPhilippe Mathieu-Daudé     /* set irq status */
2797f0df1ccSPhilippe Mathieu-Daudé     s->reg_intp |= INTP_TICK_ENABLE;
2807f0df1ccSPhilippe Mathieu-Daudé     /* raise IRQ */
2817f0df1ccSPhilippe Mathieu-Daudé     qemu_irq_raise(s->tick_irq);
2827f0df1ccSPhilippe Mathieu-Daudé 
2837f0df1ccSPhilippe Mathieu-Daudé     /* restart timer */
2847f0df1ccSPhilippe Mathieu-Daudé     ptimer_set_count(s->ptimer, s->reg_ticcnt);
2857f0df1ccSPhilippe Mathieu-Daudé     ptimer_run(s->ptimer, 1);
2867f0df1ccSPhilippe Mathieu-Daudé }
2877f0df1ccSPhilippe Mathieu-Daudé 
2887f0df1ccSPhilippe Mathieu-Daudé /*
2897f0df1ccSPhilippe Mathieu-Daudé  * 1Hz clock handler
2907f0df1ccSPhilippe Mathieu-Daudé  */
exynos4210_rtc_1Hz_tick(void * opaque)2917f0df1ccSPhilippe Mathieu-Daudé static void exynos4210_rtc_1Hz_tick(void *opaque)
2927f0df1ccSPhilippe Mathieu-Daudé {
2937f0df1ccSPhilippe Mathieu-Daudé     Exynos4210RTCState *s = (Exynos4210RTCState *)opaque;
2947f0df1ccSPhilippe Mathieu-Daudé 
2957f0df1ccSPhilippe Mathieu-Daudé     rtc_next_second(&s->current_tm);
2967f0df1ccSPhilippe Mathieu-Daudé     /* DPRINTF("1Hz tick\n"); */
2977f0df1ccSPhilippe Mathieu-Daudé 
2987f0df1ccSPhilippe Mathieu-Daudé     /* raise IRQ */
2997f0df1ccSPhilippe Mathieu-Daudé     if (s->reg_rtcalm & ALARM_INT_ENABLE) {
3007f0df1ccSPhilippe Mathieu-Daudé         check_alarm_raise(s);
3017f0df1ccSPhilippe Mathieu-Daudé     }
3027f0df1ccSPhilippe Mathieu-Daudé 
3037f0df1ccSPhilippe Mathieu-Daudé     ptimer_set_count(s->ptimer_1Hz, RTC_BASE_FREQ);
3047f0df1ccSPhilippe Mathieu-Daudé     ptimer_run(s->ptimer_1Hz, 1);
3057f0df1ccSPhilippe Mathieu-Daudé }
3067f0df1ccSPhilippe Mathieu-Daudé 
3077f0df1ccSPhilippe Mathieu-Daudé /*
3087f0df1ccSPhilippe Mathieu-Daudé  * RTC Read
3097f0df1ccSPhilippe Mathieu-Daudé  */
exynos4210_rtc_read(void * opaque,hwaddr offset,unsigned size)3107f0df1ccSPhilippe Mathieu-Daudé static uint64_t exynos4210_rtc_read(void *opaque, hwaddr offset,
3117f0df1ccSPhilippe Mathieu-Daudé         unsigned size)
3127f0df1ccSPhilippe Mathieu-Daudé {
3137f0df1ccSPhilippe Mathieu-Daudé     uint32_t value = 0;
3147f0df1ccSPhilippe Mathieu-Daudé     Exynos4210RTCState *s = (Exynos4210RTCState *)opaque;
3157f0df1ccSPhilippe Mathieu-Daudé 
3167f0df1ccSPhilippe Mathieu-Daudé     switch (offset) {
3177f0df1ccSPhilippe Mathieu-Daudé     case INTP:
3187f0df1ccSPhilippe Mathieu-Daudé         value = s->reg_intp;
3197f0df1ccSPhilippe Mathieu-Daudé         break;
3207f0df1ccSPhilippe Mathieu-Daudé     case RTCCON:
3217f0df1ccSPhilippe Mathieu-Daudé         value = s->reg_rtccon;
3227f0df1ccSPhilippe Mathieu-Daudé         break;
3237f0df1ccSPhilippe Mathieu-Daudé     case TICCNT:
3247f0df1ccSPhilippe Mathieu-Daudé         value = s->reg_ticcnt;
3257f0df1ccSPhilippe Mathieu-Daudé         break;
3267f0df1ccSPhilippe Mathieu-Daudé     case RTCALM:
3277f0df1ccSPhilippe Mathieu-Daudé         value = s->reg_rtcalm;
3287f0df1ccSPhilippe Mathieu-Daudé         break;
3297f0df1ccSPhilippe Mathieu-Daudé     case ALMSEC:
3307f0df1ccSPhilippe Mathieu-Daudé         value = s->reg_almsec;
3317f0df1ccSPhilippe Mathieu-Daudé         break;
3327f0df1ccSPhilippe Mathieu-Daudé     case ALMMIN:
3337f0df1ccSPhilippe Mathieu-Daudé         value = s->reg_almmin;
3347f0df1ccSPhilippe Mathieu-Daudé         break;
3357f0df1ccSPhilippe Mathieu-Daudé     case ALMHOUR:
3367f0df1ccSPhilippe Mathieu-Daudé         value = s->reg_almhour;
3377f0df1ccSPhilippe Mathieu-Daudé         break;
3387f0df1ccSPhilippe Mathieu-Daudé     case ALMDAY:
3397f0df1ccSPhilippe Mathieu-Daudé         value = s->reg_almday;
3407f0df1ccSPhilippe Mathieu-Daudé         break;
3417f0df1ccSPhilippe Mathieu-Daudé     case ALMMON:
3427f0df1ccSPhilippe Mathieu-Daudé         value = s->reg_almmon;
3437f0df1ccSPhilippe Mathieu-Daudé         break;
3447f0df1ccSPhilippe Mathieu-Daudé     case ALMYEAR:
3457f0df1ccSPhilippe Mathieu-Daudé         value = s->reg_almyear;
3467f0df1ccSPhilippe Mathieu-Daudé         break;
3477f0df1ccSPhilippe Mathieu-Daudé 
3487f0df1ccSPhilippe Mathieu-Daudé     case BCDSEC:
3497f0df1ccSPhilippe Mathieu-Daudé         value = (uint32_t)to_bcd((uint8_t)s->current_tm.tm_sec);
3507f0df1ccSPhilippe Mathieu-Daudé         break;
3517f0df1ccSPhilippe Mathieu-Daudé     case BCDMIN:
3527f0df1ccSPhilippe Mathieu-Daudé         value = (uint32_t)to_bcd((uint8_t)s->current_tm.tm_min);
3537f0df1ccSPhilippe Mathieu-Daudé         break;
3547f0df1ccSPhilippe Mathieu-Daudé     case BCDHOUR:
3557f0df1ccSPhilippe Mathieu-Daudé         value = (uint32_t)to_bcd((uint8_t)s->current_tm.tm_hour);
3567f0df1ccSPhilippe Mathieu-Daudé         break;
3577f0df1ccSPhilippe Mathieu-Daudé     case BCDDAYWEEK:
3587f0df1ccSPhilippe Mathieu-Daudé         value = (uint32_t)to_bcd((uint8_t)s->current_tm.tm_wday);
3597f0df1ccSPhilippe Mathieu-Daudé         break;
3607f0df1ccSPhilippe Mathieu-Daudé     case BCDDAY:
3617f0df1ccSPhilippe Mathieu-Daudé         value = (uint32_t)to_bcd((uint8_t)s->current_tm.tm_mday);
3627f0df1ccSPhilippe Mathieu-Daudé         break;
3637f0df1ccSPhilippe Mathieu-Daudé     case BCDMON:
3647f0df1ccSPhilippe Mathieu-Daudé         value = (uint32_t)to_bcd((uint8_t)s->current_tm.tm_mon + 1);
3657f0df1ccSPhilippe Mathieu-Daudé         break;
3667f0df1ccSPhilippe Mathieu-Daudé     case BCDYEAR:
3677f0df1ccSPhilippe Mathieu-Daudé         value = BCD3DIGITS(s->current_tm.tm_year);
3687f0df1ccSPhilippe Mathieu-Daudé         break;
3697f0df1ccSPhilippe Mathieu-Daudé 
3707f0df1ccSPhilippe Mathieu-Daudé     case CURTICNT:
3717f0df1ccSPhilippe Mathieu-Daudé         s->reg_curticcnt = ptimer_get_count(s->ptimer);
3727f0df1ccSPhilippe Mathieu-Daudé         value = s->reg_curticcnt;
3737f0df1ccSPhilippe Mathieu-Daudé         break;
3747f0df1ccSPhilippe Mathieu-Daudé 
3757f0df1ccSPhilippe Mathieu-Daudé     default:
3767f0df1ccSPhilippe Mathieu-Daudé         qemu_log_mask(LOG_GUEST_ERROR,
377883f2c59SPhilippe Mathieu-Daudé                       "exynos4210.rtc: bad read offset " HWADDR_FMT_plx,
3787f0df1ccSPhilippe Mathieu-Daudé                       offset);
3797f0df1ccSPhilippe Mathieu-Daudé         break;
3807f0df1ccSPhilippe Mathieu-Daudé     }
3817f0df1ccSPhilippe Mathieu-Daudé     return value;
3827f0df1ccSPhilippe Mathieu-Daudé }
3837f0df1ccSPhilippe Mathieu-Daudé 
3847f0df1ccSPhilippe Mathieu-Daudé /*
3857f0df1ccSPhilippe Mathieu-Daudé  * RTC Write
3867f0df1ccSPhilippe Mathieu-Daudé  */
exynos4210_rtc_write(void * opaque,hwaddr offset,uint64_t value,unsigned size)3877f0df1ccSPhilippe Mathieu-Daudé static void exynos4210_rtc_write(void *opaque, hwaddr offset,
3887f0df1ccSPhilippe Mathieu-Daudé         uint64_t value, unsigned size)
3897f0df1ccSPhilippe Mathieu-Daudé {
3907f0df1ccSPhilippe Mathieu-Daudé     Exynos4210RTCState *s = (Exynos4210RTCState *)opaque;
3917f0df1ccSPhilippe Mathieu-Daudé 
3927f0df1ccSPhilippe Mathieu-Daudé     switch (offset) {
3937f0df1ccSPhilippe Mathieu-Daudé     case INTP:
3947f0df1ccSPhilippe Mathieu-Daudé         if (value & INTP_ALM_ENABLE) {
3957f0df1ccSPhilippe Mathieu-Daudé             qemu_irq_lower(s->alm_irq);
3967f0df1ccSPhilippe Mathieu-Daudé             s->reg_intp &= (~INTP_ALM_ENABLE);
3977f0df1ccSPhilippe Mathieu-Daudé         }
3987f0df1ccSPhilippe Mathieu-Daudé         if (value & INTP_TICK_ENABLE) {
3997f0df1ccSPhilippe Mathieu-Daudé             qemu_irq_lower(s->tick_irq);
4007f0df1ccSPhilippe Mathieu-Daudé             s->reg_intp &= (~INTP_TICK_ENABLE);
4017f0df1ccSPhilippe Mathieu-Daudé         }
4027f0df1ccSPhilippe Mathieu-Daudé         break;
4037f0df1ccSPhilippe Mathieu-Daudé     case RTCCON:
4047f0df1ccSPhilippe Mathieu-Daudé         ptimer_transaction_begin(s->ptimer_1Hz);
4057f0df1ccSPhilippe Mathieu-Daudé         ptimer_transaction_begin(s->ptimer);
4067f0df1ccSPhilippe Mathieu-Daudé         if (value & RTC_ENABLE) {
4077f0df1ccSPhilippe Mathieu-Daudé             exynos4210_rtc_update_freq(s, value);
4087f0df1ccSPhilippe Mathieu-Daudé         }
4097f0df1ccSPhilippe Mathieu-Daudé         if ((value & RTC_ENABLE) > (s->reg_rtccon & RTC_ENABLE)) {
4107f0df1ccSPhilippe Mathieu-Daudé             /* clock timer */
4117f0df1ccSPhilippe Mathieu-Daudé             ptimer_set_count(s->ptimer_1Hz, RTC_BASE_FREQ);
4127f0df1ccSPhilippe Mathieu-Daudé             ptimer_run(s->ptimer_1Hz, 1);
4137f0df1ccSPhilippe Mathieu-Daudé             DPRINTF("run clock timer\n");
4147f0df1ccSPhilippe Mathieu-Daudé         }
4157f0df1ccSPhilippe Mathieu-Daudé         if ((value & RTC_ENABLE) < (s->reg_rtccon & RTC_ENABLE)) {
4167f0df1ccSPhilippe Mathieu-Daudé             /* tick timer */
4177f0df1ccSPhilippe Mathieu-Daudé             ptimer_stop(s->ptimer);
4187f0df1ccSPhilippe Mathieu-Daudé             /* clock timer */
4197f0df1ccSPhilippe Mathieu-Daudé             ptimer_stop(s->ptimer_1Hz);
4207f0df1ccSPhilippe Mathieu-Daudé             DPRINTF("stop all timers\n");
4217f0df1ccSPhilippe Mathieu-Daudé         }
4227f0df1ccSPhilippe Mathieu-Daudé         if (value & RTC_ENABLE) {
4237f0df1ccSPhilippe Mathieu-Daudé             if ((value & TICK_TIMER_ENABLE) >
4247f0df1ccSPhilippe Mathieu-Daudé                 (s->reg_rtccon & TICK_TIMER_ENABLE) &&
4257f0df1ccSPhilippe Mathieu-Daudé                 (s->reg_ticcnt)) {
4267f0df1ccSPhilippe Mathieu-Daudé                 ptimer_set_count(s->ptimer, s->reg_ticcnt);
4277f0df1ccSPhilippe Mathieu-Daudé                 ptimer_run(s->ptimer, 1);
4287f0df1ccSPhilippe Mathieu-Daudé                 DPRINTF("run tick timer\n");
4297f0df1ccSPhilippe Mathieu-Daudé             }
4307f0df1ccSPhilippe Mathieu-Daudé             if ((value & TICK_TIMER_ENABLE) <
4317f0df1ccSPhilippe Mathieu-Daudé                 (s->reg_rtccon & TICK_TIMER_ENABLE)) {
4327f0df1ccSPhilippe Mathieu-Daudé                 ptimer_stop(s->ptimer);
4337f0df1ccSPhilippe Mathieu-Daudé             }
4347f0df1ccSPhilippe Mathieu-Daudé         }
4357f0df1ccSPhilippe Mathieu-Daudé         ptimer_transaction_commit(s->ptimer_1Hz);
4367f0df1ccSPhilippe Mathieu-Daudé         ptimer_transaction_commit(s->ptimer);
4377f0df1ccSPhilippe Mathieu-Daudé         s->reg_rtccon = value;
4387f0df1ccSPhilippe Mathieu-Daudé         break;
4397f0df1ccSPhilippe Mathieu-Daudé     case TICCNT:
4407f0df1ccSPhilippe Mathieu-Daudé         if (value > TICNT_THRESHOLD) {
4417f0df1ccSPhilippe Mathieu-Daudé             s->reg_ticcnt = value;
4427f0df1ccSPhilippe Mathieu-Daudé         } else {
4437f0df1ccSPhilippe Mathieu-Daudé             qemu_log_mask(LOG_GUEST_ERROR,
4447f0df1ccSPhilippe Mathieu-Daudé                           "exynos4210.rtc: bad TICNT value %u",
4457f0df1ccSPhilippe Mathieu-Daudé                           (uint32_t)value);
4467f0df1ccSPhilippe Mathieu-Daudé         }
4477f0df1ccSPhilippe Mathieu-Daudé         break;
4487f0df1ccSPhilippe Mathieu-Daudé 
4497f0df1ccSPhilippe Mathieu-Daudé     case RTCALM:
4507f0df1ccSPhilippe Mathieu-Daudé         s->reg_rtcalm = value;
4517f0df1ccSPhilippe Mathieu-Daudé         break;
4527f0df1ccSPhilippe Mathieu-Daudé     case ALMSEC:
4537f0df1ccSPhilippe Mathieu-Daudé         s->reg_almsec = (value & 0x7f);
4547f0df1ccSPhilippe Mathieu-Daudé         break;
4557f0df1ccSPhilippe Mathieu-Daudé     case ALMMIN:
4567f0df1ccSPhilippe Mathieu-Daudé         s->reg_almmin = (value & 0x7f);
4577f0df1ccSPhilippe Mathieu-Daudé         break;
4587f0df1ccSPhilippe Mathieu-Daudé     case ALMHOUR:
4597f0df1ccSPhilippe Mathieu-Daudé         s->reg_almhour = (value & 0x3f);
4607f0df1ccSPhilippe Mathieu-Daudé         break;
4617f0df1ccSPhilippe Mathieu-Daudé     case ALMDAY:
4627f0df1ccSPhilippe Mathieu-Daudé         s->reg_almday = (value & 0x3f);
4637f0df1ccSPhilippe Mathieu-Daudé         break;
4647f0df1ccSPhilippe Mathieu-Daudé     case ALMMON:
4657f0df1ccSPhilippe Mathieu-Daudé         s->reg_almmon = (value & 0x1f);
4667f0df1ccSPhilippe Mathieu-Daudé         break;
4677f0df1ccSPhilippe Mathieu-Daudé     case ALMYEAR:
4687f0df1ccSPhilippe Mathieu-Daudé         s->reg_almyear = (value & 0x0fff);
4697f0df1ccSPhilippe Mathieu-Daudé         break;
4707f0df1ccSPhilippe Mathieu-Daudé 
4717f0df1ccSPhilippe Mathieu-Daudé     case BCDSEC:
4727f0df1ccSPhilippe Mathieu-Daudé         if (s->reg_rtccon & RTC_ENABLE) {
4737f0df1ccSPhilippe Mathieu-Daudé             s->current_tm.tm_sec = (int)from_bcd((uint8_t)value);
4747f0df1ccSPhilippe Mathieu-Daudé         }
4757f0df1ccSPhilippe Mathieu-Daudé         break;
4767f0df1ccSPhilippe Mathieu-Daudé     case BCDMIN:
4777f0df1ccSPhilippe Mathieu-Daudé         if (s->reg_rtccon & RTC_ENABLE) {
4787f0df1ccSPhilippe Mathieu-Daudé             s->current_tm.tm_min = (int)from_bcd((uint8_t)value);
4797f0df1ccSPhilippe Mathieu-Daudé         }
4807f0df1ccSPhilippe Mathieu-Daudé         break;
4817f0df1ccSPhilippe Mathieu-Daudé     case BCDHOUR:
4827f0df1ccSPhilippe Mathieu-Daudé         if (s->reg_rtccon & RTC_ENABLE) {
4837f0df1ccSPhilippe Mathieu-Daudé             s->current_tm.tm_hour = (int)from_bcd((uint8_t)value);
4847f0df1ccSPhilippe Mathieu-Daudé         }
4857f0df1ccSPhilippe Mathieu-Daudé         break;
4867f0df1ccSPhilippe Mathieu-Daudé     case BCDDAYWEEK:
4877f0df1ccSPhilippe Mathieu-Daudé         if (s->reg_rtccon & RTC_ENABLE) {
4887f0df1ccSPhilippe Mathieu-Daudé             s->current_tm.tm_wday = (int)from_bcd((uint8_t)value);
4897f0df1ccSPhilippe Mathieu-Daudé         }
4907f0df1ccSPhilippe Mathieu-Daudé         break;
4917f0df1ccSPhilippe Mathieu-Daudé     case BCDDAY:
4927f0df1ccSPhilippe Mathieu-Daudé         if (s->reg_rtccon & RTC_ENABLE) {
4937f0df1ccSPhilippe Mathieu-Daudé             s->current_tm.tm_mday = (int)from_bcd((uint8_t)value);
4947f0df1ccSPhilippe Mathieu-Daudé         }
4957f0df1ccSPhilippe Mathieu-Daudé         break;
4967f0df1ccSPhilippe Mathieu-Daudé     case BCDMON:
4977f0df1ccSPhilippe Mathieu-Daudé         if (s->reg_rtccon & RTC_ENABLE) {
4987f0df1ccSPhilippe Mathieu-Daudé             s->current_tm.tm_mon = (int)from_bcd((uint8_t)value) - 1;
4997f0df1ccSPhilippe Mathieu-Daudé         }
5007f0df1ccSPhilippe Mathieu-Daudé         break;
5017f0df1ccSPhilippe Mathieu-Daudé     case BCDYEAR:
5027f0df1ccSPhilippe Mathieu-Daudé         if (s->reg_rtccon & RTC_ENABLE) {
5037f0df1ccSPhilippe Mathieu-Daudé             /* 3 digits */
5047f0df1ccSPhilippe Mathieu-Daudé             s->current_tm.tm_year = (int)from_bcd((uint8_t)value) +
5057f0df1ccSPhilippe Mathieu-Daudé                     (int)from_bcd((uint8_t)((value >> 8) & 0x0f)) * 100;
5067f0df1ccSPhilippe Mathieu-Daudé         }
5077f0df1ccSPhilippe Mathieu-Daudé         break;
5087f0df1ccSPhilippe Mathieu-Daudé 
5097f0df1ccSPhilippe Mathieu-Daudé     default:
5107f0df1ccSPhilippe Mathieu-Daudé         qemu_log_mask(LOG_GUEST_ERROR,
511883f2c59SPhilippe Mathieu-Daudé                       "exynos4210.rtc: bad write offset " HWADDR_FMT_plx,
5127f0df1ccSPhilippe Mathieu-Daudé                       offset);
5137f0df1ccSPhilippe Mathieu-Daudé         break;
5147f0df1ccSPhilippe Mathieu-Daudé 
5157f0df1ccSPhilippe Mathieu-Daudé     }
5167f0df1ccSPhilippe Mathieu-Daudé }
5177f0df1ccSPhilippe Mathieu-Daudé 
5187f0df1ccSPhilippe Mathieu-Daudé /*
5197f0df1ccSPhilippe Mathieu-Daudé  * Set default values to timer fields and registers
5207f0df1ccSPhilippe Mathieu-Daudé  */
exynos4210_rtc_reset(DeviceState * d)5217f0df1ccSPhilippe Mathieu-Daudé static void exynos4210_rtc_reset(DeviceState *d)
5227f0df1ccSPhilippe Mathieu-Daudé {
5237f0df1ccSPhilippe Mathieu-Daudé     Exynos4210RTCState *s = EXYNOS4210_RTC(d);
5247f0df1ccSPhilippe Mathieu-Daudé 
5257f0df1ccSPhilippe Mathieu-Daudé     qemu_get_timedate(&s->current_tm, 0);
5267f0df1ccSPhilippe Mathieu-Daudé 
5277f0df1ccSPhilippe Mathieu-Daudé     DPRINTF("Get time from host: %d-%d-%d %2d:%02d:%02d\n",
5287f0df1ccSPhilippe Mathieu-Daudé             s->current_tm.tm_year, s->current_tm.tm_mon, s->current_tm.tm_mday,
5297f0df1ccSPhilippe Mathieu-Daudé             s->current_tm.tm_hour, s->current_tm.tm_min, s->current_tm.tm_sec);
5307f0df1ccSPhilippe Mathieu-Daudé 
5317f0df1ccSPhilippe Mathieu-Daudé     s->reg_intp = 0;
5327f0df1ccSPhilippe Mathieu-Daudé     s->reg_rtccon = 0;
5337f0df1ccSPhilippe Mathieu-Daudé     s->reg_ticcnt = 0;
5347f0df1ccSPhilippe Mathieu-Daudé     s->reg_rtcalm = 0;
5357f0df1ccSPhilippe Mathieu-Daudé     s->reg_almsec = 0;
5367f0df1ccSPhilippe Mathieu-Daudé     s->reg_almmin = 0;
5377f0df1ccSPhilippe Mathieu-Daudé     s->reg_almhour = 0;
5387f0df1ccSPhilippe Mathieu-Daudé     s->reg_almday = 0;
5397f0df1ccSPhilippe Mathieu-Daudé     s->reg_almmon = 0;
5407f0df1ccSPhilippe Mathieu-Daudé     s->reg_almyear = 0;
5417f0df1ccSPhilippe Mathieu-Daudé 
5427f0df1ccSPhilippe Mathieu-Daudé     s->reg_curticcnt = 0;
5437f0df1ccSPhilippe Mathieu-Daudé 
5447f0df1ccSPhilippe Mathieu-Daudé     ptimer_transaction_begin(s->ptimer);
5457f0df1ccSPhilippe Mathieu-Daudé     exynos4210_rtc_update_freq(s, s->reg_rtccon);
5467f0df1ccSPhilippe Mathieu-Daudé     ptimer_stop(s->ptimer);
5477f0df1ccSPhilippe Mathieu-Daudé     ptimer_transaction_commit(s->ptimer);
5487f0df1ccSPhilippe Mathieu-Daudé     ptimer_transaction_begin(s->ptimer_1Hz);
5497f0df1ccSPhilippe Mathieu-Daudé     ptimer_stop(s->ptimer_1Hz);
5507f0df1ccSPhilippe Mathieu-Daudé     ptimer_transaction_commit(s->ptimer_1Hz);
5517f0df1ccSPhilippe Mathieu-Daudé }
5527f0df1ccSPhilippe Mathieu-Daudé 
5537f0df1ccSPhilippe Mathieu-Daudé static const MemoryRegionOps exynos4210_rtc_ops = {
5547f0df1ccSPhilippe Mathieu-Daudé     .read = exynos4210_rtc_read,
5557f0df1ccSPhilippe Mathieu-Daudé     .write = exynos4210_rtc_write,
5567f0df1ccSPhilippe Mathieu-Daudé     .endianness = DEVICE_NATIVE_ENDIAN,
5577f0df1ccSPhilippe Mathieu-Daudé };
5587f0df1ccSPhilippe Mathieu-Daudé 
5597f0df1ccSPhilippe Mathieu-Daudé /*
5607f0df1ccSPhilippe Mathieu-Daudé  * RTC timer initialization
5617f0df1ccSPhilippe Mathieu-Daudé  */
exynos4210_rtc_init(Object * obj)5627f0df1ccSPhilippe Mathieu-Daudé static void exynos4210_rtc_init(Object *obj)
5637f0df1ccSPhilippe Mathieu-Daudé {
5647f0df1ccSPhilippe Mathieu-Daudé     Exynos4210RTCState *s = EXYNOS4210_RTC(obj);
5657f0df1ccSPhilippe Mathieu-Daudé     SysBusDevice *dev = SYS_BUS_DEVICE(obj);
5667f0df1ccSPhilippe Mathieu-Daudé 
5679598c1bbSPeter Maydell     s->ptimer = ptimer_init(exynos4210_rtc_tick, s, PTIMER_POLICY_LEGACY);
5687f0df1ccSPhilippe Mathieu-Daudé     ptimer_transaction_begin(s->ptimer);
5697f0df1ccSPhilippe Mathieu-Daudé     ptimer_set_freq(s->ptimer, RTC_BASE_FREQ);
5707f0df1ccSPhilippe Mathieu-Daudé     exynos4210_rtc_update_freq(s, 0);
5717f0df1ccSPhilippe Mathieu-Daudé     ptimer_transaction_commit(s->ptimer);
5727f0df1ccSPhilippe Mathieu-Daudé 
5737f0df1ccSPhilippe Mathieu-Daudé     s->ptimer_1Hz = ptimer_init(exynos4210_rtc_1Hz_tick,
5749598c1bbSPeter Maydell                                 s, PTIMER_POLICY_LEGACY);
5757f0df1ccSPhilippe Mathieu-Daudé     ptimer_transaction_begin(s->ptimer_1Hz);
5767f0df1ccSPhilippe Mathieu-Daudé     ptimer_set_freq(s->ptimer_1Hz, RTC_BASE_FREQ);
5777f0df1ccSPhilippe Mathieu-Daudé     ptimer_transaction_commit(s->ptimer_1Hz);
5787f0df1ccSPhilippe Mathieu-Daudé 
5797f0df1ccSPhilippe Mathieu-Daudé     sysbus_init_irq(dev, &s->alm_irq);
5807f0df1ccSPhilippe Mathieu-Daudé     sysbus_init_irq(dev, &s->tick_irq);
5817f0df1ccSPhilippe Mathieu-Daudé 
5827f0df1ccSPhilippe Mathieu-Daudé     memory_region_init_io(&s->iomem, obj, &exynos4210_rtc_ops, s,
5837f0df1ccSPhilippe Mathieu-Daudé                           "exynos4210-rtc", EXYNOS4210_RTC_REG_MEM_SIZE);
5847f0df1ccSPhilippe Mathieu-Daudé     sysbus_init_mmio(dev, &s->iomem);
5857f0df1ccSPhilippe Mathieu-Daudé }
5867f0df1ccSPhilippe Mathieu-Daudé 
exynos4210_rtc_finalize(Object * obj)5873fabd519SGan Qixin static void exynos4210_rtc_finalize(Object *obj)
5883fabd519SGan Qixin {
5893fabd519SGan Qixin     Exynos4210RTCState *s = EXYNOS4210_RTC(obj);
5903fabd519SGan Qixin 
5913fabd519SGan Qixin     ptimer_free(s->ptimer);
5923fabd519SGan Qixin     ptimer_free(s->ptimer_1Hz);
5933fabd519SGan Qixin }
5943fabd519SGan Qixin 
exynos4210_rtc_class_init(ObjectClass * klass,void * data)5957f0df1ccSPhilippe Mathieu-Daudé static void exynos4210_rtc_class_init(ObjectClass *klass, void *data)
5967f0df1ccSPhilippe Mathieu-Daudé {
5977f0df1ccSPhilippe Mathieu-Daudé     DeviceClass *dc = DEVICE_CLASS(klass);
5987f0df1ccSPhilippe Mathieu-Daudé 
599*e3d08143SPeter Maydell     device_class_set_legacy_reset(dc, exynos4210_rtc_reset);
6007f0df1ccSPhilippe Mathieu-Daudé     dc->vmsd = &vmstate_exynos4210_rtc_state;
6017f0df1ccSPhilippe Mathieu-Daudé }
6027f0df1ccSPhilippe Mathieu-Daudé 
6037f0df1ccSPhilippe Mathieu-Daudé static const TypeInfo exynos4210_rtc_info = {
6047f0df1ccSPhilippe Mathieu-Daudé     .name          = TYPE_EXYNOS4210_RTC,
6057f0df1ccSPhilippe Mathieu-Daudé     .parent        = TYPE_SYS_BUS_DEVICE,
6067f0df1ccSPhilippe Mathieu-Daudé     .instance_size = sizeof(Exynos4210RTCState),
6077f0df1ccSPhilippe Mathieu-Daudé     .instance_init = exynos4210_rtc_init,
6083fabd519SGan Qixin     .instance_finalize = exynos4210_rtc_finalize,
6097f0df1ccSPhilippe Mathieu-Daudé     .class_init    = exynos4210_rtc_class_init,
6107f0df1ccSPhilippe Mathieu-Daudé };
6117f0df1ccSPhilippe Mathieu-Daudé 
exynos4210_rtc_register_types(void)6127f0df1ccSPhilippe Mathieu-Daudé static void exynos4210_rtc_register_types(void)
6137f0df1ccSPhilippe Mathieu-Daudé {
6147f0df1ccSPhilippe Mathieu-Daudé     type_register_static(&exynos4210_rtc_info);
6157f0df1ccSPhilippe Mathieu-Daudé }
6167f0df1ccSPhilippe Mathieu-Daudé 
6177f0df1ccSPhilippe Mathieu-Daudé type_init(exynos4210_rtc_register_types)
618