1a7240d1eSMichael Clark /* 2a7240d1eSMichael Clark * QEMU RISC-V Board Compatible with SiFive Freedom U SDK 3a7240d1eSMichael Clark * 4a7240d1eSMichael Clark * Copyright (c) 2016-2017 Sagar Karandikar, sagark@eecs.berkeley.edu 5a7240d1eSMichael Clark * Copyright (c) 2017 SiFive, Inc. 67b6bb66fSBin Meng * Copyright (c) 2019 Bin Meng <bmeng.cn@gmail.com> 7a7240d1eSMichael Clark * 8a7240d1eSMichael Clark * Provides a board compatible with the SiFive Freedom U SDK: 9a7240d1eSMichael Clark * 10a7240d1eSMichael Clark * 0) UART 11a7240d1eSMichael Clark * 1) CLINT (Core Level Interruptor) 12a7240d1eSMichael Clark * 2) PLIC (Platform Level Interrupt Controller) 13af14c840SBin Meng * 3) PRCI (Power, Reset, Clock, Interrupt) 148a88b9f5SBin Meng * 4) GPIO (General Purpose Input/Output Controller) 158a88b9f5SBin Meng * 5) OTP (One-Time Programmable) memory with stored serial number 168a88b9f5SBin Meng * 6) GEM (Gigabit Ethernet Controller) and management block 17a7240d1eSMichael Clark * 18f3d47d58SBin Meng * This board currently generates devicetree dynamically that indicates at least 19ecdfe393SBin Meng * two harts and up to five harts. 20a7240d1eSMichael Clark * 21a7240d1eSMichael Clark * This program is free software; you can redistribute it and/or modify it 22a7240d1eSMichael Clark * under the terms and conditions of the GNU General Public License, 23a7240d1eSMichael Clark * version 2 or later, as published by the Free Software Foundation. 24a7240d1eSMichael Clark * 25a7240d1eSMichael Clark * This program is distributed in the hope it will be useful, but WITHOUT 26a7240d1eSMichael Clark * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 27a7240d1eSMichael Clark * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 28a7240d1eSMichael Clark * more details. 29a7240d1eSMichael Clark * 30a7240d1eSMichael Clark * You should have received a copy of the GNU General Public License along with 31a7240d1eSMichael Clark * this program. If not, see <http://www.gnu.org/licenses/>. 32a7240d1eSMichael Clark */ 33a7240d1eSMichael Clark 34a7240d1eSMichael Clark #include "qemu/osdep.h" 35a7240d1eSMichael Clark #include "qemu/log.h" 36a7240d1eSMichael Clark #include "qemu/error-report.h" 37a7240d1eSMichael Clark #include "qapi/error.h" 383ca109c3SBin Meng #include "qapi/visitor.h" 39a7240d1eSMichael Clark #include "hw/boards.h" 405133ed17SBin Meng #include "hw/irq.h" 41a7240d1eSMichael Clark #include "hw/loader.h" 42a7240d1eSMichael Clark #include "hw/sysbus.h" 43a7240d1eSMichael Clark #include "hw/char/serial.h" 44ecdfe393SBin Meng #include "hw/cpu/cluster.h" 457b6bb66fSBin Meng #include "hw/misc/unimp.h" 46a7240d1eSMichael Clark #include "target/riscv/cpu.h" 47a7240d1eSMichael Clark #include "hw/riscv/riscv_hart.h" 48a7240d1eSMichael Clark #include "hw/riscv/sifive_plic.h" 49a7240d1eSMichael Clark #include "hw/riscv/sifive_clint.h" 50a7240d1eSMichael Clark #include "hw/riscv/sifive_uart.h" 51a7240d1eSMichael Clark #include "hw/riscv/sifive_u.h" 520ac24d56SAlistair Francis #include "hw/riscv/boot.h" 53a7240d1eSMichael Clark #include "chardev/char.h" 547b6bb66fSBin Meng #include "net/eth.h" 55a7240d1eSMichael Clark #include "sysemu/arch_init.h" 56a7240d1eSMichael Clark #include "sysemu/device_tree.h" 575133ed17SBin Meng #include "sysemu/runstate.h" 5846517dd4SMarkus Armbruster #include "sysemu/sysemu.h" 59a7240d1eSMichael Clark #include "exec/address-spaces.h" 60a7240d1eSMichael Clark 615aec3247SMichael Clark #include <libfdt.h> 625aec3247SMichael Clark 63b78c3296SBin Meng #if defined(TARGET_RISCV32) 64b78c3296SBin Meng # define BIOS_FILENAME "opensbi-riscv32-sifive_u-fw_jump.bin" 65b78c3296SBin Meng #else 66fdd1bda4SAlistair Francis # define BIOS_FILENAME "opensbi-riscv64-sifive_u-fw_jump.bin" 67b78c3296SBin Meng #endif 68fdd1bda4SAlistair Francis 69a7240d1eSMichael Clark static const struct MemmapEntry { 70a7240d1eSMichael Clark hwaddr base; 71a7240d1eSMichael Clark hwaddr size; 72a7240d1eSMichael Clark } sifive_u_memmap[] = { 73a7240d1eSMichael Clark [SIFIVE_U_DEBUG] = { 0x0, 0x100 }, 745aec3247SMichael Clark [SIFIVE_U_MROM] = { 0x1000, 0x11000 }, 75a7240d1eSMichael Clark [SIFIVE_U_CLINT] = { 0x2000000, 0x10000 }, 76a6902ef0SAlistair Francis [SIFIVE_U_L2LIM] = { 0x8000000, 0x2000000 }, 77a7240d1eSMichael Clark [SIFIVE_U_PLIC] = { 0xc000000, 0x4000000 }, 78af14c840SBin Meng [SIFIVE_U_PRCI] = { 0x10000000, 0x1000 }, 794b55bc2bSBin Meng [SIFIVE_U_UART0] = { 0x10010000, 0x1000 }, 804b55bc2bSBin Meng [SIFIVE_U_UART1] = { 0x10011000, 0x1000 }, 818a88b9f5SBin Meng [SIFIVE_U_GPIO] = { 0x10060000, 0x1000 }, 825461c4feSBin Meng [SIFIVE_U_OTP] = { 0x10070000, 0x1000 }, 837b6bb66fSBin Meng [SIFIVE_U_GEM] = { 0x10090000, 0x2000 }, 847b6bb66fSBin Meng [SIFIVE_U_GEM_MGMT] = { 0x100a0000, 0x1000 }, 853eaea6ebSBin Meng [SIFIVE_U_DMC] = { 0x100b0000, 0x10000 }, 8649093916SBin Meng [SIFIVE_U_FLASH0] = { 0x20000000, 0x10000000 }, 8749093916SBin Meng [SIFIVE_U_DRAM] = { 0x80000000, 0x0 }, 88a7240d1eSMichael Clark }; 89a7240d1eSMichael Clark 905461c4feSBin Meng #define OTP_SERIAL 1 915a7f76a3SAlistair Francis #define GEM_REVISION 0x10070109 925a7f76a3SAlistair Francis 939f79638eSBin Meng static void create_fdt(SiFiveUState *s, const struct MemmapEntry *memmap, 94a7240d1eSMichael Clark uint64_t mem_size, const char *cmdline) 95a7240d1eSMichael Clark { 96ecdfe393SBin Meng MachineState *ms = MACHINE(qdev_get_machine()); 97a7240d1eSMichael Clark void *fdt; 98a7240d1eSMichael Clark int cpu; 99a7240d1eSMichael Clark uint32_t *cells; 100a7240d1eSMichael Clark char *nodename; 101806c64b7SBin Meng char ethclk_names[] = "pclk\0hclk"; 1025133ed17SBin Meng uint32_t plic_phandle, prci_phandle, gpio_phandle, phandle = 1; 1037b6bb66fSBin Meng uint32_t hfclk_phandle, rtcclk_phandle, phy_phandle; 104a7240d1eSMichael Clark 105a7240d1eSMichael Clark fdt = s->fdt = create_device_tree(&s->fdt_size); 106a7240d1eSMichael Clark if (!fdt) { 107a7240d1eSMichael Clark error_report("create_device_tree() failed"); 108a7240d1eSMichael Clark exit(1); 109a7240d1eSMichael Clark } 110a7240d1eSMichael Clark 111d372e748SBin Meng qemu_fdt_setprop_string(fdt, "/", "model", "SiFive HiFive Unleashed A00"); 112d372e748SBin Meng qemu_fdt_setprop_string(fdt, "/", "compatible", 113d372e748SBin Meng "sifive,hifive-unleashed-a00"); 114a7240d1eSMichael Clark qemu_fdt_setprop_cell(fdt, "/", "#size-cells", 0x2); 115a7240d1eSMichael Clark qemu_fdt_setprop_cell(fdt, "/", "#address-cells", 0x2); 116a7240d1eSMichael Clark 117a7240d1eSMichael Clark qemu_fdt_add_subnode(fdt, "/soc"); 118a7240d1eSMichael Clark qemu_fdt_setprop(fdt, "/soc", "ranges", NULL, 0); 1192a1a6f6dSAlistair Francis qemu_fdt_setprop_string(fdt, "/soc", "compatible", "simple-bus"); 120a7240d1eSMichael Clark qemu_fdt_setprop_cell(fdt, "/soc", "#size-cells", 0x2); 121a7240d1eSMichael Clark qemu_fdt_setprop_cell(fdt, "/soc", "#address-cells", 0x2); 122a7240d1eSMichael Clark 123e1724d09SBin Meng hfclk_phandle = phandle++; 124e1724d09SBin Meng nodename = g_strdup_printf("/hfclk"); 125e1724d09SBin Meng qemu_fdt_add_subnode(fdt, nodename); 126e1724d09SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "phandle", hfclk_phandle); 127e1724d09SBin Meng qemu_fdt_setprop_string(fdt, nodename, "clock-output-names", "hfclk"); 128e1724d09SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "clock-frequency", 129e1724d09SBin Meng SIFIVE_U_HFCLK_FREQ); 130e1724d09SBin Meng qemu_fdt_setprop_string(fdt, nodename, "compatible", "fixed-clock"); 131e1724d09SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "#clock-cells", 0x0); 132e1724d09SBin Meng g_free(nodename); 133e1724d09SBin Meng 134e1724d09SBin Meng rtcclk_phandle = phandle++; 135e1724d09SBin Meng nodename = g_strdup_printf("/rtcclk"); 136e1724d09SBin Meng qemu_fdt_add_subnode(fdt, nodename); 137e1724d09SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "phandle", rtcclk_phandle); 138e1724d09SBin Meng qemu_fdt_setprop_string(fdt, nodename, "clock-output-names", "rtcclk"); 139e1724d09SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "clock-frequency", 140e1724d09SBin Meng SIFIVE_U_RTCCLK_FREQ); 141e1724d09SBin Meng qemu_fdt_setprop_string(fdt, nodename, "compatible", "fixed-clock"); 142e1724d09SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "#clock-cells", 0x0); 143e1724d09SBin Meng g_free(nodename); 144e1724d09SBin Meng 145a7240d1eSMichael Clark nodename = g_strdup_printf("/memory@%lx", 146a7240d1eSMichael Clark (long)memmap[SIFIVE_U_DRAM].base); 147a7240d1eSMichael Clark qemu_fdt_add_subnode(fdt, nodename); 148a7240d1eSMichael Clark qemu_fdt_setprop_cells(fdt, nodename, "reg", 149a7240d1eSMichael Clark memmap[SIFIVE_U_DRAM].base >> 32, memmap[SIFIVE_U_DRAM].base, 150a7240d1eSMichael Clark mem_size >> 32, mem_size); 151a7240d1eSMichael Clark qemu_fdt_setprop_string(fdt, nodename, "device_type", "memory"); 152a7240d1eSMichael Clark g_free(nodename); 153a7240d1eSMichael Clark 154a7240d1eSMichael Clark qemu_fdt_add_subnode(fdt, "/cpus"); 1552a8756edSMichael Clark qemu_fdt_setprop_cell(fdt, "/cpus", "timebase-frequency", 1562a8756edSMichael Clark SIFIVE_CLINT_TIMEBASE_FREQ); 157a7240d1eSMichael Clark qemu_fdt_setprop_cell(fdt, "/cpus", "#size-cells", 0x0); 158a7240d1eSMichael Clark qemu_fdt_setprop_cell(fdt, "/cpus", "#address-cells", 0x1); 159a7240d1eSMichael Clark 160ecdfe393SBin Meng for (cpu = ms->smp.cpus - 1; cpu >= 0; cpu--) { 161382cb439SBin Meng int cpu_phandle = phandle++; 162a7240d1eSMichael Clark nodename = g_strdup_printf("/cpus/cpu@%d", cpu); 163a7240d1eSMichael Clark char *intc = g_strdup_printf("/cpus/cpu@%d/interrupt-controller", cpu); 164ecdfe393SBin Meng char *isa; 165a7240d1eSMichael Clark qemu_fdt_add_subnode(fdt, nodename); 166ecdfe393SBin Meng /* cpu 0 is the management hart that does not have mmu */ 167ecdfe393SBin Meng if (cpu != 0) { 168e883e992SBin Meng #if defined(TARGET_RISCV32) 169e883e992SBin Meng qemu_fdt_setprop_string(fdt, nodename, "mmu-type", "riscv,sv32"); 170e883e992SBin Meng #else 171a7240d1eSMichael Clark qemu_fdt_setprop_string(fdt, nodename, "mmu-type", "riscv,sv48"); 172e883e992SBin Meng #endif 173ecdfe393SBin Meng isa = riscv_isa_string(&s->soc.u_cpus.harts[cpu - 1]); 174ecdfe393SBin Meng } else { 175ecdfe393SBin Meng isa = riscv_isa_string(&s->soc.e_cpus.harts[0]); 176ecdfe393SBin Meng } 177a7240d1eSMichael Clark qemu_fdt_setprop_string(fdt, nodename, "riscv,isa", isa); 178a7240d1eSMichael Clark qemu_fdt_setprop_string(fdt, nodename, "compatible", "riscv"); 179a7240d1eSMichael Clark qemu_fdt_setprop_string(fdt, nodename, "status", "okay"); 180a7240d1eSMichael Clark qemu_fdt_setprop_cell(fdt, nodename, "reg", cpu); 181a7240d1eSMichael Clark qemu_fdt_setprop_string(fdt, nodename, "device_type", "cpu"); 182a7240d1eSMichael Clark qemu_fdt_add_subnode(fdt, intc); 183382cb439SBin Meng qemu_fdt_setprop_cell(fdt, intc, "phandle", cpu_phandle); 184a7240d1eSMichael Clark qemu_fdt_setprop_string(fdt, intc, "compatible", "riscv,cpu-intc"); 185a7240d1eSMichael Clark qemu_fdt_setprop(fdt, intc, "interrupt-controller", NULL, 0); 186a7240d1eSMichael Clark qemu_fdt_setprop_cell(fdt, intc, "#interrupt-cells", 1); 187a7240d1eSMichael Clark g_free(isa); 188a7240d1eSMichael Clark g_free(intc); 189a7240d1eSMichael Clark g_free(nodename); 190a7240d1eSMichael Clark } 191a7240d1eSMichael Clark 192ecdfe393SBin Meng cells = g_new0(uint32_t, ms->smp.cpus * 4); 193ecdfe393SBin Meng for (cpu = 0; cpu < ms->smp.cpus; cpu++) { 194a7240d1eSMichael Clark nodename = 195a7240d1eSMichael Clark g_strdup_printf("/cpus/cpu@%d/interrupt-controller", cpu); 196a7240d1eSMichael Clark uint32_t intc_phandle = qemu_fdt_get_phandle(fdt, nodename); 197a7240d1eSMichael Clark cells[cpu * 4 + 0] = cpu_to_be32(intc_phandle); 198a7240d1eSMichael Clark cells[cpu * 4 + 1] = cpu_to_be32(IRQ_M_SOFT); 199a7240d1eSMichael Clark cells[cpu * 4 + 2] = cpu_to_be32(intc_phandle); 200a7240d1eSMichael Clark cells[cpu * 4 + 3] = cpu_to_be32(IRQ_M_TIMER); 201a7240d1eSMichael Clark g_free(nodename); 202a7240d1eSMichael Clark } 203a7240d1eSMichael Clark nodename = g_strdup_printf("/soc/clint@%lx", 204a7240d1eSMichael Clark (long)memmap[SIFIVE_U_CLINT].base); 205a7240d1eSMichael Clark qemu_fdt_add_subnode(fdt, nodename); 206a7240d1eSMichael Clark qemu_fdt_setprop_string(fdt, nodename, "compatible", "riscv,clint0"); 207a7240d1eSMichael Clark qemu_fdt_setprop_cells(fdt, nodename, "reg", 208a7240d1eSMichael Clark 0x0, memmap[SIFIVE_U_CLINT].base, 209a7240d1eSMichael Clark 0x0, memmap[SIFIVE_U_CLINT].size); 210a7240d1eSMichael Clark qemu_fdt_setprop(fdt, nodename, "interrupts-extended", 211ecdfe393SBin Meng cells, ms->smp.cpus * sizeof(uint32_t) * 4); 212a7240d1eSMichael Clark g_free(cells); 213a7240d1eSMichael Clark g_free(nodename); 214a7240d1eSMichael Clark 215ea85f27dSBin Meng nodename = g_strdup_printf("/soc/otp@%lx", 216ea85f27dSBin Meng (long)memmap[SIFIVE_U_OTP].base); 217ea85f27dSBin Meng qemu_fdt_add_subnode(fdt, nodename); 218ea85f27dSBin Meng qemu_fdt_setprop_cell(fdt, nodename, "fuse-count", SIFIVE_U_OTP_REG_SIZE); 219ea85f27dSBin Meng qemu_fdt_setprop_cells(fdt, nodename, "reg", 220ea85f27dSBin Meng 0x0, memmap[SIFIVE_U_OTP].base, 221ea85f27dSBin Meng 0x0, memmap[SIFIVE_U_OTP].size); 222ea85f27dSBin Meng qemu_fdt_setprop_string(fdt, nodename, "compatible", 223ea85f27dSBin Meng "sifive,fu540-c000-otp"); 224ea85f27dSBin Meng g_free(nodename); 225ea85f27dSBin Meng 226af14c840SBin Meng prci_phandle = phandle++; 227af14c840SBin Meng nodename = g_strdup_printf("/soc/clock-controller@%lx", 228af14c840SBin Meng (long)memmap[SIFIVE_U_PRCI].base); 229af14c840SBin Meng qemu_fdt_add_subnode(fdt, nodename); 230af14c840SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "phandle", prci_phandle); 231af14c840SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "#clock-cells", 0x1); 232af14c840SBin Meng qemu_fdt_setprop_cells(fdt, nodename, "clocks", 233af14c840SBin Meng hfclk_phandle, rtcclk_phandle); 234af14c840SBin Meng qemu_fdt_setprop_cells(fdt, nodename, "reg", 235af14c840SBin Meng 0x0, memmap[SIFIVE_U_PRCI].base, 236af14c840SBin Meng 0x0, memmap[SIFIVE_U_PRCI].size); 237af14c840SBin Meng qemu_fdt_setprop_string(fdt, nodename, "compatible", 238af14c840SBin Meng "sifive,fu540-c000-prci"); 239af14c840SBin Meng g_free(nodename); 240af14c840SBin Meng 241382cb439SBin Meng plic_phandle = phandle++; 242ecdfe393SBin Meng cells = g_new0(uint32_t, ms->smp.cpus * 4 - 2); 243ecdfe393SBin Meng for (cpu = 0; cpu < ms->smp.cpus; cpu++) { 244a7240d1eSMichael Clark nodename = 245a7240d1eSMichael Clark g_strdup_printf("/cpus/cpu@%d/interrupt-controller", cpu); 246a7240d1eSMichael Clark uint32_t intc_phandle = qemu_fdt_get_phandle(fdt, nodename); 247ecdfe393SBin Meng /* cpu 0 is the management hart that does not have S-mode */ 248ecdfe393SBin Meng if (cpu == 0) { 249ecdfe393SBin Meng cells[0] = cpu_to_be32(intc_phandle); 250ecdfe393SBin Meng cells[1] = cpu_to_be32(IRQ_M_EXT); 251ecdfe393SBin Meng } else { 252ecdfe393SBin Meng cells[cpu * 4 - 2] = cpu_to_be32(intc_phandle); 253ecdfe393SBin Meng cells[cpu * 4 - 1] = cpu_to_be32(IRQ_M_EXT); 254a7240d1eSMichael Clark cells[cpu * 4 + 0] = cpu_to_be32(intc_phandle); 255ecdfe393SBin Meng cells[cpu * 4 + 1] = cpu_to_be32(IRQ_S_EXT); 256ecdfe393SBin Meng } 257a7240d1eSMichael Clark g_free(nodename); 258a7240d1eSMichael Clark } 259a7240d1eSMichael Clark nodename = g_strdup_printf("/soc/interrupt-controller@%lx", 260a7240d1eSMichael Clark (long)memmap[SIFIVE_U_PLIC].base); 261a7240d1eSMichael Clark qemu_fdt_add_subnode(fdt, nodename); 262a7240d1eSMichael Clark qemu_fdt_setprop_cell(fdt, nodename, "#interrupt-cells", 1); 263a7240d1eSMichael Clark qemu_fdt_setprop_string(fdt, nodename, "compatible", "riscv,plic0"); 264a7240d1eSMichael Clark qemu_fdt_setprop(fdt, nodename, "interrupt-controller", NULL, 0); 265a7240d1eSMichael Clark qemu_fdt_setprop(fdt, nodename, "interrupts-extended", 266ecdfe393SBin Meng cells, (ms->smp.cpus * 4 - 2) * sizeof(uint32_t)); 267a7240d1eSMichael Clark qemu_fdt_setprop_cells(fdt, nodename, "reg", 268a7240d1eSMichael Clark 0x0, memmap[SIFIVE_U_PLIC].base, 269a7240d1eSMichael Clark 0x0, memmap[SIFIVE_U_PLIC].size); 27098ceee7fSAlistair Francis qemu_fdt_setprop_cell(fdt, nodename, "riscv,ndev", 0x35); 27104e7edd1SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "phandle", plic_phandle); 272a7240d1eSMichael Clark plic_phandle = qemu_fdt_get_phandle(fdt, nodename); 273a7240d1eSMichael Clark g_free(cells); 274a7240d1eSMichael Clark g_free(nodename); 275a7240d1eSMichael Clark 2765133ed17SBin Meng gpio_phandle = phandle++; 2778a88b9f5SBin Meng nodename = g_strdup_printf("/soc/gpio@%lx", 2788a88b9f5SBin Meng (long)memmap[SIFIVE_U_GPIO].base); 2798a88b9f5SBin Meng qemu_fdt_add_subnode(fdt, nodename); 2805133ed17SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "phandle", gpio_phandle); 2818a88b9f5SBin Meng qemu_fdt_setprop_cells(fdt, nodename, "clocks", 2828a88b9f5SBin Meng prci_phandle, PRCI_CLK_TLCLK); 2838a88b9f5SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "#interrupt-cells", 2); 2848a88b9f5SBin Meng qemu_fdt_setprop(fdt, nodename, "interrupt-controller", NULL, 0); 2858a88b9f5SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "#gpio-cells", 2); 2868a88b9f5SBin Meng qemu_fdt_setprop(fdt, nodename, "gpio-controller", NULL, 0); 2878a88b9f5SBin Meng qemu_fdt_setprop_cells(fdt, nodename, "reg", 2888a88b9f5SBin Meng 0x0, memmap[SIFIVE_U_GPIO].base, 2898a88b9f5SBin Meng 0x0, memmap[SIFIVE_U_GPIO].size); 2908a88b9f5SBin Meng qemu_fdt_setprop_cells(fdt, nodename, "interrupts", SIFIVE_U_GPIO_IRQ0, 2918a88b9f5SBin Meng SIFIVE_U_GPIO_IRQ1, SIFIVE_U_GPIO_IRQ2, SIFIVE_U_GPIO_IRQ3, 2928a88b9f5SBin Meng SIFIVE_U_GPIO_IRQ4, SIFIVE_U_GPIO_IRQ5, SIFIVE_U_GPIO_IRQ6, 2938a88b9f5SBin Meng SIFIVE_U_GPIO_IRQ7, SIFIVE_U_GPIO_IRQ8, SIFIVE_U_GPIO_IRQ9, 2948a88b9f5SBin Meng SIFIVE_U_GPIO_IRQ10, SIFIVE_U_GPIO_IRQ11, SIFIVE_U_GPIO_IRQ12, 2958a88b9f5SBin Meng SIFIVE_U_GPIO_IRQ13, SIFIVE_U_GPIO_IRQ14, SIFIVE_U_GPIO_IRQ15); 2968a88b9f5SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "interrupt-parent", plic_phandle); 2978a88b9f5SBin Meng qemu_fdt_setprop_string(fdt, nodename, "compatible", "sifive,gpio0"); 2988a88b9f5SBin Meng g_free(nodename); 2998a88b9f5SBin Meng 3005133ed17SBin Meng nodename = g_strdup_printf("/gpio-restart"); 3015133ed17SBin Meng qemu_fdt_add_subnode(fdt, nodename); 3025133ed17SBin Meng qemu_fdt_setprop_cells(fdt, nodename, "gpios", gpio_phandle, 10, 1); 3035133ed17SBin Meng qemu_fdt_setprop_string(fdt, nodename, "compatible", "gpio-restart"); 3045133ed17SBin Meng g_free(nodename); 3055133ed17SBin Meng 3067b6bb66fSBin Meng phy_phandle = phandle++; 3075a7f76a3SAlistair Francis nodename = g_strdup_printf("/soc/ethernet@%lx", 3085a7f76a3SAlistair Francis (long)memmap[SIFIVE_U_GEM].base); 3095a7f76a3SAlistair Francis qemu_fdt_add_subnode(fdt, nodename); 3107b6bb66fSBin Meng qemu_fdt_setprop_string(fdt, nodename, "compatible", 3117b6bb66fSBin Meng "sifive,fu540-c000-gem"); 3125a7f76a3SAlistair Francis qemu_fdt_setprop_cells(fdt, nodename, "reg", 3135a7f76a3SAlistair Francis 0x0, memmap[SIFIVE_U_GEM].base, 3147b6bb66fSBin Meng 0x0, memmap[SIFIVE_U_GEM].size, 3157b6bb66fSBin Meng 0x0, memmap[SIFIVE_U_GEM_MGMT].base, 3167b6bb66fSBin Meng 0x0, memmap[SIFIVE_U_GEM_MGMT].size); 3175a7f76a3SAlistair Francis qemu_fdt_setprop_string(fdt, nodename, "reg-names", "control"); 3185a7f76a3SAlistair Francis qemu_fdt_setprop_string(fdt, nodename, "phy-mode", "gmii"); 3197b6bb66fSBin Meng qemu_fdt_setprop_cell(fdt, nodename, "phy-handle", phy_phandle); 32004e7edd1SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "interrupt-parent", plic_phandle); 32104e7edd1SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "interrupts", SIFIVE_U_GEM_IRQ); 322fe93582cSAnup Patel qemu_fdt_setprop_cells(fdt, nodename, "clocks", 323806c64b7SBin Meng prci_phandle, PRCI_CLK_GEMGXLPLL, prci_phandle, PRCI_CLK_GEMGXLPLL); 32404ece4f8SGuenter Roeck qemu_fdt_setprop(fdt, nodename, "clock-names", ethclk_names, 325fe93582cSAnup Patel sizeof(ethclk_names)); 3267b6bb66fSBin Meng qemu_fdt_setprop(fdt, nodename, "local-mac-address", 3277b6bb66fSBin Meng s->soc.gem.conf.macaddr.a, ETH_ALEN); 32804e7edd1SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "#address-cells", 1); 32904e7edd1SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "#size-cells", 0); 330c3a28b5dSBin Meng 331c3a28b5dSBin Meng qemu_fdt_add_subnode(fdt, "/aliases"); 332c3a28b5dSBin Meng qemu_fdt_setprop_string(fdt, "/aliases", "ethernet0", nodename); 333c3a28b5dSBin Meng 3345a7f76a3SAlistair Francis g_free(nodename); 3355a7f76a3SAlistair Francis 3365a7f76a3SAlistair Francis nodename = g_strdup_printf("/soc/ethernet@%lx/ethernet-phy@0", 3375a7f76a3SAlistair Francis (long)memmap[SIFIVE_U_GEM].base); 3385a7f76a3SAlistair Francis qemu_fdt_add_subnode(fdt, nodename); 3397b6bb66fSBin Meng qemu_fdt_setprop_cell(fdt, nodename, "phandle", phy_phandle); 34004e7edd1SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "reg", 0x0); 3415a7f76a3SAlistair Francis g_free(nodename); 3425a7f76a3SAlistair Francis 3435f7134d3SBin Meng nodename = g_strdup_printf("/soc/serial@%lx", 344a7240d1eSMichael Clark (long)memmap[SIFIVE_U_UART0].base); 345a7240d1eSMichael Clark qemu_fdt_add_subnode(fdt, nodename); 346a7240d1eSMichael Clark qemu_fdt_setprop_string(fdt, nodename, "compatible", "sifive,uart0"); 347a7240d1eSMichael Clark qemu_fdt_setprop_cells(fdt, nodename, "reg", 348a7240d1eSMichael Clark 0x0, memmap[SIFIVE_U_UART0].base, 349a7240d1eSMichael Clark 0x0, memmap[SIFIVE_U_UART0].size); 350806c64b7SBin Meng qemu_fdt_setprop_cells(fdt, nodename, "clocks", 351806c64b7SBin Meng prci_phandle, PRCI_CLK_TLCLK); 35204e7edd1SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "interrupt-parent", plic_phandle); 35304e7edd1SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "interrupts", SIFIVE_U_UART0_IRQ); 354a7240d1eSMichael Clark 355a7240d1eSMichael Clark qemu_fdt_add_subnode(fdt, "/chosen"); 356a7240d1eSMichael Clark qemu_fdt_setprop_string(fdt, "/chosen", "stdout-path", nodename); 3577c28f4daSMichael Clark if (cmdline) { 358a7240d1eSMichael Clark qemu_fdt_setprop_string(fdt, "/chosen", "bootargs", cmdline); 3597c28f4daSMichael Clark } 36044e6dcd3SGuenter Roeck 36144e6dcd3SGuenter Roeck qemu_fdt_setprop_string(fdt, "/aliases", "serial0", nodename); 36244e6dcd3SGuenter Roeck 363a7240d1eSMichael Clark g_free(nodename); 364a7240d1eSMichael Clark } 365a7240d1eSMichael Clark 3665133ed17SBin Meng static void sifive_u_machine_reset(void *opaque, int n, int level) 3675133ed17SBin Meng { 3685133ed17SBin Meng /* gpio pin active low triggers reset */ 3695133ed17SBin Meng if (!level) { 3705133ed17SBin Meng qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET); 3715133ed17SBin Meng } 3725133ed17SBin Meng } 3735133ed17SBin Meng 374523e3464SAlistair Francis static void sifive_u_machine_init(MachineState *machine) 375a7240d1eSMichael Clark { 376a7240d1eSMichael Clark const struct MemmapEntry *memmap = sifive_u_memmap; 377687caef1SAlistair Francis SiFiveUState *s = RISCV_U_MACHINE(machine); 3785aec3247SMichael Clark MemoryRegion *system_memory = get_system_memory(); 379a7240d1eSMichael Clark MemoryRegion *main_mem = g_new(MemoryRegion, 1); 3801b3a2308SAlistair Francis MemoryRegion *flash0 = g_new(MemoryRegion, 1); 381fc41ae23SAlistair Francis target_ulong start_addr = memmap[SIFIVE_U_DRAM].base; 3825aec3247SMichael Clark int i; 383a7240d1eSMichael Clark 3842308092bSAlistair Francis /* Initialize SoC */ 3859fc7fc4dSMarkus Armbruster object_initialize_child(OBJECT(machine), "soc", &s->soc, TYPE_RISCV_U_SOC); 3863ca109c3SBin Meng object_property_set_uint(OBJECT(&s->soc), s->serial, "serial", 3873ca109c3SBin Meng &error_abort); 388ce189ab2SMarkus Armbruster qdev_realize(DEVICE(&s->soc), NULL, &error_abort); 389a7240d1eSMichael Clark 390a7240d1eSMichael Clark /* register RAM */ 391a7240d1eSMichael Clark memory_region_init_ram(main_mem, NULL, "riscv.sifive.u.ram", 392a7240d1eSMichael Clark machine->ram_size, &error_fatal); 3935aec3247SMichael Clark memory_region_add_subregion(system_memory, memmap[SIFIVE_U_DRAM].base, 394a7240d1eSMichael Clark main_mem); 395a7240d1eSMichael Clark 3961b3a2308SAlistair Francis /* register QSPI0 Flash */ 3971b3a2308SAlistair Francis memory_region_init_ram(flash0, NULL, "riscv.sifive.u.flash0", 3981b3a2308SAlistair Francis memmap[SIFIVE_U_FLASH0].size, &error_fatal); 3991b3a2308SAlistair Francis memory_region_add_subregion(system_memory, memmap[SIFIVE_U_FLASH0].base, 4001b3a2308SAlistair Francis flash0); 4011b3a2308SAlistair Francis 4025133ed17SBin Meng /* register gpio-restart */ 4035133ed17SBin Meng qdev_connect_gpio_out(DEVICE(&(s->soc.gpio)), 10, 4045133ed17SBin Meng qemu_allocate_irq(sifive_u_machine_reset, NULL, 0)); 4055133ed17SBin Meng 406a7240d1eSMichael Clark /* create device tree */ 4079f79638eSBin Meng create_fdt(s, memmap, machine->ram_size, machine->kernel_cmdline); 408a7240d1eSMichael Clark 40917aad9f2SBin Meng if (s->start_in_flash) { 41017aad9f2SBin Meng /* 41117aad9f2SBin Meng * If start_in_flash property is given, assign s->msel to a value 41217aad9f2SBin Meng * that representing booting from QSPI0 memory-mapped flash. 41317aad9f2SBin Meng * 41417aad9f2SBin Meng * This also means that when both start_in_flash and msel properties 41517aad9f2SBin Meng * are given, start_in_flash takes the precedence over msel. 41617aad9f2SBin Meng * 41717aad9f2SBin Meng * Note this is to keep backward compatibility not to break existing 41817aad9f2SBin Meng * users that use start_in_flash property. 41917aad9f2SBin Meng */ 42017aad9f2SBin Meng s->msel = MSEL_MEMMAP_QSPI0_FLASH; 42117aad9f2SBin Meng } 42217aad9f2SBin Meng 42317aad9f2SBin Meng switch (s->msel) { 42417aad9f2SBin Meng case MSEL_MEMMAP_QSPI0_FLASH: 42517aad9f2SBin Meng start_addr = memmap[SIFIVE_U_FLASH0].base; 42617aad9f2SBin Meng break; 42717aad9f2SBin Meng case MSEL_L2LIM_QSPI0_FLASH: 42817aad9f2SBin Meng case MSEL_L2LIM_QSPI2_SD: 42917aad9f2SBin Meng start_addr = memmap[SIFIVE_U_L2LIM].base; 43017aad9f2SBin Meng break; 43117aad9f2SBin Meng default: 43217aad9f2SBin Meng start_addr = memmap[SIFIVE_U_DRAM].base; 43317aad9f2SBin Meng break; 43417aad9f2SBin Meng } 43517aad9f2SBin Meng 43617aad9f2SBin Meng riscv_find_and_load_firmware(machine, BIOS_FILENAME, start_addr, NULL); 437b3042223SAlistair Francis 438a7240d1eSMichael Clark if (machine->kernel_filename) { 4396478dd74SZhuang, Siwei (Data61, Kensington NSW) uint64_t kernel_entry = riscv_load_kernel(machine->kernel_filename, 4406478dd74SZhuang, Siwei (Data61, Kensington NSW) NULL); 4410f8d4462SGuenter Roeck 4420f8d4462SGuenter Roeck if (machine->initrd_filename) { 4430f8d4462SGuenter Roeck hwaddr start; 4440f8d4462SGuenter Roeck hwaddr end = riscv_load_initrd(machine->initrd_filename, 4450f8d4462SGuenter Roeck machine->ram_size, kernel_entry, 4460f8d4462SGuenter Roeck &start); 4479f79638eSBin Meng qemu_fdt_setprop_cell(s->fdt, "/chosen", 4480f8d4462SGuenter Roeck "linux,initrd-start", start); 4499f79638eSBin Meng qemu_fdt_setprop_cell(s->fdt, "/chosen", "linux,initrd-end", 4500f8d4462SGuenter Roeck end); 4510f8d4462SGuenter Roeck } 452a7240d1eSMichael Clark } 453a7240d1eSMichael Clark 454a7240d1eSMichael Clark /* reset vector */ 455a7240d1eSMichael Clark uint32_t reset_vec[8] = { 45617aad9f2SBin Meng s->msel, /* MSEL pin state */ 457a7240d1eSMichael Clark 0x00000297, /* 1: auipc t0, %pcrel_hi(dtb) */ 458495134b7SBin Meng 0x01c28593, /* addi a1, t0, %pcrel_lo(1b) */ 459a7240d1eSMichael Clark 0xf1402573, /* csrr a0, mhartid */ 460a7240d1eSMichael Clark #if defined(TARGET_RISCV32) 461a7240d1eSMichael Clark 0x0182a283, /* lw t0, 24(t0) */ 462a7240d1eSMichael Clark #elif defined(TARGET_RISCV64) 463495134b7SBin Meng 0x0182e283, /* lwu t0, 24(t0) */ 464a7240d1eSMichael Clark #endif 465a7240d1eSMichael Clark 0x00028067, /* jr t0 */ 466a7240d1eSMichael Clark 0x00000000, 467fc41ae23SAlistair Francis start_addr, /* start: .dword */ 468a7240d1eSMichael Clark /* dtb: */ 469a7240d1eSMichael Clark }; 470a7240d1eSMichael Clark 4715aec3247SMichael Clark /* copy in the reset vector in little_endian byte order */ 4725aec3247SMichael Clark for (i = 0; i < sizeof(reset_vec) >> 2; i++) { 4735aec3247SMichael Clark reset_vec[i] = cpu_to_le32(reset_vec[i]); 4745aec3247SMichael Clark } 4755aec3247SMichael Clark rom_add_blob_fixed_as("mrom.reset", reset_vec, sizeof(reset_vec), 4765aec3247SMichael Clark memmap[SIFIVE_U_MROM].base, &address_space_memory); 477a7240d1eSMichael Clark 478a7240d1eSMichael Clark /* copy in the device tree */ 4795aec3247SMichael Clark if (fdt_pack(s->fdt) || fdt_totalsize(s->fdt) > 4805aec3247SMichael Clark memmap[SIFIVE_U_MROM].size - sizeof(reset_vec)) { 4815aec3247SMichael Clark error_report("not enough space to store device-tree"); 4825aec3247SMichael Clark exit(1); 4835aec3247SMichael Clark } 4845aec3247SMichael Clark qemu_fdt_dumpdtb(s->fdt, fdt_totalsize(s->fdt)); 4855aec3247SMichael Clark rom_add_blob_fixed_as("mrom.fdt", s->fdt, fdt_totalsize(s->fdt), 4865aec3247SMichael Clark memmap[SIFIVE_U_MROM].base + sizeof(reset_vec), 4875aec3247SMichael Clark &address_space_memory); 4882308092bSAlistair Francis } 4892308092bSAlistair Francis 490523e3464SAlistair Francis static bool sifive_u_machine_get_start_in_flash(Object *obj, Error **errp) 491523e3464SAlistair Francis { 492523e3464SAlistair Francis SiFiveUState *s = RISCV_U_MACHINE(obj); 493523e3464SAlistair Francis 494523e3464SAlistair Francis return s->start_in_flash; 495523e3464SAlistair Francis } 496523e3464SAlistair Francis 497523e3464SAlistair Francis static void sifive_u_machine_set_start_in_flash(Object *obj, bool value, Error **errp) 498523e3464SAlistair Francis { 499523e3464SAlistair Francis SiFiveUState *s = RISCV_U_MACHINE(obj); 500523e3464SAlistair Francis 501523e3464SAlistair Francis s->start_in_flash = value; 502523e3464SAlistair Francis } 503523e3464SAlistair Francis 5043e9667cdSBin Meng static void sifive_u_machine_get_uint32_prop(Object *obj, Visitor *v, 5053e9667cdSBin Meng const char *name, void *opaque, 5063e9667cdSBin Meng Error **errp) 5073ca109c3SBin Meng { 5083ca109c3SBin Meng visit_type_uint32(v, name, (uint32_t *)opaque, errp); 5093ca109c3SBin Meng } 5103ca109c3SBin Meng 5113e9667cdSBin Meng static void sifive_u_machine_set_uint32_prop(Object *obj, Visitor *v, 5123e9667cdSBin Meng const char *name, void *opaque, 5133e9667cdSBin Meng Error **errp) 5143ca109c3SBin Meng { 5153ca109c3SBin Meng visit_type_uint32(v, name, (uint32_t *)opaque, errp); 5163ca109c3SBin Meng } 5173ca109c3SBin Meng 518523e3464SAlistair Francis static void sifive_u_machine_instance_init(Object *obj) 519523e3464SAlistair Francis { 520523e3464SAlistair Francis SiFiveUState *s = RISCV_U_MACHINE(obj); 521523e3464SAlistair Francis 522523e3464SAlistair Francis s->start_in_flash = false; 523d2623129SMarkus Armbruster object_property_add_bool(obj, "start-in-flash", 524d2623129SMarkus Armbruster sifive_u_machine_get_start_in_flash, 525d2623129SMarkus Armbruster sifive_u_machine_set_start_in_flash); 526523e3464SAlistair Francis object_property_set_description(obj, "start-in-flash", 527523e3464SAlistair Francis "Set on to tell QEMU's ROM to jump to " 52817aad9f2SBin Meng "flash. Otherwise QEMU will jump to DRAM " 52917aad9f2SBin Meng "or L2LIM depending on the msel value"); 5303ca109c3SBin Meng 531cfa32630SBin Meng s->msel = 0; 532cfa32630SBin Meng object_property_add(obj, "msel", "uint32", 533cfa32630SBin Meng sifive_u_machine_get_uint32_prop, 534cfa32630SBin Meng sifive_u_machine_set_uint32_prop, NULL, &s->msel); 535cfa32630SBin Meng object_property_set_description(obj, "msel", 536cfa32630SBin Meng "Mode Select (MSEL[3:0]) pin state"); 537cfa32630SBin Meng 5383ca109c3SBin Meng s->serial = OTP_SERIAL; 539d2623129SMarkus Armbruster object_property_add(obj, "serial", "uint32", 5403e9667cdSBin Meng sifive_u_machine_get_uint32_prop, 5413e9667cdSBin Meng sifive_u_machine_set_uint32_prop, NULL, &s->serial); 5427eecec7dSMarkus Armbruster object_property_set_description(obj, "serial", "Board serial number"); 543523e3464SAlistair Francis } 544523e3464SAlistair Francis 545523e3464SAlistair Francis static void sifive_u_machine_class_init(ObjectClass *oc, void *data) 546523e3464SAlistair Francis { 547523e3464SAlistair Francis MachineClass *mc = MACHINE_CLASS(oc); 548523e3464SAlistair Francis 549523e3464SAlistair Francis mc->desc = "RISC-V Board compatible with SiFive U SDK"; 550523e3464SAlistair Francis mc->init = sifive_u_machine_init; 551523e3464SAlistair Francis mc->max_cpus = SIFIVE_U_MANAGEMENT_CPU_COUNT + SIFIVE_U_COMPUTE_CPU_COUNT; 552523e3464SAlistair Francis mc->min_cpus = SIFIVE_U_MANAGEMENT_CPU_COUNT + 1; 553523e3464SAlistair Francis mc->default_cpus = mc->min_cpus; 554523e3464SAlistair Francis } 555523e3464SAlistair Francis 556523e3464SAlistair Francis static const TypeInfo sifive_u_machine_typeinfo = { 557523e3464SAlistair Francis .name = MACHINE_TYPE_NAME("sifive_u"), 558523e3464SAlistair Francis .parent = TYPE_MACHINE, 559523e3464SAlistair Francis .class_init = sifive_u_machine_class_init, 560523e3464SAlistair Francis .instance_init = sifive_u_machine_instance_init, 561523e3464SAlistair Francis .instance_size = sizeof(SiFiveUState), 562523e3464SAlistair Francis }; 563523e3464SAlistair Francis 564523e3464SAlistair Francis static void sifive_u_machine_init_register_types(void) 565523e3464SAlistair Francis { 566523e3464SAlistair Francis type_register_static(&sifive_u_machine_typeinfo); 567523e3464SAlistair Francis } 568523e3464SAlistair Francis 569523e3464SAlistair Francis type_init(sifive_u_machine_init_register_types) 570523e3464SAlistair Francis 571139177b1SBin Meng static void sifive_u_soc_instance_init(Object *obj) 5722308092bSAlistair Francis { 573c4473127SLike Xu MachineState *ms = MACHINE(qdev_get_machine()); 5742308092bSAlistair Francis SiFiveUSoCState *s = RISCV_U_SOC(obj); 5752308092bSAlistair Francis 5769fc7fc4dSMarkus Armbruster object_initialize_child(obj, "e-cluster", &s->e_cluster, TYPE_CPU_CLUSTER); 577ecdfe393SBin Meng qdev_prop_set_uint32(DEVICE(&s->e_cluster), "cluster-id", 0); 578ecdfe393SBin Meng 579db873cc5SMarkus Armbruster object_initialize_child(OBJECT(&s->e_cluster), "e-cpus", &s->e_cpus, 58075a6ed87SMarkus Armbruster TYPE_RISCV_HART_ARRAY); 581ecdfe393SBin Meng qdev_prop_set_uint32(DEVICE(&s->e_cpus), "num-harts", 1); 582ecdfe393SBin Meng qdev_prop_set_uint32(DEVICE(&s->e_cpus), "hartid-base", 0); 583ecdfe393SBin Meng qdev_prop_set_string(DEVICE(&s->e_cpus), "cpu-type", SIFIVE_E_CPU); 584ecdfe393SBin Meng 5859fc7fc4dSMarkus Armbruster object_initialize_child(obj, "u-cluster", &s->u_cluster, TYPE_CPU_CLUSTER); 586ecdfe393SBin Meng qdev_prop_set_uint32(DEVICE(&s->u_cluster), "cluster-id", 1); 587ecdfe393SBin Meng 588db873cc5SMarkus Armbruster object_initialize_child(OBJECT(&s->u_cluster), "u-cpus", &s->u_cpus, 58975a6ed87SMarkus Armbruster TYPE_RISCV_HART_ARRAY); 590ecdfe393SBin Meng qdev_prop_set_uint32(DEVICE(&s->u_cpus), "num-harts", ms->smp.cpus - 1); 591ecdfe393SBin Meng qdev_prop_set_uint32(DEVICE(&s->u_cpus), "hartid-base", 1); 592ecdfe393SBin Meng qdev_prop_set_string(DEVICE(&s->u_cpus), "cpu-type", SIFIVE_U_CPU); 5935a7f76a3SAlistair Francis 594db873cc5SMarkus Armbruster object_initialize_child(obj, "prci", &s->prci, TYPE_SIFIVE_U_PRCI); 595db873cc5SMarkus Armbruster object_initialize_child(obj, "otp", &s->otp, TYPE_SIFIVE_U_OTP); 596db873cc5SMarkus Armbruster object_initialize_child(obj, "gem", &s->gem, TYPE_CADENCE_GEM); 5978a88b9f5SBin Meng object_initialize_child(obj, "gpio", &s->gpio, TYPE_SIFIVE_GPIO); 5982308092bSAlistair Francis } 5992308092bSAlistair Francis 600139177b1SBin Meng static void sifive_u_soc_realize(DeviceState *dev, Error **errp) 6012308092bSAlistair Francis { 602c4473127SLike Xu MachineState *ms = MACHINE(qdev_get_machine()); 6032308092bSAlistair Francis SiFiveUSoCState *s = RISCV_U_SOC(dev); 6042308092bSAlistair Francis const struct MemmapEntry *memmap = sifive_u_memmap; 6052308092bSAlistair Francis MemoryRegion *system_memory = get_system_memory(); 6062308092bSAlistair Francis MemoryRegion *mask_rom = g_new(MemoryRegion, 1); 607a6902ef0SAlistair Francis MemoryRegion *l2lim_mem = g_new(MemoryRegion, 1); 60805446f41SBin Meng char *plic_hart_config; 60905446f41SBin Meng size_t plic_hart_config_len; 6105a7f76a3SAlistair Francis int i; 6115a7f76a3SAlistair Francis Error *err = NULL; 6125a7f76a3SAlistair Francis NICInfo *nd = &nd_table[0]; 6132308092bSAlistair Francis 614db873cc5SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(&s->e_cpus), &error_abort); 615db873cc5SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(&s->u_cpus), &error_abort); 616ecdfe393SBin Meng /* 617ecdfe393SBin Meng * The cluster must be realized after the RISC-V hart array container, 618ecdfe393SBin Meng * as the container's CPU object is only created on realize, and the 619ecdfe393SBin Meng * CPU must exist and have been parented into the cluster before the 620ecdfe393SBin Meng * cluster is realized. 621ecdfe393SBin Meng */ 622ce189ab2SMarkus Armbruster qdev_realize(DEVICE(&s->e_cluster), NULL, &error_abort); 623ce189ab2SMarkus Armbruster qdev_realize(DEVICE(&s->u_cluster), NULL, &error_abort); 6242308092bSAlistair Francis 6252308092bSAlistair Francis /* boot rom */ 626414c47d2SPhilippe Mathieu-Daudé memory_region_init_rom(mask_rom, OBJECT(dev), "riscv.sifive.u.mrom", 6272308092bSAlistair Francis memmap[SIFIVE_U_MROM].size, &error_fatal); 6282308092bSAlistair Francis memory_region_add_subregion(system_memory, memmap[SIFIVE_U_MROM].base, 6292308092bSAlistair Francis mask_rom); 630a7240d1eSMichael Clark 631a6902ef0SAlistair Francis /* 632a6902ef0SAlistair Francis * Add L2-LIM at reset size. 633a6902ef0SAlistair Francis * This should be reduced in size as the L2 Cache Controller WayEnable 634a6902ef0SAlistair Francis * register is incremented. Unfortunately I don't see a nice (or any) way 635a6902ef0SAlistair Francis * to handle reducing or blocking out the L2 LIM while still allowing it 636a6902ef0SAlistair Francis * be re returned to all enabled after a reset. For the time being, just 637a6902ef0SAlistair Francis * leave it enabled all the time. This won't break anything, but will be 638a6902ef0SAlistair Francis * too generous to misbehaving guests. 639a6902ef0SAlistair Francis */ 640a6902ef0SAlistair Francis memory_region_init_ram(l2lim_mem, NULL, "riscv.sifive.u.l2lim", 641a6902ef0SAlistair Francis memmap[SIFIVE_U_L2LIM].size, &error_fatal); 642a6902ef0SAlistair Francis memory_region_add_subregion(system_memory, memmap[SIFIVE_U_L2LIM].base, 643a6902ef0SAlistair Francis l2lim_mem); 644a6902ef0SAlistair Francis 64505446f41SBin Meng /* create PLIC hart topology configuration string */ 646c4473127SLike Xu plic_hart_config_len = (strlen(SIFIVE_U_PLIC_HART_CONFIG) + 1) * 647c4473127SLike Xu ms->smp.cpus; 64805446f41SBin Meng plic_hart_config = g_malloc0(plic_hart_config_len); 649c4473127SLike Xu for (i = 0; i < ms->smp.cpus; i++) { 65005446f41SBin Meng if (i != 0) { 651ef965ce2SBin Meng strncat(plic_hart_config, "," SIFIVE_U_PLIC_HART_CONFIG, 65205446f41SBin Meng plic_hart_config_len); 653ef965ce2SBin Meng } else { 654ef965ce2SBin Meng strncat(plic_hart_config, "M", plic_hart_config_len); 655ef965ce2SBin Meng } 65605446f41SBin Meng plic_hart_config_len -= (strlen(SIFIVE_U_PLIC_HART_CONFIG) + 1); 65705446f41SBin Meng } 65805446f41SBin Meng 659a7240d1eSMichael Clark /* MMIO */ 660a7240d1eSMichael Clark s->plic = sifive_plic_create(memmap[SIFIVE_U_PLIC].base, 66105446f41SBin Meng plic_hart_config, 662a7240d1eSMichael Clark SIFIVE_U_PLIC_NUM_SOURCES, 663a7240d1eSMichael Clark SIFIVE_U_PLIC_NUM_PRIORITIES, 664a7240d1eSMichael Clark SIFIVE_U_PLIC_PRIORITY_BASE, 665a7240d1eSMichael Clark SIFIVE_U_PLIC_PENDING_BASE, 666a7240d1eSMichael Clark SIFIVE_U_PLIC_ENABLE_BASE, 667a7240d1eSMichael Clark SIFIVE_U_PLIC_ENABLE_STRIDE, 668a7240d1eSMichael Clark SIFIVE_U_PLIC_CONTEXT_BASE, 669a7240d1eSMichael Clark SIFIVE_U_PLIC_CONTEXT_STRIDE, 670a7240d1eSMichael Clark memmap[SIFIVE_U_PLIC].size); 671bb8136dfSPan Nengyuan g_free(plic_hart_config); 6725aec3247SMichael Clark sifive_uart_create(system_memory, memmap[SIFIVE_U_UART0].base, 673647a70a1SAlistair Francis serial_hd(0), qdev_get_gpio_in(DEVICE(s->plic), SIFIVE_U_UART0_IRQ)); 674194eef09SMichael Clark sifive_uart_create(system_memory, memmap[SIFIVE_U_UART1].base, 675194eef09SMichael Clark serial_hd(1), qdev_get_gpio_in(DEVICE(s->plic), SIFIVE_U_UART1_IRQ)); 676a7240d1eSMichael Clark sifive_clint_create(memmap[SIFIVE_U_CLINT].base, 677c4473127SLike Xu memmap[SIFIVE_U_CLINT].size, ms->smp.cpus, 6785f3616ccSAnup Patel SIFIVE_SIP_BASE, SIFIVE_TIMECMP_BASE, SIFIVE_TIME_BASE, false); 6795a7f76a3SAlistair Francis 680*cbe3a8c5SMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->prci), errp)) { 681*cbe3a8c5SMarkus Armbruster return; 682*cbe3a8c5SMarkus Armbruster } 683af14c840SBin Meng sysbus_mmio_map(SYS_BUS_DEVICE(&s->prci), 0, memmap[SIFIVE_U_PRCI].base); 684af14c840SBin Meng 6858a88b9f5SBin Meng qdev_prop_set_uint32(DEVICE(&s->gpio), "ngpio", 16); 686*cbe3a8c5SMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->gpio), errp)) { 687*cbe3a8c5SMarkus Armbruster return; 688*cbe3a8c5SMarkus Armbruster } 6898a88b9f5SBin Meng sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpio), 0, memmap[SIFIVE_U_GPIO].base); 6908a88b9f5SBin Meng 6918a88b9f5SBin Meng /* Pass all GPIOs to the SOC layer so they are available to the board */ 6928a88b9f5SBin Meng qdev_pass_gpios(DEVICE(&s->gpio), dev, NULL); 6938a88b9f5SBin Meng 6948a88b9f5SBin Meng /* Connect GPIO interrupts to the PLIC */ 6958a88b9f5SBin Meng for (i = 0; i < 16; i++) { 6968a88b9f5SBin Meng sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpio), i, 6978a88b9f5SBin Meng qdev_get_gpio_in(DEVICE(s->plic), 6988a88b9f5SBin Meng SIFIVE_U_GPIO_IRQ0 + i)); 6998a88b9f5SBin Meng } 7008a88b9f5SBin Meng 701fda5b000SAlistair Francis qdev_prop_set_uint32(DEVICE(&s->otp), "serial", s->serial); 702*cbe3a8c5SMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->otp), errp)) { 703*cbe3a8c5SMarkus Armbruster return; 704*cbe3a8c5SMarkus Armbruster } 7055461c4feSBin Meng sysbus_mmio_map(SYS_BUS_DEVICE(&s->otp), 0, memmap[SIFIVE_U_OTP].base); 7065461c4feSBin Meng 7075a7f76a3SAlistair Francis if (nd->used) { 7085a7f76a3SAlistair Francis qemu_check_nic_model(nd, TYPE_CADENCE_GEM); 7095a7f76a3SAlistair Francis qdev_set_nic_properties(DEVICE(&s->gem), nd); 7105a7f76a3SAlistair Francis } 7115a7f76a3SAlistair Francis object_property_set_int(OBJECT(&s->gem), GEM_REVISION, "revision", 7125a7f76a3SAlistair Francis &error_abort); 713db873cc5SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(&s->gem), &err); 7145a7f76a3SAlistair Francis if (err) { 7155a7f76a3SAlistair Francis error_propagate(errp, err); 7165a7f76a3SAlistair Francis return; 7175a7f76a3SAlistair Francis } 7185a7f76a3SAlistair Francis sysbus_mmio_map(SYS_BUS_DEVICE(&s->gem), 0, memmap[SIFIVE_U_GEM].base); 7195a7f76a3SAlistair Francis sysbus_connect_irq(SYS_BUS_DEVICE(&s->gem), 0, 7205874f0a7SBin Meng qdev_get_gpio_in(DEVICE(s->plic), SIFIVE_U_GEM_IRQ)); 7217b6bb66fSBin Meng 7227b6bb66fSBin Meng create_unimplemented_device("riscv.sifive.u.gem-mgmt", 7237b6bb66fSBin Meng memmap[SIFIVE_U_GEM_MGMT].base, memmap[SIFIVE_U_GEM_MGMT].size); 7243eaea6ebSBin Meng 7253eaea6ebSBin Meng create_unimplemented_device("riscv.sifive.u.dmc", 7263eaea6ebSBin Meng memmap[SIFIVE_U_DMC].base, memmap[SIFIVE_U_DMC].size); 727a7240d1eSMichael Clark } 728a7240d1eSMichael Clark 729139177b1SBin Meng static Property sifive_u_soc_props[] = { 730fda5b000SAlistair Francis DEFINE_PROP_UINT32("serial", SiFiveUSoCState, serial, OTP_SERIAL), 731fda5b000SAlistair Francis DEFINE_PROP_END_OF_LIST() 732fda5b000SAlistair Francis }; 733fda5b000SAlistair Francis 734139177b1SBin Meng static void sifive_u_soc_class_init(ObjectClass *oc, void *data) 7352308092bSAlistair Francis { 7362308092bSAlistair Francis DeviceClass *dc = DEVICE_CLASS(oc); 7372308092bSAlistair Francis 738139177b1SBin Meng device_class_set_props(dc, sifive_u_soc_props); 739139177b1SBin Meng dc->realize = sifive_u_soc_realize; 7402308092bSAlistair Francis /* Reason: Uses serial_hds in realize function, thus can't be used twice */ 7412308092bSAlistair Francis dc->user_creatable = false; 7422308092bSAlistair Francis } 7432308092bSAlistair Francis 744139177b1SBin Meng static const TypeInfo sifive_u_soc_type_info = { 7452308092bSAlistair Francis .name = TYPE_RISCV_U_SOC, 7462308092bSAlistair Francis .parent = TYPE_DEVICE, 7472308092bSAlistair Francis .instance_size = sizeof(SiFiveUSoCState), 748139177b1SBin Meng .instance_init = sifive_u_soc_instance_init, 749139177b1SBin Meng .class_init = sifive_u_soc_class_init, 7502308092bSAlistair Francis }; 7512308092bSAlistair Francis 752139177b1SBin Meng static void sifive_u_soc_register_types(void) 7532308092bSAlistair Francis { 754139177b1SBin Meng type_register_static(&sifive_u_soc_type_info); 7552308092bSAlistair Francis } 7562308092bSAlistair Francis 757139177b1SBin Meng type_init(sifive_u_soc_register_types) 758