1a7240d1eSMichael Clark /* 2a7240d1eSMichael Clark * QEMU RISC-V Board Compatible with SiFive Freedom U SDK 3a7240d1eSMichael Clark * 4a7240d1eSMichael Clark * Copyright (c) 2016-2017 Sagar Karandikar, sagark@eecs.berkeley.edu 5a7240d1eSMichael Clark * Copyright (c) 2017 SiFive, Inc. 67b6bb66fSBin Meng * Copyright (c) 2019 Bin Meng <bmeng.cn@gmail.com> 7a7240d1eSMichael Clark * 8a7240d1eSMichael Clark * Provides a board compatible with the SiFive Freedom U SDK: 9a7240d1eSMichael Clark * 10a7240d1eSMichael Clark * 0) UART 11a7240d1eSMichael Clark * 1) CLINT (Core Level Interruptor) 12a7240d1eSMichael Clark * 2) PLIC (Platform Level Interrupt Controller) 13af14c840SBin Meng * 3) PRCI (Power, Reset, Clock, Interrupt) 148a88b9f5SBin Meng * 4) GPIO (General Purpose Input/Output Controller) 158a88b9f5SBin Meng * 5) OTP (One-Time Programmable) memory with stored serial number 168a88b9f5SBin Meng * 6) GEM (Gigabit Ethernet Controller) and management block 17834e027aSBin Meng * 7) DMA (Direct Memory Access Controller) 18145b2991SBin Meng * 8) SPI0 connected to an SPI flash 19722f1352SBin Meng * 9) SPI2 connected to an SD card 20ea6eaa06SAlistair Francis * 10) PWM0 and PWM1 21a7240d1eSMichael Clark * 22f3d47d58SBin Meng * This board currently generates devicetree dynamically that indicates at least 23ecdfe393SBin Meng * two harts and up to five harts. 24a7240d1eSMichael Clark * 25a7240d1eSMichael Clark * This program is free software; you can redistribute it and/or modify it 26a7240d1eSMichael Clark * under the terms and conditions of the GNU General Public License, 27a7240d1eSMichael Clark * version 2 or later, as published by the Free Software Foundation. 28a7240d1eSMichael Clark * 29a7240d1eSMichael Clark * This program is distributed in the hope it will be useful, but WITHOUT 30a7240d1eSMichael Clark * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 31a7240d1eSMichael Clark * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 32a7240d1eSMichael Clark * more details. 33a7240d1eSMichael Clark * 34a7240d1eSMichael Clark * You should have received a copy of the GNU General Public License along with 35a7240d1eSMichael Clark * this program. If not, see <http://www.gnu.org/licenses/>. 36a7240d1eSMichael Clark */ 37a7240d1eSMichael Clark 38a7240d1eSMichael Clark #include "qemu/osdep.h" 39a7240d1eSMichael Clark #include "qemu/error-report.h" 40a7240d1eSMichael Clark #include "qapi/error.h" 413ca109c3SBin Meng #include "qapi/visitor.h" 42a7240d1eSMichael Clark #include "hw/boards.h" 435133ed17SBin Meng #include "hw/irq.h" 44a7240d1eSMichael Clark #include "hw/loader.h" 45a7240d1eSMichael Clark #include "hw/sysbus.h" 46a7240d1eSMichael Clark #include "hw/char/serial.h" 47ecdfe393SBin Meng #include "hw/cpu/cluster.h" 487b6bb66fSBin Meng #include "hw/misc/unimp.h" 49145b2991SBin Meng #include "hw/ssi/ssi.h" 50a7240d1eSMichael Clark #include "target/riscv/cpu.h" 51a7240d1eSMichael Clark #include "hw/riscv/riscv_hart.h" 52a7240d1eSMichael Clark #include "hw/riscv/sifive_u.h" 530ac24d56SAlistair Francis #include "hw/riscv/boot.h" 54b609b7e3SBin Meng #include "hw/char/sifive_uart.h" 55cc63a182SAnup Patel #include "hw/intc/riscv_aclint.h" 5684fcf3c1SBin Meng #include "hw/intc/sifive_plic.h" 57a7240d1eSMichael Clark #include "chardev/char.h" 587b6bb66fSBin Meng #include "net/eth.h" 59a7240d1eSMichael Clark #include "sysemu/device_tree.h" 605133ed17SBin Meng #include "sysemu/runstate.h" 6146517dd4SMarkus Armbruster #include "sysemu/sysemu.h" 62a7240d1eSMichael Clark 635aec3247SMichael Clark #include <libfdt.h> 645aec3247SMichael Clark 65074ca702SBin Meng /* CLINT timebase frequency */ 66074ca702SBin Meng #define CLINT_TIMEBASE_FREQ 1000000 67074ca702SBin Meng 6873261285SBin Meng static const MemMapEntry sifive_u_memmap[] = { 6913b8c354SEduardo Habkost [SIFIVE_U_DEV_DEBUG] = { 0x0, 0x100 }, 7013b8c354SEduardo Habkost [SIFIVE_U_DEV_MROM] = { 0x1000, 0xf000 }, 7113b8c354SEduardo Habkost [SIFIVE_U_DEV_CLINT] = { 0x2000000, 0x10000 }, 7213b8c354SEduardo Habkost [SIFIVE_U_DEV_L2CC] = { 0x2010000, 0x1000 }, 7313b8c354SEduardo Habkost [SIFIVE_U_DEV_PDMA] = { 0x3000000, 0x100000 }, 7413b8c354SEduardo Habkost [SIFIVE_U_DEV_L2LIM] = { 0x8000000, 0x2000000 }, 7513b8c354SEduardo Habkost [SIFIVE_U_DEV_PLIC] = { 0xc000000, 0x4000000 }, 7613b8c354SEduardo Habkost [SIFIVE_U_DEV_PRCI] = { 0x10000000, 0x1000 }, 7713b8c354SEduardo Habkost [SIFIVE_U_DEV_UART0] = { 0x10010000, 0x1000 }, 7813b8c354SEduardo Habkost [SIFIVE_U_DEV_UART1] = { 0x10011000, 0x1000 }, 79ea6eaa06SAlistair Francis [SIFIVE_U_DEV_PWM0] = { 0x10020000, 0x1000 }, 80ea6eaa06SAlistair Francis [SIFIVE_U_DEV_PWM1] = { 0x10021000, 0x1000 }, 81145b2991SBin Meng [SIFIVE_U_DEV_QSPI0] = { 0x10040000, 0x1000 }, 82722f1352SBin Meng [SIFIVE_U_DEV_QSPI2] = { 0x10050000, 0x1000 }, 8313b8c354SEduardo Habkost [SIFIVE_U_DEV_GPIO] = { 0x10060000, 0x1000 }, 8413b8c354SEduardo Habkost [SIFIVE_U_DEV_OTP] = { 0x10070000, 0x1000 }, 8513b8c354SEduardo Habkost [SIFIVE_U_DEV_GEM] = { 0x10090000, 0x2000 }, 8613b8c354SEduardo Habkost [SIFIVE_U_DEV_GEM_MGMT] = { 0x100a0000, 0x1000 }, 8713b8c354SEduardo Habkost [SIFIVE_U_DEV_DMC] = { 0x100b0000, 0x10000 }, 8813b8c354SEduardo Habkost [SIFIVE_U_DEV_FLASH0] = { 0x20000000, 0x10000000 }, 8913b8c354SEduardo Habkost [SIFIVE_U_DEV_DRAM] = { 0x80000000, 0x0 }, 90a7240d1eSMichael Clark }; 91a7240d1eSMichael Clark 925461c4feSBin Meng #define OTP_SERIAL 1 935a7f76a3SAlistair Francis #define GEM_REVISION 0x10070109 945a7f76a3SAlistair Francis 9573261285SBin Meng static void create_fdt(SiFiveUState *s, const MemMapEntry *memmap, 962206ffa6SAlistair Francis uint64_t mem_size, const char *cmdline, bool is_32_bit) 97a7240d1eSMichael Clark { 98ecdfe393SBin Meng MachineState *ms = MACHINE(qdev_get_machine()); 99a7240d1eSMichael Clark void *fdt; 100a7240d1eSMichael Clark int cpu; 101a7240d1eSMichael Clark uint32_t *cells; 102a7240d1eSMichael Clark char *nodename; 1035133ed17SBin Meng uint32_t plic_phandle, prci_phandle, gpio_phandle, phandle = 1; 1047b6bb66fSBin Meng uint32_t hfclk_phandle, rtcclk_phandle, phy_phandle; 105cb53b283SBin Meng static const char * const ethclk_names[2] = { "pclk", "hclk" }; 1067cfbb17fSBin Meng static const char * const clint_compat[2] = { 1077cfbb17fSBin Meng "sifive,clint0", "riscv,clint0" 1087cfbb17fSBin Meng }; 10960bb5407SBin Meng static const char * const plic_compat[2] = { 11060bb5407SBin Meng "sifive,plic-1.0.0", "riscv,plic0" 11160bb5407SBin Meng }; 112a7240d1eSMichael Clark 113f2ce39b4SPaolo Bonzini if (ms->dtb) { 114f2ce39b4SPaolo Bonzini fdt = s->fdt = load_device_tree(ms->dtb, &s->fdt_size); 115d5c90cf3SAnup Patel if (!fdt) { 116d5c90cf3SAnup Patel error_report("load_device_tree() failed"); 117d5c90cf3SAnup Patel exit(1); 118d5c90cf3SAnup Patel } 119d5c90cf3SAnup Patel goto update_bootargs; 120d5c90cf3SAnup Patel } else { 121a7240d1eSMichael Clark fdt = s->fdt = create_device_tree(&s->fdt_size); 122a7240d1eSMichael Clark if (!fdt) { 123a7240d1eSMichael Clark error_report("create_device_tree() failed"); 124a7240d1eSMichael Clark exit(1); 125a7240d1eSMichael Clark } 126d5c90cf3SAnup Patel } 127a7240d1eSMichael Clark 128d372e748SBin Meng qemu_fdt_setprop_string(fdt, "/", "model", "SiFive HiFive Unleashed A00"); 129d372e748SBin Meng qemu_fdt_setprop_string(fdt, "/", "compatible", 130d372e748SBin Meng "sifive,hifive-unleashed-a00"); 131a7240d1eSMichael Clark qemu_fdt_setprop_cell(fdt, "/", "#size-cells", 0x2); 132a7240d1eSMichael Clark qemu_fdt_setprop_cell(fdt, "/", "#address-cells", 0x2); 133a7240d1eSMichael Clark 134a7240d1eSMichael Clark qemu_fdt_add_subnode(fdt, "/soc"); 135a7240d1eSMichael Clark qemu_fdt_setprop(fdt, "/soc", "ranges", NULL, 0); 1362a1a6f6dSAlistair Francis qemu_fdt_setprop_string(fdt, "/soc", "compatible", "simple-bus"); 137a7240d1eSMichael Clark qemu_fdt_setprop_cell(fdt, "/soc", "#size-cells", 0x2); 138a7240d1eSMichael Clark qemu_fdt_setprop_cell(fdt, "/soc", "#address-cells", 0x2); 139a7240d1eSMichael Clark 140e1724d09SBin Meng hfclk_phandle = phandle++; 141e1724d09SBin Meng nodename = g_strdup_printf("/hfclk"); 142e1724d09SBin Meng qemu_fdt_add_subnode(fdt, nodename); 143e1724d09SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "phandle", hfclk_phandle); 144e1724d09SBin Meng qemu_fdt_setprop_string(fdt, nodename, "clock-output-names", "hfclk"); 145e1724d09SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "clock-frequency", 146e1724d09SBin Meng SIFIVE_U_HFCLK_FREQ); 147e1724d09SBin Meng qemu_fdt_setprop_string(fdt, nodename, "compatible", "fixed-clock"); 148e1724d09SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "#clock-cells", 0x0); 149e1724d09SBin Meng g_free(nodename); 150e1724d09SBin Meng 151e1724d09SBin Meng rtcclk_phandle = phandle++; 152e1724d09SBin Meng nodename = g_strdup_printf("/rtcclk"); 153e1724d09SBin Meng qemu_fdt_add_subnode(fdt, nodename); 154e1724d09SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "phandle", rtcclk_phandle); 155e1724d09SBin Meng qemu_fdt_setprop_string(fdt, nodename, "clock-output-names", "rtcclk"); 156e1724d09SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "clock-frequency", 157e1724d09SBin Meng SIFIVE_U_RTCCLK_FREQ); 158e1724d09SBin Meng qemu_fdt_setprop_string(fdt, nodename, "compatible", "fixed-clock"); 159e1724d09SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "#clock-cells", 0x0); 160e1724d09SBin Meng g_free(nodename); 161e1724d09SBin Meng 162a7240d1eSMichael Clark nodename = g_strdup_printf("/memory@%lx", 16313b8c354SEduardo Habkost (long)memmap[SIFIVE_U_DEV_DRAM].base); 164a7240d1eSMichael Clark qemu_fdt_add_subnode(fdt, nodename); 165a7240d1eSMichael Clark qemu_fdt_setprop_cells(fdt, nodename, "reg", 16613b8c354SEduardo Habkost memmap[SIFIVE_U_DEV_DRAM].base >> 32, memmap[SIFIVE_U_DEV_DRAM].base, 167a7240d1eSMichael Clark mem_size >> 32, mem_size); 168a7240d1eSMichael Clark qemu_fdt_setprop_string(fdt, nodename, "device_type", "memory"); 169a7240d1eSMichael Clark g_free(nodename); 170a7240d1eSMichael Clark 171a7240d1eSMichael Clark qemu_fdt_add_subnode(fdt, "/cpus"); 1722a8756edSMichael Clark qemu_fdt_setprop_cell(fdt, "/cpus", "timebase-frequency", 173074ca702SBin Meng CLINT_TIMEBASE_FREQ); 174a7240d1eSMichael Clark qemu_fdt_setprop_cell(fdt, "/cpus", "#size-cells", 0x0); 175a7240d1eSMichael Clark qemu_fdt_setprop_cell(fdt, "/cpus", "#address-cells", 0x1); 176a7240d1eSMichael Clark 177ecdfe393SBin Meng for (cpu = ms->smp.cpus - 1; cpu >= 0; cpu--) { 178382cb439SBin Meng int cpu_phandle = phandle++; 179a7240d1eSMichael Clark nodename = g_strdup_printf("/cpus/cpu@%d", cpu); 180a7240d1eSMichael Clark char *intc = g_strdup_printf("/cpus/cpu@%d/interrupt-controller", cpu); 181ecdfe393SBin Meng char *isa; 182a7240d1eSMichael Clark qemu_fdt_add_subnode(fdt, nodename); 183ecdfe393SBin Meng /* cpu 0 is the management hart that does not have mmu */ 184ecdfe393SBin Meng if (cpu != 0) { 1852206ffa6SAlistair Francis if (is_32_bit) { 186e883e992SBin Meng qemu_fdt_setprop_string(fdt, nodename, "mmu-type", "riscv,sv32"); 1872206ffa6SAlistair Francis } else { 188a7240d1eSMichael Clark qemu_fdt_setprop_string(fdt, nodename, "mmu-type", "riscv,sv48"); 1892206ffa6SAlistair Francis } 190ecdfe393SBin Meng isa = riscv_isa_string(&s->soc.u_cpus.harts[cpu - 1]); 191ecdfe393SBin Meng } else { 192ecdfe393SBin Meng isa = riscv_isa_string(&s->soc.e_cpus.harts[0]); 193ecdfe393SBin Meng } 194a7240d1eSMichael Clark qemu_fdt_setprop_string(fdt, nodename, "riscv,isa", isa); 195a7240d1eSMichael Clark qemu_fdt_setprop_string(fdt, nodename, "compatible", "riscv"); 196a7240d1eSMichael Clark qemu_fdt_setprop_string(fdt, nodename, "status", "okay"); 197a7240d1eSMichael Clark qemu_fdt_setprop_cell(fdt, nodename, "reg", cpu); 198a7240d1eSMichael Clark qemu_fdt_setprop_string(fdt, nodename, "device_type", "cpu"); 199a7240d1eSMichael Clark qemu_fdt_add_subnode(fdt, intc); 200382cb439SBin Meng qemu_fdt_setprop_cell(fdt, intc, "phandle", cpu_phandle); 201a7240d1eSMichael Clark qemu_fdt_setprop_string(fdt, intc, "compatible", "riscv,cpu-intc"); 202a7240d1eSMichael Clark qemu_fdt_setprop(fdt, intc, "interrupt-controller", NULL, 0); 203a7240d1eSMichael Clark qemu_fdt_setprop_cell(fdt, intc, "#interrupt-cells", 1); 204a7240d1eSMichael Clark g_free(isa); 205a7240d1eSMichael Clark g_free(intc); 206a7240d1eSMichael Clark g_free(nodename); 207a7240d1eSMichael Clark } 208a7240d1eSMichael Clark 209ecdfe393SBin Meng cells = g_new0(uint32_t, ms->smp.cpus * 4); 210ecdfe393SBin Meng for (cpu = 0; cpu < ms->smp.cpus; cpu++) { 211a7240d1eSMichael Clark nodename = 212a7240d1eSMichael Clark g_strdup_printf("/cpus/cpu@%d/interrupt-controller", cpu); 213a7240d1eSMichael Clark uint32_t intc_phandle = qemu_fdt_get_phandle(fdt, nodename); 214a7240d1eSMichael Clark cells[cpu * 4 + 0] = cpu_to_be32(intc_phandle); 215a7240d1eSMichael Clark cells[cpu * 4 + 1] = cpu_to_be32(IRQ_M_SOFT); 216a7240d1eSMichael Clark cells[cpu * 4 + 2] = cpu_to_be32(intc_phandle); 217a7240d1eSMichael Clark cells[cpu * 4 + 3] = cpu_to_be32(IRQ_M_TIMER); 218a7240d1eSMichael Clark g_free(nodename); 219a7240d1eSMichael Clark } 220a7240d1eSMichael Clark nodename = g_strdup_printf("/soc/clint@%lx", 22113b8c354SEduardo Habkost (long)memmap[SIFIVE_U_DEV_CLINT].base); 222a7240d1eSMichael Clark qemu_fdt_add_subnode(fdt, nodename); 2237cfbb17fSBin Meng qemu_fdt_setprop_string_array(fdt, nodename, "compatible", 2247cfbb17fSBin Meng (char **)&clint_compat, ARRAY_SIZE(clint_compat)); 225a7240d1eSMichael Clark qemu_fdt_setprop_cells(fdt, nodename, "reg", 22613b8c354SEduardo Habkost 0x0, memmap[SIFIVE_U_DEV_CLINT].base, 22713b8c354SEduardo Habkost 0x0, memmap[SIFIVE_U_DEV_CLINT].size); 228a7240d1eSMichael Clark qemu_fdt_setprop(fdt, nodename, "interrupts-extended", 229ecdfe393SBin Meng cells, ms->smp.cpus * sizeof(uint32_t) * 4); 230a7240d1eSMichael Clark g_free(cells); 231a7240d1eSMichael Clark g_free(nodename); 232a7240d1eSMichael Clark 233ea85f27dSBin Meng nodename = g_strdup_printf("/soc/otp@%lx", 23413b8c354SEduardo Habkost (long)memmap[SIFIVE_U_DEV_OTP].base); 235ea85f27dSBin Meng qemu_fdt_add_subnode(fdt, nodename); 236ea85f27dSBin Meng qemu_fdt_setprop_cell(fdt, nodename, "fuse-count", SIFIVE_U_OTP_REG_SIZE); 237ea85f27dSBin Meng qemu_fdt_setprop_cells(fdt, nodename, "reg", 23813b8c354SEduardo Habkost 0x0, memmap[SIFIVE_U_DEV_OTP].base, 23913b8c354SEduardo Habkost 0x0, memmap[SIFIVE_U_DEV_OTP].size); 240ea85f27dSBin Meng qemu_fdt_setprop_string(fdt, nodename, "compatible", 241ea85f27dSBin Meng "sifive,fu540-c000-otp"); 242ea85f27dSBin Meng g_free(nodename); 243ea85f27dSBin Meng 244af14c840SBin Meng prci_phandle = phandle++; 245af14c840SBin Meng nodename = g_strdup_printf("/soc/clock-controller@%lx", 24613b8c354SEduardo Habkost (long)memmap[SIFIVE_U_DEV_PRCI].base); 247af14c840SBin Meng qemu_fdt_add_subnode(fdt, nodename); 248af14c840SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "phandle", prci_phandle); 249af14c840SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "#clock-cells", 0x1); 250af14c840SBin Meng qemu_fdt_setprop_cells(fdt, nodename, "clocks", 251af14c840SBin Meng hfclk_phandle, rtcclk_phandle); 252af14c840SBin Meng qemu_fdt_setprop_cells(fdt, nodename, "reg", 25313b8c354SEduardo Habkost 0x0, memmap[SIFIVE_U_DEV_PRCI].base, 25413b8c354SEduardo Habkost 0x0, memmap[SIFIVE_U_DEV_PRCI].size); 255af14c840SBin Meng qemu_fdt_setprop_string(fdt, nodename, "compatible", 256af14c840SBin Meng "sifive,fu540-c000-prci"); 257af14c840SBin Meng g_free(nodename); 258af14c840SBin Meng 259382cb439SBin Meng plic_phandle = phandle++; 260ecdfe393SBin Meng cells = g_new0(uint32_t, ms->smp.cpus * 4 - 2); 261ecdfe393SBin Meng for (cpu = 0; cpu < ms->smp.cpus; cpu++) { 262a7240d1eSMichael Clark nodename = 263a7240d1eSMichael Clark g_strdup_printf("/cpus/cpu@%d/interrupt-controller", cpu); 264a7240d1eSMichael Clark uint32_t intc_phandle = qemu_fdt_get_phandle(fdt, nodename); 265ecdfe393SBin Meng /* cpu 0 is the management hart that does not have S-mode */ 266ecdfe393SBin Meng if (cpu == 0) { 267ecdfe393SBin Meng cells[0] = cpu_to_be32(intc_phandle); 268ecdfe393SBin Meng cells[1] = cpu_to_be32(IRQ_M_EXT); 269ecdfe393SBin Meng } else { 270ecdfe393SBin Meng cells[cpu * 4 - 2] = cpu_to_be32(intc_phandle); 271ecdfe393SBin Meng cells[cpu * 4 - 1] = cpu_to_be32(IRQ_M_EXT); 272a7240d1eSMichael Clark cells[cpu * 4 + 0] = cpu_to_be32(intc_phandle); 273ecdfe393SBin Meng cells[cpu * 4 + 1] = cpu_to_be32(IRQ_S_EXT); 274ecdfe393SBin Meng } 275a7240d1eSMichael Clark g_free(nodename); 276a7240d1eSMichael Clark } 277a7240d1eSMichael Clark nodename = g_strdup_printf("/soc/interrupt-controller@%lx", 27813b8c354SEduardo Habkost (long)memmap[SIFIVE_U_DEV_PLIC].base); 279a7240d1eSMichael Clark qemu_fdt_add_subnode(fdt, nodename); 280a7240d1eSMichael Clark qemu_fdt_setprop_cell(fdt, nodename, "#interrupt-cells", 1); 28160bb5407SBin Meng qemu_fdt_setprop_string_array(fdt, nodename, "compatible", 28260bb5407SBin Meng (char **)&plic_compat, ARRAY_SIZE(plic_compat)); 283a7240d1eSMichael Clark qemu_fdt_setprop(fdt, nodename, "interrupt-controller", NULL, 0); 284a7240d1eSMichael Clark qemu_fdt_setprop(fdt, nodename, "interrupts-extended", 285ecdfe393SBin Meng cells, (ms->smp.cpus * 4 - 2) * sizeof(uint32_t)); 286a7240d1eSMichael Clark qemu_fdt_setprop_cells(fdt, nodename, "reg", 28713b8c354SEduardo Habkost 0x0, memmap[SIFIVE_U_DEV_PLIC].base, 28813b8c354SEduardo Habkost 0x0, memmap[SIFIVE_U_DEV_PLIC].size); 28998ceee7fSAlistair Francis qemu_fdt_setprop_cell(fdt, nodename, "riscv,ndev", 0x35); 29004e7edd1SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "phandle", plic_phandle); 291a7240d1eSMichael Clark plic_phandle = qemu_fdt_get_phandle(fdt, nodename); 292a7240d1eSMichael Clark g_free(cells); 293a7240d1eSMichael Clark g_free(nodename); 294a7240d1eSMichael Clark 2955133ed17SBin Meng gpio_phandle = phandle++; 2968a88b9f5SBin Meng nodename = g_strdup_printf("/soc/gpio@%lx", 29713b8c354SEduardo Habkost (long)memmap[SIFIVE_U_DEV_GPIO].base); 2988a88b9f5SBin Meng qemu_fdt_add_subnode(fdt, nodename); 2995133ed17SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "phandle", gpio_phandle); 3008a88b9f5SBin Meng qemu_fdt_setprop_cells(fdt, nodename, "clocks", 3018a88b9f5SBin Meng prci_phandle, PRCI_CLK_TLCLK); 3028a88b9f5SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "#interrupt-cells", 2); 3038a88b9f5SBin Meng qemu_fdt_setprop(fdt, nodename, "interrupt-controller", NULL, 0); 3048a88b9f5SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "#gpio-cells", 2); 3058a88b9f5SBin Meng qemu_fdt_setprop(fdt, nodename, "gpio-controller", NULL, 0); 3068a88b9f5SBin Meng qemu_fdt_setprop_cells(fdt, nodename, "reg", 30713b8c354SEduardo Habkost 0x0, memmap[SIFIVE_U_DEV_GPIO].base, 30813b8c354SEduardo Habkost 0x0, memmap[SIFIVE_U_DEV_GPIO].size); 3098a88b9f5SBin Meng qemu_fdt_setprop_cells(fdt, nodename, "interrupts", SIFIVE_U_GPIO_IRQ0, 3108a88b9f5SBin Meng SIFIVE_U_GPIO_IRQ1, SIFIVE_U_GPIO_IRQ2, SIFIVE_U_GPIO_IRQ3, 3118a88b9f5SBin Meng SIFIVE_U_GPIO_IRQ4, SIFIVE_U_GPIO_IRQ5, SIFIVE_U_GPIO_IRQ6, 3128a88b9f5SBin Meng SIFIVE_U_GPIO_IRQ7, SIFIVE_U_GPIO_IRQ8, SIFIVE_U_GPIO_IRQ9, 3138a88b9f5SBin Meng SIFIVE_U_GPIO_IRQ10, SIFIVE_U_GPIO_IRQ11, SIFIVE_U_GPIO_IRQ12, 3148a88b9f5SBin Meng SIFIVE_U_GPIO_IRQ13, SIFIVE_U_GPIO_IRQ14, SIFIVE_U_GPIO_IRQ15); 3158a88b9f5SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "interrupt-parent", plic_phandle); 3168a88b9f5SBin Meng qemu_fdt_setprop_string(fdt, nodename, "compatible", "sifive,gpio0"); 3178a88b9f5SBin Meng g_free(nodename); 3188a88b9f5SBin Meng 3195133ed17SBin Meng nodename = g_strdup_printf("/gpio-restart"); 3205133ed17SBin Meng qemu_fdt_add_subnode(fdt, nodename); 3215133ed17SBin Meng qemu_fdt_setprop_cells(fdt, nodename, "gpios", gpio_phandle, 10, 1); 3225133ed17SBin Meng qemu_fdt_setprop_string(fdt, nodename, "compatible", "gpio-restart"); 3235133ed17SBin Meng g_free(nodename); 3245133ed17SBin Meng 325834e027aSBin Meng nodename = g_strdup_printf("/soc/dma@%lx", 32613b8c354SEduardo Habkost (long)memmap[SIFIVE_U_DEV_PDMA].base); 327834e027aSBin Meng qemu_fdt_add_subnode(fdt, nodename); 328834e027aSBin Meng qemu_fdt_setprop_cell(fdt, nodename, "#dma-cells", 1); 329834e027aSBin Meng qemu_fdt_setprop_cells(fdt, nodename, "interrupts", 330834e027aSBin Meng SIFIVE_U_PDMA_IRQ0, SIFIVE_U_PDMA_IRQ1, SIFIVE_U_PDMA_IRQ2, 331834e027aSBin Meng SIFIVE_U_PDMA_IRQ3, SIFIVE_U_PDMA_IRQ4, SIFIVE_U_PDMA_IRQ5, 332834e027aSBin Meng SIFIVE_U_PDMA_IRQ6, SIFIVE_U_PDMA_IRQ7); 333834e027aSBin Meng qemu_fdt_setprop_cell(fdt, nodename, "interrupt-parent", plic_phandle); 334834e027aSBin Meng qemu_fdt_setprop_cells(fdt, nodename, "reg", 33513b8c354SEduardo Habkost 0x0, memmap[SIFIVE_U_DEV_PDMA].base, 33613b8c354SEduardo Habkost 0x0, memmap[SIFIVE_U_DEV_PDMA].size); 337834e027aSBin Meng qemu_fdt_setprop_string(fdt, nodename, "compatible", 338834e027aSBin Meng "sifive,fu540-c000-pdma"); 339834e027aSBin Meng g_free(nodename); 340834e027aSBin Meng 3416eaf9cf5SBin Meng nodename = g_strdup_printf("/soc/cache-controller@%lx", 34213b8c354SEduardo Habkost (long)memmap[SIFIVE_U_DEV_L2CC].base); 3436eaf9cf5SBin Meng qemu_fdt_add_subnode(fdt, nodename); 3446eaf9cf5SBin Meng qemu_fdt_setprop_cells(fdt, nodename, "reg", 34513b8c354SEduardo Habkost 0x0, memmap[SIFIVE_U_DEV_L2CC].base, 34613b8c354SEduardo Habkost 0x0, memmap[SIFIVE_U_DEV_L2CC].size); 3476eaf9cf5SBin Meng qemu_fdt_setprop_cells(fdt, nodename, "interrupts", 3486eaf9cf5SBin Meng SIFIVE_U_L2CC_IRQ0, SIFIVE_U_L2CC_IRQ1, SIFIVE_U_L2CC_IRQ2); 3496eaf9cf5SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "interrupt-parent", plic_phandle); 3506eaf9cf5SBin Meng qemu_fdt_setprop(fdt, nodename, "cache-unified", NULL, 0); 3516eaf9cf5SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "cache-size", 2097152); 3526eaf9cf5SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "cache-sets", 1024); 3536eaf9cf5SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "cache-level", 2); 3546eaf9cf5SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "cache-block-size", 64); 3556eaf9cf5SBin Meng qemu_fdt_setprop_string(fdt, nodename, "compatible", 3566eaf9cf5SBin Meng "sifive,fu540-c000-ccache"); 3576eaf9cf5SBin Meng g_free(nodename); 3586eaf9cf5SBin Meng 359145b2991SBin Meng nodename = g_strdup_printf("/soc/spi@%lx", 360722f1352SBin Meng (long)memmap[SIFIVE_U_DEV_QSPI2].base); 361722f1352SBin Meng qemu_fdt_add_subnode(fdt, nodename); 362722f1352SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "#size-cells", 0); 363722f1352SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "#address-cells", 1); 364722f1352SBin Meng qemu_fdt_setprop_cells(fdt, nodename, "clocks", 365722f1352SBin Meng prci_phandle, PRCI_CLK_TLCLK); 366722f1352SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "interrupts", SIFIVE_U_QSPI2_IRQ); 367722f1352SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "interrupt-parent", plic_phandle); 368722f1352SBin Meng qemu_fdt_setprop_cells(fdt, nodename, "reg", 369722f1352SBin Meng 0x0, memmap[SIFIVE_U_DEV_QSPI2].base, 370722f1352SBin Meng 0x0, memmap[SIFIVE_U_DEV_QSPI2].size); 371722f1352SBin Meng qemu_fdt_setprop_string(fdt, nodename, "compatible", "sifive,spi0"); 372722f1352SBin Meng g_free(nodename); 373722f1352SBin Meng 374722f1352SBin Meng nodename = g_strdup_printf("/soc/spi@%lx/mmc@0", 375722f1352SBin Meng (long)memmap[SIFIVE_U_DEV_QSPI2].base); 376722f1352SBin Meng qemu_fdt_add_subnode(fdt, nodename); 377722f1352SBin Meng qemu_fdt_setprop(fdt, nodename, "disable-wp", NULL, 0); 378722f1352SBin Meng qemu_fdt_setprop_cells(fdt, nodename, "voltage-ranges", 3300, 3300); 379722f1352SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "spi-max-frequency", 20000000); 380722f1352SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "reg", 0); 381722f1352SBin Meng qemu_fdt_setprop_string(fdt, nodename, "compatible", "mmc-spi-slot"); 382722f1352SBin Meng g_free(nodename); 383722f1352SBin Meng 384722f1352SBin Meng nodename = g_strdup_printf("/soc/spi@%lx", 385145b2991SBin Meng (long)memmap[SIFIVE_U_DEV_QSPI0].base); 386145b2991SBin Meng qemu_fdt_add_subnode(fdt, nodename); 387145b2991SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "#size-cells", 0); 388145b2991SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "#address-cells", 1); 389145b2991SBin Meng qemu_fdt_setprop_cells(fdt, nodename, "clocks", 390145b2991SBin Meng prci_phandle, PRCI_CLK_TLCLK); 391145b2991SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "interrupts", SIFIVE_U_QSPI0_IRQ); 392145b2991SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "interrupt-parent", plic_phandle); 393145b2991SBin Meng qemu_fdt_setprop_cells(fdt, nodename, "reg", 394145b2991SBin Meng 0x0, memmap[SIFIVE_U_DEV_QSPI0].base, 395145b2991SBin Meng 0x0, memmap[SIFIVE_U_DEV_QSPI0].size); 396145b2991SBin Meng qemu_fdt_setprop_string(fdt, nodename, "compatible", "sifive,spi0"); 397145b2991SBin Meng g_free(nodename); 398145b2991SBin Meng 399145b2991SBin Meng nodename = g_strdup_printf("/soc/spi@%lx/flash@0", 400145b2991SBin Meng (long)memmap[SIFIVE_U_DEV_QSPI0].base); 401145b2991SBin Meng qemu_fdt_add_subnode(fdt, nodename); 402145b2991SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "spi-rx-bus-width", 4); 403145b2991SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "spi-tx-bus-width", 4); 404145b2991SBin Meng qemu_fdt_setprop(fdt, nodename, "m25p,fast-read", NULL, 0); 405145b2991SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "spi-max-frequency", 50000000); 406145b2991SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "reg", 0); 407145b2991SBin Meng qemu_fdt_setprop_string(fdt, nodename, "compatible", "jedec,spi-nor"); 408145b2991SBin Meng g_free(nodename); 409145b2991SBin Meng 4107b6bb66fSBin Meng phy_phandle = phandle++; 4115a7f76a3SAlistair Francis nodename = g_strdup_printf("/soc/ethernet@%lx", 41213b8c354SEduardo Habkost (long)memmap[SIFIVE_U_DEV_GEM].base); 4135a7f76a3SAlistair Francis qemu_fdt_add_subnode(fdt, nodename); 4147b6bb66fSBin Meng qemu_fdt_setprop_string(fdt, nodename, "compatible", 4157b6bb66fSBin Meng "sifive,fu540-c000-gem"); 4165a7f76a3SAlistair Francis qemu_fdt_setprop_cells(fdt, nodename, "reg", 41713b8c354SEduardo Habkost 0x0, memmap[SIFIVE_U_DEV_GEM].base, 41813b8c354SEduardo Habkost 0x0, memmap[SIFIVE_U_DEV_GEM].size, 41913b8c354SEduardo Habkost 0x0, memmap[SIFIVE_U_DEV_GEM_MGMT].base, 42013b8c354SEduardo Habkost 0x0, memmap[SIFIVE_U_DEV_GEM_MGMT].size); 4215a7f76a3SAlistair Francis qemu_fdt_setprop_string(fdt, nodename, "reg-names", "control"); 4225a7f76a3SAlistair Francis qemu_fdt_setprop_string(fdt, nodename, "phy-mode", "gmii"); 4237b6bb66fSBin Meng qemu_fdt_setprop_cell(fdt, nodename, "phy-handle", phy_phandle); 42404e7edd1SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "interrupt-parent", plic_phandle); 42504e7edd1SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "interrupts", SIFIVE_U_GEM_IRQ); 426fe93582cSAnup Patel qemu_fdt_setprop_cells(fdt, nodename, "clocks", 427806c64b7SBin Meng prci_phandle, PRCI_CLK_GEMGXLPLL, prci_phandle, PRCI_CLK_GEMGXLPLL); 428cb53b283SBin Meng qemu_fdt_setprop_string_array(fdt, nodename, "clock-names", 429cb53b283SBin Meng (char **)ðclk_names, ARRAY_SIZE(ethclk_names)); 4307b6bb66fSBin Meng qemu_fdt_setprop(fdt, nodename, "local-mac-address", 4317b6bb66fSBin Meng s->soc.gem.conf.macaddr.a, ETH_ALEN); 43204e7edd1SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "#address-cells", 1); 43304e7edd1SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "#size-cells", 0); 434c3a28b5dSBin Meng 435c3a28b5dSBin Meng qemu_fdt_add_subnode(fdt, "/aliases"); 436c3a28b5dSBin Meng qemu_fdt_setprop_string(fdt, "/aliases", "ethernet0", nodename); 437c3a28b5dSBin Meng 4385a7f76a3SAlistair Francis g_free(nodename); 4395a7f76a3SAlistair Francis 4405a7f76a3SAlistair Francis nodename = g_strdup_printf("/soc/ethernet@%lx/ethernet-phy@0", 44113b8c354SEduardo Habkost (long)memmap[SIFIVE_U_DEV_GEM].base); 4425a7f76a3SAlistair Francis qemu_fdt_add_subnode(fdt, nodename); 4437b6bb66fSBin Meng qemu_fdt_setprop_cell(fdt, nodename, "phandle", phy_phandle); 44404e7edd1SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "reg", 0x0); 4455a7f76a3SAlistair Francis g_free(nodename); 4465a7f76a3SAlistair Francis 447ea6eaa06SAlistair Francis nodename = g_strdup_printf("/soc/pwm@%lx", 448ea6eaa06SAlistair Francis (long)memmap[SIFIVE_U_DEV_PWM0].base); 449ea6eaa06SAlistair Francis qemu_fdt_add_subnode(fdt, nodename); 450ea6eaa06SAlistair Francis qemu_fdt_setprop_string(fdt, nodename, "compatible", "sifive,pwm0"); 451ea6eaa06SAlistair Francis qemu_fdt_setprop_cells(fdt, nodename, "reg", 452ea6eaa06SAlistair Francis 0x0, memmap[SIFIVE_U_DEV_PWM0].base, 453ea6eaa06SAlistair Francis 0x0, memmap[SIFIVE_U_DEV_PWM0].size); 454ea6eaa06SAlistair Francis qemu_fdt_setprop_cell(fdt, nodename, "interrupt-parent", plic_phandle); 455ea6eaa06SAlistair Francis qemu_fdt_setprop_cells(fdt, nodename, "interrupts", 456ea6eaa06SAlistair Francis SIFIVE_U_PWM0_IRQ0, SIFIVE_U_PWM0_IRQ1, 457ea6eaa06SAlistair Francis SIFIVE_U_PWM0_IRQ2, SIFIVE_U_PWM0_IRQ3); 458ea6eaa06SAlistair Francis qemu_fdt_setprop_cells(fdt, nodename, "clocks", 459ea6eaa06SAlistair Francis prci_phandle, PRCI_CLK_TLCLK); 460ea6eaa06SAlistair Francis qemu_fdt_setprop_cell(fdt, nodename, "#pwm-cells", 0); 461ea6eaa06SAlistair Francis g_free(nodename); 462ea6eaa06SAlistair Francis 463ea6eaa06SAlistair Francis nodename = g_strdup_printf("/soc/pwm@%lx", 464ea6eaa06SAlistair Francis (long)memmap[SIFIVE_U_DEV_PWM1].base); 465ea6eaa06SAlistair Francis qemu_fdt_add_subnode(fdt, nodename); 466ea6eaa06SAlistair Francis qemu_fdt_setprop_string(fdt, nodename, "compatible", "sifive,pwm0"); 467ea6eaa06SAlistair Francis qemu_fdt_setprop_cells(fdt, nodename, "reg", 468ea6eaa06SAlistair Francis 0x0, memmap[SIFIVE_U_DEV_PWM1].base, 469ea6eaa06SAlistair Francis 0x0, memmap[SIFIVE_U_DEV_PWM1].size); 470ea6eaa06SAlistair Francis qemu_fdt_setprop_cell(fdt, nodename, "interrupt-parent", plic_phandle); 471ea6eaa06SAlistair Francis qemu_fdt_setprop_cells(fdt, nodename, "interrupts", 472ea6eaa06SAlistair Francis SIFIVE_U_PWM1_IRQ0, SIFIVE_U_PWM1_IRQ1, 473ea6eaa06SAlistair Francis SIFIVE_U_PWM1_IRQ2, SIFIVE_U_PWM1_IRQ3); 474ea6eaa06SAlistair Francis qemu_fdt_setprop_cells(fdt, nodename, "clocks", 475ea6eaa06SAlistair Francis prci_phandle, PRCI_CLK_TLCLK); 476ea6eaa06SAlistair Francis qemu_fdt_setprop_cell(fdt, nodename, "#pwm-cells", 0); 477ea6eaa06SAlistair Francis g_free(nodename); 478ea6eaa06SAlistair Francis 4795f7134d3SBin Meng nodename = g_strdup_printf("/soc/serial@%lx", 48010b43754SAnup Patel (long)memmap[SIFIVE_U_DEV_UART1].base); 48110b43754SAnup Patel qemu_fdt_add_subnode(fdt, nodename); 48210b43754SAnup Patel qemu_fdt_setprop_string(fdt, nodename, "compatible", "sifive,uart0"); 48310b43754SAnup Patel qemu_fdt_setprop_cells(fdt, nodename, "reg", 48410b43754SAnup Patel 0x0, memmap[SIFIVE_U_DEV_UART1].base, 48510b43754SAnup Patel 0x0, memmap[SIFIVE_U_DEV_UART1].size); 48610b43754SAnup Patel qemu_fdt_setprop_cells(fdt, nodename, "clocks", 48710b43754SAnup Patel prci_phandle, PRCI_CLK_TLCLK); 48810b43754SAnup Patel qemu_fdt_setprop_cell(fdt, nodename, "interrupt-parent", plic_phandle); 48910b43754SAnup Patel qemu_fdt_setprop_cell(fdt, nodename, "interrupts", SIFIVE_U_UART1_IRQ); 49010b43754SAnup Patel 49110b43754SAnup Patel qemu_fdt_setprop_string(fdt, "/aliases", "serial1", nodename); 49210b43754SAnup Patel g_free(nodename); 49310b43754SAnup Patel 49410b43754SAnup Patel nodename = g_strdup_printf("/soc/serial@%lx", 49513b8c354SEduardo Habkost (long)memmap[SIFIVE_U_DEV_UART0].base); 496a7240d1eSMichael Clark qemu_fdt_add_subnode(fdt, nodename); 497a7240d1eSMichael Clark qemu_fdt_setprop_string(fdt, nodename, "compatible", "sifive,uart0"); 498a7240d1eSMichael Clark qemu_fdt_setprop_cells(fdt, nodename, "reg", 49913b8c354SEduardo Habkost 0x0, memmap[SIFIVE_U_DEV_UART0].base, 50013b8c354SEduardo Habkost 0x0, memmap[SIFIVE_U_DEV_UART0].size); 501806c64b7SBin Meng qemu_fdt_setprop_cells(fdt, nodename, "clocks", 502806c64b7SBin Meng prci_phandle, PRCI_CLK_TLCLK); 50304e7edd1SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "interrupt-parent", plic_phandle); 50404e7edd1SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "interrupts", SIFIVE_U_UART0_IRQ); 505a7240d1eSMichael Clark 506a7240d1eSMichael Clark qemu_fdt_add_subnode(fdt, "/chosen"); 507a7240d1eSMichael Clark qemu_fdt_setprop_string(fdt, "/chosen", "stdout-path", nodename); 50844e6dcd3SGuenter Roeck qemu_fdt_setprop_string(fdt, "/aliases", "serial0", nodename); 50944e6dcd3SGuenter Roeck 510a7240d1eSMichael Clark g_free(nodename); 511d5c90cf3SAnup Patel 512d5c90cf3SAnup Patel update_bootargs: 513d5c90cf3SAnup Patel if (cmdline) { 514d5c90cf3SAnup Patel qemu_fdt_setprop_string(fdt, "/chosen", "bootargs", cmdline); 515d5c90cf3SAnup Patel } 516a7240d1eSMichael Clark } 517a7240d1eSMichael Clark 5185133ed17SBin Meng static void sifive_u_machine_reset(void *opaque, int n, int level) 5195133ed17SBin Meng { 5205133ed17SBin Meng /* gpio pin active low triggers reset */ 5215133ed17SBin Meng if (!level) { 5225133ed17SBin Meng qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET); 5235133ed17SBin Meng } 5245133ed17SBin Meng } 5255133ed17SBin Meng 526523e3464SAlistair Francis static void sifive_u_machine_init(MachineState *machine) 527a7240d1eSMichael Clark { 52873261285SBin Meng const MemMapEntry *memmap = sifive_u_memmap; 529687caef1SAlistair Francis SiFiveUState *s = RISCV_U_MACHINE(machine); 5305aec3247SMichael Clark MemoryRegion *system_memory = get_system_memory(); 531a7240d1eSMichael Clark MemoryRegion *main_mem = g_new(MemoryRegion, 1); 5321b3a2308SAlistair Francis MemoryRegion *flash0 = g_new(MemoryRegion, 1); 53313b8c354SEduardo Habkost target_ulong start_addr = memmap[SIFIVE_U_DEV_DRAM].base; 53438bc4e34SAlistair Francis target_ulong firmware_end_addr, kernel_start_addr; 5358590f536SAtish Patra uint32_t start_addr_hi32 = 0x00000000; 5365aec3247SMichael Clark int i; 53766b1205bSAtish Patra uint32_t fdt_load_addr; 538dc144fe1SAtish Patra uint64_t kernel_entry; 539145b2991SBin Meng DriveInfo *dinfo; 540722f1352SBin Meng DeviceState *flash_dev, *sd_dev; 541722f1352SBin Meng qemu_irq flash_cs, sd_cs; 542a7240d1eSMichael Clark 5432308092bSAlistair Francis /* Initialize SoC */ 5449fc7fc4dSMarkus Armbruster object_initialize_child(OBJECT(machine), "soc", &s->soc, TYPE_RISCV_U_SOC); 5455325cc34SMarkus Armbruster object_property_set_uint(OBJECT(&s->soc), "serial", s->serial, 5463ca109c3SBin Meng &error_abort); 547099be035SAlistair Francis object_property_set_str(OBJECT(&s->soc), "cpu-type", machine->cpu_type, 548099be035SAlistair Francis &error_abort); 549ce189ab2SMarkus Armbruster qdev_realize(DEVICE(&s->soc), NULL, &error_abort); 550a7240d1eSMichael Clark 551a7240d1eSMichael Clark /* register RAM */ 552a7240d1eSMichael Clark memory_region_init_ram(main_mem, NULL, "riscv.sifive.u.ram", 553a7240d1eSMichael Clark machine->ram_size, &error_fatal); 55413b8c354SEduardo Habkost memory_region_add_subregion(system_memory, memmap[SIFIVE_U_DEV_DRAM].base, 555a7240d1eSMichael Clark main_mem); 556a7240d1eSMichael Clark 5571b3a2308SAlistair Francis /* register QSPI0 Flash */ 5581b3a2308SAlistair Francis memory_region_init_ram(flash0, NULL, "riscv.sifive.u.flash0", 55913b8c354SEduardo Habkost memmap[SIFIVE_U_DEV_FLASH0].size, &error_fatal); 56013b8c354SEduardo Habkost memory_region_add_subregion(system_memory, memmap[SIFIVE_U_DEV_FLASH0].base, 5611b3a2308SAlistair Francis flash0); 5621b3a2308SAlistair Francis 5635133ed17SBin Meng /* register gpio-restart */ 5645133ed17SBin Meng qdev_connect_gpio_out(DEVICE(&(s->soc.gpio)), 10, 5655133ed17SBin Meng qemu_allocate_irq(sifive_u_machine_reset, NULL, 0)); 5665133ed17SBin Meng 567a7240d1eSMichael Clark /* create device tree */ 5682206ffa6SAlistair Francis create_fdt(s, memmap, machine->ram_size, machine->kernel_cmdline, 569a8259b53SAlistair Francis riscv_is_32bit(&s->soc.u_cpus)); 570a7240d1eSMichael Clark 57117aad9f2SBin Meng if (s->start_in_flash) { 57217aad9f2SBin Meng /* 57317aad9f2SBin Meng * If start_in_flash property is given, assign s->msel to a value 57417aad9f2SBin Meng * that representing booting from QSPI0 memory-mapped flash. 57517aad9f2SBin Meng * 57617aad9f2SBin Meng * This also means that when both start_in_flash and msel properties 57717aad9f2SBin Meng * are given, start_in_flash takes the precedence over msel. 57817aad9f2SBin Meng * 57917aad9f2SBin Meng * Note this is to keep backward compatibility not to break existing 58017aad9f2SBin Meng * users that use start_in_flash property. 58117aad9f2SBin Meng */ 58217aad9f2SBin Meng s->msel = MSEL_MEMMAP_QSPI0_FLASH; 58317aad9f2SBin Meng } 58417aad9f2SBin Meng 58517aad9f2SBin Meng switch (s->msel) { 58617aad9f2SBin Meng case MSEL_MEMMAP_QSPI0_FLASH: 58713b8c354SEduardo Habkost start_addr = memmap[SIFIVE_U_DEV_FLASH0].base; 58817aad9f2SBin Meng break; 58917aad9f2SBin Meng case MSEL_L2LIM_QSPI0_FLASH: 59017aad9f2SBin Meng case MSEL_L2LIM_QSPI2_SD: 59113b8c354SEduardo Habkost start_addr = memmap[SIFIVE_U_DEV_L2LIM].base; 59217aad9f2SBin Meng break; 59317aad9f2SBin Meng default: 59413b8c354SEduardo Habkost start_addr = memmap[SIFIVE_U_DEV_DRAM].base; 59517aad9f2SBin Meng break; 59617aad9f2SBin Meng } 59717aad9f2SBin Meng 598a8259b53SAlistair Francis if (riscv_is_32bit(&s->soc.u_cpus)) { 5992206ffa6SAlistair Francis firmware_end_addr = riscv_find_and_load_firmware(machine, 600a0acd0a1SBin Meng RISCV32_BIOS_BIN, start_addr, NULL); 6012206ffa6SAlistair Francis } else { 6022206ffa6SAlistair Francis firmware_end_addr = riscv_find_and_load_firmware(machine, 603a0acd0a1SBin Meng RISCV64_BIOS_BIN, start_addr, NULL); 6042206ffa6SAlistair Francis } 605b3042223SAlistair Francis 606a7240d1eSMichael Clark if (machine->kernel_filename) { 607a8259b53SAlistair Francis kernel_start_addr = riscv_calc_kernel_start_addr(&s->soc.u_cpus, 60838bc4e34SAlistair Francis firmware_end_addr); 60938bc4e34SAlistair Francis 61038bc4e34SAlistair Francis kernel_entry = riscv_load_kernel(machine->kernel_filename, 61138bc4e34SAlistair Francis kernel_start_addr, NULL); 6120f8d4462SGuenter Roeck 6130f8d4462SGuenter Roeck if (machine->initrd_filename) { 6140f8d4462SGuenter Roeck hwaddr start; 6150f8d4462SGuenter Roeck hwaddr end = riscv_load_initrd(machine->initrd_filename, 6160f8d4462SGuenter Roeck machine->ram_size, kernel_entry, 6170f8d4462SGuenter Roeck &start); 6189f79638eSBin Meng qemu_fdt_setprop_cell(s->fdt, "/chosen", 6190f8d4462SGuenter Roeck "linux,initrd-start", start); 6209f79638eSBin Meng qemu_fdt_setprop_cell(s->fdt, "/chosen", "linux,initrd-end", 6210f8d4462SGuenter Roeck end); 6220f8d4462SGuenter Roeck } 623dc144fe1SAtish Patra } else { 624dc144fe1SAtish Patra /* 625dc144fe1SAtish Patra * If dynamic firmware is used, it doesn't know where is the next mode 626dc144fe1SAtish Patra * if kernel argument is not set. 627dc144fe1SAtish Patra */ 628dc144fe1SAtish Patra kernel_entry = 0; 629a7240d1eSMichael Clark } 630a7240d1eSMichael Clark 63166b1205bSAtish Patra /* Compute the fdt load address in dram */ 63213b8c354SEduardo Habkost fdt_load_addr = riscv_load_fdt(memmap[SIFIVE_U_DEV_DRAM].base, 63366b1205bSAtish Patra machine->ram_size, s->fdt); 634a8259b53SAlistair Francis if (!riscv_is_32bit(&s->soc.u_cpus)) { 6352206ffa6SAlistair Francis start_addr_hi32 = (uint64_t)start_addr >> 32; 6362206ffa6SAlistair Francis } 63766b1205bSAtish Patra 638a7240d1eSMichael Clark /* reset vector */ 639623d53cbSBin Meng uint32_t reset_vec[12] = { 64017aad9f2SBin Meng s->msel, /* MSEL pin state */ 641dc144fe1SAtish Patra 0x00000297, /* 1: auipc t0, %pcrel_hi(fw_dyn) */ 642623d53cbSBin Meng 0x02c28613, /* addi a2, t0, %pcrel_lo(1b) */ 643a7240d1eSMichael Clark 0xf1402573, /* csrr a0, mhartid */ 6442206ffa6SAlistair Francis 0, 6452206ffa6SAlistair Francis 0, 646a7240d1eSMichael Clark 0x00028067, /* jr t0 */ 647fc41ae23SAlistair Francis start_addr, /* start: .dword */ 6488590f536SAtish Patra start_addr_hi32, 64966b1205bSAtish Patra fdt_load_addr, /* fdt_laddr: .dword */ 65066b1205bSAtish Patra 0x00000000, 651623d53cbSBin Meng 0x00000000, 652dc144fe1SAtish Patra /* fw_dyn: */ 653a7240d1eSMichael Clark }; 654a8259b53SAlistair Francis if (riscv_is_32bit(&s->soc.u_cpus)) { 6552206ffa6SAlistair Francis reset_vec[4] = 0x0202a583; /* lw a1, 32(t0) */ 6562206ffa6SAlistair Francis reset_vec[5] = 0x0182a283; /* lw t0, 24(t0) */ 6572206ffa6SAlistair Francis } else { 6582206ffa6SAlistair Francis reset_vec[4] = 0x0202b583; /* ld a1, 32(t0) */ 6592206ffa6SAlistair Francis reset_vec[5] = 0x0182b283; /* ld t0, 24(t0) */ 6602206ffa6SAlistair Francis } 6612206ffa6SAlistair Francis 662a7240d1eSMichael Clark 6635aec3247SMichael Clark /* copy in the reset vector in little_endian byte order */ 66466b1205bSAtish Patra for (i = 0; i < ARRAY_SIZE(reset_vec); i++) { 6655aec3247SMichael Clark reset_vec[i] = cpu_to_le32(reset_vec[i]); 6665aec3247SMichael Clark } 6675aec3247SMichael Clark rom_add_blob_fixed_as("mrom.reset", reset_vec, sizeof(reset_vec), 66813b8c354SEduardo Habkost memmap[SIFIVE_U_DEV_MROM].base, &address_space_memory); 669dc144fe1SAtish Patra 67078936771SAlistair Francis riscv_rom_copy_firmware_info(machine, memmap[SIFIVE_U_DEV_MROM].base, 67113b8c354SEduardo Habkost memmap[SIFIVE_U_DEV_MROM].size, 672dc144fe1SAtish Patra sizeof(reset_vec), kernel_entry); 673145b2991SBin Meng 674145b2991SBin Meng /* Connect an SPI flash to SPI0 */ 675145b2991SBin Meng flash_dev = qdev_new("is25wp256"); 676145b2991SBin Meng dinfo = drive_get_next(IF_MTD); 677145b2991SBin Meng if (dinfo) { 678145b2991SBin Meng qdev_prop_set_drive_err(flash_dev, "drive", 679145b2991SBin Meng blk_by_legacy_dinfo(dinfo), 680145b2991SBin Meng &error_fatal); 681145b2991SBin Meng } 682145b2991SBin Meng qdev_realize_and_unref(flash_dev, BUS(s->soc.spi0.spi), &error_fatal); 683145b2991SBin Meng 684145b2991SBin Meng flash_cs = qdev_get_gpio_in_named(flash_dev, SSI_GPIO_CS, 0); 685145b2991SBin Meng sysbus_connect_irq(SYS_BUS_DEVICE(&s->soc.spi0), 1, flash_cs); 686722f1352SBin Meng 687722f1352SBin Meng /* Connect an SD card to SPI2 */ 688722f1352SBin Meng sd_dev = ssi_create_peripheral(s->soc.spi2.spi, "ssi-sd"); 689722f1352SBin Meng 690722f1352SBin Meng sd_cs = qdev_get_gpio_in_named(sd_dev, SSI_GPIO_CS, 0); 691722f1352SBin Meng sysbus_connect_irq(SYS_BUS_DEVICE(&s->soc.spi2), 1, sd_cs); 6922308092bSAlistair Francis } 6932308092bSAlistair Francis 694523e3464SAlistair Francis static bool sifive_u_machine_get_start_in_flash(Object *obj, Error **errp) 695523e3464SAlistair Francis { 696523e3464SAlistair Francis SiFiveUState *s = RISCV_U_MACHINE(obj); 697523e3464SAlistair Francis 698523e3464SAlistair Francis return s->start_in_flash; 699523e3464SAlistair Francis } 700523e3464SAlistair Francis 701523e3464SAlistair Francis static void sifive_u_machine_set_start_in_flash(Object *obj, bool value, Error **errp) 702523e3464SAlistair Francis { 703523e3464SAlistair Francis SiFiveUState *s = RISCV_U_MACHINE(obj); 704523e3464SAlistair Francis 705523e3464SAlistair Francis s->start_in_flash = value; 706523e3464SAlistair Francis } 707523e3464SAlistair Francis 7083e9667cdSBin Meng static void sifive_u_machine_get_uint32_prop(Object *obj, Visitor *v, 7093e9667cdSBin Meng const char *name, void *opaque, 7103e9667cdSBin Meng Error **errp) 7113ca109c3SBin Meng { 7123ca109c3SBin Meng visit_type_uint32(v, name, (uint32_t *)opaque, errp); 7133ca109c3SBin Meng } 7143ca109c3SBin Meng 7153e9667cdSBin Meng static void sifive_u_machine_set_uint32_prop(Object *obj, Visitor *v, 7163e9667cdSBin Meng const char *name, void *opaque, 7173e9667cdSBin Meng Error **errp) 7183ca109c3SBin Meng { 7193ca109c3SBin Meng visit_type_uint32(v, name, (uint32_t *)opaque, errp); 7203ca109c3SBin Meng } 7213ca109c3SBin Meng 722523e3464SAlistair Francis static void sifive_u_machine_instance_init(Object *obj) 723523e3464SAlistair Francis { 724523e3464SAlistair Francis SiFiveUState *s = RISCV_U_MACHINE(obj); 725523e3464SAlistair Francis 726523e3464SAlistair Francis s->start_in_flash = false; 727cfa32630SBin Meng s->msel = 0; 728cfa32630SBin Meng object_property_add(obj, "msel", "uint32", 729cfa32630SBin Meng sifive_u_machine_get_uint32_prop, 730cfa32630SBin Meng sifive_u_machine_set_uint32_prop, NULL, &s->msel); 731cfa32630SBin Meng object_property_set_description(obj, "msel", 732cfa32630SBin Meng "Mode Select (MSEL[3:0]) pin state"); 733cfa32630SBin Meng 7343ca109c3SBin Meng s->serial = OTP_SERIAL; 735d2623129SMarkus Armbruster object_property_add(obj, "serial", "uint32", 7363e9667cdSBin Meng sifive_u_machine_get_uint32_prop, 7373e9667cdSBin Meng sifive_u_machine_set_uint32_prop, NULL, &s->serial); 7387eecec7dSMarkus Armbruster object_property_set_description(obj, "serial", "Board serial number"); 739523e3464SAlistair Francis } 740523e3464SAlistair Francis 741523e3464SAlistair Francis static void sifive_u_machine_class_init(ObjectClass *oc, void *data) 742523e3464SAlistair Francis { 743523e3464SAlistair Francis MachineClass *mc = MACHINE_CLASS(oc); 744523e3464SAlistair Francis 745523e3464SAlistair Francis mc->desc = "RISC-V Board compatible with SiFive U SDK"; 746523e3464SAlistair Francis mc->init = sifive_u_machine_init; 747523e3464SAlistair Francis mc->max_cpus = SIFIVE_U_MANAGEMENT_CPU_COUNT + SIFIVE_U_COMPUTE_CPU_COUNT; 748523e3464SAlistair Francis mc->min_cpus = SIFIVE_U_MANAGEMENT_CPU_COUNT + 1; 7491eaada8aSBin Meng mc->default_cpu_type = SIFIVE_U_CPU; 750523e3464SAlistair Francis mc->default_cpus = mc->min_cpus; 751418b473eSEduardo Habkost 752418b473eSEduardo Habkost object_class_property_add_bool(oc, "start-in-flash", 753418b473eSEduardo Habkost sifive_u_machine_get_start_in_flash, 754418b473eSEduardo Habkost sifive_u_machine_set_start_in_flash); 755418b473eSEduardo Habkost object_class_property_set_description(oc, "start-in-flash", 756418b473eSEduardo Habkost "Set on to tell QEMU's ROM to jump to " 757418b473eSEduardo Habkost "flash. Otherwise QEMU will jump to DRAM " 758418b473eSEduardo Habkost "or L2LIM depending on the msel value"); 759523e3464SAlistair Francis } 760523e3464SAlistair Francis 761523e3464SAlistair Francis static const TypeInfo sifive_u_machine_typeinfo = { 762523e3464SAlistair Francis .name = MACHINE_TYPE_NAME("sifive_u"), 763523e3464SAlistair Francis .parent = TYPE_MACHINE, 764523e3464SAlistair Francis .class_init = sifive_u_machine_class_init, 765523e3464SAlistair Francis .instance_init = sifive_u_machine_instance_init, 766523e3464SAlistair Francis .instance_size = sizeof(SiFiveUState), 767523e3464SAlistair Francis }; 768523e3464SAlistair Francis 769523e3464SAlistair Francis static void sifive_u_machine_init_register_types(void) 770523e3464SAlistair Francis { 771523e3464SAlistair Francis type_register_static(&sifive_u_machine_typeinfo); 772523e3464SAlistair Francis } 773523e3464SAlistair Francis 774523e3464SAlistair Francis type_init(sifive_u_machine_init_register_types) 775523e3464SAlistair Francis 776139177b1SBin Meng static void sifive_u_soc_instance_init(Object *obj) 7772308092bSAlistair Francis { 7782308092bSAlistair Francis SiFiveUSoCState *s = RISCV_U_SOC(obj); 7792308092bSAlistair Francis 7809fc7fc4dSMarkus Armbruster object_initialize_child(obj, "e-cluster", &s->e_cluster, TYPE_CPU_CLUSTER); 781ecdfe393SBin Meng qdev_prop_set_uint32(DEVICE(&s->e_cluster), "cluster-id", 0); 782ecdfe393SBin Meng 783db873cc5SMarkus Armbruster object_initialize_child(OBJECT(&s->e_cluster), "e-cpus", &s->e_cpus, 78475a6ed87SMarkus Armbruster TYPE_RISCV_HART_ARRAY); 785ecdfe393SBin Meng qdev_prop_set_uint32(DEVICE(&s->e_cpus), "num-harts", 1); 786ecdfe393SBin Meng qdev_prop_set_uint32(DEVICE(&s->e_cpus), "hartid-base", 0); 787ecdfe393SBin Meng qdev_prop_set_string(DEVICE(&s->e_cpus), "cpu-type", SIFIVE_E_CPU); 78873f6ed97SBin Meng qdev_prop_set_uint64(DEVICE(&s->e_cpus), "resetvec", 0x1004); 789ecdfe393SBin Meng 7909fc7fc4dSMarkus Armbruster object_initialize_child(obj, "u-cluster", &s->u_cluster, TYPE_CPU_CLUSTER); 791ecdfe393SBin Meng qdev_prop_set_uint32(DEVICE(&s->u_cluster), "cluster-id", 1); 792ecdfe393SBin Meng 793db873cc5SMarkus Armbruster object_initialize_child(OBJECT(&s->u_cluster), "u-cpus", &s->u_cpus, 79475a6ed87SMarkus Armbruster TYPE_RISCV_HART_ARRAY); 7955a7f76a3SAlistair Francis 796db873cc5SMarkus Armbruster object_initialize_child(obj, "prci", &s->prci, TYPE_SIFIVE_U_PRCI); 797db873cc5SMarkus Armbruster object_initialize_child(obj, "otp", &s->otp, TYPE_SIFIVE_U_OTP); 798db873cc5SMarkus Armbruster object_initialize_child(obj, "gem", &s->gem, TYPE_CADENCE_GEM); 7998a88b9f5SBin Meng object_initialize_child(obj, "gpio", &s->gpio, TYPE_SIFIVE_GPIO); 800834e027aSBin Meng object_initialize_child(obj, "pdma", &s->dma, TYPE_SIFIVE_PDMA); 801145b2991SBin Meng object_initialize_child(obj, "spi0", &s->spi0, TYPE_SIFIVE_SPI); 802722f1352SBin Meng object_initialize_child(obj, "spi2", &s->spi2, TYPE_SIFIVE_SPI); 803ea6eaa06SAlistair Francis object_initialize_child(obj, "pwm0", &s->pwm[0], TYPE_SIFIVE_PWM); 804ea6eaa06SAlistair Francis object_initialize_child(obj, "pwm1", &s->pwm[1], TYPE_SIFIVE_PWM); 8052308092bSAlistair Francis } 8062308092bSAlistair Francis 807139177b1SBin Meng static void sifive_u_soc_realize(DeviceState *dev, Error **errp) 8082308092bSAlistair Francis { 809c4473127SLike Xu MachineState *ms = MACHINE(qdev_get_machine()); 8102308092bSAlistair Francis SiFiveUSoCState *s = RISCV_U_SOC(dev); 81173261285SBin Meng const MemMapEntry *memmap = sifive_u_memmap; 8122308092bSAlistair Francis MemoryRegion *system_memory = get_system_memory(); 8132308092bSAlistair Francis MemoryRegion *mask_rom = g_new(MemoryRegion, 1); 814a6902ef0SAlistair Francis MemoryRegion *l2lim_mem = g_new(MemoryRegion, 1); 81505446f41SBin Meng char *plic_hart_config; 81605446f41SBin Meng size_t plic_hart_config_len; 817ea6eaa06SAlistair Francis int i, j; 8185a7f76a3SAlistair Francis NICInfo *nd = &nd_table[0]; 8192308092bSAlistair Francis 820099be035SAlistair Francis qdev_prop_set_uint32(DEVICE(&s->u_cpus), "num-harts", ms->smp.cpus - 1); 821099be035SAlistair Francis qdev_prop_set_uint32(DEVICE(&s->u_cpus), "hartid-base", 1); 822099be035SAlistair Francis qdev_prop_set_string(DEVICE(&s->u_cpus), "cpu-type", s->cpu_type); 823099be035SAlistair Francis qdev_prop_set_uint64(DEVICE(&s->u_cpus), "resetvec", 0x1004); 824099be035SAlistair Francis 825db873cc5SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(&s->e_cpus), &error_abort); 826db873cc5SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(&s->u_cpus), &error_abort); 827ecdfe393SBin Meng /* 828ecdfe393SBin Meng * The cluster must be realized after the RISC-V hart array container, 829ecdfe393SBin Meng * as the container's CPU object is only created on realize, and the 830ecdfe393SBin Meng * CPU must exist and have been parented into the cluster before the 831ecdfe393SBin Meng * cluster is realized. 832ecdfe393SBin Meng */ 833ce189ab2SMarkus Armbruster qdev_realize(DEVICE(&s->e_cluster), NULL, &error_abort); 834ce189ab2SMarkus Armbruster qdev_realize(DEVICE(&s->u_cluster), NULL, &error_abort); 8352308092bSAlistair Francis 8362308092bSAlistair Francis /* boot rom */ 837414c47d2SPhilippe Mathieu-Daudé memory_region_init_rom(mask_rom, OBJECT(dev), "riscv.sifive.u.mrom", 83813b8c354SEduardo Habkost memmap[SIFIVE_U_DEV_MROM].size, &error_fatal); 83913b8c354SEduardo Habkost memory_region_add_subregion(system_memory, memmap[SIFIVE_U_DEV_MROM].base, 8402308092bSAlistair Francis mask_rom); 841a7240d1eSMichael Clark 842a6902ef0SAlistair Francis /* 843a6902ef0SAlistair Francis * Add L2-LIM at reset size. 844a6902ef0SAlistair Francis * This should be reduced in size as the L2 Cache Controller WayEnable 845a6902ef0SAlistair Francis * register is incremented. Unfortunately I don't see a nice (or any) way 846a6902ef0SAlistair Francis * to handle reducing or blocking out the L2 LIM while still allowing it 847a6902ef0SAlistair Francis * be re returned to all enabled after a reset. For the time being, just 848a6902ef0SAlistair Francis * leave it enabled all the time. This won't break anything, but will be 849a6902ef0SAlistair Francis * too generous to misbehaving guests. 850a6902ef0SAlistair Francis */ 851a6902ef0SAlistair Francis memory_region_init_ram(l2lim_mem, NULL, "riscv.sifive.u.l2lim", 85213b8c354SEduardo Habkost memmap[SIFIVE_U_DEV_L2LIM].size, &error_fatal); 85313b8c354SEduardo Habkost memory_region_add_subregion(system_memory, memmap[SIFIVE_U_DEV_L2LIM].base, 854a6902ef0SAlistair Francis l2lim_mem); 855a6902ef0SAlistair Francis 85605446f41SBin Meng /* create PLIC hart topology configuration string */ 857c4473127SLike Xu plic_hart_config_len = (strlen(SIFIVE_U_PLIC_HART_CONFIG) + 1) * 858c4473127SLike Xu ms->smp.cpus; 85905446f41SBin Meng plic_hart_config = g_malloc0(plic_hart_config_len); 860c4473127SLike Xu for (i = 0; i < ms->smp.cpus; i++) { 86105446f41SBin Meng if (i != 0) { 862ef965ce2SBin Meng strncat(plic_hart_config, "," SIFIVE_U_PLIC_HART_CONFIG, 86305446f41SBin Meng plic_hart_config_len); 864ef965ce2SBin Meng } else { 865ef965ce2SBin Meng strncat(plic_hart_config, "M", plic_hart_config_len); 866ef965ce2SBin Meng } 86705446f41SBin Meng plic_hart_config_len -= (strlen(SIFIVE_U_PLIC_HART_CONFIG) + 1); 86805446f41SBin Meng } 86905446f41SBin Meng 870a7240d1eSMichael Clark /* MMIO */ 87113b8c354SEduardo Habkost s->plic = sifive_plic_create(memmap[SIFIVE_U_DEV_PLIC].base, 872f436ecc3SAlistair Francis plic_hart_config, ms->smp.cpus, 0, 873a7240d1eSMichael Clark SIFIVE_U_PLIC_NUM_SOURCES, 874a7240d1eSMichael Clark SIFIVE_U_PLIC_NUM_PRIORITIES, 875a7240d1eSMichael Clark SIFIVE_U_PLIC_PRIORITY_BASE, 876a7240d1eSMichael Clark SIFIVE_U_PLIC_PENDING_BASE, 877a7240d1eSMichael Clark SIFIVE_U_PLIC_ENABLE_BASE, 878a7240d1eSMichael Clark SIFIVE_U_PLIC_ENABLE_STRIDE, 879a7240d1eSMichael Clark SIFIVE_U_PLIC_CONTEXT_BASE, 880a7240d1eSMichael Clark SIFIVE_U_PLIC_CONTEXT_STRIDE, 88113b8c354SEduardo Habkost memmap[SIFIVE_U_DEV_PLIC].size); 882bb8136dfSPan Nengyuan g_free(plic_hart_config); 88313b8c354SEduardo Habkost sifive_uart_create(system_memory, memmap[SIFIVE_U_DEV_UART0].base, 884647a70a1SAlistair Francis serial_hd(0), qdev_get_gpio_in(DEVICE(s->plic), SIFIVE_U_UART0_IRQ)); 88513b8c354SEduardo Habkost sifive_uart_create(system_memory, memmap[SIFIVE_U_DEV_UART1].base, 886194eef09SMichael Clark serial_hd(1), qdev_get_gpio_in(DEVICE(s->plic), SIFIVE_U_UART1_IRQ)); 887*b8fb878aSAnup Patel riscv_aclint_swi_create(memmap[SIFIVE_U_DEV_CLINT].base, 0, 888*b8fb878aSAnup Patel ms->smp.cpus, false); 889*b8fb878aSAnup Patel riscv_aclint_mtimer_create(memmap[SIFIVE_U_DEV_CLINT].base + 890*b8fb878aSAnup Patel RISCV_ACLINT_SWI_SIZE, 891*b8fb878aSAnup Patel RISCV_ACLINT_DEFAULT_MTIMER_SIZE, 0, ms->smp.cpus, 892*b8fb878aSAnup Patel RISCV_ACLINT_DEFAULT_MTIMECMP, RISCV_ACLINT_DEFAULT_MTIME, 893074ca702SBin Meng CLINT_TIMEBASE_FREQ, false); 8945a7f76a3SAlistair Francis 895cbe3a8c5SMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->prci), errp)) { 896cbe3a8c5SMarkus Armbruster return; 897cbe3a8c5SMarkus Armbruster } 89813b8c354SEduardo Habkost sysbus_mmio_map(SYS_BUS_DEVICE(&s->prci), 0, memmap[SIFIVE_U_DEV_PRCI].base); 899af14c840SBin Meng 9008a88b9f5SBin Meng qdev_prop_set_uint32(DEVICE(&s->gpio), "ngpio", 16); 901cbe3a8c5SMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->gpio), errp)) { 902cbe3a8c5SMarkus Armbruster return; 903cbe3a8c5SMarkus Armbruster } 90413b8c354SEduardo Habkost sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpio), 0, memmap[SIFIVE_U_DEV_GPIO].base); 9058a88b9f5SBin Meng 9068a88b9f5SBin Meng /* Pass all GPIOs to the SOC layer so they are available to the board */ 9078a88b9f5SBin Meng qdev_pass_gpios(DEVICE(&s->gpio), dev, NULL); 9088a88b9f5SBin Meng 9098a88b9f5SBin Meng /* Connect GPIO interrupts to the PLIC */ 9108a88b9f5SBin Meng for (i = 0; i < 16; i++) { 9118a88b9f5SBin Meng sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpio), i, 9128a88b9f5SBin Meng qdev_get_gpio_in(DEVICE(s->plic), 9138a88b9f5SBin Meng SIFIVE_U_GPIO_IRQ0 + i)); 9148a88b9f5SBin Meng } 9158a88b9f5SBin Meng 916834e027aSBin Meng /* PDMA */ 917834e027aSBin Meng sysbus_realize(SYS_BUS_DEVICE(&s->dma), errp); 91813b8c354SEduardo Habkost sysbus_mmio_map(SYS_BUS_DEVICE(&s->dma), 0, memmap[SIFIVE_U_DEV_PDMA].base); 919834e027aSBin Meng 920834e027aSBin Meng /* Connect PDMA interrupts to the PLIC */ 921834e027aSBin Meng for (i = 0; i < SIFIVE_PDMA_IRQS; i++) { 922834e027aSBin Meng sysbus_connect_irq(SYS_BUS_DEVICE(&s->dma), i, 923834e027aSBin Meng qdev_get_gpio_in(DEVICE(s->plic), 924834e027aSBin Meng SIFIVE_U_PDMA_IRQ0 + i)); 925834e027aSBin Meng } 926834e027aSBin Meng 927fda5b000SAlistair Francis qdev_prop_set_uint32(DEVICE(&s->otp), "serial", s->serial); 928cbe3a8c5SMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->otp), errp)) { 929cbe3a8c5SMarkus Armbruster return; 930cbe3a8c5SMarkus Armbruster } 93113b8c354SEduardo Habkost sysbus_mmio_map(SYS_BUS_DEVICE(&s->otp), 0, memmap[SIFIVE_U_DEV_OTP].base); 9325461c4feSBin Meng 9337ad36e2eSMarkus Armbruster /* FIXME use qdev NIC properties instead of nd_table[] */ 9345a7f76a3SAlistair Francis if (nd->used) { 9355a7f76a3SAlistair Francis qemu_check_nic_model(nd, TYPE_CADENCE_GEM); 9365a7f76a3SAlistair Francis qdev_set_nic_properties(DEVICE(&s->gem), nd); 9375a7f76a3SAlistair Francis } 9385325cc34SMarkus Armbruster object_property_set_int(OBJECT(&s->gem), "revision", GEM_REVISION, 9395a7f76a3SAlistair Francis &error_abort); 940668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->gem), errp)) { 9415a7f76a3SAlistair Francis return; 9425a7f76a3SAlistair Francis } 94313b8c354SEduardo Habkost sysbus_mmio_map(SYS_BUS_DEVICE(&s->gem), 0, memmap[SIFIVE_U_DEV_GEM].base); 9445a7f76a3SAlistair Francis sysbus_connect_irq(SYS_BUS_DEVICE(&s->gem), 0, 9455874f0a7SBin Meng qdev_get_gpio_in(DEVICE(s->plic), SIFIVE_U_GEM_IRQ)); 9467b6bb66fSBin Meng 947ea6eaa06SAlistair Francis /* PWM */ 948ea6eaa06SAlistair Francis for (i = 0; i < 2; i++) { 949ea6eaa06SAlistair Francis if (!sysbus_realize(SYS_BUS_DEVICE(&s->pwm[i]), errp)) { 950ea6eaa06SAlistair Francis return; 951ea6eaa06SAlistair Francis } 952ea6eaa06SAlistair Francis sysbus_mmio_map(SYS_BUS_DEVICE(&s->pwm[i]), 0, 953ea6eaa06SAlistair Francis memmap[SIFIVE_U_DEV_PWM0].base + (0x1000 * i)); 954ea6eaa06SAlistair Francis 955ea6eaa06SAlistair Francis /* Connect PWM interrupts to the PLIC */ 956ea6eaa06SAlistair Francis for (j = 0; j < SIFIVE_PWM_IRQS; j++) { 957ea6eaa06SAlistair Francis sysbus_connect_irq(SYS_BUS_DEVICE(&s->pwm[i]), j, 958ea6eaa06SAlistair Francis qdev_get_gpio_in(DEVICE(s->plic), 959ea6eaa06SAlistair Francis SIFIVE_U_PWM0_IRQ0 + (i * 4) + j)); 960ea6eaa06SAlistair Francis } 961ea6eaa06SAlistair Francis } 962ea6eaa06SAlistair Francis 9637b6bb66fSBin Meng create_unimplemented_device("riscv.sifive.u.gem-mgmt", 96413b8c354SEduardo Habkost memmap[SIFIVE_U_DEV_GEM_MGMT].base, memmap[SIFIVE_U_DEV_GEM_MGMT].size); 9653eaea6ebSBin Meng 9663eaea6ebSBin Meng create_unimplemented_device("riscv.sifive.u.dmc", 96713b8c354SEduardo Habkost memmap[SIFIVE_U_DEV_DMC].base, memmap[SIFIVE_U_DEV_DMC].size); 9686eaf9cf5SBin Meng 9696eaf9cf5SBin Meng create_unimplemented_device("riscv.sifive.u.l2cc", 97013b8c354SEduardo Habkost memmap[SIFIVE_U_DEV_L2CC].base, memmap[SIFIVE_U_DEV_L2CC].size); 971145b2991SBin Meng 972145b2991SBin Meng sysbus_realize(SYS_BUS_DEVICE(&s->spi0), errp); 973145b2991SBin Meng sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi0), 0, 974145b2991SBin Meng memmap[SIFIVE_U_DEV_QSPI0].base); 975145b2991SBin Meng sysbus_connect_irq(SYS_BUS_DEVICE(&s->spi0), 0, 976145b2991SBin Meng qdev_get_gpio_in(DEVICE(s->plic), SIFIVE_U_QSPI0_IRQ)); 977722f1352SBin Meng sysbus_realize(SYS_BUS_DEVICE(&s->spi2), errp); 978722f1352SBin Meng sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi2), 0, 979722f1352SBin Meng memmap[SIFIVE_U_DEV_QSPI2].base); 980722f1352SBin Meng sysbus_connect_irq(SYS_BUS_DEVICE(&s->spi2), 0, 981722f1352SBin Meng qdev_get_gpio_in(DEVICE(s->plic), SIFIVE_U_QSPI2_IRQ)); 982a7240d1eSMichael Clark } 983a7240d1eSMichael Clark 984139177b1SBin Meng static Property sifive_u_soc_props[] = { 985fda5b000SAlistair Francis DEFINE_PROP_UINT32("serial", SiFiveUSoCState, serial, OTP_SERIAL), 986099be035SAlistair Francis DEFINE_PROP_STRING("cpu-type", SiFiveUSoCState, cpu_type), 987fda5b000SAlistair Francis DEFINE_PROP_END_OF_LIST() 988fda5b000SAlistair Francis }; 989fda5b000SAlistair Francis 990139177b1SBin Meng static void sifive_u_soc_class_init(ObjectClass *oc, void *data) 9912308092bSAlistair Francis { 9922308092bSAlistair Francis DeviceClass *dc = DEVICE_CLASS(oc); 9932308092bSAlistair Francis 994139177b1SBin Meng device_class_set_props(dc, sifive_u_soc_props); 995139177b1SBin Meng dc->realize = sifive_u_soc_realize; 9962308092bSAlistair Francis /* Reason: Uses serial_hds in realize function, thus can't be used twice */ 9972308092bSAlistair Francis dc->user_creatable = false; 9982308092bSAlistair Francis } 9992308092bSAlistair Francis 1000139177b1SBin Meng static const TypeInfo sifive_u_soc_type_info = { 10012308092bSAlistair Francis .name = TYPE_RISCV_U_SOC, 10022308092bSAlistair Francis .parent = TYPE_DEVICE, 10032308092bSAlistair Francis .instance_size = sizeof(SiFiveUSoCState), 1004139177b1SBin Meng .instance_init = sifive_u_soc_instance_init, 1005139177b1SBin Meng .class_init = sifive_u_soc_class_init, 10062308092bSAlistair Francis }; 10072308092bSAlistair Francis 1008139177b1SBin Meng static void sifive_u_soc_register_types(void) 10092308092bSAlistair Francis { 1010139177b1SBin Meng type_register_static(&sifive_u_soc_type_info); 10112308092bSAlistair Francis } 10122308092bSAlistair Francis 1013139177b1SBin Meng type_init(sifive_u_soc_register_types) 1014